blob: 945508c7e7d8bbd9830876e8d708f56b92f0e6df [file] [log] [blame]
Stefan Roese1b558832007-12-21 18:10:51 +11001/*
2 * Device Tree Source for AMCC Makalu (405EX)
3 *
4 * Copyright 2007 DENX Software Engineering, Stefan Roese <sr@denx.de>
5 *
6 * This file is licensed under the terms of the GNU General Public
7 * License version 2. This program is licensed "as is" without
8 * any warranty of any kind, whether express or implied.
9 */
10
David Gibson71f34972008-05-15 16:46:39 +100011/dts-v1/;
12
Stefan Roese1b558832007-12-21 18:10:51 +110013/ {
14 #address-cells = <1>;
15 #size-cells = <1>;
16 model = "amcc,makalu";
17 compatible = "amcc,makalu";
David Gibson71f34972008-05-15 16:46:39 +100018 dcr-parent = <&{/cpus/cpu@0}>;
Stefan Roese1b558832007-12-21 18:10:51 +110019
20 aliases {
21 ethernet0 = &EMAC0;
22 ethernet1 = &EMAC1;
23 serial0 = &UART0;
24 serial1 = &UART1;
25 };
26
27 cpus {
28 #address-cells = <1>;
29 #size-cells = <0>;
30
31 cpu@0 {
32 device_type = "cpu";
33 model = "PowerPC,405EX";
David Gibson71f34972008-05-15 16:46:39 +100034 reg = <0x00000000>;
Stefan Roese1b558832007-12-21 18:10:51 +110035 clock-frequency = <0>; /* Filled in by U-Boot */
36 timebase-frequency = <0>; /* Filled in by U-Boot */
David Gibson71f34972008-05-15 16:46:39 +100037 i-cache-line-size = <32>;
38 d-cache-line-size = <32>;
39 i-cache-size = <16384>; /* 16 kB */
40 d-cache-size = <16384>; /* 16 kB */
Stefan Roese1b558832007-12-21 18:10:51 +110041 dcr-controller;
42 dcr-access-method = "native";
43 };
44 };
45
46 memory {
47 device_type = "memory";
David Gibson71f34972008-05-15 16:46:39 +100048 reg = <0x00000000 0x00000000>; /* Filled in by U-Boot */
Stefan Roese1b558832007-12-21 18:10:51 +110049 };
50
51 UIC0: interrupt-controller {
52 compatible = "ibm,uic-405ex", "ibm,uic";
53 interrupt-controller;
54 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +100055 dcr-reg = <0x0c0 0x009>;
Stefan Roese1b558832007-12-21 18:10:51 +110056 #address-cells = <0>;
57 #size-cells = <0>;
58 #interrupt-cells = <2>;
59 };
60
61 UIC1: interrupt-controller1 {
62 compatible = "ibm,uic-405ex","ibm,uic";
63 interrupt-controller;
64 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +100065 dcr-reg = <0x0d0 0x009>;
Stefan Roese1b558832007-12-21 18:10:51 +110066 #address-cells = <0>;
67 #size-cells = <0>;
68 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100069 interrupts = <0x1e 0x4 0x1f 0x4>; /* cascade */
Stefan Roese1b558832007-12-21 18:10:51 +110070 interrupt-parent = <&UIC0>;
71 };
72
73 UIC2: interrupt-controller2 {
74 compatible = "ibm,uic-405ex","ibm,uic";
75 interrupt-controller;
76 cell-index = <2>;
David Gibson71f34972008-05-15 16:46:39 +100077 dcr-reg = <0x0e0 0x009>;
Stefan Roese1b558832007-12-21 18:10:51 +110078 #address-cells = <0>;
79 #size-cells = <0>;
80 #interrupt-cells = <2>;
David Gibson71f34972008-05-15 16:46:39 +100081 interrupts = <0x1c 0x4 0x1d 0x4>; /* cascade */
Stefan Roese1b558832007-12-21 18:10:51 +110082 interrupt-parent = <&UIC0>;
83 };
84
85 plb {
86 compatible = "ibm,plb-405ex", "ibm,plb4";
87 #address-cells = <1>;
88 #size-cells = <1>;
89 ranges;
90 clock-frequency = <0>; /* Filled in by U-Boot */
91
92 SDRAM0: memory-controller {
93 compatible = "ibm,sdram-405ex";
David Gibson71f34972008-05-15 16:46:39 +100094 dcr-reg = <0x010 0x002>;
Stefan Roese1b558832007-12-21 18:10:51 +110095 };
96
97 MAL0: mcmal {
98 compatible = "ibm,mcmal-405ex", "ibm,mcmal2";
David Gibson71f34972008-05-15 16:46:39 +100099 dcr-reg = <0x180 0x062>;
Stefan Roese1b558832007-12-21 18:10:51 +1100100 num-tx-chans = <2>;
101 num-rx-chans = <2>;
102 interrupt-parent = <&MAL0>;
David Gibson71f34972008-05-15 16:46:39 +1000103 interrupts = <0x0 0x1 0x2 0x3 0x4>;
Stefan Roese1b558832007-12-21 18:10:51 +1100104 #interrupt-cells = <1>;
105 #address-cells = <0>;
106 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000107 interrupt-map = </*TXEOB*/ 0x0 &UIC0 0xa 0x4
108 /*RXEOB*/ 0x1 &UIC0 0xb 0x4
109 /*SERR*/ 0x2 &UIC1 0x0 0x4
110 /*TXDE*/ 0x3 &UIC1 0x1 0x4
111 /*RXDE*/ 0x4 &UIC1 0x2 0x4>;
112 interrupt-map-mask = <0xffffffff>;
Stefan Roese1b558832007-12-21 18:10:51 +1100113 };
114
115 POB0: opb {
116 compatible = "ibm,opb-405ex", "ibm,opb";
117 #address-cells = <1>;
118 #size-cells = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000119 ranges = <0x80000000 0x80000000 0x10000000
120 0xef600000 0xef600000 0x00a00000
121 0xf0000000 0xf0000000 0x10000000>;
122 dcr-reg = <0x0a0 0x005>;
Stefan Roese1b558832007-12-21 18:10:51 +1100123 clock-frequency = <0>; /* Filled in by U-Boot */
124
125 EBC0: ebc {
126 compatible = "ibm,ebc-405ex", "ibm,ebc";
David Gibson71f34972008-05-15 16:46:39 +1000127 dcr-reg = <0x012 0x002>;
Stefan Roese1b558832007-12-21 18:10:51 +1100128 #address-cells = <2>;
129 #size-cells = <1>;
130 clock-frequency = <0>; /* Filled in by U-Boot */
131 /* ranges property is supplied by U-Boot */
David Gibson71f34972008-05-15 16:46:39 +1000132 interrupts = <0x5 0x1>;
Stefan Roese1b558832007-12-21 18:10:51 +1100133 interrupt-parent = <&UIC1>;
134
135 nor_flash@0,0 {
136 compatible = "amd,s29gl512n", "cfi-flash";
137 bank-width = <2>;
David Gibson71f34972008-05-15 16:46:39 +1000138 reg = <0x00000000 0x00000000 0x04000000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100139 #address-cells = <1>;
140 #size-cells = <1>;
141 partition@0 {
142 label = "kernel";
David Gibson71f34972008-05-15 16:46:39 +1000143 reg = <0x00000000 0x00200000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100144 };
145 partition@200000 {
146 label = "root";
David Gibson71f34972008-05-15 16:46:39 +1000147 reg = <0x00200000 0x00200000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100148 };
149 partition@400000 {
150 label = "user";
David Gibson71f34972008-05-15 16:46:39 +1000151 reg = <0x00400000 0x03b60000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100152 };
153 partition@3f60000 {
154 label = "env";
David Gibson71f34972008-05-15 16:46:39 +1000155 reg = <0x03f60000 0x00040000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100156 };
157 partition@3fa0000 {
158 label = "u-boot";
David Gibson71f34972008-05-15 16:46:39 +1000159 reg = <0x03fa0000 0x00060000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100160 };
161 };
162 };
163
164 UART0: serial@ef600200 {
165 device_type = "serial";
166 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000167 reg = <0xef600200 0x00000008>;
168 virtual-reg = <0xef600200>;
Stefan Roese1b558832007-12-21 18:10:51 +1100169 clock-frequency = <0>; /* Filled in by U-Boot */
170 current-speed = <0>;
171 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000172 interrupts = <0x1a 0x4>;
Stefan Roese1b558832007-12-21 18:10:51 +1100173 };
174
175 UART1: serial@ef600300 {
176 device_type = "serial";
177 compatible = "ns16550";
David Gibson71f34972008-05-15 16:46:39 +1000178 reg = <0xef600300 0x00000008>;
179 virtual-reg = <0xef600300>;
Stefan Roese1b558832007-12-21 18:10:51 +1100180 clock-frequency = <0>; /* Filled in by U-Boot */
181 current-speed = <0>;
182 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000183 interrupts = <0x1 0x4>;
Stefan Roese1b558832007-12-21 18:10:51 +1100184 };
185
186 IIC0: i2c@ef600400 {
Stefan Roese1b558832007-12-21 18:10:51 +1100187 compatible = "ibm,iic-405ex", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000188 reg = <0xef600400 0x00000014>;
Stefan Roese1b558832007-12-21 18:10:51 +1100189 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000190 interrupts = <0x2 0x4>;
Stefan Roese1b558832007-12-21 18:10:51 +1100191 };
192
193 IIC1: i2c@ef600500 {
Stefan Roese1b558832007-12-21 18:10:51 +1100194 compatible = "ibm,iic-405ex", "ibm,iic";
David Gibson71f34972008-05-15 16:46:39 +1000195 reg = <0xef600500 0x00000014>;
Stefan Roese1b558832007-12-21 18:10:51 +1100196 interrupt-parent = <&UIC0>;
David Gibson71f34972008-05-15 16:46:39 +1000197 interrupts = <0x7 0x4>;
Stefan Roese1b558832007-12-21 18:10:51 +1100198 };
199
200
201 RGMII0: emac-rgmii@ef600b00 {
Stefan Roese1b558832007-12-21 18:10:51 +1100202 compatible = "ibm,rgmii-405ex", "ibm,rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000203 reg = <0xef600b00 0x00000104>;
Stefan Roese1b558832007-12-21 18:10:51 +1100204 has-mdio;
205 };
206
207 EMAC0: ethernet@ef600900 {
David Gibson71f34972008-05-15 16:46:39 +1000208 linux,network-index = <0x0>;
Stefan Roese1b558832007-12-21 18:10:51 +1100209 device_type = "network";
Grant Erickson05781cc2008-07-08 08:03:11 +1000210 compatible = "ibm,emac-405ex", "ibm,emac4sync";
Stefan Roese1b558832007-12-21 18:10:51 +1100211 interrupt-parent = <&EMAC0>;
David Gibson71f34972008-05-15 16:46:39 +1000212 interrupts = <0x0 0x1>;
Stefan Roese1b558832007-12-21 18:10:51 +1100213 #interrupt-cells = <1>;
214 #address-cells = <0>;
215 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000216 interrupt-map = </*Status*/ 0x0 &UIC0 0x18 0x4
217 /*Wake*/ 0x1 &UIC1 0x1d 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000218 reg = <0xef600900 0x000000c4>;
Stefan Roese1b558832007-12-21 18:10:51 +1100219 local-mac-address = [000000000000]; /* Filled in by U-Boot */
220 mal-device = <&MAL0>;
221 mal-tx-channel = <0>;
222 mal-rx-channel = <0>;
223 cell-index = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000224 max-frame-size = <9000>;
225 rx-fifo-size = <4096>;
226 tx-fifo-size = <2048>;
Stefan Roese1b558832007-12-21 18:10:51 +1100227 phy-mode = "rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000228 phy-map = <0x0000003f>; /* Start at 6 */
Stefan Roese1b558832007-12-21 18:10:51 +1100229 rgmii-device = <&RGMII0>;
230 rgmii-channel = <0>;
231 has-inverted-stacr-oc;
232 has-new-stacr-staopc;
233 };
234
235 EMAC1: ethernet@ef600a00 {
David Gibson71f34972008-05-15 16:46:39 +1000236 linux,network-index = <0x1>;
Stefan Roese1b558832007-12-21 18:10:51 +1100237 device_type = "network";
Grant Erickson05781cc2008-07-08 08:03:11 +1000238 compatible = "ibm,emac-405ex", "ibm,emac4sync";
Stefan Roese1b558832007-12-21 18:10:51 +1100239 interrupt-parent = <&EMAC1>;
David Gibson71f34972008-05-15 16:46:39 +1000240 interrupts = <0x0 0x1>;
Stefan Roese1b558832007-12-21 18:10:51 +1100241 #interrupt-cells = <1>;
242 #address-cells = <0>;
243 #size-cells = <0>;
David Gibson71f34972008-05-15 16:46:39 +1000244 interrupt-map = </*Status*/ 0x0 &UIC0 0x19 0x4
245 /*Wake*/ 0x1 &UIC1 0x1f 0x4>;
Grant Erickson05781cc2008-07-08 08:03:11 +1000246 reg = <0xef600a00 0x000000c4>;
Stefan Roese1b558832007-12-21 18:10:51 +1100247 local-mac-address = [000000000000]; /* Filled in by U-Boot */
248 mal-device = <&MAL0>;
249 mal-tx-channel = <1>;
250 mal-rx-channel = <1>;
251 cell-index = <1>;
David Gibson71f34972008-05-15 16:46:39 +1000252 max-frame-size = <9000>;
253 rx-fifo-size = <4096>;
254 tx-fifo-size = <2048>;
Stefan Roese1b558832007-12-21 18:10:51 +1100255 phy-mode = "rgmii";
David Gibson71f34972008-05-15 16:46:39 +1000256 phy-map = <0x00000000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100257 rgmii-device = <&RGMII0>;
258 rgmii-channel = <1>;
259 has-inverted-stacr-oc;
260 has-new-stacr-staopc;
261 };
262 };
263
264 PCIE0: pciex@0a0000000 {
265 device_type = "pci";
266 #interrupt-cells = <1>;
267 #size-cells = <2>;
268 #address-cells = <3>;
269 compatible = "ibm,plb-pciex-405ex", "ibm,plb-pciex";
270 primary;
David Gibson71f34972008-05-15 16:46:39 +1000271 port = <0x0>; /* port number */
272 reg = <0xa0000000 0x20000000 /* Config space access */
273 0xef000000 0x00001000>; /* Registers */
274 dcr-reg = <0x040 0x020>;
275 sdr-base = <0x400>;
Stefan Roese1b558832007-12-21 18:10:51 +1100276
277 /* Outbound ranges, one memory and one IO,
278 * later cannot be changed
279 */
David Gibson71f34972008-05-15 16:46:39 +1000280 ranges = <0x02000000 0x00000000 0x80000000 0x90000000 0x00000000 0x08000000
281 0x01000000 0x00000000 0x00000000 0xe0000000 0x00000000 0x00010000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100282
283 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000284 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100285
286 /* This drives busses 0x00 to 0x3f */
David Gibson71f34972008-05-15 16:46:39 +1000287 bus-range = <0x0 0x3f>;
Stefan Roese1b558832007-12-21 18:10:51 +1100288
289 /* Legacy interrupts (note the weird polarity, the bridge seems
290 * to invert PCIe legacy interrupts).
291 * We are de-swizzling here because the numbers are actually for
292 * port of the root complex virtual P2P bridge. But I want
293 * to avoid putting a node for it in the tree, so the numbers
294 * below are basically de-swizzled numbers.
295 * The real slot is on idsel 0, so the swizzling is 1:1
296 */
David Gibson71f34972008-05-15 16:46:39 +1000297 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Stefan Roese1b558832007-12-21 18:10:51 +1100298 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000299 0x0 0x0 0x0 0x1 &UIC2 0x0 0x4 /* swizzled int A */
300 0x0 0x0 0x0 0x2 &UIC2 0x1 0x4 /* swizzled int B */
301 0x0 0x0 0x0 0x3 &UIC2 0x2 0x4 /* swizzled int C */
302 0x0 0x0 0x0 0x4 &UIC2 0x3 0x4 /* swizzled int D */>;
Stefan Roese1b558832007-12-21 18:10:51 +1100303 };
304
305 PCIE1: pciex@0c0000000 {
306 device_type = "pci";
307 #interrupt-cells = <1>;
308 #size-cells = <2>;
309 #address-cells = <3>;
310 compatible = "ibm,plb-pciex-405ex", "ibm,plb-pciex";
311 primary;
David Gibson71f34972008-05-15 16:46:39 +1000312 port = <0x1>; /* port number */
313 reg = <0xc0000000 0x20000000 /* Config space access */
314 0xef001000 0x00001000>; /* Registers */
315 dcr-reg = <0x060 0x020>;
316 sdr-base = <0x440>;
Stefan Roese1b558832007-12-21 18:10:51 +1100317
318 /* Outbound ranges, one memory and one IO,
319 * later cannot be changed
320 */
David Gibson71f34972008-05-15 16:46:39 +1000321 ranges = <0x02000000 0x00000000 0x80000000 0x98000000 0x00000000 0x08000000
322 0x01000000 0x00000000 0x00000000 0xe0010000 0x00000000 0x00010000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100323
324 /* Inbound 2GB range starting at 0 */
David Gibson71f34972008-05-15 16:46:39 +1000325 dma-ranges = <0x42000000 0x0 0x0 0x0 0x0 0x80000000>;
Stefan Roese1b558832007-12-21 18:10:51 +1100326
327 /* This drives busses 0x40 to 0x7f */
David Gibson71f34972008-05-15 16:46:39 +1000328 bus-range = <0x40 0x7f>;
Stefan Roese1b558832007-12-21 18:10:51 +1100329
330 /* Legacy interrupts (note the weird polarity, the bridge seems
331 * to invert PCIe legacy interrupts).
332 * We are de-swizzling here because the numbers are actually for
333 * port of the root complex virtual P2P bridge. But I want
334 * to avoid putting a node for it in the tree, so the numbers
335 * below are basically de-swizzled numbers.
336 * The real slot is on idsel 0, so the swizzling is 1:1
337 */
David Gibson71f34972008-05-15 16:46:39 +1000338 interrupt-map-mask = <0x0 0x0 0x0 0x7>;
Stefan Roese1b558832007-12-21 18:10:51 +1100339 interrupt-map = <
David Gibson71f34972008-05-15 16:46:39 +1000340 0x0 0x0 0x0 0x1 &UIC2 0xb 0x4 /* swizzled int A */
341 0x0 0x0 0x0 0x2 &UIC2 0xc 0x4 /* swizzled int B */
342 0x0 0x0 0x0 0x3 &UIC2 0xd 0x4 /* swizzled int C */
343 0x0 0x0 0x0 0x4 &UIC2 0xe 0x4 /* swizzled int D */>;
Stefan Roese1b558832007-12-21 18:10:51 +1100344 };
345 };
346};