blob: 7dd6453a213edbd390b339bd88bf5a51de74faf8 [file] [log] [blame]
Tony Lindgren1dbae812005-11-10 14:26:51 +00001/*
Tony Lindgren0f622e82011-03-29 15:54:50 -07002 * linux/arch/arm/mach-omap2/timer.c
Tony Lindgren1dbae812005-11-10 14:26:51 +00003 *
4 * OMAP2 GP timer support.
5 *
Paul Walmsleyf2480762009-04-23 21:11:10 -06006 * Copyright (C) 2009 Nokia Corporation
7 *
Kevin Hilman5a3a3882007-11-12 23:24:02 -08008 * Update to use new clocksource/clockevent layers
9 * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
10 * Copyright (C) 2007 MontaVista Software, Inc.
11 *
12 * Original driver:
Tony Lindgren1dbae812005-11-10 14:26:51 +000013 * Copyright (C) 2005 Nokia Corporation
14 * Author: Paul Mundt <paul.mundt@nokia.com>
Jan Engelhardt96de0e22007-10-19 23:21:04 +020015 * Juha Yrjölä <juha.yrjola@nokia.com>
Timo Teras77900a22006-06-26 16:16:12 -070016 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgren1dbae812005-11-10 14:26:51 +000017 *
18 * Some parts based off of TI's 24xx code:
19 *
Santosh Shilimkar44169072009-05-28 14:16:04 -070020 * Copyright (C) 2004-2009 Texas Instruments, Inc.
Tony Lindgren1dbae812005-11-10 14:26:51 +000021 *
22 * Roughly modelled after the OMAP1 MPU timer code.
Santosh Shilimkar44169072009-05-28 14:16:04 -070023 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
Tony Lindgren1dbae812005-11-10 14:26:51 +000024 *
25 * This file is subject to the terms and conditions of the GNU General Public
26 * License. See the file "COPYING" in the main directory of this archive
27 * for more details.
28 */
29#include <linux/init.h>
30#include <linux/time.h>
31#include <linux/interrupt.h>
32#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000033#include <linux/clk.h>
Timo Teras77900a22006-06-26 16:16:12 -070034#include <linux/delay.h>
Dirk Behmee6687292006-12-06 17:14:00 -080035#include <linux/irq.h>
Kevin Hilman5a3a3882007-11-12 23:24:02 -080036#include <linux/clocksource.h>
37#include <linux/clockchips.h>
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +053038#include <linux/slab.h>
Santosh Shilimkareed0de22012-07-04 18:32:32 +053039#include <linux/of.h>
Jon Hunter9725f442012-05-14 10:41:37 -050040#include <linux/of_address.h>
41#include <linux/of_irq.h>
Jon Hunter40fc3bb2012-09-28 11:34:49 -050042#include <linux/platform_device.h>
43#include <linux/platform_data/dmtimer-omap.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000044
Tony Lindgren1dbae812005-11-10 14:26:51 +000045#include <asm/mach/time.h>
Marc Zyngiera45c9832012-01-10 19:44:19 +000046#include <asm/smp_twd.h>
Paul Walmsleycbc94382011-02-22 19:59:49 -070047#include <asm/sched_clock.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070048
Tony Lindgren2a296c82012-10-02 17:41:35 -070049#include "omap_hwmod.h"
Tony Lindgren25c7d492012-10-02 17:25:48 -070050#include "omap_device.h"
Tony Lindgren5c2e8852012-10-29 16:45:47 -070051#include <plat/counter-32k.h>
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070052#include <plat/dmtimer.h>
Tony Lindgren1d5aef42012-10-03 16:36:40 -070053#include "omap-pm.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053054
Tony Lindgrendbc04162012-08-31 10:59:07 -070055#include "soc.h"
Tony Lindgren7d7e1eb2012-08-27 17:43:01 -070056#include "common.h"
Tarun Kanti DebBarmab4811132011-09-20 17:00:24 +053057#include "powerdomain.h"
Tony Lindgren1dbae812005-11-10 14:26:51 +000058
Tony Lindgrenaa561882011-03-29 15:54:48 -070059/* Parent clocks, eventually these will come from the clock framework */
60
61#define OMAP2_MPU_SOURCE "sys_ck"
62#define OMAP3_MPU_SOURCE OMAP2_MPU_SOURCE
63#define OMAP4_MPU_SOURCE "sys_clkin_ck"
64#define OMAP2_32K_SOURCE "func_32k_ck"
65#define OMAP3_32K_SOURCE "omap_32k_fck"
66#define OMAP4_32K_SOURCE "sys_32k_ck"
67
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +053068#define REALTIME_COUNTER_BASE 0x48243200
69#define INCREMENTER_NUMERATOR_OFFSET 0x10
70#define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
71#define NUMERATOR_DENUMERATOR_MASK 0xfffff000
72
Tony Lindgrenaa561882011-03-29 15:54:48 -070073/* Clockevent code */
74
75static struct omap_dm_timer clkev;
Kevin Hilman5a3a3882007-11-12 23:24:02 -080076static struct clock_event_device clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000077
Linus Torvalds0cd61b62006-10-06 10:53:39 -070078static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
Tony Lindgren1dbae812005-11-10 14:26:51 +000079{
Kevin Hilman5a3a3882007-11-12 23:24:02 -080080 struct clock_event_device *evt = &clockevent_gpt;
Tony Lindgren1dbae812005-11-10 14:26:51 +000081
Tony Lindgrenee17f112011-09-16 15:44:20 -070082 __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
Kevin Hilman5a3a3882007-11-12 23:24:02 -080083
84 evt->event_handler(evt);
Tony Lindgren1dbae812005-11-10 14:26:51 +000085 return IRQ_HANDLED;
86}
87
88static struct irqaction omap2_gp_timer_irq = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -070089 .name = "gp_timer",
Bernhard Walleb30faba2007-05-08 00:35:39 -070090 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
Tony Lindgren1dbae812005-11-10 14:26:51 +000091 .handler = omap2_gp_timer_interrupt,
92};
93
Kevin Hilman5a3a3882007-11-12 23:24:02 -080094static int omap2_gp_timer_set_next_event(unsigned long cycles,
95 struct clock_event_device *evt)
Tony Lindgren1dbae812005-11-10 14:26:51 +000096{
Tony Lindgrenee17f112011-09-16 15:44:20 -070097 __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
Jon Hunter971d0252012-09-27 11:49:45 -050098 0xffffffff - cycles, OMAP_TIMER_POSTED);
Tony Lindgren1dbae812005-11-10 14:26:51 +000099
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800100 return 0;
101}
102
103static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
104 struct clock_event_device *evt)
105{
106 u32 period;
107
Jon Hunter971d0252012-09-27 11:49:45 -0500108 __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800109
110 switch (mode) {
111 case CLOCK_EVT_MODE_PERIODIC:
Tony Lindgrenaa561882011-03-29 15:54:48 -0700112 period = clkev.rate / HZ;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800113 period -= 1;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700114 /* Looks like we need to first set the load value separately */
Tony Lindgrenee17f112011-09-16 15:44:20 -0700115 __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
Jon Hunter971d0252012-09-27 11:49:45 -0500116 0xffffffff - period, OMAP_TIMER_POSTED);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700117 __omap_dm_timer_load_start(&clkev,
Tony Lindgrenaa561882011-03-29 15:54:48 -0700118 OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
Jon Hunter971d0252012-09-27 11:49:45 -0500119 0xffffffff - period, OMAP_TIMER_POSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800120 break;
121 case CLOCK_EVT_MODE_ONESHOT:
122 break;
123 case CLOCK_EVT_MODE_UNUSED:
124 case CLOCK_EVT_MODE_SHUTDOWN:
125 case CLOCK_EVT_MODE_RESUME:
126 break;
127 }
128}
129
130static struct clock_event_device clockevent_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700131 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800132 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530133 .rating = 300,
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800134 .set_next_event = omap2_gp_timer_set_next_event,
135 .set_mode = omap2_gp_timer_set_mode,
136};
137
Jon Hunterad24bde2012-06-20 15:55:24 -0500138static struct property device_disabled = {
139 .name = "status",
140 .length = sizeof("disabled"),
141 .value = "disabled",
142};
143
144static struct of_device_id omap_timer_match[] __initdata = {
145 { .compatible = "ti,omap2-timer", },
146 { }
147};
148
149/**
Jon Hunter9725f442012-05-14 10:41:37 -0500150 * omap_get_timer_dt - get a timer using device-tree
151 * @match - device-tree match structure for matching a device type
152 * @property - optional timer property to match
153 *
154 * Helper function to get a timer during early boot using device-tree for use
155 * as kernel system timer. Optionally, the property argument can be used to
156 * select a timer with a specific property. Once a timer is found then mark
157 * the timer node in device-tree as disabled, to prevent the kernel from
158 * registering this timer as a platform device and so no one else can use it.
159 */
160static struct device_node * __init omap_get_timer_dt(struct of_device_id *match,
161 const char *property)
162{
163 struct device_node *np;
164
165 for_each_matching_node(np, match) {
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200166 if (!of_device_is_available(np))
Jon Hunter9725f442012-05-14 10:41:37 -0500167 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500168
Pantelis Antoniou034bf092013-01-08 15:31:42 +0200169 if (property && !of_get_property(np, property, NULL))
Jon Hunter9725f442012-05-14 10:41:37 -0500170 continue;
Jon Hunter9725f442012-05-14 10:41:37 -0500171
Peter Ujfalusi2727da82012-12-19 10:50:09 +0100172 of_add_property(np, &device_disabled);
Jon Hunter9725f442012-05-14 10:41:37 -0500173 return np;
174 }
175
176 return NULL;
177}
178
179/**
Jon Hunterad24bde2012-06-20 15:55:24 -0500180 * omap_dmtimer_init - initialisation function when device tree is used
181 *
182 * For secure OMAP3 devices, timers with device type "timer-secure" cannot
183 * be used by the kernel as they are reserved. Therefore, to prevent the
184 * kernel registering these devices remove them dynamically from the device
185 * tree on boot.
186 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600187static void __init omap_dmtimer_init(void)
Jon Hunterad24bde2012-06-20 15:55:24 -0500188{
189 struct device_node *np;
190
191 if (!cpu_is_omap34xx())
192 return;
193
194 /* If we are a secure device, remove any secure timer nodes */
195 if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
Jon Hunter9725f442012-05-14 10:41:37 -0500196 np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
197 if (np)
198 of_node_put(np);
Jon Hunterad24bde2012-06-20 15:55:24 -0500199 }
200}
201
Jon Hunterbfd6d022012-09-27 12:47:43 -0500202/**
203 * omap_dm_timer_get_errata - get errata flags for a timer
204 *
205 * Get the timer errata flags that are specific to the OMAP device being used.
206 */
Vaibhav Hiremathbf85f202012-11-28 15:56:41 -0600207static u32 __init omap_dm_timer_get_errata(void)
Jon Hunterbfd6d022012-09-27 12:47:43 -0500208{
209 if (cpu_is_omap24xx())
210 return 0;
211
212 return OMAP_TIMER_ERRATA_I103_I767;
213}
214
Tony Lindgrenaa561882011-03-29 15:54:48 -0700215static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
216 int gptimer_id,
Jon Hunter9725f442012-05-14 10:41:37 -0500217 const char *fck_source,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500218 const char *property,
219 int posted)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800220{
Tony Lindgrenaa561882011-03-29 15:54:48 -0700221 char name[10]; /* 10 = sizeof("gptXX_Xck0") */
Jon Hunter9725f442012-05-14 10:41:37 -0500222 const char *oh_name;
223 struct device_node *np;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700224 struct omap_hwmod *oh;
Jon Hunter61b001c2012-09-28 18:03:29 -0500225 struct resource irq, mem;
Jon Hunterf88095b2012-11-09 17:07:39 -0600226 int r = 0;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800227
Jon Hunter9725f442012-05-14 10:41:37 -0500228 if (of_have_populated_dt()) {
Jon Hunter61338d52013-01-29 14:23:11 -0600229 np = omap_get_timer_dt(omap_timer_match, property);
Jon Hunter9725f442012-05-14 10:41:37 -0500230 if (!np)
231 return -ENODEV;
232
233 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
234 if (!oh_name)
235 return -ENODEV;
236
237 timer->irq = irq_of_parse_and_map(np, 0);
238 if (!timer->irq)
239 return -ENXIO;
240
241 timer->io_base = of_iomap(np, 0);
242
243 of_node_put(np);
244 } else {
245 if (omap_dm_timer_reserve_systimer(gptimer_id))
246 return -ENODEV;
247
248 sprintf(name, "timer%d", gptimer_id);
249 oh_name = name;
250 }
251
Jon Hunter9725f442012-05-14 10:41:37 -0500252 oh = omap_hwmod_lookup(oh_name);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700253 if (!oh)
254 return -ENODEV;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600255
Jon Hunter9725f442012-05-14 10:41:37 -0500256 if (!of_have_populated_dt()) {
257 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
Jon Hunter61b001c2012-09-28 18:03:29 -0500258 &irq);
Jon Hunter9725f442012-05-14 10:41:37 -0500259 if (r)
260 return -ENXIO;
Jon Hunter61b001c2012-09-28 18:03:29 -0500261 timer->irq = irq.start;
Paul Walmsley6c0c27f2012-04-19 04:01:50 -0600262
Jon Hunter9725f442012-05-14 10:41:37 -0500263 r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
Jon Hunter61b001c2012-09-28 18:03:29 -0500264 &mem);
Jon Hunter9725f442012-05-14 10:41:37 -0500265 if (r)
266 return -ENXIO;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700267
Jon Hunter9725f442012-05-14 10:41:37 -0500268 /* Static mapping, never released */
Jon Hunter61b001c2012-09-28 18:03:29 -0500269 timer->io_base = ioremap(mem.start, mem.end - mem.start);
Jon Hunter9725f442012-05-14 10:41:37 -0500270 }
271
Tony Lindgrenaa561882011-03-29 15:54:48 -0700272 if (!timer->io_base)
273 return -ENXIO;
274
275 /* After the dmtimer is using hwmod these clocks won't be needed */
Tarun Kanti DebBarmaae6df412012-07-05 18:10:59 +0530276 timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
Tony Lindgrenaa561882011-03-29 15:54:48 -0700277 if (IS_ERR(timer->fclk))
278 return -ENODEV;
279
Jon Hunter9725f442012-05-14 10:41:37 -0500280 /* FIXME: Need to remove hard-coded test on timer ID */
Tony Lindgrenaa561882011-03-29 15:54:48 -0700281 if (gptimer_id != 12) {
282 struct clk *src;
283
284 src = clk_get(NULL, fck_source);
285 if (IS_ERR(src)) {
Jon Hunterf88095b2012-11-09 17:07:39 -0600286 r = -EINVAL;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700287 } else {
Jon Hunterf88095b2012-11-09 17:07:39 -0600288 r = clk_set_parent(timer->fclk, src);
289 if (IS_ERR_VALUE(r))
Jon Hunter9725f442012-05-14 10:41:37 -0500290 pr_warn("%s: %s cannot set source\n",
291 __func__, oh->name);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700292 clk_put(src);
293 }
294 }
Jon Hunterb1538832012-09-28 11:43:30 -0500295
296 omap_hwmod_setup_one(oh_name);
297 omap_hwmod_enable(oh);
Tony Lindgrenee17f112011-09-16 15:44:20 -0700298 __omap_dm_timer_init_regs(timer);
Jon Hunterbfd6d022012-09-27 12:47:43 -0500299
300 if (posted)
301 __omap_dm_timer_enable_posted(timer);
302
303 /* Check that the intended posted configuration matches the actual */
304 if (posted != timer->posted)
305 return -EINVAL;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700306
307 timer->rate = clk_get_rate(timer->fclk);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700308 timer->reserved = 1;
Paul Walmsley38698be2011-02-23 00:14:08 -0700309
Jon Hunterf88095b2012-11-09 17:07:39 -0600310 return r;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700311}
Paul Walmsleyf2480762009-04-23 21:11:10 -0600312
Tony Lindgrenaa561882011-03-29 15:54:48 -0700313static void __init omap2_gp_clockevent_init(int gptimer_id,
Jon Hunter9725f442012-05-14 10:41:37 -0500314 const char *fck_source,
315 const char *property)
Tony Lindgrenaa561882011-03-29 15:54:48 -0700316{
317 int res;
Paul Walmsleyf2480762009-04-23 21:11:10 -0600318
Jon Hunterbfd6d022012-09-27 12:47:43 -0500319 clkev.errata = omap_dm_timer_get_errata();
320
321 /*
322 * For clock-event timers we never read the timer counter and
323 * so we are not impacted by errata i103 and i767. Therefore,
324 * we can safely ignore this errata for clock-event timers.
325 */
326 __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
327
328 res = omap_dm_timer_init_one(&clkev, gptimer_id, fck_source, property,
329 OMAP_TIMER_POSTED);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700330 BUG_ON(res);
Paul Walmsleyf2480762009-04-23 21:11:10 -0600331
Paul Walmsleya032d332012-08-03 09:21:10 -0600332 omap2_gp_timer_irq.dev_id = &clkev;
Tony Lindgrenaa561882011-03-29 15:54:48 -0700333 setup_irq(clkev.irq, &omap2_gp_timer_irq);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800334
Tony Lindgrenee17f112011-09-16 15:44:20 -0700335 __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700336
Santosh Shilimkar11d6ec22012-03-17 15:00:16 +0530337 clockevent_gpt.cpumask = cpu_possible_mask;
338 clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
Shawn Guo838a2ae2013-01-12 11:50:05 +0000339 clockevents_config_and_register(&clockevent_gpt, clkev.rate,
340 3, /* Timer internal resynch latency */
341 0xffffffff);
Tony Lindgrenaa561882011-03-29 15:54:48 -0700342
343 pr_info("OMAP clockevent source: GPTIMER%d at %lu Hz\n",
344 gptimer_id, clkev.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800345}
346
Paul Walmsleyf2480762009-04-23 21:11:10 -0600347/* Clocksource code */
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700348static struct omap_dm_timer clksrc;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700349static bool use_gptimer_clksrc;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700350
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800351/*
352 * clocksource
353 */
Magnus Damm8e196082009-04-21 12:24:00 -0700354static cycle_t clocksource_read_cycles(struct clocksource *cs)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800355{
Jon Hunter971d0252012-09-27 11:49:45 -0500356 return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500357 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800358}
359
360static struct clocksource clocksource_gpt = {
Vaibhav Hiremathf36921b2012-05-09 10:07:05 -0700361 .name = "gp_timer",
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800362 .rating = 300,
363 .read = clocksource_read_cycles,
364 .mask = CLOCKSOURCE_MASK(32),
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800365 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
366};
367
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100368static u32 notrace dmtimer_read_sched_clock(void)
Paul Walmsleycbc94382011-02-22 19:59:49 -0700369{
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700370 if (clksrc.reserved)
Jon Hunter971d0252012-09-27 11:49:45 -0500371 return __omap_dm_timer_read_counter(&clksrc,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500372 OMAP_TIMER_NONPOSTED);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800373
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100374 return 0;
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700375}
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800376
Jon Hunter258e84a2012-11-15 13:09:03 -0600377static struct of_device_id omap_counter_match[] __initdata = {
378 { .compatible = "ti,omap-counter32k", },
379 { }
380};
381
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700382/* Setup free-running counter for clocksource */
Jon Huntere0c3e272012-11-27 15:24:12 -0600383static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700384{
385 int ret;
Jon Hunter9883f7c2012-10-09 14:12:26 -0500386 struct device_node *np = NULL;
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700387 struct omap_hwmod *oh;
388 void __iomem *vbase;
389 const char *oh_name = "counter_32k";
390
391 /*
Jon Hunter9883f7c2012-10-09 14:12:26 -0500392 * If device-tree is present, then search the DT blob
393 * to see if the 32kHz counter is supported.
394 */
395 if (of_have_populated_dt()) {
396 np = omap_get_timer_dt(omap_counter_match, NULL);
397 if (!np)
398 return -ENODEV;
399
400 of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
401 if (!oh_name)
402 return -ENODEV;
403 }
404
405 /*
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700406 * First check hwmod data is available for sync32k counter
407 */
408 oh = omap_hwmod_lookup(oh_name);
409 if (!oh || oh->slaves_cnt == 0)
410 return -ENODEV;
411
412 omap_hwmod_setup_one(oh_name);
413
Jon Hunter9883f7c2012-10-09 14:12:26 -0500414 if (np) {
415 vbase = of_iomap(np, 0);
416 of_node_put(np);
417 } else {
418 vbase = omap_hwmod_get_mpu_rt_va(oh);
419 }
420
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700421 if (!vbase) {
422 pr_warn("%s: failed to get counter_32k resource\n", __func__);
423 return -ENXIO;
424 }
425
426 ret = omap_hwmod_enable(oh);
427 if (ret) {
428 pr_warn("%s: failed to enable counter_32k module (%d)\n",
429 __func__, ret);
430 return ret;
431 }
432
433 ret = omap_init_clocksource_32k(vbase);
434 if (ret) {
435 pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
436 __func__, ret);
437 omap_hwmod_idle(oh);
438 }
439
440 return ret;
441}
442
443static void __init omap2_gptimer_clocksource_init(int gptimer_id,
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700444 const char *fck_source)
445{
446 int res;
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800447
Jon Hunterbfd6d022012-09-27 12:47:43 -0500448 clksrc.errata = omap_dm_timer_get_errata();
449
450 res = omap_dm_timer_init_one(&clksrc, gptimer_id, fck_source, NULL,
451 OMAP_TIMER_NONPOSTED);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700452 BUG_ON(res);
Paul Walmsleycbc94382011-02-22 19:59:49 -0700453
Tony Lindgrenee17f112011-09-16 15:44:20 -0700454 __omap_dm_timer_load_start(&clksrc,
Jon Hunter971d0252012-09-27 11:49:45 -0500455 OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
Jon Hunterbfd6d022012-09-27 12:47:43 -0500456 OMAP_TIMER_NONPOSTED);
Marc Zyngier2f0778af2011-12-15 12:19:23 +0100457 setup_sched_clock(dmtimer_read_sched_clock, 32, clksrc.rate);
Tony Lindgren3d05a3e2011-03-29 15:54:49 -0700458
459 if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
460 pr_err("Could not register clocksource %s\n",
461 clocksource_gpt.name);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700462 else
463 pr_info("OMAP clocksource: GPTIMER%d at %lu Hz\n",
464 gptimer_id, clksrc.rate);
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800465}
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700466
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530467#ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
468/*
469 * The realtime counter also called master counter, is a free-running
470 * counter, which is related to real time. It produces the count used
471 * by the CPU local timer peripherals in the MPU cluster. The timer counts
472 * at a rate of 6.144 MHz. Because the device operates on different clocks
473 * in different power modes, the master counter shifts operation between
474 * clocks, adjusting the increment per clock in hardware accordingly to
475 * maintain a constant count rate.
476 */
477static void __init realtime_counter_init(void)
478{
479 void __iomem *base;
480 static struct clk *sys_clk;
481 unsigned long rate;
482 unsigned int reg, num, den;
483
484 base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
485 if (!base) {
486 pr_err("%s: ioremap failed\n", __func__);
487 return;
488 }
489 sys_clk = clk_get(NULL, "sys_clkin_ck");
Wei Yongjun533b2982012-10-08 15:01:41 -0700490 if (IS_ERR(sys_clk)) {
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530491 pr_err("%s: failed to get system clock handle\n", __func__);
492 iounmap(base);
493 return;
494 }
495
496 rate = clk_get_rate(sys_clk);
497 /* Numerator/denumerator values refer TRM Realtime Counter section */
498 switch (rate) {
499 case 1200000:
500 num = 64;
501 den = 125;
502 break;
503 case 1300000:
504 num = 768;
505 den = 1625;
506 break;
507 case 19200000:
508 num = 8;
509 den = 25;
510 break;
511 case 2600000:
512 num = 384;
513 den = 1625;
514 break;
515 case 2700000:
516 num = 256;
517 den = 1125;
518 break;
519 case 38400000:
520 default:
521 /* Program it for 38.4 MHz */
522 num = 4;
523 den = 25;
524 break;
525 }
526
527 /* Program numerator and denumerator registers */
528 reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
529 NUMERATOR_DENUMERATOR_MASK;
530 reg |= num;
531 __raw_writel(reg, base + INCREMENTER_NUMERATOR_OFFSET);
532
533 reg = __raw_readl(base + INCREMENTER_NUMERATOR_OFFSET) &
534 NUMERATOR_DENUMERATOR_MASK;
535 reg |= den;
536 __raw_writel(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
537
538 iounmap(base);
539}
540#else
541static inline void __init realtime_counter_init(void)
542{}
543#endif
544
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200545#define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
546 clksrc_nr, clksrc_src) \
Stephen Warren6bb27d72012-11-08 12:40:59 -0700547void __init omap##name##_gptimer_timer_init(void) \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700548{ \
Jon Hunterad24bde2012-06-20 15:55:24 -0500549 omap_dmtimer_init(); \
Jon Hunter9725f442012-05-14 10:41:37 -0500550 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200551 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src); \
Tony Lindgrene74984e2011-03-29 15:54:48 -0700552}
553
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200554#define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
555 clksrc_nr, clksrc_src) \
Stephen Warren6bb27d72012-11-08 12:40:59 -0700556void __init omap##name##_sync32k_timer_init(void) \
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200557{ \
558 omap_dmtimer_init(); \
559 omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
560 /* Enable the use of clocksource="gp_timer" kernel parameter */ \
561 if (use_gptimer_clksrc) \
562 omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src);\
563 else \
564 omap2_sync32k_clocksource_init(); \
565}
566
Tony Lindgrene74984e2011-03-29 15:54:48 -0700567#ifdef CONFIG_ARCH_OMAP2
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200568OMAP_SYS_32K_TIMER_INIT(2, 1, OMAP2_32K_SOURCE, "ti,timer-alwon",
569 2, OMAP2_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200570#endif /* CONFIG_ARCH_OMAP2 */
Tony Lindgrene74984e2011-03-29 15:54:48 -0700571
572#ifdef CONFIG_ARCH_OMAP3
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200573OMAP_SYS_32K_TIMER_INIT(3, 1, OMAP3_32K_SOURCE, "ti,timer-alwon",
574 2, OMAP3_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200575OMAP_SYS_32K_TIMER_INIT(3_secure, 12, OMAP3_32K_SOURCE, "ti,timer-secure",
576 2, OMAP3_MPU_SOURCE);
Igor Grinberg26f01992012-11-18 17:06:41 +0200577OMAP_SYS_GP_TIMER_INIT(3_gp, 1, OMAP3_MPU_SOURCE, "ti,timer-alwon",
578 2, OMAP3_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200579#endif /* CONFIG_ARCH_OMAP3 */
Tony Lindgrene74984e2011-03-29 15:54:48 -0700580
Afzal Mohammed08f30982012-05-11 00:38:49 +0530581#ifdef CONFIG_SOC_AM33XX
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200582OMAP_SYS_GP_TIMER_INIT(3_am33xx, 1, OMAP4_MPU_SOURCE, "ti,timer-alwon",
583 2, OMAP4_MPU_SOURCE);
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200584#endif /* CONFIG_SOC_AM33XX */
Afzal Mohammed08f30982012-05-11 00:38:49 +0530585
Tony Lindgrene74984e2011-03-29 15:54:48 -0700586#ifdef CONFIG_ARCH_OMAP4
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200587OMAP_SYS_32K_TIMER_INIT(4, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
588 2, OMAP4_MPU_SOURCE);
Marc Zyngiera45c9832012-01-10 19:44:19 +0000589#ifdef CONFIG_LOCAL_TIMERS
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200590static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
Stephen Warren6bb27d72012-11-08 12:40:59 -0700591void __init omap4_local_timer_init(void)
Kevin Hilman5a3a3882007-11-12 23:24:02 -0800592{
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200593 omap4_sync32k_timer_init();
Marc Zyngiera45c9832012-01-10 19:44:19 +0000594 /* Local timers are not supprted on OMAP4430 ES1.0 */
595 if (omap_rev() != OMAP4430_REV_ES1_0) {
596 int err;
597
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530598 if (of_have_populated_dt()) {
Rob Herringda4a6862013-02-06 21:17:47 -0600599 clocksource_of_init();
Santosh Shilimkareed0de22012-07-04 18:32:32 +0530600 return;
601 }
602
Marc Zyngiera45c9832012-01-10 19:44:19 +0000603 err = twd_local_timer_register(&twd_local_timer);
604 if (err)
605 pr_err("twd_local_timer_register failed %d\n", err);
606 }
Tony Lindgren1dbae812005-11-10 14:26:51 +0000607}
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200608#else /* CONFIG_LOCAL_TIMERS */
Stephen Warren6bb27d72012-11-08 12:40:59 -0700609void __init omap4_local_timer_init(void)
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200610{
Olof Johansson73f14f62012-11-29 23:05:32 -0800611 omap4_sync32k_timer_init();
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200612}
613#endif /* CONFIG_LOCAL_TIMERS */
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200614#endif /* CONFIG_ARCH_OMAP4 */
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530615
R Sricharan37b32802012-05-02 13:07:12 +0530616#ifdef CONFIG_SOC_OMAP5
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200617OMAP_SYS_32K_TIMER_INIT(5, 1, OMAP4_32K_SOURCE, "ti,timer-alwon",
618 2, OMAP4_MPU_SOURCE);
Stephen Warren6bb27d72012-11-08 12:40:59 -0700619void __init omap5_realtime_timer_init(void)
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530620{
Santosh Shilimkar3c7c5da2012-08-13 14:39:03 +0530621 int err;
622
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200623 omap5_sync32k_timer_init();
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530624 realtime_counter_init();
Santosh Shilimkar3c7c5da2012-08-13 14:39:03 +0530625
Rob Herring0583fe42013-04-10 18:27:51 -0500626 clocksource_of_init();
Santosh Shilimkarfa6d79d2012-08-13 14:24:24 +0530627}
Igor Grinberg6f80b3b2012-11-20 09:17:15 +0200628#endif /* CONFIG_SOC_OMAP5 */
R Sricharan37b32802012-05-02 13:07:12 +0530629
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530630/**
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530631 * omap_timer_init - build and register timer device with an
632 * associated timer hwmod
633 * @oh: timer hwmod pointer to be used to build timer device
634 * @user: parameter that can be passed from calling hwmod API
635 *
636 * Called by omap_hwmod_for_each_by_class to register each of the timer
637 * devices present in the system. The number of timer devices is known
638 * by parsing through the hwmod database for a given class name. At the
639 * end of function call memory is allocated for timer device and it is
640 * registered to the framework ready to be proved by the driver.
641 */
642static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
643{
644 int id;
645 int ret = 0;
646 char *name = "omap_timer";
647 struct dmtimer_platform_data *pdata;
Tony Lindgrenc541c152011-10-04 09:47:06 -0700648 struct platform_device *pdev;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530649 struct omap_timer_capability_dev_attr *timer_dev_attr;
650
651 pr_debug("%s: %s\n", __func__, oh->name);
652
653 /* on secure device, do not register secure timer */
654 timer_dev_attr = oh->dev_attr;
655 if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
656 if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
657 return ret;
658
659 pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
660 if (!pdata) {
661 pr_err("%s: No memory for [%s]\n", __func__, oh->name);
662 return -ENOMEM;
663 }
664
665 /*
666 * Extract the IDs from name field in hwmod database
667 * and use the same for constructing ids' for the
668 * timer devices. In a way, we are avoiding usage of
669 * static variable witin the function to do the same.
670 * CAUTION: We have to be careful and make sure the
671 * name in hwmod database does not change in which case
672 * we might either make corresponding change here or
673 * switch back static variable mechanism.
674 */
675 sscanf(oh->name, "timer%2d", &id);
676
Jon Hunterd1c16912012-06-05 12:34:52 -0500677 if (timer_dev_attr)
678 pdata->timer_capability = timer_dev_attr->timer_capability;
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530679
Jon Hunterbfd6d022012-09-27 12:47:43 -0500680 pdata->timer_errata = omap_dm_timer_get_errata();
Tony Lindgren6e740f92012-10-29 15:20:45 -0700681 pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
682
Paul Walmsleyc1d1cd52013-01-26 00:48:53 -0700683 pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530684
Tony Lindgrenc541c152011-10-04 09:47:06 -0700685 if (IS_ERR(pdev)) {
Tarun Kanti DebBarmac345c8b2011-09-20 17:00:18 +0530686 pr_err("%s: Can't build omap_device for %s: %s.\n",
687 __func__, name, oh->name);
688 ret = -EINVAL;
689 }
690
691 kfree(pdata);
692
693 return ret;
694}
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530695
696/**
697 * omap2_dm_timer_init - top level regular device initialization
698 *
699 * Uses dedicated hwmod api to parse through hwmod database for
700 * given class name and then build and register the timer device.
701 */
702static int __init omap2_dm_timer_init(void)
703{
704 int ret;
705
Jon Hunter9725f442012-05-14 10:41:37 -0500706 /* If dtb is there, the devices will be created dynamically */
707 if (of_have_populated_dt())
708 return -ENODEV;
709
Tarun Kanti DebBarma3392cdd2011-09-20 17:00:20 +0530710 ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
711 if (unlikely(ret)) {
712 pr_err("%s: device registration failed.\n", __func__);
713 return -EINVAL;
714 }
715
716 return 0;
717}
Tony Lindgrenb76c8b12013-01-11 11:24:18 -0800718omap_arch_initcall(omap2_dm_timer_init);
Vaibhav Hiremath1fe97c82012-05-09 10:07:05 -0700719
720/**
721 * omap2_override_clocksource - clocksource override with user configuration
722 *
723 * Allows user to override default clocksource, using kernel parameter
724 * clocksource="gp_timer" (For all OMAP2PLUS architectures)
725 *
726 * Note that, here we are using same standard kernel parameter "clocksource=",
727 * and not introducing any OMAP specific interface.
728 */
729static int __init omap2_override_clocksource(char *str)
730{
731 if (!str)
732 return 0;
733 /*
734 * For OMAP architecture, we only have two options
735 * - sync_32k (default)
736 * - gp_timer (sys_clk based)
737 */
738 if (!strcmp(str, "gp_timer"))
739 use_gptimer_clksrc = true;
740
741 return 0;
742}
743early_param("clocksource", omap2_override_clocksource);