blob: 1062dc1e6396395e3d70a21cb99617fd61087b16 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * See Documentation/DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
19#include <linux/string.h>
20#include <linux/spinlock.h>
21#include <linux/pci.h>
22#include <linux/module.h>
23#include <linux/topology.h>
24#include <linux/interrupt.h>
25#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070026#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020027#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080028#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070029#include <linux/sysdev.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/atomic.h>
31#include <asm/io.h>
32#include <asm/mtrr.h>
33#include <asm/pgtable.h>
34#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090035#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020036#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010038#include <asm/swiotlb.h>
39#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020040#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070041
Joerg Roedel79da0872007-10-24 12:49:49 +020042static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010043static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070044static unsigned long iommu_pages; /* .. and in pages */
45
Ingo Molnar05fccb02008-01-30 13:30:12 +010046static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070047
Ingo Molnar05fccb02008-01-30 13:30:12 +010048/*
49 * If this is disabled the IOMMU will use an optimized flushing strategy
50 * of only flushing when an mapping is reused. With it true the GART is
51 * flushed for every mapping. Problem is that doing the lazy flush seems
52 * to trigger bugs with some popular PCI cards, in particular 3ware (but
53 * has been also also seen with Qlogic at least).
54 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070055int iommu_fullflush = 1;
56
Ingo Molnar05fccb02008-01-30 13:30:12 +010057/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010059/* Guarded by iommu_bitmap_lock: */
60static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070061
Ingo Molnar05fccb02008-01-30 13:30:12 +010062static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64#define GPTE_VALID 1
65#define GPTE_COHERENT 2
66#define GPTE_ENCODE(x) \
67 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
68#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
69
Ingo Molnar05fccb02008-01-30 13:30:12 +010070#define to_pages(addr, size) \
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 (round_up(((addr) & ~PAGE_MASK) + (size), PAGE_SIZE) >> PAGE_SHIFT)
72
Ingo Molnar05fccb02008-01-30 13:30:12 +010073#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75#ifdef CONFIG_AGP
76#define AGPEXTERN extern
77#else
78#define AGPEXTERN
79#endif
80
81/* backdoor interface to AGP driver */
82AGPEXTERN int agp_memory_reserved;
83AGPEXTERN __u32 *agp_gatt_table;
84
85static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Ingo Molnar05fccb02008-01-30 13:30:12 +010086static int need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080088static unsigned long alloc_iommu(struct device *dev, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +010089{
Linus Torvalds1da177e2005-04-16 15:20:36 -070090 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080091 unsigned long boundary_size;
92 unsigned long base_index;
93
94 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
95 PAGE_SIZE) >> PAGE_SHIFT;
Prarit Bhargava05d3ed02008-07-21 10:15:22 -040096 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080097 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070098
Ingo Molnar05fccb02008-01-30 13:30:12 +010099 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800100 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
101 size, base_index, boundary_size, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 if (offset == -1) {
103 need_flush = 1;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800104 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
105 size, base_index, boundary_size, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100107 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100108 next_bit = offset+size;
109 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 next_bit = 0;
111 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100112 }
113 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 if (iommu_fullflush)
115 need_flush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100116 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100119}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
121static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100122{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800126 iommu_area_free(iommu_gart_bitmap, offset, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100128}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129
Ingo Molnar05fccb02008-01-30 13:30:12 +0100130/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 * Use global flush state to avoid races with multiple flushers.
132 */
Andi Kleena32073b2006-06-26 13:56:40 +0200133static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100134{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100136
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200138 if (need_flush) {
139 k8_flush_garts();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 need_flush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100141 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100143}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#ifdef CONFIG_IOMMU_LEAK
146
Ingo Molnar05fccb02008-01-30 13:30:12 +0100147#define SET_LEAK(x) \
148 do { \
149 if (iommu_leak_tab) \
150 iommu_leak_tab[x] = __builtin_return_address(0);\
151 } while (0)
152
153#define CLEAR_LEAK(x) \
154 do { \
155 if (iommu_leak_tab) \
156 iommu_leak_tab[x] = NULL; \
157 } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158
159/* Debugging aid for drivers that don't free their IOMMU tables */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100160static void **iommu_leak_tab;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200162static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100163
Joerg Roedel79da0872007-10-24 12:49:49 +0200164static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165{
166 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100167 static int dump;
168
169 if (dump || !iommu_leak_tab)
170 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100172 show_stack(NULL, NULL);
173
174 /* Very crude. dump some from the end of the table too */
175 printk(KERN_DEBUG "Dumping %d pages from end of IOMMU:\n",
176 iommu_leak_pages);
177 for (i = 0; i < iommu_leak_pages; i += 2) {
178 printk(KERN_DEBUG "%lu: ", iommu_pages-i);
Arjan van de Venbc850d62008-01-30 13:33:07 +0100179 printk_address((unsigned long) iommu_leak_tab[iommu_pages-i], 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100180 printk(KERN_CONT "%c", (i+1)%2 == 0 ? '\n' : ' ');
181 }
182 printk(KERN_DEBUG "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700183}
184#else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100185# define SET_LEAK(x)
186# define CLEAR_LEAK(x)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700187#endif
188
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100189static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100191 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 * Ran out of IOMMU space for this operation. This is very bad.
193 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100194 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195 * let the Northbridge deal with it. This will result in garbage
196 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100197 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100199 */
200
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200201 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100203 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
205 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100206 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
207 panic(KERN_ERR
208 "PCI-DMA: Random memory would be DMAed\n");
209 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100211 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213}
214
Ingo Molnar05fccb02008-01-30 13:30:12 +0100215static inline int
216need_iommu(struct device *dev, unsigned long addr, size_t size)
217{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 u64 mask = *dev->dma_mask;
Andi Kleen00edefa2007-02-13 13:26:24 +0100219 int high = addr + size > mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 int mmu = high;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100221
222 if (force_iommu)
223 mmu = 1;
224
225 return mmu;
226}
227
228static inline int
229nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
230{
231 u64 mask = *dev->dma_mask;
232 int high = addr + size > mask;
233 int mmu = high;
234
235 return mmu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236}
237
238/* Map a single continuous physical area into the IOMMU.
239 * Caller needs to check if the iommu is needed and flush.
240 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100241static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
242 size_t size, int dir)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100243{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 unsigned long npages = to_pages(phys_mem, size);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800245 unsigned long iommu_page = alloc_iommu(dev, npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100247
Linus Torvalds1da177e2005-04-16 15:20:36 -0700248 if (iommu_page == -1) {
249 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100250 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 if (panic_on_overflow)
252 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100253 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254 return bad_dma_address;
255 }
256
257 for (i = 0; i < npages; i++) {
258 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
259 SET_LEAK(iommu_page + i);
260 phys_mem += PAGE_SIZE;
261 }
262 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
263}
264
Ingo Molnar05fccb02008-01-30 13:30:12 +0100265static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200266gart_map_simple(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100267{
Ingo Molnar2be62142008-04-19 19:19:56 +0200268 dma_addr_t map = dma_map_area(dev, paddr, size, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100269
Andi Kleena32073b2006-06-26 13:56:40 +0200270 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100271
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100272 return map;
273}
274
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275/* Map a single area into the IOMMU */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100276static dma_addr_t
Ingo Molnar2be62142008-04-19 19:19:56 +0200277gart_map_single(struct device *dev, phys_addr_t paddr, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700278{
Ingo Molnar2be62142008-04-19 19:19:56 +0200279 unsigned long bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Linus Torvalds1da177e2005-04-16 15:20:36 -0700281 if (!dev)
282 dev = &fallback_dev;
283
Ingo Molnar2be62142008-04-19 19:19:56 +0200284 if (!need_iommu(dev, paddr, size))
285 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700286
Ingo Molnar2be62142008-04-19 19:19:56 +0200287 bus = gart_map_simple(dev, paddr, size, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100288
289 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100290}
291
292/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200293 * Free a DMA mapping.
294 */
Yinghai Lu1048fa52007-07-21 17:11:23 +0200295static void gart_unmap_single(struct device *dev, dma_addr_t dma_addr,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100296 size_t size, int direction)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200297{
298 unsigned long iommu_page;
299 int npages;
300 int i;
301
302 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
303 dma_addr >= iommu_bus_base + iommu_size)
304 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100305
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200306 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
307 npages = to_pages(dma_addr, size);
308 for (i = 0; i < npages; i++) {
309 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
310 CLEAR_LEAK(iommu_page + i);
311 }
312 free_iommu(iommu_page, npages);
313}
314
315/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100316 * Wrapper for pci_unmap_single working with scatterlists.
317 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100318static void
319gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100320{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200321 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100322 int i;
323
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200324 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100325 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100326 break;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200327 gart_unmap_single(dev, s->dma_address, s->dma_length, dir);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100328 }
329}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331/* Fallback for dma_map_sg in case of overflow */
332static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
333 int nents, int dir)
334{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200335 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 int i;
337
338#ifdef CONFIG_IOMMU_DEBUG
339 printk(KERN_DEBUG "dma_map_sg overflow\n");
340#endif
341
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200342 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200343 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100344
345 if (nonforced_iommu(dev, addr, s->length)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100346 addr = dma_map_area(dev, addr, s->length, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100347 if (addr == bad_dma_address) {
348 if (i > 0)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100349 gart_unmap_sg(dev, sg, i, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100350 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 sg[0].dma_length = 0;
352 break;
353 }
354 }
355 s->dma_address = addr;
356 s->dma_length = s->length;
357 }
Andi Kleena32073b2006-06-26 13:56:40 +0200358 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 return nents;
361}
362
363/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800364static int __dma_map_cont(struct device *dev, struct scatterlist *start,
365 int nelems, struct scatterlist *sout,
366 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367{
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800368 unsigned long iommu_start = alloc_iommu(dev, pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100369 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200370 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371 int i;
372
373 if (iommu_start == -1)
374 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200375
376 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700377 unsigned long pages, addr;
378 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100379
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200380 BUG_ON(s != start && s->offset);
381 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 sout->dma_address = iommu_bus_base;
383 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
384 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100385 } else {
386 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 }
388
389 addr = phys_addr;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100390 pages = to_pages(s->offset, s->length);
391 while (pages--) {
392 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 SET_LEAK(iommu_page);
394 addr += PAGE_SIZE;
395 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800396 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100397 }
398 BUG_ON(iommu_page - iommu_start != pages);
399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400 return 0;
401}
402
Ingo Molnar05fccb02008-01-30 13:30:12 +0100403static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800404dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
405 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200407 if (!need) {
408 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200409 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200410 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200412 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800413 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100415
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416/*
417 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100418 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100420static int
421gart_map_sg(struct device *dev, struct scatterlist *sg, int nents, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200423 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100424 int need = 0, nextneed, i, out, start;
425 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800426 unsigned int seg_size;
427 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
Ingo Molnar05fccb02008-01-30 13:30:12 +0100429 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 return 0;
431
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 if (!dev)
433 dev = &fallback_dev;
434
435 out = 0;
436 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200437 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800438 seg_size = 0;
439 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200440 ps = NULL; /* shut up gcc */
441 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200442 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443
Ingo Molnar05fccb02008-01-30 13:30:12 +0100444 s->dma_address = addr;
445 BUG_ON(s->length == 0);
446
447 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448
449 /* Handle the previous not yet processed entries */
450 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100451 /*
452 * Can only merge when the last chunk ends on a
453 * page boundary and the new one doesn't have an
454 * offset.
455 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800457 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200458 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800459 if (dma_map_cont(dev, start_sg, i - start,
460 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461 goto error;
462 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800463 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200464 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200466 start = i;
467 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 }
469 }
470
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800471 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700472 need = nextneed;
473 pages += to_pages(s->offset, s->length);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200474 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800476 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 goto error;
478 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200479 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200480 if (out < nents) {
481 sgmap = sg_next(sgmap);
482 sgmap->dma_length = 0;
483 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 return out;
485
486error:
Andi Kleena32073b2006-06-26 13:56:40 +0200487 flush_gart();
FUJITA Tomonori53369402007-10-26 13:56:24 +0200488 gart_unmap_sg(dev, sg, out, dir);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100489
Kevin VanMarena1002a42006-02-03 21:51:32 +0100490 /* When it was forced or merged try again in a dumb way */
491 if (force_iommu || iommu_merge) {
492 out = dma_map_sg_nonforce(dev, sg, nents, dir);
493 if (out > 0)
494 return out;
495 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700496 if (panic_on_overflow)
497 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100498
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100499 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200500 for_each_sg(sg, s, nents, i)
501 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100503}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100505static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100508{
509 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Ingo Molnar05fccb02008-01-30 13:30:12 +0100511 if (!iommu_size) {
512 iommu_size = aper_size;
513 if (!no_agp)
514 iommu_size /= 2;
515 }
516
517 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100518 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
Ingo Molnar05fccb02008-01-30 13:30:12 +0100520 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100522 "PCI-DMA: Warning: Small IOMMU %luMB."
523 " Consider increasing the AGP aperture in BIOS\n",
524 iommu_size >> 20);
525 }
526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100528}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Ingo Molnar05fccb02008-01-30 13:30:12 +0100530static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
531{
532 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200535 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
536 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100537 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538
Ingo Molnar05fccb02008-01-30 13:30:12 +0100539 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 aper_base <<= 25;
541
Ingo Molnar05fccb02008-01-30 13:30:12 +0100542 aper_size = (32 * 1024 * 1024) << aper_order;
543 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700544 aper_base = 0;
545
546 *size = aper_size;
547 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100548}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200550static void enable_gart_translations(void)
551{
552 int i;
553
554 for (i = 0; i < num_k8_northbridges; i++) {
555 struct pci_dev *dev = k8_northbridges[i];
556
557 enable_gart_translation(dev, __pa(agp_gatt_table));
558 }
559}
560
561/*
562 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
563 * resume in the same way as they are handled in gart_iommu_hole_init().
564 */
565static bool fix_up_north_bridges;
566static u32 aperture_order;
567static u32 aperture_alloc;
568
569void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
570{
571 fix_up_north_bridges = true;
572 aperture_order = aper_order;
573 aperture_alloc = aper_alloc;
574}
575
Pavel Machekcd763742008-05-29 00:30:21 -0700576static int gart_resume(struct sys_device *dev)
577{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200578 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
579
580 if (fix_up_north_bridges) {
581 int i;
582
583 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
584
585 for (i = 0; i < num_k8_northbridges; i++) {
586 struct pci_dev *dev = k8_northbridges[i];
587
588 /*
589 * Don't enable translations just yet. That is the next
590 * step. Restore the pre-suspend aperture settings.
591 */
592 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
593 aperture_order << 1);
594 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
595 aperture_alloc >> 25);
596 }
597 }
598
599 enable_gart_translations();
600
Pavel Machekcd763742008-05-29 00:30:21 -0700601 return 0;
602}
603
604static int gart_suspend(struct sys_device *dev, pm_message_t state)
605{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200606 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700607}
608
609static struct sysdev_class gart_sysdev_class = {
610 .name = "gart",
611 .suspend = gart_suspend,
612 .resume = gart_resume,
613
614};
615
616static struct sys_device device_gart = {
617 .id = 0,
618 .cls = &gart_sysdev_class,
619};
620
Ingo Molnar05fccb02008-01-30 13:30:12 +0100621/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100623 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624 */
625static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100626{
627 unsigned aper_size, gatt_size, new_aper_size;
628 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 struct pci_dev *dev;
630 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700631 int i, error;
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700632 unsigned long start_pfn, end_pfn;
Andi Kleena32073b2006-06-26 13:56:40 +0200633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
635 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200636 dev = NULL;
637 for (i = 0; i < num_k8_northbridges; i++) {
638 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100639 new_aper_base = read_aperture(dev, &new_aper_size);
640 if (!new_aper_base)
641 goto nommu;
642
643 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 aper_size = new_aper_size;
645 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100646 }
647 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 goto nommu;
649 }
650 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100651 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100653 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
Ingo Molnar05fccb02008-01-30 13:30:12 +0100655 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
656 gatt = (void *)__get_free_pages(GFP_KERNEL, get_order(gatt_size));
657 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200658 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100659 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200660 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200661
Ingo Molnar05fccb02008-01-30 13:30:12 +0100662 memset(gatt, 0, gatt_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200664
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200665 enable_gart_translations();
Pavel Machekcd763742008-05-29 00:30:21 -0700666
667 error = sysdev_class_register(&gart_sysdev_class);
668 if (!error)
669 error = sysdev_register(&device_gart);
670 if (error)
671 panic("Could not register gart_sysdev -- would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200672
Andi Kleena32073b2006-06-26 13:56:40 +0200673 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100674
675 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
676 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700677
678 /* need to map that range */
679 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
680 if (end_pfn > max_low_pfn_mapped) {
Yinghai Lu32b23e92008-07-13 14:29:41 -0700681 start_pfn = (aper_base>>PAGE_SHIFT);
682 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 return 0;
685
686 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100687 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200688 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
689 KERN_WARNING "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100690 return -1;
691}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692
693extern int agp_amd64_init(void);
694
Stephen Hemmingere6584502007-05-02 19:27:06 +0200695static const struct dma_mapping_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100696 .mapping_error = NULL,
697 .map_single = gart_map_single,
698 .map_simple = gart_map_simple,
699 .unmap_single = gart_unmap_single,
700 .sync_single_for_cpu = NULL,
701 .sync_single_for_device = NULL,
702 .sync_single_range_for_cpu = NULL,
703 .sync_single_range_for_device = NULL,
704 .sync_sg_for_cpu = NULL,
705 .sync_sg_for_device = NULL,
706 .map_sg = gart_map_sg,
707 .unmap_sg = gart_unmap_sg,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100708};
709
Yinghai Lubc2cea62007-07-21 17:11:28 +0200710void gart_iommu_shutdown(void)
711{
712 struct pci_dev *dev;
713 int i;
714
715 if (no_agp && (dma_ops != &gart_dma_ops))
716 return;
717
Ingo Molnar05fccb02008-01-30 13:30:12 +0100718 for (i = 0; i < num_k8_northbridges; i++) {
719 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200720
Ingo Molnar05fccb02008-01-30 13:30:12 +0100721 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200722 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200723
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200724 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200725
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200726 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100727 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200728}
729
Jon Mason0dc243a2006-06-26 13:58:11 +0200730void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100731{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 unsigned long iommu_start;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100734 unsigned long aper_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 unsigned long scratch;
736 long i;
737
Andi Kleena32073b2006-06-26 13:56:40 +0200738 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0) {
739 printk(KERN_INFO "PCI-GART: No AMD northbridge found.\n");
Jon Mason0dc243a2006-06-26 13:58:11 +0200740 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200741 }
742
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100744 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745#else
746 /* Makefile puts PCI initialization via subsys_initcall first. */
747 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100748 no_agp = no_agp ||
749 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100751#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752
Jon Mason60b08c62006-02-26 04:18:22 +0100753 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200754 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100755
Jon Mason8d4f6b92006-06-26 13:58:05 +0200756 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200757 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200758 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200759
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700761 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200762 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700764 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200765 printk(KERN_WARNING "More than 4GB of memory "
766 "but GART IOMMU not available.\n"
767 KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100768 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200769 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 }
771
Jon Mason5b7b6442006-02-03 21:51:59 +0100772 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100773 aper_size = info.aper_size * 1024 * 1024;
774 iommu_size = check_iommu_size(info.aper_base, aper_size);
775 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776
Ingo Molnar05fccb02008-01-30 13:30:12 +0100777 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL,
778 get_order(iommu_pages/8));
779 if (!iommu_gart_bitmap)
780 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781 memset(iommu_gart_bitmap, 0, iommu_pages/8);
782
783#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100784 if (leak_trace) {
785 iommu_leak_tab = (void *)__get_free_pages(GFP_KERNEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 get_order(iommu_pages*sizeof(void *)));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100787 if (iommu_leak_tab)
788 memset(iommu_leak_tab, 0, iommu_pages * 8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 else
Ingo Molnar05fccb02008-01-30 13:30:12 +0100790 printk(KERN_DEBUG
791 "PCI-DMA: Cannot allocate leak trace area\n");
792 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793#endif
794
Ingo Molnar05fccb02008-01-30 13:30:12 +0100795 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100797 * Reserve some invalid pages at the beginning of the GART.
798 */
799 set_bit_string(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Ingo Molnar05fccb02008-01-30 13:30:12 +0100801 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700802 printk(KERN_INFO
803 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100804 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Ingo Molnar05fccb02008-01-30 13:30:12 +0100806 iommu_start = aper_size - iommu_size;
807 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 bad_dma_address = iommu_bus_base;
809 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
810
Ingo Molnar05fccb02008-01-30 13:30:12 +0100811 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 * Unmap the IOMMU part of the GART. The alias of the page is
813 * always mapped with cache enabled and there is no full cache
814 * coherency across the GART remapping. The unmapping avoids
815 * automatic prefetches from the CPU allocating cache lines in
816 * there. All CPU accesses are done via the direct mapping to
817 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100818 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700819 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100820 set_memory_np((unsigned long)__va(iommu_bus_base),
821 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100822 /*
823 * Tricky. The GART table remaps the physical memory range,
824 * so the CPU wont notice potential aliases and if the memory
825 * is remapped to UC later on, we might surprise the PCI devices
826 * with a stray writeout of a cacheline. So play it sure and
827 * do an explicit, full-scale wbinvd() _after_ having marked all
828 * the pages as Not-Present:
829 */
830 wbinvd();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Ingo Molnar05fccb02008-01-30 13:30:12 +0100832 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200833 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100834 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200836 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100838 scratch = get_zeroed_page(GFP_KERNEL);
839 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 panic("Cannot allocate iommu scratch page");
841 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100842 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700843 iommu_gatt_base[i] = gart_unmapped_entry;
844
Andi Kleena32073b2006-06-26 13:56:40 +0200845 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100846 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100847}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Sam Ravnborg43999d92007-03-16 21:07:36 +0100849void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100850{
851 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100854 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100855 leak_trace = 1;
856 p += 4;
857 if (*p == '=') ++p;
858 if (isdigit(*p) && get_option(&p, &arg))
859 iommu_leak_pages = arg;
860 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700861#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100862 if (isdigit(*p) && get_option(&p, &arg))
863 iommu_size = arg;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100864 if (!strncmp(p, "fullflush", 8))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100865 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100866 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100867 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100868 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100869 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100870 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100871 fix_aperture = 0;
872 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100873 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200874 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100875 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200876 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100877 if (!strncmp(p, "memaper", 7)) {
878 fallback_aper_force = 1;
879 p += 7;
880 if (*p == '=') {
881 ++p;
882 if (get_option(&p, &arg))
883 fallback_aper_order = arg;
884 }
885 }
886}