blob: 3abd51a9fec1149f392923e187775de5f570e942 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/mmci.c - ARM PrimeCell MMCI PL180/1 driver
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 2003 Deep Blue Solutions, Ltd, All Rights Reserved.
Russell Kingc8ebae32011-01-11 19:35:53 +00005 * Copyright (C) 2010 ST-Ericsson SA
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/init.h>
14#include <linux/ioport.h>
15#include <linux/device.h>
16#include <linux/interrupt.h>
Russell King613b1522011-01-30 21:06:53 +000017#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/err.h>
20#include <linux/highmem.h>
Nicolas Pitre019a5f52007-10-11 01:06:03 -040021#include <linux/log2.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <linux/mmc/host.h>
Linus Walleij34177802010-10-19 12:43:58 +010023#include <linux/mmc/card.h>
Russell Kinga62c80e2006-01-07 13:52:45 +000024#include <linux/amba/bus.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000025#include <linux/clk.h>
Jens Axboebd6dee62007-10-24 09:01:09 +020026#include <linux/scatterlist.h>
Russell King89001442009-07-09 15:16:07 +010027#include <linux/gpio.h>
Linus Walleij34e84f32009-09-22 14:41:40 +010028#include <linux/regulator/consumer.h>
Russell Kingc8ebae32011-01-11 19:35:53 +000029#include <linux/dmaengine.h>
30#include <linux/dma-mapping.h>
31#include <linux/amba/mmci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Russell King7b09cda2005-07-01 12:02:59 +010033#include <asm/div64.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#include <asm/io.h>
Russell Kingc6b8fda2005-10-28 14:05:16 +010035#include <asm/sizes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
37#include "mmci.h"
38
39#define DRIVER_NAME "mmci-pl18x"
40
Linus Torvalds1da177e2005-04-16 15:20:36 -070041static unsigned int fmax = 515633;
42
Rabin Vincent4956e102010-07-21 12:54:40 +010043/**
44 * struct variant_data - MMCI variant-specific quirks
45 * @clkreg: default value for MCICLOCK register
Rabin Vincent4380c142010-07-21 12:55:18 +010046 * @clkreg_enable: enable value for MMCICLOCK register
Rabin Vincent08458ef2010-07-21 12:55:59 +010047 * @datalength_bits: number of bits in the MMCIDATALENGTH register
Rabin Vincent8301bb62010-08-09 12:57:30 +010048 * @fifosize: number of bytes that can be written when MMCI_TXFIFOEMPTY
49 * is asserted (likewise for RX)
50 * @fifohalfsize: number of bytes that can be written when MCI_TXFIFOHALFEMPTY
51 * is asserted (likewise for RX)
Linus Walleij34177802010-10-19 12:43:58 +010052 * @sdio: variant supports SDIO
Linus Walleijb70a67f2010-12-06 09:24:14 +010053 * @st_clkdiv: true if using a ST-specific clock divider algorithm
Philippe Langlais1784b152011-03-25 08:51:52 +010054 * @blksz_datactrl16: true if Block size is at b16..b30 position in datactrl register
Rabin Vincent4956e102010-07-21 12:54:40 +010055 */
56struct variant_data {
57 unsigned int clkreg;
Rabin Vincent4380c142010-07-21 12:55:18 +010058 unsigned int clkreg_enable;
Rabin Vincent08458ef2010-07-21 12:55:59 +010059 unsigned int datalength_bits;
Rabin Vincent8301bb62010-08-09 12:57:30 +010060 unsigned int fifosize;
61 unsigned int fifohalfsize;
Linus Walleij34177802010-10-19 12:43:58 +010062 bool sdio;
Linus Walleijb70a67f2010-12-06 09:24:14 +010063 bool st_clkdiv;
Philippe Langlais1784b152011-03-25 08:51:52 +010064 bool blksz_datactrl16;
Rabin Vincent4956e102010-07-21 12:54:40 +010065};
66
67static struct variant_data variant_arm = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010068 .fifosize = 16 * 4,
69 .fifohalfsize = 8 * 4,
Rabin Vincent08458ef2010-07-21 12:55:59 +010070 .datalength_bits = 16,
Rabin Vincent4956e102010-07-21 12:54:40 +010071};
72
Pawel Moll768fbc12011-03-11 17:18:07 +000073static struct variant_data variant_arm_extended_fifo = {
74 .fifosize = 128 * 4,
75 .fifohalfsize = 64 * 4,
76 .datalength_bits = 16,
77};
78
Rabin Vincent4956e102010-07-21 12:54:40 +010079static struct variant_data variant_u300 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010080 .fifosize = 16 * 4,
81 .fifohalfsize = 8 * 4,
Linus Walleij49ac2152011-03-04 14:54:16 +010082 .clkreg_enable = MCI_ST_U300_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +010083 .datalength_bits = 16,
Linus Walleij34177802010-10-19 12:43:58 +010084 .sdio = true,
Rabin Vincent4956e102010-07-21 12:54:40 +010085};
86
87static struct variant_data variant_ux500 = {
Rabin Vincent8301bb62010-08-09 12:57:30 +010088 .fifosize = 30 * 4,
89 .fifohalfsize = 8 * 4,
Rabin Vincent4956e102010-07-21 12:54:40 +010090 .clkreg = MCI_CLK_ENABLE,
Linus Walleij49ac2152011-03-04 14:54:16 +010091 .clkreg_enable = MCI_ST_UX500_HWFCEN,
Rabin Vincent08458ef2010-07-21 12:55:59 +010092 .datalength_bits = 24,
Linus Walleij34177802010-10-19 12:43:58 +010093 .sdio = true,
Linus Walleijb70a67f2010-12-06 09:24:14 +010094 .st_clkdiv = true,
Rabin Vincent4956e102010-07-21 12:54:40 +010095};
Linus Walleijb70a67f2010-12-06 09:24:14 +010096
Philippe Langlais1784b152011-03-25 08:51:52 +010097static struct variant_data variant_ux500v2 = {
98 .fifosize = 30 * 4,
99 .fifohalfsize = 8 * 4,
100 .clkreg = MCI_CLK_ENABLE,
101 .clkreg_enable = MCI_ST_UX500_HWFCEN,
102 .datalength_bits = 24,
103 .sdio = true,
104 .st_clkdiv = true,
105 .blksz_datactrl16 = true,
106};
107
Linus Walleija6a64642009-09-14 12:56:14 +0100108/*
109 * This must be called with host->lock held
110 */
111static void mmci_set_clkreg(struct mmci_host *host, unsigned int desired)
112{
Rabin Vincent4956e102010-07-21 12:54:40 +0100113 struct variant_data *variant = host->variant;
114 u32 clk = variant->clkreg;
Linus Walleija6a64642009-09-14 12:56:14 +0100115
116 if (desired) {
117 if (desired >= host->mclk) {
Linus Walleij991a86e2010-12-10 09:35:53 +0100118 clk = MCI_CLK_BYPASS;
Linus Walleij399bc482011-04-01 07:59:17 +0100119 if (variant->st_clkdiv)
120 clk |= MCI_ST_UX500_NEG_EDGE;
Linus Walleija6a64642009-09-14 12:56:14 +0100121 host->cclk = host->mclk;
Linus Walleijb70a67f2010-12-06 09:24:14 +0100122 } else if (variant->st_clkdiv) {
123 /*
124 * DB8500 TRM says f = mclk / (clkdiv + 2)
125 * => clkdiv = (mclk / f) - 2
126 * Round the divider up so we don't exceed the max
127 * frequency
128 */
129 clk = DIV_ROUND_UP(host->mclk, desired) - 2;
130 if (clk >= 256)
131 clk = 255;
132 host->cclk = host->mclk / (clk + 2);
Linus Walleija6a64642009-09-14 12:56:14 +0100133 } else {
Linus Walleijb70a67f2010-12-06 09:24:14 +0100134 /*
135 * PL180 TRM says f = mclk / (2 * (clkdiv + 1))
136 * => clkdiv = mclk / (2 * f) - 1
137 */
Linus Walleija6a64642009-09-14 12:56:14 +0100138 clk = host->mclk / (2 * desired) - 1;
139 if (clk >= 256)
140 clk = 255;
141 host->cclk = host->mclk / (2 * (clk + 1));
142 }
Rabin Vincent4380c142010-07-21 12:55:18 +0100143
144 clk |= variant->clkreg_enable;
Linus Walleija6a64642009-09-14 12:56:14 +0100145 clk |= MCI_CLK_ENABLE;
146 /* This hasn't proven to be worthwhile */
147 /* clk |= MCI_CLK_PWRSAVE; */
148 }
149
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100150 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_4)
Linus Walleij771dc152010-04-08 07:38:52 +0100151 clk |= MCI_4BIT_BUS;
152 if (host->mmc->ios.bus_width == MMC_BUS_WIDTH_8)
153 clk |= MCI_ST_8BIT_BUS;
Linus Walleij9e6c82c2009-09-14 12:57:11 +0100154
Linus Walleija6a64642009-09-14 12:56:14 +0100155 writel(clk, host->base + MMCICLOCK);
156}
157
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158static void
159mmci_request_end(struct mmci_host *host, struct mmc_request *mrq)
160{
161 writel(0, host->base + MMCICOMMAND);
162
Russell Kinge47c2222007-01-08 16:42:51 +0000163 BUG_ON(host->data);
164
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 host->mrq = NULL;
166 host->cmd = NULL;
167
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 /*
169 * Need to drop the host lock here; mmc_request_done may call
170 * back into the driver...
171 */
172 spin_unlock(&host->lock);
173 mmc_request_done(host->mmc, mrq);
174 spin_lock(&host->lock);
175}
176
Linus Walleij2686b4b2010-10-19 12:39:48 +0100177static void mmci_set_mask1(struct mmci_host *host, unsigned int mask)
178{
179 void __iomem *base = host->base;
180
181 if (host->singleirq) {
182 unsigned int mask0 = readl(base + MMCIMASK0);
183
184 mask0 &= ~MCI_IRQ1MASK;
185 mask0 |= mask;
186
187 writel(mask0, base + MMCIMASK0);
188 }
189
190 writel(mask, base + MMCIMASK1);
191}
192
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193static void mmci_stop_data(struct mmci_host *host)
194{
195 writel(0, host->base + MMCIDATACTRL);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100196 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 host->data = NULL;
198}
199
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100200static void mmci_init_sg(struct mmci_host *host, struct mmc_data *data)
201{
202 unsigned int flags = SG_MITER_ATOMIC;
203
204 if (data->flags & MMC_DATA_READ)
205 flags |= SG_MITER_TO_SG;
206 else
207 flags |= SG_MITER_FROM_SG;
208
209 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
210}
211
Russell Kingc8ebae32011-01-11 19:35:53 +0000212/*
213 * All the DMA operation mode stuff goes inside this ifdef.
214 * This assumes that you have a generic DMA device interface,
215 * no custom DMA interfaces are supported.
216 */
217#ifdef CONFIG_DMA_ENGINE
218static void __devinit mmci_dma_setup(struct mmci_host *host)
219{
220 struct mmci_platform_data *plat = host->plat;
221 const char *rxname, *txname;
222 dma_cap_mask_t mask;
223
224 if (!plat || !plat->dma_filter) {
225 dev_info(mmc_dev(host->mmc), "no DMA platform data\n");
226 return;
227 }
228
Per Forlin58c7ccb2011-07-01 18:55:24 +0200229 /* initialize pre request cookie */
230 host->next_data.cookie = 1;
231
Russell Kingc8ebae32011-01-11 19:35:53 +0000232 /* Try to acquire a generic DMA engine slave channel */
233 dma_cap_zero(mask);
234 dma_cap_set(DMA_SLAVE, mask);
235
236 /*
237 * If only an RX channel is specified, the driver will
238 * attempt to use it bidirectionally, however if it is
239 * is specified but cannot be located, DMA will be disabled.
240 */
241 if (plat->dma_rx_param) {
242 host->dma_rx_channel = dma_request_channel(mask,
243 plat->dma_filter,
244 plat->dma_rx_param);
245 /* E.g if no DMA hardware is present */
246 if (!host->dma_rx_channel)
247 dev_err(mmc_dev(host->mmc), "no RX DMA channel\n");
248 }
249
250 if (plat->dma_tx_param) {
251 host->dma_tx_channel = dma_request_channel(mask,
252 plat->dma_filter,
253 plat->dma_tx_param);
254 if (!host->dma_tx_channel)
255 dev_warn(mmc_dev(host->mmc), "no TX DMA channel\n");
256 } else {
257 host->dma_tx_channel = host->dma_rx_channel;
258 }
259
260 if (host->dma_rx_channel)
261 rxname = dma_chan_name(host->dma_rx_channel);
262 else
263 rxname = "none";
264
265 if (host->dma_tx_channel)
266 txname = dma_chan_name(host->dma_tx_channel);
267 else
268 txname = "none";
269
270 dev_info(mmc_dev(host->mmc), "DMA channels RX %s, TX %s\n",
271 rxname, txname);
272
273 /*
274 * Limit the maximum segment size in any SG entry according to
275 * the parameters of the DMA engine device.
276 */
277 if (host->dma_tx_channel) {
278 struct device *dev = host->dma_tx_channel->device->dev;
279 unsigned int max_seg_size = dma_get_max_seg_size(dev);
280
281 if (max_seg_size < host->mmc->max_seg_size)
282 host->mmc->max_seg_size = max_seg_size;
283 }
284 if (host->dma_rx_channel) {
285 struct device *dev = host->dma_rx_channel->device->dev;
286 unsigned int max_seg_size = dma_get_max_seg_size(dev);
287
288 if (max_seg_size < host->mmc->max_seg_size)
289 host->mmc->max_seg_size = max_seg_size;
290 }
291}
292
293/*
294 * This is used in __devinit or __devexit so inline it
295 * so it can be discarded.
296 */
297static inline void mmci_dma_release(struct mmci_host *host)
298{
299 struct mmci_platform_data *plat = host->plat;
300
301 if (host->dma_rx_channel)
302 dma_release_channel(host->dma_rx_channel);
303 if (host->dma_tx_channel && plat->dma_tx_param)
304 dma_release_channel(host->dma_tx_channel);
305 host->dma_rx_channel = host->dma_tx_channel = NULL;
306}
307
308static void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
309{
310 struct dma_chan *chan = host->dma_current;
311 enum dma_data_direction dir;
312 u32 status;
313 int i;
314
315 /* Wait up to 1ms for the DMA to complete */
316 for (i = 0; ; i++) {
317 status = readl(host->base + MMCISTATUS);
318 if (!(status & MCI_RXDATAAVLBLMASK) || i >= 100)
319 break;
320 udelay(10);
321 }
322
323 /*
324 * Check to see whether we still have some data left in the FIFO -
325 * this catches DMA controllers which are unable to monitor the
326 * DMALBREQ and DMALSREQ signals while allowing us to DMA to non-
327 * contiguous buffers. On TX, we'll get a FIFO underrun error.
328 */
329 if (status & MCI_RXDATAAVLBLMASK) {
330 dmaengine_terminate_all(chan);
331 if (!data->error)
332 data->error = -EIO;
333 }
334
335 if (data->flags & MMC_DATA_WRITE) {
336 dir = DMA_TO_DEVICE;
337 } else {
338 dir = DMA_FROM_DEVICE;
339 }
340
Per Forlin58c7ccb2011-07-01 18:55:24 +0200341 if (!data->host_cookie)
342 dma_unmap_sg(chan->device->dev, data->sg, data->sg_len, dir);
Russell Kingc8ebae32011-01-11 19:35:53 +0000343
344 /*
345 * Use of DMA with scatter-gather is impossible.
346 * Give up with DMA and switch back to PIO mode.
347 */
348 if (status & MCI_RXDATAAVLBLMASK) {
349 dev_err(mmc_dev(host->mmc), "buggy DMA detected. Taking evasive action.\n");
350 mmci_dma_release(host);
351 }
352}
353
354static void mmci_dma_data_error(struct mmci_host *host)
355{
356 dev_err(mmc_dev(host->mmc), "error during DMA transfer!\n");
357 dmaengine_terminate_all(host->dma_current);
358}
359
Per Forlin58c7ccb2011-07-01 18:55:24 +0200360static int mmci_dma_prep_data(struct mmci_host *host, struct mmc_data *data,
361 struct mmci_host_next *next)
Russell Kingc8ebae32011-01-11 19:35:53 +0000362{
363 struct variant_data *variant = host->variant;
364 struct dma_slave_config conf = {
365 .src_addr = host->phybase + MMCIFIFO,
366 .dst_addr = host->phybase + MMCIFIFO,
367 .src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
368 .dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES,
369 .src_maxburst = variant->fifohalfsize >> 2, /* # of words */
370 .dst_maxburst = variant->fifohalfsize >> 2, /* # of words */
371 };
Russell Kingc8ebae32011-01-11 19:35:53 +0000372 struct dma_chan *chan;
373 struct dma_device *device;
374 struct dma_async_tx_descriptor *desc;
Vinod Koul05f57992011-10-14 10:45:11 +0530375 enum dma_data_direction buffer_dirn;
Russell Kingc8ebae32011-01-11 19:35:53 +0000376 int nr_sg;
377
Per Forlin58c7ccb2011-07-01 18:55:24 +0200378 /* Check if next job is already prepared */
379 if (data->host_cookie && !next &&
380 host->dma_current && host->dma_desc_current)
381 return 0;
382
383 if (!next) {
384 host->dma_current = NULL;
385 host->dma_desc_current = NULL;
386 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000387
388 if (data->flags & MMC_DATA_READ) {
Vinod Koul05f57992011-10-14 10:45:11 +0530389 conf.direction = DMA_DEV_TO_MEM;
390 buffer_dirn = DMA_FROM_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000391 chan = host->dma_rx_channel;
392 } else {
Vinod Koul05f57992011-10-14 10:45:11 +0530393 conf.direction = DMA_MEM_TO_DEV;
394 buffer_dirn = DMA_TO_DEVICE;
Russell Kingc8ebae32011-01-11 19:35:53 +0000395 chan = host->dma_tx_channel;
396 }
397
398 /* If there's no DMA channel, fall back to PIO */
399 if (!chan)
400 return -EINVAL;
401
402 /* If less than or equal to the fifo size, don't bother with DMA */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200403 if (data->blksz * data->blocks <= variant->fifosize)
Russell Kingc8ebae32011-01-11 19:35:53 +0000404 return -EINVAL;
405
406 device = chan->device;
Vinod Koul05f57992011-10-14 10:45:11 +0530407 nr_sg = dma_map_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Russell Kingc8ebae32011-01-11 19:35:53 +0000408 if (nr_sg == 0)
409 return -EINVAL;
410
411 dmaengine_slave_config(chan, &conf);
412 desc = device->device_prep_slave_sg(chan, data->sg, nr_sg,
413 conf.direction, DMA_CTRL_ACK);
414 if (!desc)
415 goto unmap_exit;
416
Per Forlin58c7ccb2011-07-01 18:55:24 +0200417 if (next) {
418 next->dma_chan = chan;
419 next->dma_desc = desc;
420 } else {
421 host->dma_current = chan;
422 host->dma_desc_current = desc;
423 }
Russell Kingc8ebae32011-01-11 19:35:53 +0000424
Per Forlin58c7ccb2011-07-01 18:55:24 +0200425 return 0;
426
427 unmap_exit:
428 if (!next)
429 dmaengine_terminate_all(chan);
Vinod Koul05f57992011-10-14 10:45:11 +0530430 dma_unmap_sg(device->dev, data->sg, data->sg_len, buffer_dirn);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200431 return -ENOMEM;
432}
433
434static int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
435{
436 int ret;
437 struct mmc_data *data = host->data;
438
439 ret = mmci_dma_prep_data(host, host->data, NULL);
440 if (ret)
441 return ret;
442
443 /* Okay, go for it. */
Russell Kingc8ebae32011-01-11 19:35:53 +0000444 dev_vdbg(mmc_dev(host->mmc),
445 "Submit MMCI DMA job, sglen %d blksz %04x blks %04x flags %08x\n",
446 data->sg_len, data->blksz, data->blocks, data->flags);
Per Forlin58c7ccb2011-07-01 18:55:24 +0200447 dmaengine_submit(host->dma_desc_current);
448 dma_async_issue_pending(host->dma_current);
Russell Kingc8ebae32011-01-11 19:35:53 +0000449
450 datactrl |= MCI_DPSM_DMAENABLE;
451
452 /* Trigger the DMA transfer */
453 writel(datactrl, host->base + MMCIDATACTRL);
454
455 /*
456 * Let the MMCI say when the data is ended and it's time
457 * to fire next DMA request. When that happens, MMCI will
458 * call mmci_data_end()
459 */
460 writel(readl(host->base + MMCIMASK0) | MCI_DATAENDMASK,
461 host->base + MMCIMASK0);
462 return 0;
Russell Kingc8ebae32011-01-11 19:35:53 +0000463}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200464
465static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
466{
467 struct mmci_host_next *next = &host->next_data;
468
469 if (data->host_cookie && data->host_cookie != next->cookie) {
470 printk(KERN_WARNING "[%s] invalid cookie: data->host_cookie %d"
471 " host->next_data.cookie %d\n",
472 __func__, data->host_cookie, host->next_data.cookie);
473 data->host_cookie = 0;
474 }
475
476 if (!data->host_cookie)
477 return;
478
479 host->dma_desc_current = next->dma_desc;
480 host->dma_current = next->dma_chan;
481
482 next->dma_desc = NULL;
483 next->dma_chan = NULL;
484}
485
486static void mmci_pre_request(struct mmc_host *mmc, struct mmc_request *mrq,
487 bool is_first_req)
488{
489 struct mmci_host *host = mmc_priv(mmc);
490 struct mmc_data *data = mrq->data;
491 struct mmci_host_next *nd = &host->next_data;
492
493 if (!data)
494 return;
495
496 if (data->host_cookie) {
497 data->host_cookie = 0;
498 return;
499 }
500
501 /* if config for dma */
502 if (((data->flags & MMC_DATA_WRITE) && host->dma_tx_channel) ||
503 ((data->flags & MMC_DATA_READ) && host->dma_rx_channel)) {
504 if (mmci_dma_prep_data(host, data, nd))
505 data->host_cookie = 0;
506 else
507 data->host_cookie = ++nd->cookie < 0 ? 1 : nd->cookie;
508 }
509}
510
511static void mmci_post_request(struct mmc_host *mmc, struct mmc_request *mrq,
512 int err)
513{
514 struct mmci_host *host = mmc_priv(mmc);
515 struct mmc_data *data = mrq->data;
516 struct dma_chan *chan;
517 enum dma_data_direction dir;
518
519 if (!data)
520 return;
521
522 if (data->flags & MMC_DATA_READ) {
523 dir = DMA_FROM_DEVICE;
524 chan = host->dma_rx_channel;
525 } else {
526 dir = DMA_TO_DEVICE;
527 chan = host->dma_tx_channel;
528 }
529
530
531 /* if config for dma */
532 if (chan) {
533 if (err)
534 dmaengine_terminate_all(chan);
535 if (err || data->host_cookie)
536 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
537 data->sg_len, dir);
538 mrq->data->host_cookie = 0;
539 }
540}
541
Russell Kingc8ebae32011-01-11 19:35:53 +0000542#else
543/* Blank functions if the DMA engine is not available */
Per Forlin58c7ccb2011-07-01 18:55:24 +0200544static void mmci_get_next_data(struct mmci_host *host, struct mmc_data *data)
545{
546}
Russell Kingc8ebae32011-01-11 19:35:53 +0000547static inline void mmci_dma_setup(struct mmci_host *host)
548{
549}
550
551static inline void mmci_dma_release(struct mmci_host *host)
552{
553}
554
555static inline void mmci_dma_unmap(struct mmci_host *host, struct mmc_data *data)
556{
557}
558
559static inline void mmci_dma_data_error(struct mmci_host *host)
560{
561}
562
563static inline int mmci_dma_start_data(struct mmci_host *host, unsigned int datactrl)
564{
565 return -ENOSYS;
566}
Per Forlin58c7ccb2011-07-01 18:55:24 +0200567
568#define mmci_pre_request NULL
569#define mmci_post_request NULL
570
Russell Kingc8ebae32011-01-11 19:35:53 +0000571#endif
572
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573static void mmci_start_data(struct mmci_host *host, struct mmc_data *data)
574{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100575 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 unsigned int datactrl, timeout, irqmask;
Russell King7b09cda2005-07-01 12:02:59 +0100577 unsigned long long clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 void __iomem *base;
Russell King3bc87f22006-08-27 13:51:28 +0100579 int blksz_bits;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
Linus Walleij64de0282010-02-19 01:09:10 +0100581 dev_dbg(mmc_dev(host->mmc), "blksz %04x blks %04x flags %08x\n",
582 data->blksz, data->blocks, data->flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583
584 host->data = data;
Rabin Vincent528320d2010-07-21 12:49:49 +0100585 host->size = data->blksz * data->blocks;
Russell King51d43752011-01-27 10:56:52 +0000586 data->bytes_xfered = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587
Russell King7b09cda2005-07-01 12:02:59 +0100588 clks = (unsigned long long)data->timeout_ns * host->cclk;
589 do_div(clks, 1000000000UL);
590
591 timeout = data->timeout_clks + (unsigned int)clks;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592
593 base = host->base;
594 writel(timeout, base + MMCIDATATIMER);
595 writel(host->size, base + MMCIDATALENGTH);
596
Russell King3bc87f22006-08-27 13:51:28 +0100597 blksz_bits = ffs(data->blksz) - 1;
598 BUG_ON(1 << blksz_bits != data->blksz);
599
Philippe Langlais1784b152011-03-25 08:51:52 +0100600 if (variant->blksz_datactrl16)
601 datactrl = MCI_DPSM_ENABLE | (data->blksz << 16);
602 else
603 datactrl = MCI_DPSM_ENABLE | blksz_bits << 4;
Russell Kingc8ebae32011-01-11 19:35:53 +0000604
605 if (data->flags & MMC_DATA_READ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606 datactrl |= MCI_DPSM_DIRECTION;
Russell Kingc8ebae32011-01-11 19:35:53 +0000607
608 /*
609 * Attempt to use DMA operation mode, if this
610 * should fail, fall back to PIO mode
611 */
612 if (!mmci_dma_start_data(host, datactrl))
613 return;
614
615 /* IRQ mode, map the SG list for CPU reading/writing */
616 mmci_init_sg(host, data);
617
618 if (data->flags & MMC_DATA_READ) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 irqmask = MCI_RXFIFOHALFFULLMASK;
Russell King0425a142006-02-16 16:48:31 +0000620
621 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000622 * If we have less than the fifo 'half-full' threshold to
623 * transfer, trigger a PIO interrupt as soon as any data
624 * is available.
Russell King0425a142006-02-16 16:48:31 +0000625 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000626 if (host->size < variant->fifohalfsize)
Russell King0425a142006-02-16 16:48:31 +0000627 irqmask |= MCI_RXDATAAVLBLMASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 } else {
629 /*
630 * We don't actually need to include "FIFO empty" here
631 * since its implicit in "FIFO half empty".
632 */
633 irqmask = MCI_TXFIFOHALFEMPTYMASK;
634 }
635
Linus Walleij34177802010-10-19 12:43:58 +0100636 /* The ST Micro variants has a special bit to enable SDIO */
637 if (variant->sdio && host->mmc->card)
638 if (mmc_card_sdio(host->mmc->card))
639 datactrl |= MCI_ST_DPSM_SDIOEN;
640
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 writel(datactrl, base + MMCIDATACTRL);
642 writel(readl(base + MMCIMASK0) & ~MCI_DATAENDMASK, base + MMCIMASK0);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100643 mmci_set_mask1(host, irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644}
645
646static void
647mmci_start_command(struct mmci_host *host, struct mmc_command *cmd, u32 c)
648{
649 void __iomem *base = host->base;
650
Linus Walleij64de0282010-02-19 01:09:10 +0100651 dev_dbg(mmc_dev(host->mmc), "op %02x arg %08x flags %08x\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 cmd->opcode, cmd->arg, cmd->flags);
653
654 if (readl(base + MMCICOMMAND) & MCI_CPSM_ENABLE) {
655 writel(0, base + MMCICOMMAND);
656 udelay(1);
657 }
658
659 c |= cmd->opcode | MCI_CPSM_ENABLE;
Russell Kinge9225172006-02-02 12:23:12 +0000660 if (cmd->flags & MMC_RSP_PRESENT) {
661 if (cmd->flags & MMC_RSP_136)
662 c |= MCI_CPSM_LONGRSP;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 c |= MCI_CPSM_RESPONSE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 }
665 if (/*interrupt*/0)
666 c |= MCI_CPSM_INTERRUPT;
667
668 host->cmd = cmd;
669
670 writel(cmd->arg, base + MMCIARGUMENT);
671 writel(c, base + MMCICOMMAND);
672}
673
674static void
675mmci_data_irq(struct mmci_host *host, struct mmc_data *data,
676 unsigned int status)
677{
Linus Walleijf20f8f22010-10-19 13:41:24 +0100678 /* First check for errors */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|MCI_RXOVERRUN)) {
Linus Walleij8cb28152011-01-24 15:22:13 +0100680 u32 remain, success;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100681
Russell Kingc8ebae32011-01-11 19:35:53 +0000682 /* Terminate the DMA transfer */
683 if (dma_inprogress(host))
684 mmci_dma_data_error(host);
685
Russell Kingc8afc9d2011-02-04 09:19:46 +0000686 /*
687 * Calculate how far we are into the transfer. Note that
688 * the data counter gives the number of bytes transferred
689 * on the MMC bus, not on the host side. On reads, this
690 * can be as much as a FIFO-worth of data ahead. This
691 * matters for FIFO overruns only.
692 */
Linus Walleijf5a106d2011-01-27 17:44:34 +0100693 remain = readl(host->base + MMCIDATACNT);
Linus Walleij8cb28152011-01-24 15:22:13 +0100694 success = data->blksz * data->blocks - remain;
695
Russell Kingc8afc9d2011-02-04 09:19:46 +0000696 dev_dbg(mmc_dev(host->mmc), "MCI ERROR IRQ, status 0x%08x at 0x%08x\n",
697 status, success);
Linus Walleij8cb28152011-01-24 15:22:13 +0100698 if (status & MCI_DATACRCFAIL) {
699 /* Last block was not successful */
Russell Kingc8afc9d2011-02-04 09:19:46 +0000700 success -= 1;
Pierre Ossman17b04292007-07-22 22:18:46 +0200701 data->error = -EILSEQ;
Linus Walleij8cb28152011-01-24 15:22:13 +0100702 } else if (status & MCI_DATATIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200703 data->error = -ETIMEDOUT;
Linus Walleij757df742011-06-30 15:10:21 +0100704 } else if (status & MCI_STARTBITERR) {
705 data->error = -ECOMM;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000706 } else if (status & MCI_TXUNDERRUN) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200707 data->error = -EIO;
Russell Kingc8afc9d2011-02-04 09:19:46 +0000708 } else if (status & MCI_RXOVERRUN) {
709 if (success > host->variant->fifosize)
710 success -= host->variant->fifosize;
711 else
712 success = 0;
Linus Walleij8cb28152011-01-24 15:22:13 +0100713 data->error = -EIO;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100714 }
Russell King51d43752011-01-27 10:56:52 +0000715 data->bytes_xfered = round_down(success, data->blksz);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716 }
Linus Walleijf20f8f22010-10-19 13:41:24 +0100717
Linus Walleij8cb28152011-01-24 15:22:13 +0100718 if (status & MCI_DATABLOCKEND)
719 dev_err(mmc_dev(host->mmc), "stray MCI_DATABLOCKEND interrupt\n");
Linus Walleijf20f8f22010-10-19 13:41:24 +0100720
Russell Kingccff9b52011-01-30 21:03:50 +0000721 if (status & MCI_DATAEND || data->error) {
Russell Kingc8ebae32011-01-11 19:35:53 +0000722 if (dma_inprogress(host))
723 mmci_dma_unmap(host, data);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700724 mmci_stop_data(host);
725
Linus Walleij8cb28152011-01-24 15:22:13 +0100726 if (!data->error)
727 /* The error clause is handled above, success! */
Russell King51d43752011-01-27 10:56:52 +0000728 data->bytes_xfered = data->blksz * data->blocks;
Linus Walleijf20f8f22010-10-19 13:41:24 +0100729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 if (!data->stop) {
731 mmci_request_end(host, data->mrq);
732 } else {
733 mmci_start_command(host, data->stop, 0);
734 }
735 }
736}
737
738static void
739mmci_cmd_irq(struct mmci_host *host, struct mmc_command *cmd,
740 unsigned int status)
741{
742 void __iomem *base = host->base;
743
744 host->cmd = NULL;
745
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746 if (status & MCI_CMDTIMEOUT) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200747 cmd->error = -ETIMEDOUT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 } else if (status & MCI_CMDCRCFAIL && cmd->flags & MMC_RSP_CRC) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200749 cmd->error = -EILSEQ;
Russell King - ARM Linux9047b432011-01-11 16:35:56 +0000750 } else {
751 cmd->resp[0] = readl(base + MMCIRESPONSE0);
752 cmd->resp[1] = readl(base + MMCIRESPONSE1);
753 cmd->resp[2] = readl(base + MMCIRESPONSE2);
754 cmd->resp[3] = readl(base + MMCIRESPONSE3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 }
756
Pierre Ossman17b04292007-07-22 22:18:46 +0200757 if (!cmd->data || cmd->error) {
Russell Kinge47c2222007-01-08 16:42:51 +0000758 if (host->data)
759 mmci_stop_data(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 mmci_request_end(host, cmd->mrq);
761 } else if (!(cmd->data->flags & MMC_DATA_READ)) {
762 mmci_start_data(host, cmd->data);
763 }
764}
765
766static int mmci_pio_read(struct mmci_host *host, char *buffer, unsigned int remain)
767{
768 void __iomem *base = host->base;
769 char *ptr = buffer;
770 u32 status;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100771 int host_remain = host->size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 do {
Linus Walleij26eed9a2008-04-26 23:39:44 +0100774 int count = host_remain - (readl(base + MMCIFIFOCNT) << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775
776 if (count > remain)
777 count = remain;
778
779 if (count <= 0)
780 break;
781
782 readsl(base + MMCIFIFO, ptr, count >> 2);
783
784 ptr += count;
785 remain -= count;
Linus Walleij26eed9a2008-04-26 23:39:44 +0100786 host_remain -= count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700787
788 if (remain == 0)
789 break;
790
791 status = readl(base + MMCISTATUS);
792 } while (status & MCI_RXDATAAVLBL);
793
794 return ptr - buffer;
795}
796
797static int mmci_pio_write(struct mmci_host *host, char *buffer, unsigned int remain, u32 status)
798{
Rabin Vincent8301bb62010-08-09 12:57:30 +0100799 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 void __iomem *base = host->base;
801 char *ptr = buffer;
802
803 do {
804 unsigned int count, maxcnt;
805
Rabin Vincent8301bb62010-08-09 12:57:30 +0100806 maxcnt = status & MCI_TXFIFOEMPTY ?
807 variant->fifosize : variant->fifohalfsize;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 count = min(remain, maxcnt);
809
Linus Walleij34177802010-10-19 12:43:58 +0100810 /*
811 * The ST Micro variant for SDIO transfer sizes
812 * less then 8 bytes should have clock H/W flow
813 * control disabled.
814 */
815 if (variant->sdio &&
816 mmc_card_sdio(host->mmc->card)) {
817 if (count < 8)
818 writel(readl(host->base + MMCICLOCK) &
819 ~variant->clkreg_enable,
820 host->base + MMCICLOCK);
821 else
822 writel(readl(host->base + MMCICLOCK) |
823 variant->clkreg_enable,
824 host->base + MMCICLOCK);
825 }
826
827 /*
828 * SDIO especially may want to send something that is
829 * not divisible by 4 (as opposed to card sectors
830 * etc), and the FIFO only accept full 32-bit writes.
831 * So compensate by adding +3 on the count, a single
832 * byte become a 32bit write, 7 bytes will be two
833 * 32bit writes etc.
834 */
835 writesl(base + MMCIFIFO, ptr, (count + 3) >> 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836
837 ptr += count;
838 remain -= count;
839
840 if (remain == 0)
841 break;
842
843 status = readl(base + MMCISTATUS);
844 } while (status & MCI_TXFIFOHALFEMPTY);
845
846 return ptr - buffer;
847}
848
849/*
850 * PIO data transfer IRQ handler.
851 */
David Howells7d12e782006-10-05 14:55:46 +0100852static irqreturn_t mmci_pio_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853{
854 struct mmci_host *host = dev_id;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100855 struct sg_mapping_iter *sg_miter = &host->sg_miter;
Rabin Vincent8301bb62010-08-09 12:57:30 +0100856 struct variant_data *variant = host->variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 void __iomem *base = host->base;
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100858 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 u32 status;
860
861 status = readl(base + MMCISTATUS);
862
Linus Walleij64de0282010-02-19 01:09:10 +0100863 dev_dbg(mmc_dev(host->mmc), "irq1 (pio) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100865 local_irq_save(flags);
866
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 do {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 unsigned int remain, len;
869 char *buffer;
870
871 /*
872 * For write, we only need to test the half-empty flag
873 * here - if the FIFO is completely empty, then by
874 * definition it is more than half empty.
875 *
876 * For read, check for data available.
877 */
878 if (!(status & (MCI_TXFIFOHALFEMPTY|MCI_RXDATAAVLBL)))
879 break;
880
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100881 if (!sg_miter_next(sg_miter))
882 break;
883
884 buffer = sg_miter->addr;
885 remain = sg_miter->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886
887 len = 0;
888 if (status & MCI_RXACTIVE)
889 len = mmci_pio_read(host, buffer, remain);
890 if (status & MCI_TXACTIVE)
891 len = mmci_pio_write(host, buffer, remain, status);
892
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100893 sg_miter->consumed = len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 host->size -= len;
896 remain -= len;
897
898 if (remain)
899 break;
900
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 status = readl(base + MMCISTATUS);
902 } while (1);
903
Rabin Vincent4ce1d6c2010-07-21 12:44:58 +0100904 sg_miter_stop(sg_miter);
905
906 local_irq_restore(flags);
907
Linus Torvalds1da177e2005-04-16 15:20:36 -0700908 /*
Russell Kingc4d877c2011-01-27 09:50:13 +0000909 * If we have less than the fifo 'half-full' threshold to transfer,
910 * trigger a PIO interrupt as soon as any data is available.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700911 */
Russell Kingc4d877c2011-01-27 09:50:13 +0000912 if (status & MCI_RXACTIVE && host->size < variant->fifohalfsize)
Linus Walleij2686b4b2010-10-19 12:39:48 +0100913 mmci_set_mask1(host, MCI_RXDATAAVLBLMASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
915 /*
916 * If we run out of data, disable the data IRQs; this
917 * prevents a race where the FIFO becomes empty before
918 * the chip itself has disabled the data path, and
919 * stops us racing with our data end IRQ.
920 */
921 if (host->size == 0) {
Linus Walleij2686b4b2010-10-19 12:39:48 +0100922 mmci_set_mask1(host, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 writel(readl(base + MMCIMASK0) | MCI_DATAENDMASK, base + MMCIMASK0);
924 }
925
926 return IRQ_HANDLED;
927}
928
929/*
930 * Handle completion of command and data transfers.
931 */
David Howells7d12e782006-10-05 14:55:46 +0100932static irqreturn_t mmci_irq(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933{
934 struct mmci_host *host = dev_id;
935 u32 status;
936 int ret = 0;
937
938 spin_lock(&host->lock);
939
940 do {
941 struct mmc_command *cmd;
942 struct mmc_data *data;
943
944 status = readl(host->base + MMCISTATUS);
Linus Walleij2686b4b2010-10-19 12:39:48 +0100945
946 if (host->singleirq) {
947 if (status & readl(host->base + MMCIMASK1))
948 mmci_pio_irq(irq, dev_id);
949
950 status &= ~MCI_IRQ1MASK;
951 }
952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 status &= readl(host->base + MMCIMASK0);
954 writel(status, host->base + MMCICLEAR);
955
Linus Walleij64de0282010-02-19 01:09:10 +0100956 dev_dbg(mmc_dev(host->mmc), "irq0 (data+cmd) %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957
958 data = host->data;
959 if (status & (MCI_DATACRCFAIL|MCI_DATATIMEOUT|MCI_TXUNDERRUN|
960 MCI_RXOVERRUN|MCI_DATAEND|MCI_DATABLOCKEND) && data)
961 mmci_data_irq(host, data, status);
962
963 cmd = host->cmd;
964 if (status & (MCI_CMDCRCFAIL|MCI_CMDTIMEOUT|MCI_CMDSENT|MCI_CMDRESPEND) && cmd)
965 mmci_cmd_irq(host, cmd, status);
966
967 ret = 1;
968 } while (status);
969
970 spin_unlock(&host->lock);
971
972 return IRQ_RETVAL(ret);
973}
974
975static void mmci_request(struct mmc_host *mmc, struct mmc_request *mrq)
976{
977 struct mmci_host *host = mmc_priv(mmc);
Linus Walleij9e943022008-10-24 21:17:50 +0100978 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979
980 WARN_ON(host->mrq != NULL);
981
Nicolas Pitre019a5f52007-10-11 01:06:03 -0400982 if (mrq->data && !is_power_of_2(mrq->data->blksz)) {
Linus Walleij64de0282010-02-19 01:09:10 +0100983 dev_err(mmc_dev(mmc), "unsupported block size (%d bytes)\n",
984 mrq->data->blksz);
Pierre Ossman255d01a2007-07-24 20:38:53 +0200985 mrq->cmd->error = -EINVAL;
986 mmc_request_done(mmc, mrq);
987 return;
988 }
989
Linus Walleij9e943022008-10-24 21:17:50 +0100990 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700991
992 host->mrq = mrq;
993
Per Forlin58c7ccb2011-07-01 18:55:24 +0200994 if (mrq->data)
995 mmci_get_next_data(host, mrq->data);
996
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 if (mrq->data && mrq->data->flags & MMC_DATA_READ)
998 mmci_start_data(host, mrq->data);
999
1000 mmci_start_command(host, mrq->cmd, 0);
1001
Linus Walleij9e943022008-10-24 21:17:50 +01001002 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003}
1004
1005static void mmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1006{
1007 struct mmci_host *host = mmc_priv(mmc);
Linus Walleija6a64642009-09-14 12:56:14 +01001008 u32 pwr = 0;
1009 unsigned long flags;
Linus Walleij99fc5132010-09-29 01:08:27 -04001010 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001011
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012 switch (ios->power_mode) {
1013 case MMC_POWER_OFF:
Linus Walleij99fc5132010-09-29 01:08:27 -04001014 if (host->vcc)
1015 ret = mmc_regulator_set_ocr(mmc, host->vcc, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 break;
1017 case MMC_POWER_UP:
Linus Walleij99fc5132010-09-29 01:08:27 -04001018 if (host->vcc) {
1019 ret = mmc_regulator_set_ocr(mmc, host->vcc, ios->vdd);
1020 if (ret) {
1021 dev_err(mmc_dev(mmc), "unable to set OCR\n");
1022 /*
1023 * The .set_ios() function in the mmc_host_ops
1024 * struct return void, and failing to set the
1025 * power should be rare so we print an error
1026 * and return here.
1027 */
1028 return;
1029 }
1030 }
Rabin Vincentbb8f5632010-07-21 12:53:57 +01001031 if (host->plat->vdd_handler)
1032 pwr |= host->plat->vdd_handler(mmc_dev(mmc), ios->vdd,
1033 ios->power_mode);
Linus Walleijcc30d602009-01-04 15:18:54 +01001034 /* The ST version does not have this, fall through to POWER_ON */
Linus Walleijf17a1f02009-08-04 01:01:02 +01001035 if (host->hw_designer != AMBA_VENDOR_ST) {
Linus Walleijcc30d602009-01-04 15:18:54 +01001036 pwr |= MCI_PWR_UP;
1037 break;
1038 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 case MMC_POWER_ON:
1040 pwr |= MCI_PWR_ON;
1041 break;
1042 }
1043
Linus Walleijcc30d602009-01-04 15:18:54 +01001044 if (ios->bus_mode == MMC_BUSMODE_OPENDRAIN) {
Linus Walleijf17a1f02009-08-04 01:01:02 +01001045 if (host->hw_designer != AMBA_VENDOR_ST)
Linus Walleijcc30d602009-01-04 15:18:54 +01001046 pwr |= MCI_ROD;
1047 else {
1048 /*
1049 * The ST Micro variant use the ROD bit for something
1050 * else and only has OD (Open Drain).
1051 */
1052 pwr |= MCI_OD;
1053 }
1054 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Linus Walleija6a64642009-09-14 12:56:14 +01001056 spin_lock_irqsave(&host->lock, flags);
1057
1058 mmci_set_clkreg(host, ios->clock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
1060 if (host->pwr != pwr) {
1061 host->pwr = pwr;
1062 writel(pwr, host->base + MMCIPOWER);
1063 }
Linus Walleija6a64642009-09-14 12:56:14 +01001064
1065 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066}
1067
Russell King89001442009-07-09 15:16:07 +01001068static int mmci_get_ro(struct mmc_host *mmc)
1069{
1070 struct mmci_host *host = mmc_priv(mmc);
1071
1072 if (host->gpio_wp == -ENOSYS)
1073 return -ENOSYS;
1074
Linus Walleij18a063012010-09-12 12:56:44 +01001075 return gpio_get_value_cansleep(host->gpio_wp);
Russell King89001442009-07-09 15:16:07 +01001076}
1077
1078static int mmci_get_cd(struct mmc_host *mmc)
1079{
1080 struct mmci_host *host = mmc_priv(mmc);
Rabin Vincent29719442010-08-09 12:54:43 +01001081 struct mmci_platform_data *plat = host->plat;
Russell King89001442009-07-09 15:16:07 +01001082 unsigned int status;
1083
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001084 if (host->gpio_cd == -ENOSYS) {
1085 if (!plat->status)
1086 return 1; /* Assume always present */
1087
Rabin Vincent29719442010-08-09 12:54:43 +01001088 status = plat->status(mmc_dev(host->mmc));
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001089 } else
Linus Walleij18a063012010-09-12 12:56:44 +01001090 status = !!gpio_get_value_cansleep(host->gpio_cd)
1091 ^ plat->cd_invert;
Russell King89001442009-07-09 15:16:07 +01001092
Russell King74bc8092010-07-29 15:58:59 +01001093 /*
1094 * Use positive logic throughout - status is zero for no card,
1095 * non-zero for card inserted.
1096 */
1097 return status;
Russell King89001442009-07-09 15:16:07 +01001098}
1099
Rabin Vincent148b8b32010-08-09 12:55:48 +01001100static irqreturn_t mmci_cd_irq(int irq, void *dev_id)
1101{
1102 struct mmci_host *host = dev_id;
1103
1104 mmc_detect_change(host->mmc, msecs_to_jiffies(500));
1105
1106 return IRQ_HANDLED;
1107}
1108
David Brownellab7aefd2006-11-12 17:55:30 -08001109static const struct mmc_host_ops mmci_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110 .request = mmci_request,
Per Forlin58c7ccb2011-07-01 18:55:24 +02001111 .pre_req = mmci_pre_request,
1112 .post_req = mmci_post_request,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 .set_ios = mmci_set_ios,
Russell King89001442009-07-09 15:16:07 +01001114 .get_ro = mmci_get_ro,
1115 .get_cd = mmci_get_cd,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116};
1117
Russell Kingaa25afa2011-02-19 15:55:00 +00001118static int __devinit mmci_probe(struct amba_device *dev,
1119 const struct amba_id *id)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120{
Linus Walleij6ef297f2009-09-22 14:29:36 +01001121 struct mmci_platform_data *plat = dev->dev.platform_data;
Rabin Vincent4956e102010-07-21 12:54:40 +01001122 struct variant_data *variant = id->data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001123 struct mmci_host *host;
1124 struct mmc_host *mmc;
1125 int ret;
1126
1127 /* must have platform data */
1128 if (!plat) {
1129 ret = -EINVAL;
1130 goto out;
1131 }
1132
1133 ret = amba_request_regions(dev, DRIVER_NAME);
1134 if (ret)
1135 goto out;
1136
1137 mmc = mmc_alloc_host(sizeof(struct mmci_host), &dev->dev);
1138 if (!mmc) {
1139 ret = -ENOMEM;
1140 goto rel_regions;
1141 }
1142
1143 host = mmc_priv(mmc);
Rabin Vincent4ea580f2009-04-17 08:44:19 +05301144 host->mmc = mmc;
Russell King012b7d32009-07-09 15:13:56 +01001145
Russell King89001442009-07-09 15:16:07 +01001146 host->gpio_wp = -ENOSYS;
1147 host->gpio_cd = -ENOSYS;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001148 host->gpio_cd_irq = -1;
Russell King89001442009-07-09 15:16:07 +01001149
Russell King012b7d32009-07-09 15:13:56 +01001150 host->hw_designer = amba_manf(dev);
1151 host->hw_revision = amba_rev(dev);
Linus Walleij64de0282010-02-19 01:09:10 +01001152 dev_dbg(mmc_dev(mmc), "designer ID = 0x%02x\n", host->hw_designer);
1153 dev_dbg(mmc_dev(mmc), "revision = 0x%01x\n", host->hw_revision);
Russell King012b7d32009-07-09 15:13:56 +01001154
Russell Kingee569c42008-11-30 17:38:14 +00001155 host->clk = clk_get(&dev->dev, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 if (IS_ERR(host->clk)) {
1157 ret = PTR_ERR(host->clk);
1158 host->clk = NULL;
1159 goto host_free;
1160 }
1161
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 ret = clk_enable(host->clk);
1163 if (ret)
Russell Kinga8d35842006-01-03 18:41:37 +00001164 goto clk_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165
1166 host->plat = plat;
Rabin Vincent4956e102010-07-21 12:54:40 +01001167 host->variant = variant;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168 host->mclk = clk_get_rate(host->clk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001169 /*
1170 * According to the spec, mclk is max 100 MHz,
1171 * so we try to adjust the clock down to this,
1172 * (if possible).
1173 */
1174 if (host->mclk > 100000000) {
1175 ret = clk_set_rate(host->clk, 100000000);
1176 if (ret < 0)
1177 goto clk_disable;
1178 host->mclk = clk_get_rate(host->clk);
Linus Walleij64de0282010-02-19 01:09:10 +01001179 dev_dbg(mmc_dev(mmc), "eventual mclk rate: %u Hz\n",
1180 host->mclk);
Linus Walleijc8df9a52008-04-29 09:34:07 +01001181 }
Russell Kingc8ebae32011-01-11 19:35:53 +00001182 host->phybase = dev->res.start;
Linus Walleijdc890c22009-06-07 23:27:31 +01001183 host->base = ioremap(dev->res.start, resource_size(&dev->res));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 if (!host->base) {
1185 ret = -ENOMEM;
1186 goto clk_disable;
1187 }
1188
1189 mmc->ops = &mmci_ops;
Linus Walleij7f294e42011-07-08 09:57:15 +01001190 /*
1191 * The ARM and ST versions of the block have slightly different
1192 * clock divider equations which means that the minimum divider
1193 * differs too.
1194 */
1195 if (variant->st_clkdiv)
1196 mmc->f_min = DIV_ROUND_UP(host->mclk, 257);
1197 else
1198 mmc->f_min = DIV_ROUND_UP(host->mclk, 512);
Linus Walleij808d97c2010-04-08 07:39:38 +01001199 /*
1200 * If the platform data supplies a maximum operating
1201 * frequency, this takes precedence. Else, we fall back
1202 * to using the module parameter, which has a (low)
1203 * default value in case it is not specified. Either
1204 * value must not exceed the clock rate into the block,
1205 * of course.
1206 */
1207 if (plat->f_max)
1208 mmc->f_max = min(host->mclk, plat->f_max);
1209 else
1210 mmc->f_max = min(host->mclk, fmax);
Linus Walleij64de0282010-02-19 01:09:10 +01001211 dev_dbg(mmc_dev(mmc), "clocking block at %u Hz\n", mmc->f_max);
1212
Linus Walleij34e84f32009-09-22 14:41:40 +01001213#ifdef CONFIG_REGULATOR
1214 /* If we're using the regulator framework, try to fetch a regulator */
1215 host->vcc = regulator_get(&dev->dev, "vmmc");
1216 if (IS_ERR(host->vcc))
1217 host->vcc = NULL;
1218 else {
1219 int mask = mmc_regulator_get_ocrmask(host->vcc);
1220
1221 if (mask < 0)
1222 dev_err(&dev->dev, "error getting OCR mask (%d)\n",
1223 mask);
1224 else {
1225 host->mmc->ocr_avail = (u32) mask;
1226 if (plat->ocr_mask)
1227 dev_warn(&dev->dev,
1228 "Provided ocr_mask/setpower will not be used "
1229 "(using regulator instead)\n");
1230 }
1231 }
1232#endif
1233 /* Fall back to platform data if no regulator is found */
1234 if (host->vcc == NULL)
1235 mmc->ocr_avail = plat->ocr_mask;
Linus Walleij9e6c82c2009-09-14 12:57:11 +01001236 mmc->caps = plat->capabilities;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
1238 /*
1239 * We can do SGIO
1240 */
Martin K. Petersena36274e2010-09-10 01:33:59 -04001241 mmc->max_segs = NR_SG;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001242
1243 /*
Rabin Vincent08458ef2010-07-21 12:55:59 +01001244 * Since only a certain number of bits are valid in the data length
1245 * register, we must ensure that we don't exceed 2^num-1 bytes in a
1246 * single request.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001247 */
Rabin Vincent08458ef2010-07-21 12:55:59 +01001248 mmc->max_req_size = (1 << variant->datalength_bits) - 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249
1250 /*
1251 * Set the maximum segment size. Since we aren't doing DMA
1252 * (yet) we are only limited by the data length register.
1253 */
Pierre Ossman55db8902006-11-21 17:55:45 +01001254 mmc->max_seg_size = mmc->max_req_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001256 /*
1257 * Block size can be up to 2048 bytes, but must be a power of two.
1258 */
1259 mmc->max_blk_size = 2048;
1260
Pierre Ossman55db8902006-11-21 17:55:45 +01001261 /*
1262 * No limit on the number of blocks transferred.
1263 */
1264 mmc->max_blk_count = mmc->max_req_size;
1265
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 spin_lock_init(&host->lock);
1267
1268 writel(0, host->base + MMCIMASK0);
1269 writel(0, host->base + MMCIMASK1);
1270 writel(0xfff, host->base + MMCICLEAR);
1271
Russell King89001442009-07-09 15:16:07 +01001272 if (gpio_is_valid(plat->gpio_cd)) {
1273 ret = gpio_request(plat->gpio_cd, DRIVER_NAME " (cd)");
1274 if (ret == 0)
1275 ret = gpio_direction_input(plat->gpio_cd);
1276 if (ret == 0)
1277 host->gpio_cd = plat->gpio_cd;
1278 else if (ret != -ENOSYS)
1279 goto err_gpio_cd;
Rabin Vincent148b8b32010-08-09 12:55:48 +01001280
Linus Walleij17ee0832011-05-05 17:23:10 +01001281 /*
1282 * A gpio pin that will detect cards when inserted and removed
1283 * will most likely want to trigger on the edges if it is
1284 * 0 when ejected and 1 when inserted (or mutatis mutandis
1285 * for the inverted case) so we request triggers on both
1286 * edges.
1287 */
Rabin Vincent148b8b32010-08-09 12:55:48 +01001288 ret = request_any_context_irq(gpio_to_irq(plat->gpio_cd),
Linus Walleij17ee0832011-05-05 17:23:10 +01001289 mmci_cd_irq,
1290 IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
1291 DRIVER_NAME " (cd)", host);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001292 if (ret >= 0)
1293 host->gpio_cd_irq = gpio_to_irq(plat->gpio_cd);
Russell King89001442009-07-09 15:16:07 +01001294 }
1295 if (gpio_is_valid(plat->gpio_wp)) {
1296 ret = gpio_request(plat->gpio_wp, DRIVER_NAME " (wp)");
1297 if (ret == 0)
1298 ret = gpio_direction_input(plat->gpio_wp);
1299 if (ret == 0)
1300 host->gpio_wp = plat->gpio_wp;
1301 else if (ret != -ENOSYS)
1302 goto err_gpio_wp;
1303 }
1304
Rabin Vincent4b8caec2010-08-09 12:56:40 +01001305 if ((host->plat->status || host->gpio_cd != -ENOSYS)
1306 && host->gpio_cd_irq < 0)
Rabin Vincent148b8b32010-08-09 12:55:48 +01001307 mmc->caps |= MMC_CAP_NEEDS_POLL;
1308
Thomas Gleixnerdace1452006-07-01 19:29:38 -07001309 ret = request_irq(dev->irq[0], mmci_irq, IRQF_SHARED, DRIVER_NAME " (cmd)", host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001310 if (ret)
1311 goto unmap;
1312
Linus Walleij2686b4b2010-10-19 12:39:48 +01001313 if (dev->irq[1] == NO_IRQ)
1314 host->singleirq = true;
1315 else {
1316 ret = request_irq(dev->irq[1], mmci_pio_irq, IRQF_SHARED,
1317 DRIVER_NAME " (pio)", host);
1318 if (ret)
1319 goto irq0_free;
1320 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001321
Linus Walleij8cb28152011-01-24 15:22:13 +01001322 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323
1324 amba_set_drvdata(dev, mmc);
1325
Russell Kingc8ebae32011-01-11 19:35:53 +00001326 dev_info(&dev->dev, "%s: PL%03x manf %x rev%u at 0x%08llx irq %d,%d (pio)\n",
1327 mmc_hostname(mmc), amba_part(dev), amba_manf(dev),
1328 amba_rev(dev), (unsigned long long)dev->res.start,
1329 dev->irq[0], dev->irq[1]);
1330
1331 mmci_dma_setup(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332
Russell King8c11a942010-12-28 19:40:40 +00001333 mmc_add_host(mmc);
1334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 return 0;
1336
1337 irq0_free:
1338 free_irq(dev->irq[0], host);
1339 unmap:
Russell King89001442009-07-09 15:16:07 +01001340 if (host->gpio_wp != -ENOSYS)
1341 gpio_free(host->gpio_wp);
1342 err_gpio_wp:
Rabin Vincent148b8b32010-08-09 12:55:48 +01001343 if (host->gpio_cd_irq >= 0)
1344 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001345 if (host->gpio_cd != -ENOSYS)
1346 gpio_free(host->gpio_cd);
1347 err_gpio_cd:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 iounmap(host->base);
1349 clk_disable:
1350 clk_disable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 clk_free:
1352 clk_put(host->clk);
1353 host_free:
1354 mmc_free_host(mmc);
1355 rel_regions:
1356 amba_release_regions(dev);
1357 out:
1358 return ret;
1359}
1360
Linus Walleij6dc4a472009-03-07 00:23:52 +01001361static int __devexit mmci_remove(struct amba_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362{
1363 struct mmc_host *mmc = amba_get_drvdata(dev);
1364
1365 amba_set_drvdata(dev, NULL);
1366
1367 if (mmc) {
1368 struct mmci_host *host = mmc_priv(mmc);
1369
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370 mmc_remove_host(mmc);
1371
1372 writel(0, host->base + MMCIMASK0);
1373 writel(0, host->base + MMCIMASK1);
1374
1375 writel(0, host->base + MMCICOMMAND);
1376 writel(0, host->base + MMCIDATACTRL);
1377
Russell Kingc8ebae32011-01-11 19:35:53 +00001378 mmci_dma_release(host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001379 free_irq(dev->irq[0], host);
Linus Walleij2686b4b2010-10-19 12:39:48 +01001380 if (!host->singleirq)
1381 free_irq(dev->irq[1], host);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382
Russell King89001442009-07-09 15:16:07 +01001383 if (host->gpio_wp != -ENOSYS)
1384 gpio_free(host->gpio_wp);
Rabin Vincent148b8b32010-08-09 12:55:48 +01001385 if (host->gpio_cd_irq >= 0)
1386 free_irq(host->gpio_cd_irq, host);
Russell King89001442009-07-09 15:16:07 +01001387 if (host->gpio_cd != -ENOSYS)
1388 gpio_free(host->gpio_cd);
1389
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390 iounmap(host->base);
1391 clk_disable(host->clk);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 clk_put(host->clk);
1393
Linus Walleij99fc5132010-09-29 01:08:27 -04001394 if (host->vcc)
1395 mmc_regulator_set_ocr(mmc, host->vcc, 0);
Linus Walleij34e84f32009-09-22 14:41:40 +01001396 regulator_put(host->vcc);
1397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 mmc_free_host(mmc);
1399
1400 amba_release_regions(dev);
1401 }
1402
1403 return 0;
1404}
1405
1406#ifdef CONFIG_PM
Pavel Macheke5378ca2005-04-16 15:25:29 -07001407static int mmci_suspend(struct amba_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001408{
1409 struct mmc_host *mmc = amba_get_drvdata(dev);
1410 int ret = 0;
1411
1412 if (mmc) {
1413 struct mmci_host *host = mmc_priv(mmc);
1414
Matt Fleming1a13f8f2010-05-26 14:42:08 -07001415 ret = mmc_suspend_host(mmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 if (ret == 0)
1417 writel(0, host->base + MMCIMASK0);
1418 }
1419
1420 return ret;
1421}
1422
1423static int mmci_resume(struct amba_device *dev)
1424{
1425 struct mmc_host *mmc = amba_get_drvdata(dev);
1426 int ret = 0;
1427
1428 if (mmc) {
1429 struct mmci_host *host = mmc_priv(mmc);
1430
1431 writel(MCI_IRQENABLE, host->base + MMCIMASK0);
1432
1433 ret = mmc_resume_host(mmc);
1434 }
1435
1436 return ret;
1437}
1438#else
1439#define mmci_suspend NULL
1440#define mmci_resume NULL
1441#endif
1442
1443static struct amba_id mmci_ids[] = {
1444 {
1445 .id = 0x00041180,
Pawel Moll768fbc12011-03-11 17:18:07 +00001446 .mask = 0xff0fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001447 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001448 },
1449 {
Pawel Moll768fbc12011-03-11 17:18:07 +00001450 .id = 0x01041180,
1451 .mask = 0xff0fffff,
1452 .data = &variant_arm_extended_fifo,
1453 },
1454 {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455 .id = 0x00041181,
1456 .mask = 0x000fffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001457 .data = &variant_arm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001458 },
Linus Walleijcc30d602009-01-04 15:18:54 +01001459 /* ST Micro variants */
1460 {
1461 .id = 0x00180180,
1462 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001463 .data = &variant_u300,
Linus Walleijcc30d602009-01-04 15:18:54 +01001464 },
1465 {
1466 .id = 0x00280180,
1467 .mask = 0x00ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001468 .data = &variant_u300,
1469 },
1470 {
1471 .id = 0x00480180,
Philippe Langlais1784b152011-03-25 08:51:52 +01001472 .mask = 0xf0ffffff,
Rabin Vincent4956e102010-07-21 12:54:40 +01001473 .data = &variant_ux500,
Linus Walleijcc30d602009-01-04 15:18:54 +01001474 },
Philippe Langlais1784b152011-03-25 08:51:52 +01001475 {
1476 .id = 0x10480180,
1477 .mask = 0xf0ffffff,
1478 .data = &variant_ux500v2,
1479 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07001480 { 0, 0 },
1481};
1482
1483static struct amba_driver mmci_driver = {
1484 .drv = {
1485 .name = DRIVER_NAME,
1486 },
1487 .probe = mmci_probe,
Linus Walleij6dc4a472009-03-07 00:23:52 +01001488 .remove = __devexit_p(mmci_remove),
Linus Torvalds1da177e2005-04-16 15:20:36 -07001489 .suspend = mmci_suspend,
1490 .resume = mmci_resume,
1491 .id_table = mmci_ids,
1492};
1493
1494static int __init mmci_init(void)
1495{
1496 return amba_driver_register(&mmci_driver);
1497}
1498
1499static void __exit mmci_exit(void)
1500{
1501 amba_driver_unregister(&mmci_driver);
1502}
1503
1504module_init(mmci_init);
1505module_exit(mmci_exit);
1506module_param(fmax, uint, 0444);
1507
1508MODULE_DESCRIPTION("ARM PrimeCell PL180/181 Multimedia Card Interface driver");
1509MODULE_LICENSE("GPL");