blob: da397d21bbcf438cb81f73fe28adbfc7d365668f [file] [log] [blame]
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001/*
Kukjin Kima8550392012-03-09 14:19:10 -08002 * Copyright (c) 2011-2012 Samsung Electronics Co., Ltd.
Kukjin Kim2bc02c02011-08-24 17:25:09 +09003 * http://www.samsung.com
4 *
5 * EXYNOS4212 - Clock support
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/clk.h>
15#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090016#include <linux/syscore_ops.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090017
18#include <plat/cpu-freq.h>
19#include <plat/clock.h>
20#include <plat/cpu.h>
21#include <plat/pll.h>
22#include <plat/s5p-clock.h>
23#include <plat/clock-clksrc.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090024#include <plat/pm.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090025
26#include <mach/hardware.h>
27#include <mach/map.h>
28#include <mach/regs-clock.h>
KyongHo Chobca10b92012-04-04 09:23:02 -070029#include <mach/sysmmu.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090030
Kukjin Kimcc511b82011-12-27 08:18:36 +010031#include "common.h"
Kukjin Kimce9c00e2012-03-09 13:51:24 -080032#include "clock-exynos4.h"
Kukjin Kimcc511b82011-12-27 08:18:36 +010033
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090034#ifdef CONFIG_PM_SLEEP
Jonghwan Choiacd35612011-08-24 21:52:45 +090035static struct sleep_save exynos4212_clock_save[] = {
Kukjin Kima8550392012-03-09 14:19:10 -080036 SAVE_ITEM(EXYNOS4_CLKSRC_IMAGE),
37 SAVE_ITEM(EXYNOS4_CLKDIV_IMAGE),
38 SAVE_ITEM(EXYNOS4212_CLKGATE_IP_IMAGE),
39 SAVE_ITEM(EXYNOS4212_CLKGATE_IP_PERIR),
Jonghwan Choiacd35612011-08-24 21:52:45 +090040};
Kukjin Kim7cdf04d2012-01-27 14:56:17 +090041#endif
Jonghwan Choiacd35612011-08-24 21:52:45 +090042
KyongHo Chobca10b92012-04-04 09:23:02 -070043static int exynos4212_clk_ip_isp0_ctrl(struct clk *clk, int enable)
44{
45 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_ISP0, clk, enable);
46}
47
48static int exynos4212_clk_ip_isp1_ctrl(struct clk *clk, int enable)
49{
50 return s5p_gatectrl(EXYNOS4_CLKGATE_IP_ISP1, clk, enable);
51}
52
Kukjin Kim2bc02c02011-08-24 17:25:09 +090053static struct clk *clk_src_mpll_user_list[] = {
54 [0] = &clk_fin_mpll,
Kukjin Kima8550392012-03-09 14:19:10 -080055 [1] = &exynos4_clk_mout_mpll.clk,
Kukjin Kim2bc02c02011-08-24 17:25:09 +090056};
57
58static struct clksrc_sources clk_src_mpll_user = {
59 .sources = clk_src_mpll_user_list,
60 .nr_sources = ARRAY_SIZE(clk_src_mpll_user_list),
61};
62
63static struct clksrc_clk clk_mout_mpll_user = {
64 .clk = {
65 .name = "mout_mpll_user",
66 },
67 .sources = &clk_src_mpll_user,
Kukjin Kima8550392012-03-09 14:19:10 -080068 .reg_src = { .reg = EXYNOS4_CLKSRC_CPU, .shift = 24, .size = 1 },
Kukjin Kim2bc02c02011-08-24 17:25:09 +090069};
70
71static struct clksrc_clk *sysclks[] = {
72 &clk_mout_mpll_user,
73};
74
75static struct clksrc_clk clksrcs[] = {
76 /* nothing here yet */
77};
78
79static struct clk init_clocks_off[] = {
KyongHo Chobca10b92012-04-04 09:23:02 -070080 {
81 .name = SYSMMU_CLOCK_NAME,
82 .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
83 .enable = exynos4_clk_ip_dmc_ctrl,
84 .ctrlbit = (1 << 24),
85 }, {
86 .name = SYSMMU_CLOCK_NAME,
87 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
88 .enable = exynos4212_clk_ip_isp0_ctrl,
89 .ctrlbit = (7 << 8),
90 }, {
91 .name = SYSMMU_CLOCK_NAME2,
92 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
93 .enable = exynos4212_clk_ip_isp1_ctrl,
94 .ctrlbit = (1 << 4),
Sylwester Nawrocki06050e52012-05-12 15:31:53 +090095 }, {
96 .name = "flite",
97 .devname = "exynos-fimc-lite.0",
98 .enable = exynos4212_clk_ip_isp0_ctrl,
99 .ctrlbit = (1 << 4),
100 }, {
101 .name = "flite",
102 .devname = "exynos-fimc-lite.1",
103 .enable = exynos4212_clk_ip_isp0_ctrl,
104 .ctrlbit = (1 << 3),
KyongHo Chobca10b92012-04-04 09:23:02 -0700105 }
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900106};
107
Jonghwan Choiacd35612011-08-24 21:52:45 +0900108#ifdef CONFIG_PM_SLEEP
109static int exynos4212_clock_suspend(void)
110{
111 s3c_pm_do_save(exynos4212_clock_save, ARRAY_SIZE(exynos4212_clock_save));
112
113 return 0;
114}
115
116static void exynos4212_clock_resume(void)
117{
118 s3c_pm_do_restore_core(exynos4212_clock_save, ARRAY_SIZE(exynos4212_clock_save));
119}
120
121#else
122#define exynos4212_clock_suspend NULL
123#define exynos4212_clock_resume NULL
124#endif
125
Kukjin Kime745e062012-01-21 10:47:14 +0900126static struct syscore_ops exynos4212_clock_syscore_ops = {
Jonghwan Choiacd35612011-08-24 21:52:45 +0900127 .suspend = exynos4212_clock_suspend,
128 .resume = exynos4212_clock_resume,
129};
130
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900131void __init exynos4212_register_clocks(void)
132{
133 int ptr;
134
135 /* usbphy1 is removed */
Kukjin Kima8550392012-03-09 14:19:10 -0800136 exynos4_clkset_group_list[4] = NULL;
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900137
138 /* mout_mpll_user is used */
Kukjin Kima8550392012-03-09 14:19:10 -0800139 exynos4_clkset_group_list[6] = &clk_mout_mpll_user.clk;
140 exynos4_clkset_aclk_top_list[0] = &clk_mout_mpll_user.clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900141
Kukjin Kima8550392012-03-09 14:19:10 -0800142 exynos4_clk_mout_mpll.reg_src.reg = EXYNOS4_CLKSRC_DMC;
143 exynos4_clk_mout_mpll.reg_src.shift = 12;
144 exynos4_clk_mout_mpll.reg_src.size = 1;
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900145
146 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
147 s3c_register_clksrc(sysclks[ptr], 1);
148
149 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
150
151 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
152 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Jonghwan Choiacd35612011-08-24 21:52:45 +0900153
154 register_syscore_ops(&exynos4212_clock_syscore_ops);
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900155}