blob: 42cd957c668bc12d756c91a31ff29b27bcf7fb12 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Eilon Greensteind05c26c2009-01-17 23:26:13 -08003 * Copyright (c) 2007-2009 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020018#include <linux/module.h>
19#include <linux/moduleparam.h>
20#include <linux/kernel.h>
21#include <linux/device.h> /* for dev_info() */
22#include <linux/timer.h>
23#include <linux/errno.h>
24#include <linux/ioport.h>
25#include <linux/slab.h>
26#include <linux/vmalloc.h>
27#include <linux/interrupt.h>
28#include <linux/pci.h>
29#include <linux/init.h>
30#include <linux/netdevice.h>
31#include <linux/etherdevice.h>
32#include <linux/skbuff.h>
33#include <linux/dma-mapping.h>
34#include <linux/bitops.h>
35#include <linux/irq.h>
36#include <linux/delay.h>
37#include <asm/byteorder.h>
38#include <linux/time.h>
39#include <linux/ethtool.h>
40#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080041#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020042#include <net/ip.h>
43#include <net/tcp.h>
44#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070045#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020046#include <linux/workqueue.h>
47#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070048#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020049#include <linux/prefetch.h>
50#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/io.h>
52
Eilon Greenstein359d8b12009-02-12 08:38:25 +000053
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020054#include "bnx2x.h"
55#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070056#include "bnx2x_init_ops.h"
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000057#include "bnx2x_dump.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058
Eilon Greensteinc458bc52009-08-12 08:24:31 +000059#define DRV_MODULE_VERSION "1.52.1"
60#define DRV_MODULE_RELDATE "2009/08/12"
Eilon Greenstein34f80b02008-06-23 20:33:01 -070061#define BNX2X_BC_VER 0x040200
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020062
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070063#include <linux/firmware.h>
64#include "bnx2x_fw_file_hdr.h"
65/* FW files */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000066#define FW_FILE_PREFIX_E1 "bnx2x-e1-"
67#define FW_FILE_PREFIX_E1H "bnx2x-e1h-"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070068
Eilon Greenstein34f80b02008-06-23 20:33:01 -070069/* Time in jiffies before concluding the transmitter is hung */
70#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020071
Andrew Morton53a10562008-02-09 23:16:41 -080072static char version[] __devinitdata =
Eilon Greenstein34f80b02008-06-23 20:33:01 -070073 "Broadcom NetXtreme II 5771x 10Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020074 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
75
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070076MODULE_AUTHOR("Eliezer Tamir");
Eilon Greensteine47d7e62009-01-14 06:44:28 +000077MODULE_DESCRIPTION("Broadcom NetXtreme II BCM57710/57711/57711E Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020078MODULE_LICENSE("GPL");
79MODULE_VERSION(DRV_MODULE_VERSION);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Eilon Greenstein555f6c72009-02-12 08:36:11 +000081static int multi_mode = 1;
82module_param(multi_mode, int, 0);
Eilon Greensteinca003922009-08-12 22:53:28 -070083MODULE_PARM_DESC(multi_mode, " Multi queue mode "
84 "(0 Disable; 1 Enable (default))");
85
86static int num_rx_queues;
87module_param(num_rx_queues, int, 0);
88MODULE_PARM_DESC(num_rx_queues, " Number of Rx queues for multi_mode=1"
89 " (default is half number of CPUs)");
90
91static int num_tx_queues;
92module_param(num_tx_queues, int, 0);
93MODULE_PARM_DESC(num_tx_queues, " Number of Tx queues for multi_mode=1"
94 " (default is half number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +000095
Eilon Greenstein19680c42008-08-13 15:47:33 -070096static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -070097module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +000098MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +000099
100static int int_mode;
101module_param(int_mode, int, 0);
102MODULE_PARM_DESC(int_mode, " Force interrupt mode (1 INT#x; 2 MSI)");
103
Eilon Greensteina18f5122009-08-12 08:23:26 +0000104static int dropless_fc;
105module_param(dropless_fc, int, 0);
106MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
107
Eilon Greenstein9898f862009-02-12 08:38:27 +0000108static int poll;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200109module_param(poll, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000110MODULE_PARM_DESC(poll, " Use polling (for debug)");
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000111
112static int mrrs = -1;
113module_param(mrrs, int, 0);
114MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
115
Eilon Greenstein9898f862009-02-12 08:38:27 +0000116static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200117module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118MODULE_PARM_DESC(debug, " Default debug msglevel");
119
120static int load_count[3]; /* 0-common, 1-port0, 2-port1 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200121
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800122static struct workqueue_struct *bnx2x_wq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200123
124enum bnx2x_board_type {
125 BCM57710 = 0,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700126 BCM57711 = 1,
127 BCM57711E = 2,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200128};
129
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700130/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800131static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200132 char *name;
133} board_info[] __devinitdata = {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700134 { "Broadcom NetXtreme II BCM57710 XGb" },
135 { "Broadcom NetXtreme II BCM57711 XGb" },
136 { "Broadcom NetXtreme II BCM57711E XGb" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200137};
138
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700139
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140static const struct pci_device_id bnx2x_pci_tbl[] = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000141 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
142 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
143 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200144 { 0 }
145};
146
147MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
148
149/****************************************************************************
150* General service functions
151****************************************************************************/
152
153/* used only at init
154 * locking is done by mcp
155 */
Eilon Greenstein573f2032009-08-12 08:24:14 +0000156void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157{
158 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
159 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
160 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
161 PCICFG_VENDOR_ID_OFFSET);
162}
163
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200164static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
165{
166 u32 val;
167
168 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
169 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
170 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
171 PCICFG_VENDOR_ID_OFFSET);
172
173 return val;
174}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200175
176static const u32 dmae_reg_go_c[] = {
177 DMAE_REG_GO_C0, DMAE_REG_GO_C1, DMAE_REG_GO_C2, DMAE_REG_GO_C3,
178 DMAE_REG_GO_C4, DMAE_REG_GO_C5, DMAE_REG_GO_C6, DMAE_REG_GO_C7,
179 DMAE_REG_GO_C8, DMAE_REG_GO_C9, DMAE_REG_GO_C10, DMAE_REG_GO_C11,
180 DMAE_REG_GO_C12, DMAE_REG_GO_C13, DMAE_REG_GO_C14, DMAE_REG_GO_C15
181};
182
183/* copy command into DMAE command memory and set DMAE command go */
184static void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae,
185 int idx)
186{
187 u32 cmd_offset;
188 int i;
189
190 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
191 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
192 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
193
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700194 DP(BNX2X_MSG_OFF, "DMAE cmd[%d].%d (0x%08x) : 0x%08x\n",
195 idx, i, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200196 }
197 REG_WR(bp, dmae_reg_go_c[idx], 1);
198}
199
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700200void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
201 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200202{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000203 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200204 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700205 int cnt = 200;
206
207 if (!bp->dmae_ready) {
208 u32 *data = bnx2x_sp(bp, wb_data[0]);
209
210 DP(BNX2X_MSG_OFF, "DMAE is not ready (dst_addr %08x len32 %d)"
211 " using indirect\n", dst_addr, len32);
212 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
213 return;
214 }
215
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000216 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200217
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000218 dmae.opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
219 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
220 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200221#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000222 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200223#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000224 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200225#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000226 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
227 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
228 dmae.src_addr_lo = U64_LO(dma_addr);
229 dmae.src_addr_hi = U64_HI(dma_addr);
230 dmae.dst_addr_lo = dst_addr >> 2;
231 dmae.dst_addr_hi = 0;
232 dmae.len = len32;
233 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
234 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
235 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200236
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000237 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200238 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
239 "dst_addr [%x:%08x (%08x)]\n"
240 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000241 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
242 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, dst_addr,
243 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700244 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200245 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
246 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200247
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000248 mutex_lock(&bp->dmae_mutex);
249
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200250 *wb_comp = 0;
251
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000252 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200253
254 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700255
256 while (*wb_comp != DMAE_COMP_VAL) {
257 DP(BNX2X_MSG_OFF, "wb_comp 0x%08x\n", *wb_comp);
258
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700259 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000260 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200261 break;
262 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700263 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700264 /* adjust delay for emulation/FPGA */
265 if (CHIP_REV_IS_SLOW(bp))
266 msleep(100);
267 else
268 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200269 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700270
271 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200272}
273
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700274void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200275{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000276 struct dmae_command dmae;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200277 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700278 int cnt = 200;
279
280 if (!bp->dmae_ready) {
281 u32 *data = bnx2x_sp(bp, wb_data[0]);
282 int i;
283
284 DP(BNX2X_MSG_OFF, "DMAE is not ready (src_addr %08x len32 %d)"
285 " using indirect\n", src_addr, len32);
286 for (i = 0; i < len32; i++)
287 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
288 return;
289 }
290
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000291 memset(&dmae, 0, sizeof(struct dmae_command));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200292
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000293 dmae.opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
294 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
295 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200296#ifdef __BIG_ENDIAN
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000297 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200298#else
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000299 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300#endif
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000301 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
302 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
303 dmae.src_addr_lo = src_addr >> 2;
304 dmae.src_addr_hi = 0;
305 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
306 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
307 dmae.len = len32;
308 dmae.comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
309 dmae.comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
310 dmae.comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200311
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000312 DP(BNX2X_MSG_OFF, "DMAE: opcode 0x%08x\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200313 DP_LEVEL "src_addr [%x:%08x] len [%d *4] "
314 "dst_addr [%x:%08x (%08x)]\n"
315 DP_LEVEL "comp_addr [%x:%08x] comp_val 0x%08x\n",
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000316 dmae.opcode, dmae.src_addr_hi, dmae.src_addr_lo,
317 dmae.len, dmae.dst_addr_hi, dmae.dst_addr_lo, src_addr,
318 dmae.comp_addr_hi, dmae.comp_addr_lo, dmae.comp_val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200319
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000320 mutex_lock(&bp->dmae_mutex);
321
322 memset(bnx2x_sp(bp, wb_data[0]), 0, sizeof(u32) * 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200323 *wb_comp = 0;
324
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000325 bnx2x_post_dmae(bp, &dmae, INIT_DMAE_C(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200326
327 udelay(5);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700328
329 while (*wb_comp != DMAE_COMP_VAL) {
330
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700331 if (!cnt) {
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000332 BNX2X_ERR("DMAE timeout!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200333 break;
334 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700335 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -0700336 /* adjust delay for emulation/FPGA */
337 if (CHIP_REV_IS_SLOW(bp))
338 msleep(100);
339 else
340 udelay(5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341 }
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700342 DP(BNX2X_MSG_OFF, "data [0x%08x 0x%08x 0x%08x 0x%08x]\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200343 bp->slowpath->wb_data[0], bp->slowpath->wb_data[1],
344 bp->slowpath->wb_data[2], bp->slowpath->wb_data[3]);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700345
346 mutex_unlock(&bp->dmae_mutex);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200347}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200348
Eilon Greenstein573f2032009-08-12 08:24:14 +0000349void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
350 u32 addr, u32 len)
351{
352 int offset = 0;
353
354 while (len > DMAE_LEN32_WR_MAX) {
355 bnx2x_write_dmae(bp, phys_addr + offset,
356 addr + offset, DMAE_LEN32_WR_MAX);
357 offset += DMAE_LEN32_WR_MAX * 4;
358 len -= DMAE_LEN32_WR_MAX;
359 }
360
361 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
362}
363
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700364/* used only for slowpath so not inlined */
365static void bnx2x_wb_wr(struct bnx2x *bp, int reg, u32 val_hi, u32 val_lo)
366{
367 u32 wb_write[2];
368
369 wb_write[0] = val_hi;
370 wb_write[1] = val_lo;
371 REG_WR_DMAE(bp, reg, wb_write, 2);
372}
373
374#ifdef USE_WB_RD
375static u64 bnx2x_wb_rd(struct bnx2x *bp, int reg)
376{
377 u32 wb_data[2];
378
379 REG_RD_DMAE(bp, reg, wb_data, 2);
380
381 return HILO_U64(wb_data[0], wb_data[1]);
382}
383#endif
384
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200385static int bnx2x_mc_assert(struct bnx2x *bp)
386{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200387 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700388 int i, rc = 0;
389 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200390
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700391 /* XSTORM */
392 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
393 XSTORM_ASSERT_LIST_INDEX_OFFSET);
394 if (last_idx)
395 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200396
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700397 /* print the asserts */
398 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200399
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700400 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
401 XSTORM_ASSERT_LIST_OFFSET(i));
402 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
403 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
404 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
405 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
406 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
407 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200408
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700409 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
410 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x"
411 " 0x%08x 0x%08x 0x%08x\n",
412 i, row3, row2, row1, row0);
413 rc++;
414 } else {
415 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200416 }
417 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700418
419 /* TSTORM */
420 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
421 TSTORM_ASSERT_LIST_INDEX_OFFSET);
422 if (last_idx)
423 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
424
425 /* print the asserts */
426 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
427
428 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
429 TSTORM_ASSERT_LIST_OFFSET(i));
430 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
431 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
432 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
433 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
434 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
435 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
436
437 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
438 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x"
439 " 0x%08x 0x%08x 0x%08x\n",
440 i, row3, row2, row1, row0);
441 rc++;
442 } else {
443 break;
444 }
445 }
446
447 /* CSTORM */
448 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
449 CSTORM_ASSERT_LIST_INDEX_OFFSET);
450 if (last_idx)
451 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
452
453 /* print the asserts */
454 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
455
456 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
457 CSTORM_ASSERT_LIST_OFFSET(i));
458 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
459 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
460 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
461 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
462 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
463 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
464
465 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
466 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x"
467 " 0x%08x 0x%08x 0x%08x\n",
468 i, row3, row2, row1, row0);
469 rc++;
470 } else {
471 break;
472 }
473 }
474
475 /* USTORM */
476 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
477 USTORM_ASSERT_LIST_INDEX_OFFSET);
478 if (last_idx)
479 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
480
481 /* print the asserts */
482 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
483
484 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
485 USTORM_ASSERT_LIST_OFFSET(i));
486 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
487 USTORM_ASSERT_LIST_OFFSET(i) + 4);
488 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
489 USTORM_ASSERT_LIST_OFFSET(i) + 8);
490 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
491 USTORM_ASSERT_LIST_OFFSET(i) + 12);
492
493 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
494 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x"
495 " 0x%08x 0x%08x 0x%08x\n",
496 i, row3, row2, row1, row0);
497 rc++;
498 } else {
499 break;
500 }
501 }
502
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200503 return rc;
504}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800505
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200506static void bnx2x_fw_dump(struct bnx2x *bp)
507{
508 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000509 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200510 int word;
511
512 mark = REG_RD(bp, MCP_REG_MCPR_SCRATCH + 0xf104);
Eliezer Tamir49d66772008-02-28 11:53:13 -0800513 mark = ((mark + 0x3) & ~0x3);
Joe Perchesad361c92009-07-06 13:05:40 -0700514 printk(KERN_ERR PFX "begin fw dump (mark 0x%x)\n", mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200515
Joe Perchesad361c92009-07-06 13:05:40 -0700516 printk(KERN_ERR PFX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200517 for (offset = mark - 0x08000000; offset <= 0xF900; offset += 0x8*4) {
518 for (word = 0; word < 8; word++)
519 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
520 offset + 4*word));
521 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800522 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200523 }
524 for (offset = 0xF108; offset <= mark - 0x08000000; offset += 0x8*4) {
525 for (word = 0; word < 8; word++)
526 data[word] = htonl(REG_RD(bp, MCP_REG_MCPR_SCRATCH +
527 offset + 4*word));
528 data[8] = 0x0;
Eliezer Tamir49d66772008-02-28 11:53:13 -0800529 printk(KERN_CONT "%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200530 }
Joe Perchesad361c92009-07-06 13:05:40 -0700531 printk(KERN_ERR PFX "end of fw dump\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532}
533
534static void bnx2x_panic_dump(struct bnx2x *bp)
535{
536 int i;
537 u16 j, start, end;
538
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700539 bp->stats_state = STATS_STATE_DISABLED;
540 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
541
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200542 BNX2X_ERR("begin crash dump -----------------\n");
543
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000544 /* Indices */
545 /* Common */
546 BNX2X_ERR("def_c_idx(%u) def_u_idx(%u) def_x_idx(%u)"
547 " def_t_idx(%u) def_att_idx(%u) attn_state(%u)"
548 " spq_prod_idx(%u)\n",
549 bp->def_c_idx, bp->def_u_idx, bp->def_x_idx, bp->def_t_idx,
550 bp->def_att_idx, bp->attn_state, bp->spq_prod_idx);
551
552 /* Rx */
553 for_each_rx_queue(bp, i) {
554 struct bnx2x_fastpath *fp = &bp->fp[i];
555
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000556 BNX2X_ERR("fp%d: rx_bd_prod(%x) rx_bd_cons(%x)"
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000557 " *rx_bd_cons_sb(%x) rx_comp_prod(%x)"
558 " rx_comp_cons(%x) *rx_cons_sb(%x)\n",
559 i, fp->rx_bd_prod, fp->rx_bd_cons,
560 le16_to_cpu(*fp->rx_bd_cons_sb), fp->rx_comp_prod,
561 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000562 BNX2X_ERR(" rx_sge_prod(%x) last_max_sge(%x)"
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000563 " fp_u_idx(%x) *sb_u_idx(%x)\n",
564 fp->rx_sge_prod, fp->last_max_sge,
565 le16_to_cpu(fp->fp_u_idx),
566 fp->status_blk->u_status_block.status_block_index);
567 }
568
569 /* Tx */
570 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200571 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200572
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000573 BNX2X_ERR("fp%d: tx_pkt_prod(%x) tx_pkt_cons(%x)"
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700574 " tx_bd_prod(%x) tx_bd_cons(%x) *tx_cons_sb(%x)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200575 i, fp->tx_pkt_prod, fp->tx_pkt_cons, fp->tx_bd_prod,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700576 fp->tx_bd_cons, le16_to_cpu(*fp->tx_cons_sb));
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000577 BNX2X_ERR(" fp_c_idx(%x) *sb_c_idx(%x)"
Eilon Greensteinca003922009-08-12 22:53:28 -0700578 " tx_db_prod(%x)\n", le16_to_cpu(fp->fp_c_idx),
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700579 fp->status_blk->c_status_block.status_block_index,
Eilon Greensteinca003922009-08-12 22:53:28 -0700580 fp->tx_db.data.prod);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000581 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000583 /* Rings */
584 /* Rx */
585 for_each_rx_queue(bp, i) {
586 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
588 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
589 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000590 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200591 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
592 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
593
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000594 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
595 i, j, rx_bd[1], rx_bd[0], sw_bd->skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200596 }
597
Eilon Greenstein3196a882008-08-13 15:58:49 -0700598 start = RX_SGE(fp->rx_sge_prod);
599 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000600 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700601 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
602 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
603
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000604 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
605 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700606 }
607
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200608 start = RCQ_BD(fp->rx_comp_cons - 10);
609 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000610 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200611 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
612
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000613 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
614 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200615 }
616 }
617
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000618 /* Tx */
619 for_each_tx_queue(bp, i) {
620 struct bnx2x_fastpath *fp = &bp->fp[i];
621
622 start = TX_BD(le16_to_cpu(*fp->tx_cons_sb) - 10);
623 end = TX_BD(le16_to_cpu(*fp->tx_cons_sb) + 245);
624 for (j = start; j != end; j = TX_BD(j + 1)) {
625 struct sw_tx_bd *sw_bd = &fp->tx_buf_ring[j];
626
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000627 BNX2X_ERR("fp%d: packet[%x]=[%p,%x]\n",
628 i, j, sw_bd->skb, sw_bd->first_bd);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000629 }
630
631 start = TX_BD(fp->tx_bd_cons - 10);
632 end = TX_BD(fp->tx_bd_cons + 254);
633 for (j = start; j != end; j = TX_BD(j + 1)) {
634 u32 *tx_bd = (u32 *)&fp->tx_desc_ring[j];
635
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +0000636 BNX2X_ERR("fp%d: tx_bd[%x]=[%x:%x:%x:%x]\n",
637 i, j, tx_bd[0], tx_bd[1], tx_bd[2], tx_bd[3]);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000638 }
639 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200640
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700641 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200642 bnx2x_mc_assert(bp);
643 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200644}
645
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800646static void bnx2x_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200647{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700648 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200649 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
650 u32 val = REG_RD(bp, addr);
651 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000652 int msi = (bp->flags & USING_MSI_FLAG) ? 1 : 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200653
654 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000655 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
656 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200657 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
658 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eilon Greenstein8badd272009-02-12 08:36:15 +0000659 } else if (msi) {
660 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
661 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
662 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
663 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200664 } else {
665 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800666 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200667 HC_CONFIG_0_REG_INT_LINE_EN_0 |
668 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800669
Eilon Greenstein8badd272009-02-12 08:36:15 +0000670 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
671 val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800672
673 REG_WR(bp, addr, val);
674
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200675 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
676 }
677
Eilon Greenstein8badd272009-02-12 08:36:15 +0000678 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x) mode %s\n",
679 val, port, addr, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200680
681 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000682 /*
683 * Ensure that HC_CONFIG is written before leading/trailing edge config
684 */
685 mmiowb();
686 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700687
688 if (CHIP_IS_E1H(bp)) {
689 /* init leading/trailing edge */
690 if (IS_E1HMF(bp)) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000691 val = (0xee0f | (1 << (BP_E1HVN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700692 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +0000693 /* enable nig and gpio3 attention */
694 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700695 } else
696 val = 0xffff;
697
698 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
699 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
700 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000701
702 /* Make sure that interrupts are indeed enabled from here on */
703 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200704}
705
Eliezer Tamir615f8fd2008-02-28 11:54:54 -0800706static void bnx2x_int_disable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200707{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700708 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200709 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
710 u32 val = REG_RD(bp, addr);
711
712 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
713 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
714 HC_CONFIG_0_REG_INT_LINE_EN_0 |
715 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
716
717 DP(NETIF_MSG_INTR, "write %x to HC %d (addr 0x%x)\n",
718 val, port, addr);
719
Eilon Greenstein8badd272009-02-12 08:36:15 +0000720 /* flush all outstanding writes */
721 mmiowb();
722
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200723 REG_WR(bp, addr, val);
724 if (REG_RD(bp, addr) != val)
725 BNX2X_ERR("BUG! proper val not read from IGU!\n");
726}
727
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700728static void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200729{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200730 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000731 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200732
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700733 /* disable interrupt handling */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734 atomic_inc(&bp->intr_sem);
Eilon Greensteine1510702009-07-21 05:47:41 +0000735 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
736
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -0700737 if (disable_hw)
738 /* prevent the HW from sending interrupts */
739 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740
741 /* make sure all ISRs are done */
742 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +0000743 synchronize_irq(bp->msix_table[0].vector);
744 offset = 1;
Michael Chan37b091b2009-10-10 13:46:55 +0000745#ifdef BCM_CNIC
746 offset++;
747#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200748 for_each_queue(bp, i)
Eilon Greenstein8badd272009-02-12 08:36:15 +0000749 synchronize_irq(bp->msix_table[i + offset].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200750 } else
751 synchronize_irq(bp->pdev->irq);
752
753 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800754 cancel_delayed_work(&bp->sp_task);
755 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200756}
757
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700758/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200759
760/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700761 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200762 */
763
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700764static inline void bnx2x_ack_sb(struct bnx2x *bp, u8 sb_id,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200765 u8 storm, u16 index, u8 op, u8 update)
766{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700767 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
768 COMMAND_REG_INT_ACK);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200769 struct igu_ack_register igu_ack;
770
771 igu_ack.status_block_index = index;
772 igu_ack.sb_id_and_flags =
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700773 ((sb_id << IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT) |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200774 (storm << IGU_ACK_REGISTER_STORM_ID_SHIFT) |
775 (update << IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT) |
776 (op << IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT));
777
Eilon Greenstein5c862842008-08-13 15:51:48 -0700778 DP(BNX2X_MSG_OFF, "write 0x%08x to HC addr 0x%x\n",
779 (*(u32 *)&igu_ack), hc_addr);
780 REG_WR(bp, hc_addr, (*(u32 *)&igu_ack));
Eilon Greenstein37dbbf32009-07-21 05:47:33 +0000781
782 /* Make sure that ACK is written */
783 mmiowb();
784 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200785}
786
787static inline u16 bnx2x_update_fpsb_idx(struct bnx2x_fastpath *fp)
788{
789 struct host_status_block *fpsb = fp->status_blk;
790 u16 rc = 0;
791
792 barrier(); /* status block is written to by the chip */
793 if (fp->fp_c_idx != fpsb->c_status_block.status_block_index) {
794 fp->fp_c_idx = fpsb->c_status_block.status_block_index;
795 rc |= 1;
796 }
797 if (fp->fp_u_idx != fpsb->u_status_block.status_block_index) {
798 fp->fp_u_idx = fpsb->u_status_block.status_block_index;
799 rc |= 2;
800 }
801 return rc;
802}
803
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200804static u16 bnx2x_ack_int(struct bnx2x *bp)
805{
Eilon Greenstein5c862842008-08-13 15:51:48 -0700806 u32 hc_addr = (HC_REG_COMMAND_REG + BP_PORT(bp)*32 +
807 COMMAND_REG_SIMD_MASK);
808 u32 result = REG_RD(bp, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200809
Eilon Greenstein5c862842008-08-13 15:51:48 -0700810 DP(BNX2X_MSG_OFF, "read 0x%08x from HC addr 0x%x\n",
811 result, hc_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200812
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200813 return result;
814}
815
816
817/*
818 * fast path service functions
819 */
820
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -0800821static inline int bnx2x_has_tx_work_unload(struct bnx2x_fastpath *fp)
822{
823 /* Tell compiler that consumer and producer can change */
824 barrier();
825 return (fp->tx_pkt_prod != fp->tx_pkt_cons);
Eilon Greenstein237907c2009-01-14 06:42:44 +0000826}
827
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200828/* free skb in the packet ring at pos idx
829 * return idx of last bd freed
830 */
831static u16 bnx2x_free_tx_pkt(struct bnx2x *bp, struct bnx2x_fastpath *fp,
832 u16 idx)
833{
834 struct sw_tx_bd *tx_buf = &fp->tx_buf_ring[idx];
Eilon Greensteinca003922009-08-12 22:53:28 -0700835 struct eth_tx_start_bd *tx_start_bd;
836 struct eth_tx_bd *tx_data_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837 struct sk_buff *skb = tx_buf->skb;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700838 u16 bd_idx = TX_BD(tx_buf->first_bd), new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200839 int nbd;
840
841 DP(BNX2X_MSG_OFF, "pkt_idx %d buff @(%p)->skb %p\n",
842 idx, tx_buf, skb);
843
844 /* unmap first bd */
845 DP(BNX2X_MSG_OFF, "free bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700846 tx_start_bd = &fp->tx_desc_ring[bd_idx].start_bd;
847 pci_unmap_single(bp->pdev, BD_UNMAP_ADDR(tx_start_bd),
848 BD_UNMAP_LEN(tx_start_bd), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200849
Eilon Greensteinca003922009-08-12 22:53:28 -0700850 nbd = le16_to_cpu(tx_start_bd->nbd) - 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200851#ifdef BNX2X_STOP_ON_ERROR
Eilon Greensteinca003922009-08-12 22:53:28 -0700852 if ((nbd - 1) > (MAX_SKB_FRAGS + 2)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700853 BNX2X_ERR("BAD nbd!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200854 bnx2x_panic();
855 }
856#endif
Eilon Greensteinca003922009-08-12 22:53:28 -0700857 new_cons = nbd + tx_buf->first_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200858
Eilon Greensteinca003922009-08-12 22:53:28 -0700859 /* Get the next bd */
860 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
861
862 /* Skip a parse bd... */
863 --nbd;
864 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
865
866 /* ...and the TSO split header bd since they have no mapping */
867 if (tx_buf->flags & BNX2X_TSO_SPLIT_BD) {
868 --nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200869 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200870 }
871
872 /* now free frags */
873 while (nbd > 0) {
874
875 DP(BNX2X_MSG_OFF, "free frag bd_idx %d\n", bd_idx);
Eilon Greensteinca003922009-08-12 22:53:28 -0700876 tx_data_bd = &fp->tx_desc_ring[bd_idx].reg_bd;
877 pci_unmap_page(bp->pdev, BD_UNMAP_ADDR(tx_data_bd),
878 BD_UNMAP_LEN(tx_data_bd), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200879 if (--nbd)
880 bd_idx = TX_BD(NEXT_TX_IDX(bd_idx));
881 }
882
883 /* release skb */
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700884 WARN_ON(!skb);
Eilon Greensteinca003922009-08-12 22:53:28 -0700885 dev_kfree_skb_any(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200886 tx_buf->first_bd = 0;
887 tx_buf->skb = NULL;
888
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700889 return new_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200890}
891
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700892static inline u16 bnx2x_tx_avail(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200893{
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700894 s16 used;
895 u16 prod;
896 u16 cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200897
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700898 barrier(); /* Tell compiler that prod and cons can change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200899 prod = fp->tx_bd_prod;
900 cons = fp->tx_bd_cons;
901
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700902 /* NUM_TX_RINGS = number of "next-page" entries
903 It will be used as a threshold */
904 used = SUB_S16(prod, cons) + (s16)NUM_TX_RINGS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200905
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700906#ifdef BNX2X_STOP_ON_ERROR
Ilpo Järvinen53e5e962008-07-25 21:40:45 -0700907 WARN_ON(used < 0);
908 WARN_ON(used > fp->bp->tx_ring_size);
909 WARN_ON((fp->bp->tx_ring_size - used) > MAX_TX_AVAIL);
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700910#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200911
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700912 return (s16)(fp->bp->tx_ring_size) - used;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913}
914
Eilon Greenstein7961f792009-03-02 07:59:31 +0000915static void bnx2x_tx_int(struct bnx2x_fastpath *fp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200916{
917 struct bnx2x *bp = fp->bp;
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000918 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200919 u16 hw_cons, sw_cons, bd_cons = fp->tx_bd_cons;
920 int done = 0;
921
922#ifdef BNX2X_STOP_ON_ERROR
923 if (unlikely(bp->panic))
924 return;
925#endif
926
Eilon Greensteinca003922009-08-12 22:53:28 -0700927 txq = netdev_get_tx_queue(bp->dev, fp->index - bp->num_rx_queues);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200928 hw_cons = le16_to_cpu(*fp->tx_cons_sb);
929 sw_cons = fp->tx_pkt_cons;
930
931 while (sw_cons != hw_cons) {
932 u16 pkt_cons;
933
934 pkt_cons = TX_BD(sw_cons);
935
936 /* prefetch(bp->tx_buf_ring[pkt_cons].skb); */
937
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700938 DP(NETIF_MSG_TX_DONE, "hw_cons %u sw_cons %u pkt_cons %u\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200939 hw_cons, sw_cons, pkt_cons);
940
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700941/* if (NEXT_TX_IDX(sw_cons) != hw_cons) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200942 rmb();
943 prefetch(fp->tx_buf_ring[NEXT_TX_IDX(sw_cons)].skb);
944 }
945*/
946 bd_cons = bnx2x_free_tx_pkt(bp, fp, pkt_cons);
947 sw_cons++;
948 done++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200949 }
950
951 fp->tx_pkt_cons = sw_cons;
952 fp->tx_bd_cons = bd_cons;
953
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200954 /* TBD need a thresh? */
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000955 if (unlikely(netif_tx_queue_stopped(txq))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200956
Eilon Greenstein60447352009-03-02 07:59:24 +0000957 /* Need to make the tx_bd_cons update visible to start_xmit()
958 * before checking for netif_tx_queue_stopped(). Without the
959 * memory barrier, there is a small possibility that
960 * start_xmit() will miss it and cause the queue to be stopped
961 * forever.
962 */
963 smp_mb();
964
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000965 if ((netif_tx_queue_stopped(txq)) &&
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -0700966 (bp->state == BNX2X_STATE_OPEN) &&
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200967 (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3))
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000968 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200969 }
970}
971
Michael Chan993ac7b2009-10-10 13:46:56 +0000972#ifdef BCM_CNIC
973static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid);
974#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -0700975
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200976static void bnx2x_sp_event(struct bnx2x_fastpath *fp,
977 union eth_rx_cqe *rr_cqe)
978{
979 struct bnx2x *bp = fp->bp;
980 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
981 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
982
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700983 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200984 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +0000985 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700986 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200987
988 bp->spq_left++;
989
Eilon Greenstein0626b892009-02-12 08:38:14 +0000990 if (fp->index) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200991 switch (command | fp->state) {
992 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP |
993 BNX2X_FP_STATE_OPENING):
994 DP(NETIF_MSG_IFUP, "got MULTI[%d] setup ramrod\n",
995 cid);
996 fp->state = BNX2X_FP_STATE_OPEN;
997 break;
998
999 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_FP_STATE_HALTING):
1000 DP(NETIF_MSG_IFDOWN, "got MULTI[%d] halt ramrod\n",
1001 cid);
1002 fp->state = BNX2X_FP_STATE_HALTED;
1003 break;
1004
1005 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001006 BNX2X_ERR("unexpected MC reply (%d) "
1007 "fp->state is %x\n", command, fp->state);
1008 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001009 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001010 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001011 return;
1012 }
Eliezer Tamirc14423f2008-02-28 11:49:42 -08001013
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001014 switch (command | bp->state) {
1015 case (RAMROD_CMD_ID_ETH_PORT_SETUP | BNX2X_STATE_OPENING_WAIT4_PORT):
1016 DP(NETIF_MSG_IFUP, "got setup ramrod\n");
1017 bp->state = BNX2X_STATE_OPEN;
1018 break;
1019
1020 case (RAMROD_CMD_ID_ETH_HALT | BNX2X_STATE_CLOSING_WAIT4_HALT):
1021 DP(NETIF_MSG_IFDOWN, "got halt ramrod\n");
1022 bp->state = BNX2X_STATE_CLOSING_WAIT4_DELETE;
1023 fp->state = BNX2X_FP_STATE_HALTED;
1024 break;
1025
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001026 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001027 DP(NETIF_MSG_IFDOWN, "got delete ramrod for MULTI[%d]\n", cid);
Eliezer Tamir49d66772008-02-28 11:53:13 -08001028 bnx2x_fp(bp, cid, state) = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001029 break;
1030
Michael Chan993ac7b2009-10-10 13:46:56 +00001031#ifdef BCM_CNIC
1032 case (RAMROD_CMD_ID_ETH_CFC_DEL | BNX2X_STATE_OPEN):
1033 DP(NETIF_MSG_IFDOWN, "got delete ramrod for CID %d\n", cid);
1034 bnx2x_cnic_cfc_comp(bp, cid);
1035 break;
1036#endif
Eilon Greenstein3196a882008-08-13 15:58:49 -07001037
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001038 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_OPEN):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001039 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_DIAG):
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001040 DP(NETIF_MSG_IFUP, "got set mac ramrod\n");
Michael Chane665bfda52009-10-10 13:46:54 +00001041 bp->set_mac_pending--;
1042 smp_wmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001043 break;
1044
Eliezer Tamir49d66772008-02-28 11:53:13 -08001045 case (RAMROD_CMD_ID_ETH_SET_MAC | BNX2X_STATE_CLOSING_WAIT4_HALT):
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001046 DP(NETIF_MSG_IFDOWN, "got (un)set mac ramrod\n");
Michael Chane665bfda52009-10-10 13:46:54 +00001047 bp->set_mac_pending--;
1048 smp_wmb();
Eliezer Tamir49d66772008-02-28 11:53:13 -08001049 break;
1050
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001051 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001052 BNX2X_ERR("unexpected MC reply (%d) bp->state is %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001053 command, bp->state);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001054 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001055 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001056 mb(); /* force bnx2x_wait_ramrod() to see the change */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001057}
1058
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001059static inline void bnx2x_free_rx_sge(struct bnx2x *bp,
1060 struct bnx2x_fastpath *fp, u16 index)
1061{
1062 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1063 struct page *page = sw_buf->page;
1064 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1065
1066 /* Skip "next page" elements */
1067 if (!page)
1068 return;
1069
1070 pci_unmap_page(bp->pdev, pci_unmap_addr(sw_buf, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001071 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001072 __free_pages(page, PAGES_PER_SGE_SHIFT);
1073
1074 sw_buf->page = NULL;
1075 sge->addr_hi = 0;
1076 sge->addr_lo = 0;
1077}
1078
1079static inline void bnx2x_free_rx_sge_range(struct bnx2x *bp,
1080 struct bnx2x_fastpath *fp, int last)
1081{
1082 int i;
1083
1084 for (i = 0; i < last; i++)
1085 bnx2x_free_rx_sge(bp, fp, i);
1086}
1087
1088static inline int bnx2x_alloc_rx_sge(struct bnx2x *bp,
1089 struct bnx2x_fastpath *fp, u16 index)
1090{
1091 struct page *page = alloc_pages(GFP_ATOMIC, PAGES_PER_SGE_SHIFT);
1092 struct sw_rx_page *sw_buf = &fp->rx_page_ring[index];
1093 struct eth_rx_sge *sge = &fp->rx_sge_ring[index];
1094 dma_addr_t mapping;
1095
1096 if (unlikely(page == NULL))
1097 return -ENOMEM;
1098
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001099 mapping = pci_map_page(bp->pdev, page, 0, SGE_PAGE_SIZE*PAGES_PER_SGE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001100 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001101 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001102 __free_pages(page, PAGES_PER_SGE_SHIFT);
1103 return -ENOMEM;
1104 }
1105
1106 sw_buf->page = page;
1107 pci_unmap_addr_set(sw_buf, mapping, mapping);
1108
1109 sge->addr_hi = cpu_to_le32(U64_HI(mapping));
1110 sge->addr_lo = cpu_to_le32(U64_LO(mapping));
1111
1112 return 0;
1113}
1114
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001115static inline int bnx2x_alloc_rx_skb(struct bnx2x *bp,
1116 struct bnx2x_fastpath *fp, u16 index)
1117{
1118 struct sk_buff *skb;
1119 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[index];
1120 struct eth_rx_bd *rx_bd = &fp->rx_desc_ring[index];
1121 dma_addr_t mapping;
1122
1123 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1124 if (unlikely(skb == NULL))
1125 return -ENOMEM;
1126
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001127 mapping = pci_map_single(bp->pdev, skb->data, bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001128 PCI_DMA_FROMDEVICE);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07001129 if (unlikely(dma_mapping_error(&bp->pdev->dev, mapping))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001130 dev_kfree_skb(skb);
1131 return -ENOMEM;
1132 }
1133
1134 rx_buf->skb = skb;
1135 pci_unmap_addr_set(rx_buf, mapping, mapping);
1136
1137 rx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1138 rx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1139
1140 return 0;
1141}
1142
1143/* note that we are not allocating a new skb,
1144 * we are just moving one from cons to prod
1145 * we are not creating a new mapping,
1146 * so there is no need to check for dma_mapping_error().
1147 */
1148static void bnx2x_reuse_rx_skb(struct bnx2x_fastpath *fp,
1149 struct sk_buff *skb, u16 cons, u16 prod)
1150{
1151 struct bnx2x *bp = fp->bp;
1152 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1153 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1154 struct eth_rx_bd *cons_bd = &fp->rx_desc_ring[cons];
1155 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1156
1157 pci_dma_sync_single_for_device(bp->pdev,
1158 pci_unmap_addr(cons_rx_buf, mapping),
Eilon Greenstein87942b42009-02-12 08:36:49 +00001159 RX_COPY_THRESH, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001160
1161 prod_rx_buf->skb = cons_rx_buf->skb;
1162 pci_unmap_addr_set(prod_rx_buf, mapping,
1163 pci_unmap_addr(cons_rx_buf, mapping));
1164 *prod_bd = *cons_bd;
1165}
1166
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001167static inline void bnx2x_update_last_max_sge(struct bnx2x_fastpath *fp,
1168 u16 idx)
1169{
1170 u16 last_max = fp->last_max_sge;
1171
1172 if (SUB_S16(idx, last_max) > 0)
1173 fp->last_max_sge = idx;
1174}
1175
1176static void bnx2x_clear_sge_mask_next_elems(struct bnx2x_fastpath *fp)
1177{
1178 int i, j;
1179
1180 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
1181 int idx = RX_SGE_CNT * i - 1;
1182
1183 for (j = 0; j < 2; j++) {
1184 SGE_MASK_CLEAR_BIT(fp, idx);
1185 idx--;
1186 }
1187 }
1188}
1189
1190static void bnx2x_update_sge_prod(struct bnx2x_fastpath *fp,
1191 struct eth_fast_path_rx_cqe *fp_cqe)
1192{
1193 struct bnx2x *bp = fp->bp;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001194 u16 sge_len = SGE_PAGE_ALIGN(le16_to_cpu(fp_cqe->pkt_len) -
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001195 le16_to_cpu(fp_cqe->len_on_bd)) >>
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001196 SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001197 u16 last_max, last_elem, first_elem;
1198 u16 delta = 0;
1199 u16 i;
1200
1201 if (!sge_len)
1202 return;
1203
1204 /* First mark all used pages */
1205 for (i = 0; i < sge_len; i++)
1206 SGE_MASK_CLEAR_BIT(fp, RX_SGE(le16_to_cpu(fp_cqe->sgl[i])));
1207
1208 DP(NETIF_MSG_RX_STATUS, "fp_cqe->sgl[%d] = %d\n",
1209 sge_len - 1, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1210
1211 /* Here we assume that the last SGE index is the biggest */
1212 prefetch((void *)(fp->sge_mask));
1213 bnx2x_update_last_max_sge(fp, le16_to_cpu(fp_cqe->sgl[sge_len - 1]));
1214
1215 last_max = RX_SGE(fp->last_max_sge);
1216 last_elem = last_max >> RX_SGE_MASK_ELEM_SHIFT;
1217 first_elem = RX_SGE(fp->rx_sge_prod) >> RX_SGE_MASK_ELEM_SHIFT;
1218
1219 /* If ring is not full */
1220 if (last_elem + 1 != first_elem)
1221 last_elem++;
1222
1223 /* Now update the prod */
1224 for (i = first_elem; i != last_elem; i = NEXT_SGE_MASK_ELEM(i)) {
1225 if (likely(fp->sge_mask[i]))
1226 break;
1227
1228 fp->sge_mask[i] = RX_SGE_MASK_ELEM_ONE_MASK;
1229 delta += RX_SGE_MASK_ELEM_SZ;
1230 }
1231
1232 if (delta > 0) {
1233 fp->rx_sge_prod += delta;
1234 /* clear page-end entries */
1235 bnx2x_clear_sge_mask_next_elems(fp);
1236 }
1237
1238 DP(NETIF_MSG_RX_STATUS,
1239 "fp->last_max_sge = %d fp->rx_sge_prod = %d\n",
1240 fp->last_max_sge, fp->rx_sge_prod);
1241}
1242
1243static inline void bnx2x_init_sge_ring_bit_mask(struct bnx2x_fastpath *fp)
1244{
1245 /* Set the mask to all 1-s: it's faster to compare to 0 than to 0xf-s */
1246 memset(fp->sge_mask, 0xff,
1247 (NUM_RX_SGE >> RX_SGE_MASK_ELEM_SHIFT)*sizeof(u64));
1248
Eilon Greenstein33471622008-08-13 15:59:08 -07001249 /* Clear the two last indices in the page to 1:
1250 these are the indices that correspond to the "next" element,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001251 hence will never be indicated and should be removed from
1252 the calculations. */
1253 bnx2x_clear_sge_mask_next_elems(fp);
1254}
1255
1256static void bnx2x_tpa_start(struct bnx2x_fastpath *fp, u16 queue,
1257 struct sk_buff *skb, u16 cons, u16 prod)
1258{
1259 struct bnx2x *bp = fp->bp;
1260 struct sw_rx_bd *cons_rx_buf = &fp->rx_buf_ring[cons];
1261 struct sw_rx_bd *prod_rx_buf = &fp->rx_buf_ring[prod];
1262 struct eth_rx_bd *prod_bd = &fp->rx_desc_ring[prod];
1263 dma_addr_t mapping;
1264
1265 /* move empty skb from pool to prod and map it */
1266 prod_rx_buf->skb = fp->tpa_pool[queue].skb;
1267 mapping = pci_map_single(bp->pdev, fp->tpa_pool[queue].skb->data,
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001268 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001269 pci_unmap_addr_set(prod_rx_buf, mapping, mapping);
1270
1271 /* move partial skb from cons to pool (don't unmap yet) */
1272 fp->tpa_pool[queue] = *cons_rx_buf;
1273
1274 /* mark bin state as start - print error if current state != stop */
1275 if (fp->tpa_state[queue] != BNX2X_TPA_STOP)
1276 BNX2X_ERR("start of bin not in stop [%d]\n", queue);
1277
1278 fp->tpa_state[queue] = BNX2X_TPA_START;
1279
1280 /* point prod_bd to new skb */
1281 prod_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
1282 prod_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
1283
1284#ifdef BNX2X_STOP_ON_ERROR
1285 fp->tpa_queue_used |= (1 << queue);
1286#ifdef __powerpc64__
1287 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%lx\n",
1288#else
1289 DP(NETIF_MSG_RX_STATUS, "fp->tpa_queue_used = 0x%llx\n",
1290#endif
1291 fp->tpa_queue_used);
1292#endif
1293}
1294
1295static int bnx2x_fill_frag_skb(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1296 struct sk_buff *skb,
1297 struct eth_fast_path_rx_cqe *fp_cqe,
1298 u16 cqe_idx)
1299{
1300 struct sw_rx_page *rx_pg, old_rx_pg;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001301 u16 len_on_bd = le16_to_cpu(fp_cqe->len_on_bd);
1302 u32 i, frag_len, frag_size, pages;
1303 int err;
1304 int j;
1305
1306 frag_size = le16_to_cpu(fp_cqe->pkt_len) - len_on_bd;
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001307 pages = SGE_PAGE_ALIGN(frag_size) >> SGE_PAGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001308
1309 /* This is needed in order to enable forwarding support */
1310 if (frag_size)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001311 skb_shinfo(skb)->gso_size = min((u32)SGE_PAGE_SIZE,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001312 max(frag_size, (u32)len_on_bd));
1313
1314#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001315 if (pages >
1316 min((u32)8, (u32)MAX_SKB_FRAGS) * SGE_PAGE_SIZE * PAGES_PER_SGE) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001317 BNX2X_ERR("SGL length is too long: %d. CQE index is %d\n",
1318 pages, cqe_idx);
1319 BNX2X_ERR("fp_cqe->pkt_len = %d fp_cqe->len_on_bd = %d\n",
1320 fp_cqe->pkt_len, len_on_bd);
1321 bnx2x_panic();
1322 return -EINVAL;
1323 }
1324#endif
1325
1326 /* Run through the SGL and compose the fragmented skb */
1327 for (i = 0, j = 0; i < pages; i += PAGES_PER_SGE, j++) {
1328 u16 sge_idx = RX_SGE(le16_to_cpu(fp_cqe->sgl[j]));
1329
1330 /* FW gives the indices of the SGE as if the ring is an array
1331 (meaning that "next" element will consume 2 indices) */
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001332 frag_len = min(frag_size, (u32)(SGE_PAGE_SIZE*PAGES_PER_SGE));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001333 rx_pg = &fp->rx_page_ring[sge_idx];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001334 old_rx_pg = *rx_pg;
1335
1336 /* If we fail to allocate a substitute page, we simply stop
1337 where we are and drop the whole packet */
1338 err = bnx2x_alloc_rx_sge(bp, fp, sge_idx);
1339 if (unlikely(err)) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00001340 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001341 return err;
1342 }
1343
1344 /* Unmap the page as we r going to pass it to the stack */
1345 pci_unmap_page(bp->pdev, pci_unmap_addr(&old_rx_pg, mapping),
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08001346 SGE_PAGE_SIZE*PAGES_PER_SGE, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001347
1348 /* Add one frag and update the appropriate fields in the skb */
1349 skb_fill_page_desc(skb, j, old_rx_pg.page, 0, frag_len);
1350
1351 skb->data_len += frag_len;
1352 skb->truesize += frag_len;
1353 skb->len += frag_len;
1354
1355 frag_size -= frag_len;
1356 }
1357
1358 return 0;
1359}
1360
1361static void bnx2x_tpa_stop(struct bnx2x *bp, struct bnx2x_fastpath *fp,
1362 u16 queue, int pad, int len, union eth_rx_cqe *cqe,
1363 u16 cqe_idx)
1364{
1365 struct sw_rx_bd *rx_buf = &fp->tpa_pool[queue];
1366 struct sk_buff *skb = rx_buf->skb;
1367 /* alloc new skb */
1368 struct sk_buff *new_skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
1369
1370 /* Unmap skb in the pool anyway, as we are going to change
1371 pool entry status to BNX2X_TPA_STOP even if new skb allocation
1372 fails. */
1373 pci_unmap_single(bp->pdev, pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001374 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001375
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001376 if (likely(new_skb)) {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001377 /* fix ip xsum and give it to the stack */
1378 /* (no need to map the new skb) */
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001379#ifdef BCM_VLAN
1380 int is_vlan_cqe =
1381 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1382 PARSING_FLAGS_VLAN);
1383 int is_not_hwaccel_vlan_cqe =
1384 (is_vlan_cqe && (!(bp->flags & HW_VLAN_RX_FLAG)));
1385#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001386
1387 prefetch(skb);
1388 prefetch(((char *)(skb)) + 128);
1389
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001390#ifdef BNX2X_STOP_ON_ERROR
1391 if (pad + len > bp->rx_buf_size) {
1392 BNX2X_ERR("skb_put is about to fail... "
1393 "pad %d len %d rx_buf_size %d\n",
1394 pad, len, bp->rx_buf_size);
1395 bnx2x_panic();
1396 return;
1397 }
1398#endif
1399
1400 skb_reserve(skb, pad);
1401 skb_put(skb, len);
1402
1403 skb->protocol = eth_type_trans(skb, bp->dev);
1404 skb->ip_summed = CHECKSUM_UNNECESSARY;
1405
1406 {
1407 struct iphdr *iph;
1408
1409 iph = (struct iphdr *)skb->data;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001410#ifdef BCM_VLAN
1411 /* If there is no Rx VLAN offloading -
1412 take VLAN tag into an account */
1413 if (unlikely(is_not_hwaccel_vlan_cqe))
1414 iph = (struct iphdr *)((u8 *)iph + VLAN_HLEN);
1415#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001416 iph->check = 0;
1417 iph->check = ip_fast_csum((u8 *)iph, iph->ihl);
1418 }
1419
1420 if (!bnx2x_fill_frag_skb(bp, fp, skb,
1421 &cqe->fast_path_cqe, cqe_idx)) {
1422#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001423 if ((bp->vlgrp != NULL) && is_vlan_cqe &&
1424 (!is_not_hwaccel_vlan_cqe))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001425 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1426 le16_to_cpu(cqe->fast_path_cqe.
1427 vlan_tag));
1428 else
1429#endif
1430 netif_receive_skb(skb);
1431 } else {
1432 DP(NETIF_MSG_RX_STATUS, "Failed to allocate new pages"
1433 " - dropping packet!\n");
1434 dev_kfree_skb(skb);
1435 }
1436
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001437
1438 /* put new skb in bin */
1439 fp->tpa_pool[queue].skb = new_skb;
1440
1441 } else {
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001442 /* else drop the packet and keep the buffer in the bin */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001443 DP(NETIF_MSG_RX_STATUS,
1444 "Failed to allocate new skb - dropping packet!\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001445 fp->eth_q_stats.rx_skb_alloc_failed++;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001446 }
1447
1448 fp->tpa_state[queue] = BNX2X_TPA_STOP;
1449}
1450
1451static inline void bnx2x_update_rx_prod(struct bnx2x *bp,
1452 struct bnx2x_fastpath *fp,
1453 u16 bd_prod, u16 rx_comp_prod,
1454 u16 rx_sge_prod)
1455{
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001456 struct ustorm_eth_rx_producers rx_prods = {0};
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001457 int i;
1458
1459 /* Update producers */
1460 rx_prods.bd_prod = bd_prod;
1461 rx_prods.cqe_prod = rx_comp_prod;
1462 rx_prods.sge_prod = rx_sge_prod;
1463
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001464 /*
1465 * Make sure that the BD and SGE data is updated before updating the
1466 * producers since FW might read the BD/SGE right after the producer
1467 * is updated.
1468 * This is only applicable for weak-ordered memory model archs such
1469 * as IA-64. The following barrier is also mandatory since FW will
1470 * assumes BDs must have buffers.
1471 */
1472 wmb();
1473
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001474 for (i = 0; i < sizeof(struct ustorm_eth_rx_producers)/4; i++)
1475 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00001476 USTORM_RX_PRODS_OFFSET(BP_PORT(bp), fp->cl_id) + i*4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001477 ((u32 *)&rx_prods)[i]);
1478
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -08001479 mmiowb(); /* keep prod updates ordered */
1480
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001481 DP(NETIF_MSG_RX_STATUS,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001482 "queue[%d]: wrote bd_prod %u cqe_prod %u sge_prod %u\n",
1483 fp->index, bd_prod, rx_comp_prod, rx_sge_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001484}
1485
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001486static int bnx2x_rx_int(struct bnx2x_fastpath *fp, int budget)
1487{
1488 struct bnx2x *bp = fp->bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001489 u16 bd_cons, bd_prod, bd_prod_fw, comp_ring_cons;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001490 u16 hw_comp_cons, sw_comp_cons, sw_comp_prod;
1491 int rx_pkt = 0;
1492
1493#ifdef BNX2X_STOP_ON_ERROR
1494 if (unlikely(bp->panic))
1495 return 0;
1496#endif
1497
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001498 /* CQ "next element" is of the size of the regular element,
1499 that's why it's ok here */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001500 hw_comp_cons = le16_to_cpu(*fp->rx_cons_sb);
1501 if ((hw_comp_cons & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
1502 hw_comp_cons++;
1503
1504 bd_cons = fp->rx_bd_cons;
1505 bd_prod = fp->rx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001506 bd_prod_fw = bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 sw_comp_cons = fp->rx_comp_cons;
1508 sw_comp_prod = fp->rx_comp_prod;
1509
1510 /* Memory barrier necessary as speculative reads of the rx
1511 * buffer can be ahead of the index in the status block
1512 */
1513 rmb();
1514
1515 DP(NETIF_MSG_RX_STATUS,
1516 "queue[%d]: hw_comp_cons %u sw_comp_cons %u\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001517 fp->index, hw_comp_cons, sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001518
1519 while (sw_comp_cons != hw_comp_cons) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001520 struct sw_rx_bd *rx_buf = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001521 struct sk_buff *skb;
1522 union eth_rx_cqe *cqe;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001523 u8 cqe_fp_flags;
1524 u16 len, pad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001525
1526 comp_ring_cons = RCQ_BD(sw_comp_cons);
1527 bd_prod = RX_BD(bd_prod);
1528 bd_cons = RX_BD(bd_cons);
1529
Eilon Greenstein619e7a62009-08-12 08:23:20 +00001530 /* Prefetch the page containing the BD descriptor
1531 at producer's index. It will be needed when new skb is
1532 allocated */
1533 prefetch((void *)(PAGE_ALIGN((unsigned long)
1534 (&fp->rx_desc_ring[bd_prod])) -
1535 PAGE_SIZE + 1));
1536
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001537 cqe = &fp->rx_comp_ring[comp_ring_cons];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001538 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001539
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001540 DP(NETIF_MSG_RX_STATUS, "CQE type %x err %x status %x"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001541 " queue %x vlan %x len %u\n", CQE_TYPE(cqe_fp_flags),
1542 cqe_fp_flags, cqe->fast_path_cqe.status_flags,
Eilon Greenstein68d59482009-01-14 21:27:36 -08001543 le32_to_cpu(cqe->fast_path_cqe.rss_hash_result),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001544 le16_to_cpu(cqe->fast_path_cqe.vlan_tag),
1545 le16_to_cpu(cqe->fast_path_cqe.pkt_len));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001546
1547 /* is this a slowpath msg? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001548 if (unlikely(CQE_TYPE(cqe_fp_flags))) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001549 bnx2x_sp_event(fp, cqe);
1550 goto next_cqe;
1551
1552 /* this is an rx packet */
1553 } else {
1554 rx_buf = &fp->rx_buf_ring[bd_cons];
1555 skb = rx_buf->skb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001556 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
1557 pad = cqe->fast_path_cqe.placement_offset;
1558
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001559 /* If CQE is marked both TPA_START and TPA_END
1560 it is a non-TPA CQE */
1561 if ((!fp->disable_tpa) &&
1562 (TPA_TYPE(cqe_fp_flags) !=
1563 (TPA_TYPE_START | TPA_TYPE_END))) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07001564 u16 queue = cqe->fast_path_cqe.queue_index;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001565
1566 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_START) {
1567 DP(NETIF_MSG_RX_STATUS,
1568 "calling tpa_start on queue %d\n",
1569 queue);
1570
1571 bnx2x_tpa_start(fp, queue, skb,
1572 bd_cons, bd_prod);
1573 goto next_rx;
1574 }
1575
1576 if (TPA_TYPE(cqe_fp_flags) == TPA_TYPE_END) {
1577 DP(NETIF_MSG_RX_STATUS,
1578 "calling tpa_stop on queue %d\n",
1579 queue);
1580
1581 if (!BNX2X_RX_SUM_FIX(cqe))
1582 BNX2X_ERR("STOP on none TCP "
1583 "data\n");
1584
1585 /* This is a size of the linear data
1586 on this skb */
1587 len = le16_to_cpu(cqe->fast_path_cqe.
1588 len_on_bd);
1589 bnx2x_tpa_stop(bp, fp, queue, pad,
1590 len, cqe, comp_ring_cons);
1591#ifdef BNX2X_STOP_ON_ERROR
1592 if (bp->panic)
Stanislaw Gruszka17cb40062009-05-05 23:22:12 +00001593 return 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001594#endif
1595
1596 bnx2x_update_sge_prod(fp,
1597 &cqe->fast_path_cqe);
1598 goto next_cqe;
1599 }
1600 }
1601
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001602 pci_dma_sync_single_for_device(bp->pdev,
1603 pci_unmap_addr(rx_buf, mapping),
1604 pad + RX_COPY_THRESH,
1605 PCI_DMA_FROMDEVICE);
1606 prefetch(skb);
1607 prefetch(((char *)(skb)) + 128);
1608
1609 /* is this an error packet? */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001610 if (unlikely(cqe_fp_flags & ETH_RX_ERROR_FALGS)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001612 "ERROR flags %x rx packet %u\n",
1613 cqe_fp_flags, sw_comp_cons);
Eilon Greensteinde832a52009-02-12 08:36:33 +00001614 fp->eth_q_stats.rx_err_discard_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001615 goto reuse_rx;
1616 }
1617
1618 /* Since we don't have a jumbo ring
1619 * copy small packets if mtu > 1500
1620 */
1621 if ((bp->dev->mtu > ETH_MAX_PACKET_SIZE) &&
1622 (len <= RX_COPY_THRESH)) {
1623 struct sk_buff *new_skb;
1624
1625 new_skb = netdev_alloc_skb(bp->dev,
1626 len + pad);
1627 if (new_skb == NULL) {
1628 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001629 "ERROR packet dropped "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001630 "because of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001631 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001632 goto reuse_rx;
1633 }
1634
1635 /* aligned copy */
1636 skb_copy_from_linear_data_offset(skb, pad,
1637 new_skb->data + pad, len);
1638 skb_reserve(new_skb, pad);
1639 skb_put(new_skb, len);
1640
1641 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1642
1643 skb = new_skb;
1644
Eilon Greensteina119a062009-08-12 08:23:23 +00001645 } else
1646 if (likely(bnx2x_alloc_rx_skb(bp, fp, bd_prod) == 0)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001647 pci_unmap_single(bp->pdev,
1648 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07001649 bp->rx_buf_size,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001650 PCI_DMA_FROMDEVICE);
1651 skb_reserve(skb, pad);
1652 skb_put(skb, len);
1653
1654 } else {
1655 DP(NETIF_MSG_RX_ERR,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001656 "ERROR packet dropped because "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001657 "of alloc failure\n");
Eilon Greensteinde832a52009-02-12 08:36:33 +00001658 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001659reuse_rx:
1660 bnx2x_reuse_rx_skb(fp, skb, bd_cons, bd_prod);
1661 goto next_rx;
1662 }
1663
1664 skb->protocol = eth_type_trans(skb, bp->dev);
1665
1666 skb->ip_summed = CHECKSUM_NONE;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001667 if (bp->rx_csum) {
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -07001668 if (likely(BNX2X_RX_CSUM_OK(cqe)))
1669 skb->ip_summed = CHECKSUM_UNNECESSARY;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001670 else
Eilon Greensteinde832a52009-02-12 08:36:33 +00001671 fp->eth_q_stats.hw_csum_err++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07001672 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001673 }
1674
Eilon Greenstein748e5432009-02-12 08:36:37 +00001675 skb_record_rx_queue(skb, fp->index);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001676
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001677#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08001678 if ((bp->vlgrp != NULL) && (bp->flags & HW_VLAN_RX_FLAG) &&
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001679 (le16_to_cpu(cqe->fast_path_cqe.pars_flags.flags) &
1680 PARSING_FLAGS_VLAN))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001681 vlan_hwaccel_receive_skb(skb, bp->vlgrp,
1682 le16_to_cpu(cqe->fast_path_cqe.vlan_tag));
1683 else
1684#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001685 netif_receive_skb(skb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001686
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001687
1688next_rx:
1689 rx_buf->skb = NULL;
1690
1691 bd_cons = NEXT_RX_IDX(bd_cons);
1692 bd_prod = NEXT_RX_IDX(bd_prod);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001693 bd_prod_fw = NEXT_RX_IDX(bd_prod_fw);
1694 rx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001695next_cqe:
1696 sw_comp_prod = NEXT_RCQ_IDX(sw_comp_prod);
1697 sw_comp_cons = NEXT_RCQ_IDX(sw_comp_cons);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001698
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001699 if (rx_pkt == budget)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001700 break;
1701 } /* while */
1702
1703 fp->rx_bd_cons = bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001704 fp->rx_bd_prod = bd_prod_fw;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001705 fp->rx_comp_cons = sw_comp_cons;
1706 fp->rx_comp_prod = sw_comp_prod;
1707
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001708 /* Update producers */
1709 bnx2x_update_rx_prod(bp, fp, bd_prod_fw, sw_comp_prod,
1710 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001711
1712 fp->rx_pkt += rx_pkt;
1713 fp->rx_calls++;
1714
1715 return rx_pkt;
1716}
1717
1718static irqreturn_t bnx2x_msix_fp_int(int irq, void *fp_cookie)
1719{
1720 struct bnx2x_fastpath *fp = fp_cookie;
1721 struct bnx2x *bp = fp->bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001722
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07001723 /* Return here if interrupt is disabled */
1724 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1725 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1726 return IRQ_HANDLED;
1727 }
1728
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001729 DP(BNX2X_MSG_FP, "got an MSI-X interrupt on IDX:SB [%d:%d]\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07001730 fp->index, fp->sb_id);
Eilon Greenstein0626b892009-02-12 08:38:14 +00001731 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001732
1733#ifdef BNX2X_STOP_ON_ERROR
1734 if (unlikely(bp->panic))
1735 return IRQ_HANDLED;
1736#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07001737 /* Handle Rx or Tx according to MSI-X vector */
1738 if (fp->is_rx_queue) {
1739 prefetch(fp->rx_cons_sb);
1740 prefetch(&fp->status_blk->u_status_block.status_block_index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001741
Eilon Greensteinca003922009-08-12 22:53:28 -07001742 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001743
Eilon Greensteinca003922009-08-12 22:53:28 -07001744 } else {
1745 prefetch(fp->tx_cons_sb);
1746 prefetch(&fp->status_blk->c_status_block.status_block_index);
1747
1748 bnx2x_update_fpsb_idx(fp);
1749 rmb();
1750 bnx2x_tx_int(fp);
1751
1752 /* Re-enable interrupts */
1753 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
1754 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
1755 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
1756 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
1757 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001759 return IRQ_HANDLED;
1760}
1761
1762static irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
1763{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001764 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001765 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001766 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001767 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001768
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001769 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001770 if (unlikely(status == 0)) {
1771 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1772 return IRQ_NONE;
1773 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001774 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001775
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001776 /* Return here if interrupt is disabled */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001777 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
1778 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
1779 return IRQ_HANDLED;
1780 }
1781
Eilon Greenstein3196a882008-08-13 15:58:49 -07001782#ifdef BNX2X_STOP_ON_ERROR
1783 if (unlikely(bp->panic))
1784 return IRQ_HANDLED;
1785#endif
1786
Eilon Greensteinca003922009-08-12 22:53:28 -07001787 for (i = 0; i < BNX2X_NUM_QUEUES(bp); i++) {
1788 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001789
Eilon Greensteinca003922009-08-12 22:53:28 -07001790 mask = 0x2 << fp->sb_id;
1791 if (status & mask) {
1792 /* Handle Rx or Tx according to SB id */
1793 if (fp->is_rx_queue) {
1794 prefetch(fp->rx_cons_sb);
1795 prefetch(&fp->status_blk->u_status_block.
1796 status_block_index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001797
Eilon Greensteinca003922009-08-12 22:53:28 -07001798 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001799
Eilon Greensteinca003922009-08-12 22:53:28 -07001800 } else {
1801 prefetch(fp->tx_cons_sb);
1802 prefetch(&fp->status_blk->c_status_block.
1803 status_block_index);
1804
1805 bnx2x_update_fpsb_idx(fp);
1806 rmb();
1807 bnx2x_tx_int(fp);
1808
1809 /* Re-enable interrupts */
1810 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
1811 le16_to_cpu(fp->fp_u_idx),
1812 IGU_INT_NOP, 1);
1813 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
1814 le16_to_cpu(fp->fp_c_idx),
1815 IGU_INT_ENABLE, 1);
1816 }
1817 status &= ~mask;
1818 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001819 }
1820
Michael Chan993ac7b2009-10-10 13:46:56 +00001821#ifdef BCM_CNIC
1822 mask = 0x2 << CNIC_SB_ID(bp);
1823 if (status & (mask | 0x1)) {
1824 struct cnic_ops *c_ops = NULL;
1825
1826 rcu_read_lock();
1827 c_ops = rcu_dereference(bp->cnic_ops);
1828 if (c_ops)
1829 c_ops->cnic_handler(bp->cnic_data, NULL);
1830 rcu_read_unlock();
1831
1832 status &= ~mask;
1833 }
1834#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001835
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001836 if (unlikely(status & 0x1)) {
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001837 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001838
1839 status &= ~0x1;
1840 if (!status)
1841 return IRQ_HANDLED;
1842 }
1843
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001844 if (status)
1845 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status %u)\n",
1846 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001847
1848 return IRQ_HANDLED;
1849}
1850
1851/* end of fast path */
1852
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001853static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001854
1855/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001856
1857/*
1858 * General service functions
1859 */
1860
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001861static int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001862{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001863 u32 lock_status;
1864 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001865 int func = BP_FUNC(bp);
1866 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001867 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001868
1869 /* Validating that the resource is within range */
1870 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1871 DP(NETIF_MSG_HW,
1872 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1873 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1874 return -EINVAL;
1875 }
1876
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001877 if (func <= 5) {
1878 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1879 } else {
1880 hw_lock_control_reg =
1881 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1882 }
1883
Eliezer Tamirf1410642008-02-28 11:51:50 -08001884 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001885 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001886 if (lock_status & resource_bit) {
1887 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1888 lock_status, resource_bit);
1889 return -EEXIST;
1890 }
1891
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001892 /* Try for 5 second every 5ms */
1893 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001894 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001895 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1896 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001897 if (lock_status & resource_bit)
1898 return 0;
1899
1900 msleep(5);
1901 }
1902 DP(NETIF_MSG_HW, "Timeout\n");
1903 return -EAGAIN;
1904}
1905
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001906static int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001907{
1908 u32 lock_status;
1909 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001910 int func = BP_FUNC(bp);
1911 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912
1913 /* Validating that the resource is within range */
1914 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
1915 DP(NETIF_MSG_HW,
1916 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1917 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1918 return -EINVAL;
1919 }
1920
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001921 if (func <= 5) {
1922 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1923 } else {
1924 hw_lock_control_reg =
1925 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1926 }
1927
Eliezer Tamirf1410642008-02-28 11:51:50 -08001928 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001929 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001930 if (!(lock_status & resource_bit)) {
1931 DP(NETIF_MSG_HW, "lock_status 0x%x resource_bit 0x%x\n",
1932 lock_status, resource_bit);
1933 return -EFAULT;
1934 }
1935
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001936 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001937 return 0;
1938}
1939
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001940/* HW Lock for shared dual port PHYs */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001941static void bnx2x_acquire_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001942{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001943 mutex_lock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001944
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001945 if (bp->port.need_hw_lock)
1946 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001947}
1948
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001949static void bnx2x_release_phy_lock(struct bnx2x *bp)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001950{
Eilon Greenstein46c6a672009-02-12 08:36:58 +00001951 if (bp->port.need_hw_lock)
1952 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_MDIO);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001953
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001954 mutex_unlock(&bp->port.phy_mutex);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001955}
1956
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001957int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1958{
1959 /* The GPIO should be swapped if swap register is set and active */
1960 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1961 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1962 int gpio_shift = gpio_num +
1963 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1964 u32 gpio_mask = (1 << gpio_shift);
1965 u32 gpio_reg;
1966 int value;
1967
1968 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1969 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1970 return -EINVAL;
1971 }
1972
1973 /* read GPIO value */
1974 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
1975
1976 /* get the requested pin value */
1977 if ((gpio_reg & gpio_mask) == gpio_mask)
1978 value = 1;
1979 else
1980 value = 0;
1981
1982 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
1983
1984 return value;
1985}
1986
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001987int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001988{
1989 /* The GPIO should be swapped if swap register is set and active */
1990 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001991 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001992 int gpio_shift = gpio_num +
1993 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1994 u32 gpio_mask = (1 << gpio_shift);
1995 u32 gpio_reg;
1996
1997 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1998 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1999 return -EINVAL;
2000 }
2001
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002002 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002003 /* read GPIO and mask except the float bits */
2004 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2005
2006 switch (mode) {
2007 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2008 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output low\n",
2009 gpio_num, gpio_shift);
2010 /* clear FLOAT and set CLR */
2011 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2012 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2013 break;
2014
2015 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2016 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> output high\n",
2017 gpio_num, gpio_shift);
2018 /* clear FLOAT and set SET */
2019 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2020 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2021 break;
2022
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002023 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002024 DP(NETIF_MSG_LINK, "Set GPIO %d (shift %d) -> input\n",
2025 gpio_num, gpio_shift);
2026 /* set FLOAT */
2027 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2028 break;
2029
2030 default:
2031 break;
2032 }
2033
2034 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002035 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002036
2037 return 0;
2038}
2039
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002040int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2041{
2042 /* The GPIO should be swapped if swap register is set and active */
2043 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2044 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2045 int gpio_shift = gpio_num +
2046 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2047 u32 gpio_mask = (1 << gpio_shift);
2048 u32 gpio_reg;
2049
2050 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2051 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2052 return -EINVAL;
2053 }
2054
2055 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2056 /* read GPIO int */
2057 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2058
2059 switch (mode) {
2060 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
2061 DP(NETIF_MSG_LINK, "Clear GPIO INT %d (shift %d) -> "
2062 "output low\n", gpio_num, gpio_shift);
2063 /* clear SET and set CLR */
2064 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2065 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2066 break;
2067
2068 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
2069 DP(NETIF_MSG_LINK, "Set GPIO INT %d (shift %d) -> "
2070 "output high\n", gpio_num, gpio_shift);
2071 /* clear CLR and set SET */
2072 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2073 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2074 break;
2075
2076 default:
2077 break;
2078 }
2079
2080 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2081 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2082
2083 return 0;
2084}
2085
Eliezer Tamirf1410642008-02-28 11:51:50 -08002086static int bnx2x_set_spio(struct bnx2x *bp, int spio_num, u32 mode)
2087{
2088 u32 spio_mask = (1 << spio_num);
2089 u32 spio_reg;
2090
2091 if ((spio_num < MISC_REGISTERS_SPIO_4) ||
2092 (spio_num > MISC_REGISTERS_SPIO_7)) {
2093 BNX2X_ERR("Invalid SPIO %d\n", spio_num);
2094 return -EINVAL;
2095 }
2096
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002097 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002098 /* read SPIO and mask except the float bits */
2099 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_REGISTERS_SPIO_FLOAT);
2100
2101 switch (mode) {
Eilon Greenstein6378c022008-08-13 15:59:25 -07002102 case MISC_REGISTERS_SPIO_OUTPUT_LOW:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002103 DP(NETIF_MSG_LINK, "Set SPIO %d -> output low\n", spio_num);
2104 /* clear FLOAT and set CLR */
2105 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2106 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_CLR_POS);
2107 break;
2108
Eilon Greenstein6378c022008-08-13 15:59:25 -07002109 case MISC_REGISTERS_SPIO_OUTPUT_HIGH:
Eliezer Tamirf1410642008-02-28 11:51:50 -08002110 DP(NETIF_MSG_LINK, "Set SPIO %d -> output high\n", spio_num);
2111 /* clear FLOAT and set SET */
2112 spio_reg &= ~(spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2113 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_SET_POS);
2114 break;
2115
2116 case MISC_REGISTERS_SPIO_INPUT_HI_Z:
2117 DP(NETIF_MSG_LINK, "Set SPIO %d -> input\n", spio_num);
2118 /* set FLOAT */
2119 spio_reg |= (spio_mask << MISC_REGISTERS_SPIO_FLOAT_POS);
2120 break;
2121
2122 default:
2123 break;
2124 }
2125
2126 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002127 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002128
2129 return 0;
2130}
2131
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002132static void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002133{
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002134 switch (bp->link_vars.ieee_fc &
2135 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002136 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002137 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002138 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002139 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002140
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002141 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002142 bp->port.advertising |= (ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002143 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002144 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002145
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002146 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002147 bp->port.advertising |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002148 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002149
Eliezer Tamirf1410642008-02-28 11:51:50 -08002150 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002151 bp->port.advertising &= ~(ADVERTISED_Asym_Pause |
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002152 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002153 break;
2154 }
2155}
2156
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002157static void bnx2x_link_report(struct bnx2x *bp)
2158{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002159 if (bp->flags & MF_FUNC_DIS) {
Eilon Greenstein2691d512009-08-12 08:22:08 +00002160 netif_carrier_off(bp->dev);
2161 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
2162 return;
2163 }
2164
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002165 if (bp->link_vars.link_up) {
2166 if (bp->state == BNX2X_STATE_OPEN)
2167 netif_carrier_on(bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002168 printk(KERN_INFO PFX "%s NIC Link is Up, ", bp->dev->name);
2169
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002170 printk("%d Mbps ", bp->link_vars.line_speed);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002171
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002172 if (bp->link_vars.duplex == DUPLEX_FULL)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002173 printk("full duplex");
2174 else
2175 printk("half duplex");
2176
David S. Millerc0700f92008-12-16 23:53:20 -08002177 if (bp->link_vars.flow_ctrl != BNX2X_FLOW_CTRL_NONE) {
2178 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002179 printk(", receive ");
Eilon Greenstein356e2382009-02-12 08:38:32 +00002180 if (bp->link_vars.flow_ctrl &
2181 BNX2X_FLOW_CTRL_TX)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002182 printk("& transmit ");
2183 } else {
2184 printk(", transmit ");
2185 }
2186 printk("flow control ON");
2187 }
2188 printk("\n");
2189
2190 } else { /* link_down */
2191 netif_carrier_off(bp->dev);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002192 printk(KERN_ERR PFX "%s NIC Link is Down\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002193 }
2194}
2195
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002196static u8 bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002197{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002198 if (!BP_NOMCP(bp)) {
2199 u8 rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002200
Eilon Greenstein19680c42008-08-13 15:47:33 -07002201 /* Initialize link parameters structure variables */
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002202 /* It is recommended to turn off RX FC for jumbo frames
2203 for better performance */
Eilon Greenstein0c593272009-08-12 08:22:13 +00002204 if (bp->dev->mtu > 5000)
David S. Millerc0700f92008-12-16 23:53:20 -08002205 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
Yaniv Rosner8c99e7b2008-08-13 15:56:17 -07002206 else
David S. Millerc0700f92008-12-16 23:53:20 -08002207 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002208
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002209 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002210
2211 if (load_mode == LOAD_DIAG)
2212 bp->link_params.loopback_mode = LOOPBACK_XGXS_10;
2213
Eilon Greenstein19680c42008-08-13 15:47:33 -07002214 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002215
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002216 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002217
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002218 bnx2x_calc_fc_adv(bp);
2219
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002220 if (CHIP_REV_IS_SLOW(bp) && bp->link_vars.link_up) {
2221 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002222 bnx2x_link_report(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002223 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002224
Eilon Greenstein19680c42008-08-13 15:47:33 -07002225 return rc;
2226 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002227 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002228 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002229}
2230
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002231static void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002232{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002233 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002234 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002235 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002236 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002237
Eilon Greenstein19680c42008-08-13 15:47:33 -07002238 bnx2x_calc_fc_adv(bp);
2239 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002240 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002241}
2242
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002243static void bnx2x__link_reset(struct bnx2x *bp)
2244{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002245 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002246 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +00002247 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002248 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002249 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002250 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002251}
2252
2253static u8 bnx2x_link_test(struct bnx2x *bp)
2254{
2255 u8 rc;
2256
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002257 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002258 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002259 bnx2x_release_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002260
2261 return rc;
2262}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002263
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002264static void bnx2x_init_port_minmax(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002265{
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002266 u32 r_param = bp->link_vars.line_speed / 8;
2267 u32 fair_periodic_timeout_usec;
2268 u32 t_fair;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002269
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002270 memset(&(bp->cmng.rs_vars), 0,
2271 sizeof(struct rate_shaping_vars_per_port));
2272 memset(&(bp->cmng.fair_vars), 0, sizeof(struct fairness_vars_per_port));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002273
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002274 /* 100 usec in SDM ticks = 25 since each tick is 4 usec */
2275 bp->cmng.rs_vars.rs_periodic_timeout = RS_PERIODIC_TIMEOUT_USEC / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002276
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002277 /* this is the threshold below which no timer arming will occur
2278 1.25 coefficient is for the threshold to be a little bigger
2279 than the real time, to compensate for timer in-accuracy */
2280 bp->cmng.rs_vars.rs_threshold =
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002281 (RS_PERIODIC_TIMEOUT_USEC * r_param * 5) / 4;
2282
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002283 /* resolution of fairness timer */
2284 fair_periodic_timeout_usec = QM_ARB_BYTES / r_param;
2285 /* for 10G it is 1000usec. for 1G it is 10000usec. */
2286 t_fair = T_FAIR_COEF / bp->link_vars.line_speed;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002287
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002288 /* this is the threshold below which we won't arm the timer anymore */
2289 bp->cmng.fair_vars.fair_threshold = QM_ARB_BYTES;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002290
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002291 /* we multiply by 1e3/8 to get bytes/msec.
2292 We don't want the credits to pass a credit
2293 of the t_fair*FAIR_MEM (algorithm resolution) */
2294 bp->cmng.fair_vars.upper_bound = r_param * t_fair * FAIR_MEM;
2295 /* since each tick is 4 usec */
2296 bp->cmng.fair_vars.fairness_timeout = fair_periodic_timeout_usec / 4;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002297}
2298
Eilon Greenstein2691d512009-08-12 08:22:08 +00002299/* Calculates the sum of vn_min_rates.
2300 It's needed for further normalizing of the min_rates.
2301 Returns:
2302 sum of vn_min_rates.
2303 or
2304 0 - if all the min_rates are 0.
2305 In the later case fainess algorithm should be deactivated.
2306 If not all min_rates are zero then those that are zeroes will be set to 1.
2307 */
2308static void bnx2x_calc_vn_weight_sum(struct bnx2x *bp)
2309{
2310 int all_zero = 1;
2311 int port = BP_PORT(bp);
2312 int vn;
2313
2314 bp->vn_weight_sum = 0;
2315 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2316 int func = 2*vn + port;
2317 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2318 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2319 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2320
2321 /* Skip hidden vns */
2322 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
2323 continue;
2324
2325 /* If min rate is zero - set it to 1 */
2326 if (!vn_min_rate)
2327 vn_min_rate = DEF_MIN_RATE;
2328 else
2329 all_zero = 0;
2330
2331 bp->vn_weight_sum += vn_min_rate;
2332 }
2333
2334 /* ... only if all min rates are zeros - disable fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002335 if (all_zero) {
2336 bp->cmng.flags.cmng_enables &=
2337 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2338 DP(NETIF_MSG_IFUP, "All MIN values are zeroes"
2339 " fairness will be disabled\n");
2340 } else
2341 bp->cmng.flags.cmng_enables |=
2342 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002343}
2344
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002345static void bnx2x_init_vn_minmax(struct bnx2x *bp, int func)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002346{
2347 struct rate_shaping_vars_per_vn m_rs_vn;
2348 struct fairness_vars_per_vn m_fair_vn;
2349 u32 vn_cfg = SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
2350 u16 vn_min_rate, vn_max_rate;
2351 int i;
2352
2353 /* If function is hidden - set min and max to zeroes */
2354 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE) {
2355 vn_min_rate = 0;
2356 vn_max_rate = 0;
2357
2358 } else {
2359 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2360 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002361 /* If min rate is zero - set it to 1 */
2362 if (!vn_min_rate)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002363 vn_min_rate = DEF_MIN_RATE;
2364 vn_max_rate = ((vn_cfg & FUNC_MF_CFG_MAX_BW_MASK) >>
2365 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
2366 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002367 DP(NETIF_MSG_IFUP,
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002368 "func %d: vn_min_rate %d vn_max_rate %d vn_weight_sum %d\n",
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002369 func, vn_min_rate, vn_max_rate, bp->vn_weight_sum);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002370
2371 memset(&m_rs_vn, 0, sizeof(struct rate_shaping_vars_per_vn));
2372 memset(&m_fair_vn, 0, sizeof(struct fairness_vars_per_vn));
2373
2374 /* global vn counter - maximal Mbps for this vn */
2375 m_rs_vn.vn_counter.rate = vn_max_rate;
2376
2377 /* quota - number of bytes transmitted in this period */
2378 m_rs_vn.vn_counter.quota =
2379 (vn_max_rate * RS_PERIODIC_TIMEOUT_USEC) / 8;
2380
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002381 if (bp->vn_weight_sum) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002382 /* credit for each period of the fairness algorithm:
2383 number of bytes in T_FAIR (the vn share the port rate).
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002384 vn_weight_sum should not be larger than 10000, thus
2385 T_FAIR_COEF / (8 * vn_weight_sum) will always be greater
2386 than zero */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002387 m_fair_vn.vn_credit_delta =
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002388 max((u32)(vn_min_rate * (T_FAIR_COEF /
2389 (8 * bp->vn_weight_sum))),
2390 (u32)(bp->cmng.fair_vars.fair_threshold * 2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002391 DP(NETIF_MSG_IFUP, "m_fair_vn.vn_credit_delta=%d\n",
2392 m_fair_vn.vn_credit_delta);
2393 }
2394
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002395 /* Store it to internal memory */
2396 for (i = 0; i < sizeof(struct rate_shaping_vars_per_vn)/4; i++)
2397 REG_WR(bp, BAR_XSTRORM_INTMEM +
2398 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func) + i * 4,
2399 ((u32 *)(&m_rs_vn))[i]);
2400
2401 for (i = 0; i < sizeof(struct fairness_vars_per_vn)/4; i++)
2402 REG_WR(bp, BAR_XSTRORM_INTMEM +
2403 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func) + i * 4,
2404 ((u32 *)(&m_fair_vn))[i]);
2405}
2406
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002407
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002408/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002409static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002410{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002411 /* Make sure that we are synced with the current statistics */
2412 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2413
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002414 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002415
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002416 if (bp->link_vars.link_up) {
2417
Eilon Greenstein1c063282009-02-12 08:36:43 +00002418 /* dropless flow control */
Eilon Greensteina18f5122009-08-12 08:23:26 +00002419 if (CHIP_IS_E1H(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002420 int port = BP_PORT(bp);
2421 u32 pause_enabled = 0;
2422
2423 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2424 pause_enabled = 1;
2425
2426 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002427 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002428 pause_enabled);
2429 }
2430
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002431 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
2432 struct host_port_stats *pstats;
2433
2434 pstats = bnx2x_sp(bp, port_stats);
2435 /* reset old bmac stats */
2436 memset(&(pstats->mac_stx[0]), 0,
2437 sizeof(struct mac_stx));
2438 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002439 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002440 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2441 }
2442
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002443 /* indicate link status */
2444 bnx2x_link_report(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002445
2446 if (IS_E1HMF(bp)) {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002447 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002448 int func;
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002449 int vn;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002450
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002451 /* Set the attention towards other drivers on the same port */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002452 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2453 if (vn == BP_E1HVN(bp))
2454 continue;
2455
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002456 func = ((vn << 1) | port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002457 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2458 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2459 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002460
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002461 if (bp->link_vars.link_up) {
2462 int i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002463
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002464 /* Init rate shaping and fairness contexts */
2465 bnx2x_init_port_minmax(bp);
2466
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002467 for (vn = VN_0; vn < E1HVN_MAX; vn++)
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002468 bnx2x_init_vn_minmax(bp, 2*vn + port);
2469
2470 /* Store it to internal memory */
2471 for (i = 0;
2472 i < sizeof(struct cmng_struct_per_port) / 4; i++)
2473 REG_WR(bp, BAR_XSTRORM_INTMEM +
2474 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2475 ((u32 *)(&bp->cmng))[i]);
2476 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002477 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002478}
2479
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002480static void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002481{
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002482 if ((bp->state != BNX2X_STATE_OPEN) || (bp->flags & MF_FUNC_DIS))
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002483 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002484
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002485 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2486
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002487 if (bp->link_vars.link_up)
2488 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2489 else
2490 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2491
Eilon Greenstein2691d512009-08-12 08:22:08 +00002492 bnx2x_calc_vn_weight_sum(bp);
2493
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002494 /* indicate link status */
2495 bnx2x_link_report(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002496}
2497
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002498static void bnx2x_pmf_update(struct bnx2x *bp)
2499{
2500 int port = BP_PORT(bp);
2501 u32 val;
2502
2503 bp->port.pmf = 1;
2504 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
2505
2506 /* enable nig attention */
2507 val = (0xff0f | (1 << (BP_E1HVN(bp) + 4)));
2508 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2509 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002510
2511 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002512}
2513
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002514/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002515
2516/* slow path */
2517
2518/*
2519 * General service functions
2520 */
2521
Eilon Greenstein2691d512009-08-12 08:22:08 +00002522/* send the MCP a request, block until there is a reply */
2523u32 bnx2x_fw_command(struct bnx2x *bp, u32 command)
2524{
2525 int func = BP_FUNC(bp);
2526 u32 seq = ++bp->fw_seq;
2527 u32 rc = 0;
2528 u32 cnt = 1;
2529 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2530
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002531 mutex_lock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002532 SHMEM_WR(bp, func_mb[func].drv_mb_header, (command | seq));
2533 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB\n", (command | seq));
2534
2535 do {
2536 /* let the FW do it's magic ... */
2537 msleep(delay);
2538
2539 rc = SHMEM_RD(bp, func_mb[func].fw_mb_header);
2540
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002541 /* Give the FW up to 5 second (500*10ms) */
2542 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002543
2544 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2545 cnt*delay, rc, seq);
2546
2547 /* is this a reply to our command? */
2548 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2549 rc &= FW_MSG_CODE_MASK;
2550 else {
2551 /* FW BUG! */
2552 BNX2X_ERR("FW failed to respond!\n");
2553 bnx2x_fw_dump(bp);
2554 rc = 0;
2555 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002556 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002557
2558 return rc;
2559}
2560
2561static void bnx2x_set_storm_rx_mode(struct bnx2x *bp);
Michael Chane665bfda52009-10-10 13:46:54 +00002562static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002563static void bnx2x_set_rx_mode(struct net_device *dev);
2564
2565static void bnx2x_e1h_disable(struct bnx2x *bp)
2566{
2567 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002568
2569 netif_tx_disable(bp->dev);
2570 bp->dev->trans_start = jiffies; /* prevent tx timeout */
2571
2572 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
2573
Eilon Greenstein2691d512009-08-12 08:22:08 +00002574 netif_carrier_off(bp->dev);
2575}
2576
2577static void bnx2x_e1h_enable(struct bnx2x *bp)
2578{
2579 int port = BP_PORT(bp);
2580
2581 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
2582
Eilon Greenstein2691d512009-08-12 08:22:08 +00002583 /* Tx queue should be only reenabled */
2584 netif_tx_wake_all_queues(bp->dev);
2585
Eilon Greenstein061bc702009-10-15 00:18:47 -07002586 /*
2587 * Should not call netif_carrier_on since it will be called if the link
2588 * is up when checking for link state
2589 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002590}
2591
2592static void bnx2x_update_min_max(struct bnx2x *bp)
2593{
2594 int port = BP_PORT(bp);
2595 int vn, i;
2596
2597 /* Init rate shaping and fairness contexts */
2598 bnx2x_init_port_minmax(bp);
2599
2600 bnx2x_calc_vn_weight_sum(bp);
2601
2602 for (vn = VN_0; vn < E1HVN_MAX; vn++)
2603 bnx2x_init_vn_minmax(bp, 2*vn + port);
2604
2605 if (bp->port.pmf) {
2606 int func;
2607
2608 /* Set the attention towards other drivers on the same port */
2609 for (vn = VN_0; vn < E1HVN_MAX; vn++) {
2610 if (vn == BP_E1HVN(bp))
2611 continue;
2612
2613 func = ((vn << 1) | port);
2614 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_0 +
2615 (LINK_SYNC_ATTENTION_BIT_FUNC_0 + func)*4, 1);
2616 }
2617
2618 /* Store it to internal memory */
2619 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
2620 REG_WR(bp, BAR_XSTRORM_INTMEM +
2621 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i*4,
2622 ((u32 *)(&bp->cmng))[i]);
2623 }
2624}
2625
2626static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
2627{
Eilon Greenstein2691d512009-08-12 08:22:08 +00002628 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002629
2630 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
2631
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002632 /*
2633 * This is the only place besides the function initialization
2634 * where the bp->flags can change so it is done without any
2635 * locks
2636 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00002637 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
2638 DP(NETIF_MSG_IFDOWN, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002639 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002640
2641 bnx2x_e1h_disable(bp);
2642 } else {
2643 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002644 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002645
2646 bnx2x_e1h_enable(bp);
2647 }
2648 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
2649 }
2650 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
2651
2652 bnx2x_update_min_max(bp);
2653 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
2654 }
2655
2656 /* Report results to MCP */
2657 if (dcc_event)
2658 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE);
2659 else
2660 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK);
2661}
2662
Michael Chan28912902009-10-10 13:46:53 +00002663/* must be called under the spq lock */
2664static inline struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
2665{
2666 struct eth_spe *next_spe = bp->spq_prod_bd;
2667
2668 if (bp->spq_prod_bd == bp->spq_last_bd) {
2669 bp->spq_prod_bd = bp->spq;
2670 bp->spq_prod_idx = 0;
2671 DP(NETIF_MSG_TIMER, "end of spq\n");
2672 } else {
2673 bp->spq_prod_bd++;
2674 bp->spq_prod_idx++;
2675 }
2676 return next_spe;
2677}
2678
2679/* must be called under the spq lock */
2680static inline void bnx2x_sp_prod_update(struct bnx2x *bp)
2681{
2682 int func = BP_FUNC(bp);
2683
2684 /* Make sure that BD data is updated before writing the producer */
2685 wmb();
2686
2687 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
2688 bp->spq_prod_idx);
2689 mmiowb();
2690}
2691
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002692/* the slow path queue is odd since completions arrive on the fastpath ring */
2693static int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
2694 u32 data_hi, u32 data_lo, int common)
2695{
Michael Chan28912902009-10-10 13:46:53 +00002696 struct eth_spe *spe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002697
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002698 DP(BNX2X_MSG_SP/*NETIF_MSG_TIMER*/,
2699 "SPQE (%x:%x) command %d hw_cid %x data (%x:%x) left %x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002700 (u32)U64_HI(bp->spq_mapping), (u32)(U64_LO(bp->spq_mapping) +
2701 (void *)bp->spq_prod_bd - (void *)bp->spq), command,
2702 HW_CID(bp, cid), data_hi, data_lo, bp->spq_left);
2703
2704#ifdef BNX2X_STOP_ON_ERROR
2705 if (unlikely(bp->panic))
2706 return -EIO;
2707#endif
2708
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002709 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002710
2711 if (!bp->spq_left) {
2712 BNX2X_ERR("BUG! SPQ ring full!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002713 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002714 bnx2x_panic();
2715 return -EBUSY;
2716 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08002717
Michael Chan28912902009-10-10 13:46:53 +00002718 spe = bnx2x_sp_get_next(bp);
2719
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002720 /* CID needs port number to be encoded int it */
Michael Chan28912902009-10-10 13:46:53 +00002721 spe->hdr.conn_and_cmd_data =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002722 cpu_to_le32(((command << SPE_HDR_CMD_ID_SHIFT) |
2723 HW_CID(bp, cid)));
Michael Chan28912902009-10-10 13:46:53 +00002724 spe->hdr.type = cpu_to_le16(ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002725 if (common)
Michael Chan28912902009-10-10 13:46:53 +00002726 spe->hdr.type |=
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002727 cpu_to_le16((1 << SPE_HDR_COMMON_RAMROD_SHIFT));
2728
Michael Chan28912902009-10-10 13:46:53 +00002729 spe->data.mac_config_addr.hi = cpu_to_le32(data_hi);
2730 spe->data.mac_config_addr.lo = cpu_to_le32(data_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002731
2732 bp->spq_left--;
2733
Michael Chan28912902009-10-10 13:46:53 +00002734 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002735 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002736 return 0;
2737}
2738
2739/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002740static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002741{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002742 u32 i, j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002743 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002744
2745 might_sleep();
2746 i = 100;
2747 for (j = 0; j < i*10; j++) {
2748 val = (1UL << 31);
2749 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2750 val = REG_RD(bp, GRCBASE_MCP + 0x9c);
2751 if (val & (1L << 31))
2752 break;
2753
2754 msleep(5);
2755 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002756 if (!(val & (1L << 31))) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07002757 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002758 rc = -EBUSY;
2759 }
2760
2761 return rc;
2762}
2763
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002764/* release split MCP access lock register */
2765static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002766{
2767 u32 val = 0;
2768
2769 REG_WR(bp, GRCBASE_MCP + 0x9c, val);
2770}
2771
2772static inline u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
2773{
2774 struct host_def_status_block *def_sb = bp->def_status_blk;
2775 u16 rc = 0;
2776
2777 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002778 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
2779 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
2780 rc |= 1;
2781 }
2782 if (bp->def_c_idx != def_sb->c_def_status_block.status_block_index) {
2783 bp->def_c_idx = def_sb->c_def_status_block.status_block_index;
2784 rc |= 2;
2785 }
2786 if (bp->def_u_idx != def_sb->u_def_status_block.status_block_index) {
2787 bp->def_u_idx = def_sb->u_def_status_block.status_block_index;
2788 rc |= 4;
2789 }
2790 if (bp->def_x_idx != def_sb->x_def_status_block.status_block_index) {
2791 bp->def_x_idx = def_sb->x_def_status_block.status_block_index;
2792 rc |= 8;
2793 }
2794 if (bp->def_t_idx != def_sb->t_def_status_block.status_block_index) {
2795 bp->def_t_idx = def_sb->t_def_status_block.status_block_index;
2796 rc |= 16;
2797 }
2798 return rc;
2799}
2800
2801/*
2802 * slow path service functions
2803 */
2804
2805static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
2806{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002807 int port = BP_PORT(bp);
Eilon Greenstein5c862842008-08-13 15:51:48 -07002808 u32 hc_addr = (HC_REG_COMMAND_REG + port*32 +
2809 COMMAND_REG_ATTN_BITS_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002810 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
2811 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002812 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
2813 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002814 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00002815 u32 nig_mask = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002816
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002817 if (bp->attn_state & asserted)
2818 BNX2X_ERR("IGU ERROR\n");
2819
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002820 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
2821 aeu_mask = REG_RD(bp, aeu_addr);
2822
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002823 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002824 aeu_mask, asserted);
2825 aeu_mask &= ~(asserted & 0xff);
2826 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002827
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002828 REG_WR(bp, aeu_addr, aeu_mask);
2829 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002830
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002831 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002832 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07002833 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002834
2835 if (asserted & ATTN_HARD_WIRED_MASK) {
2836 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002837
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002838 bnx2x_acquire_phy_lock(bp);
2839
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002840 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00002841 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002842 REG_WR(bp, nig_int_mask_addr, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002843
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002844 bnx2x_link_attn(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002845
2846 /* handle unicore attn? */
2847 }
2848 if (asserted & ATTN_SW_TIMER_4_FUNC)
2849 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
2850
2851 if (asserted & GPIO_2_FUNC)
2852 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
2853
2854 if (asserted & GPIO_3_FUNC)
2855 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
2856
2857 if (asserted & GPIO_4_FUNC)
2858 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
2859
2860 if (port == 0) {
2861 if (asserted & ATTN_GENERAL_ATTN_1) {
2862 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
2863 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
2864 }
2865 if (asserted & ATTN_GENERAL_ATTN_2) {
2866 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
2867 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
2868 }
2869 if (asserted & ATTN_GENERAL_ATTN_3) {
2870 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
2871 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
2872 }
2873 } else {
2874 if (asserted & ATTN_GENERAL_ATTN_4) {
2875 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
2876 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
2877 }
2878 if (asserted & ATTN_GENERAL_ATTN_5) {
2879 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
2880 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
2881 }
2882 if (asserted & ATTN_GENERAL_ATTN_6) {
2883 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
2884 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
2885 }
2886 }
2887
2888 } /* if hardwired */
2889
Eilon Greenstein5c862842008-08-13 15:51:48 -07002890 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
2891 asserted, hc_addr);
2892 REG_WR(bp, hc_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002893
2894 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002895 if (asserted & ATTN_NIG_FOR_FUNC) {
Eilon Greenstein87942b42009-02-12 08:36:49 +00002896 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08002897 bnx2x_release_phy_lock(bp);
2898 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002899}
2900
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002901static inline void bnx2x_fan_failure(struct bnx2x *bp)
2902{
2903 int port = BP_PORT(bp);
2904
2905 /* mark the failure */
2906 bp->link_params.ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
2907 bp->link_params.ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
2908 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
2909 bp->link_params.ext_phy_config);
2910
2911 /* log the failure */
2912 printk(KERN_ERR PFX "Fan Failure on Network Controller %s has caused"
2913 " the driver to shutdown the card to prevent permanent"
2914 " damage. Please contact Dell Support for assistance\n",
2915 bp->dev->name);
2916}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00002917
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002918static inline void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
2919{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002920 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002921 int reg_offset;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002922 u32 val, swap_val, swap_override;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002923
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002924 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
2925 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002926
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002927 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002928
2929 val = REG_RD(bp, reg_offset);
2930 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
2931 REG_WR(bp, reg_offset, val);
2932
2933 BNX2X_ERR("SPIO5 hw attention\n");
2934
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002935 /* Fan failure attention */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00002936 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
2937 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002938 /* Low power mode is controlled by GPIO 2 */
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002939 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_2,
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002940 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002941 /* The PHY reset is controlled by GPIO 1 */
2942 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2943 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002944 break;
2945
Eilon Greenstein4d295db2009-07-21 05:47:47 +00002946 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
2947 /* The PHY reset is controlled by GPIO 1 */
2948 /* fake the port number to cancel the swap done in
2949 set_gpio() */
2950 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
2951 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
2952 port = (swap_val && swap_override) ^ 1;
2953 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_1,
2954 MISC_REGISTERS_GPIO_OUTPUT_LOW, port);
2955 break;
2956
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002957 default:
2958 break;
2959 }
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00002960 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002961 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002962
Eilon Greenstein589abe32009-02-12 08:36:55 +00002963 if (attn & (AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 |
2964 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1)) {
2965 bnx2x_acquire_phy_lock(bp);
2966 bnx2x_handle_module_detect_int(&bp->link_params);
2967 bnx2x_release_phy_lock(bp);
2968 }
2969
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002970 if (attn & HW_INTERRUT_ASSERT_SET_0) {
2971
2972 val = REG_RD(bp, reg_offset);
2973 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
2974 REG_WR(bp, reg_offset, val);
2975
2976 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00002977 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002978 bnx2x_panic();
2979 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002980}
2981
2982static inline void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
2983{
2984 u32 val;
2985
Eilon Greenstein0626b892009-02-12 08:38:14 +00002986 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08002987
2988 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
2989 BNX2X_ERR("DB hw attention 0x%x\n", val);
2990 /* DORQ discard attention */
2991 if (val & 0x2)
2992 BNX2X_ERR("FATAL error from DORQ\n");
2993 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002994
2995 if (attn & HW_INTERRUT_ASSERT_SET_1) {
2996
2997 int port = BP_PORT(bp);
2998 int reg_offset;
2999
3000 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3001 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3002
3003 val = REG_RD(bp, reg_offset);
3004 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3005 REG_WR(bp, reg_offset, val);
3006
3007 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003008 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003009 bnx2x_panic();
3010 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003011}
3012
3013static inline void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
3014{
3015 u32 val;
3016
3017 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3018
3019 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3020 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3021 /* CFC error attention */
3022 if (val & 0x2)
3023 BNX2X_ERR("FATAL error from CFC\n");
3024 }
3025
3026 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
3027
3028 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
3029 BNX2X_ERR("PXP hw attention 0x%x\n", val);
3030 /* RQ_USDMDP_FIFO_OVERFLOW */
3031 if (val & 0x18000)
3032 BNX2X_ERR("FATAL error from PXP\n");
3033 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003034
3035 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3036
3037 int port = BP_PORT(bp);
3038 int reg_offset;
3039
3040 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3041 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3042
3043 val = REG_RD(bp, reg_offset);
3044 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3045 REG_WR(bp, reg_offset, val);
3046
3047 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003048 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003049 bnx2x_panic();
3050 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003051}
3052
3053static inline void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
3054{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003055 u32 val;
3056
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003057 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3058
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003059 if (attn & BNX2X_PMF_LINK_ASSERT) {
3060 int func = BP_FUNC(bp);
3061
3062 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07003063 bp->mf_config = SHMEM_RD(bp,
3064 mf_cfg.func_mf_config[func].config);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003065 val = SHMEM_RD(bp, func_mb[func].drv_status);
3066 if (val & DRV_STATUS_DCC_EVENT_MASK)
3067 bnx2x_dcc_event(bp,
3068 (val & DRV_STATUS_DCC_EVENT_MASK));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003069 bnx2x__link_status_update(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003070 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003071 bnx2x_pmf_update(bp);
3072
3073 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003074
3075 BNX2X_ERR("MC assert!\n");
3076 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3077 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3078 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3079 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3080 bnx2x_panic();
3081
3082 } else if (attn & BNX2X_MCP_ASSERT) {
3083
3084 BNX2X_ERR("MCP assert!\n");
3085 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003086 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003087
3088 } else
3089 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
3090 }
3091
3092 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003093 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
3094 if (attn & BNX2X_GRC_TIMEOUT) {
3095 val = CHIP_IS_E1H(bp) ?
3096 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN) : 0;
3097 BNX2X_ERR("GRC time-out 0x%08x\n", val);
3098 }
3099 if (attn & BNX2X_GRC_RSV) {
3100 val = CHIP_IS_E1H(bp) ?
3101 REG_RD(bp, MISC_REG_GRC_RSV_ATTN) : 0;
3102 BNX2X_ERR("GRC reserved 0x%08x\n", val);
3103 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003104 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003105 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003106}
3107
3108static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
3109{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003110 struct attn_route attn;
3111 struct attn_route group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003112 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003113 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003114 u32 reg_addr;
3115 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003116 u32 aeu_mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003117
3118 /* need to take HW lock because MCP or other port might also
3119 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003120 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003121
3122 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
3123 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
3124 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
3125 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003126 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x\n",
3127 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003128
3129 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
3130 if (deasserted & (1 << index)) {
3131 group_mask = bp->attn_group[index];
3132
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003133 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x\n",
3134 index, group_mask.sig[0], group_mask.sig[1],
3135 group_mask.sig[2], group_mask.sig[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003136
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003137 bnx2x_attn_int_deasserted3(bp,
3138 attn.sig[3] & group_mask.sig[3]);
3139 bnx2x_attn_int_deasserted1(bp,
3140 attn.sig[1] & group_mask.sig[1]);
3141 bnx2x_attn_int_deasserted2(bp,
3142 attn.sig[2] & group_mask.sig[2]);
3143 bnx2x_attn_int_deasserted0(bp,
3144 attn.sig[0] & group_mask.sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003145
3146 if ((attn.sig[0] & group_mask.sig[0] &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003147 HW_PRTY_ASSERT_SET_0) ||
3148 (attn.sig[1] & group_mask.sig[1] &
3149 HW_PRTY_ASSERT_SET_1) ||
3150 (attn.sig[2] & group_mask.sig[2] &
3151 HW_PRTY_ASSERT_SET_2))
Eilon Greenstein6378c022008-08-13 15:59:25 -07003152 BNX2X_ERR("FATAL HW block parity attention\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003153 }
3154 }
3155
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003156 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003157
Eilon Greenstein5c862842008-08-13 15:51:48 -07003158 reg_addr = (HC_REG_COMMAND_REG + port*32 + COMMAND_REG_ATTN_BITS_CLR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003159
3160 val = ~deasserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003161 DP(NETIF_MSG_HW, "about to mask 0x%08x at HC addr 0x%x\n",
3162 val, reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07003163 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003164
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003165 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003166 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003167
3168 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3169 MISC_REG_AEU_MASK_ATTN_FUNC_0;
3170
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003171 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3172 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003173
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003174 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
3175 aeu_mask, deasserted);
3176 aeu_mask |= (deasserted & 0xff);
3177 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
3178
3179 REG_WR(bp, reg_addr, aeu_mask);
3180 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003181
3182 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
3183 bp->attn_state &= ~deasserted;
3184 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
3185}
3186
3187static void bnx2x_attn_int(struct bnx2x *bp)
3188{
3189 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08003190 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
3191 attn_bits);
3192 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
3193 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003194 u32 attn_state = bp->attn_state;
3195
3196 /* look for changed bits */
3197 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
3198 u32 deasserted = ~attn_bits & attn_ack & attn_state;
3199
3200 DP(NETIF_MSG_HW,
3201 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
3202 attn_bits, attn_ack, asserted, deasserted);
3203
3204 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003205 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003206
3207 /* handle bits that were raised */
3208 if (asserted)
3209 bnx2x_attn_int_asserted(bp, asserted);
3210
3211 if (deasserted)
3212 bnx2x_attn_int_deasserted(bp, deasserted);
3213}
3214
3215static void bnx2x_sp_task(struct work_struct *work)
3216{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003217 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003218 u16 status;
3219
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003220
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003221 /* Return here if interrupt is disabled */
3222 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003223 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003224 return;
3225 }
3226
3227 status = bnx2x_update_dsb_idx(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003228/* if (status == 0) */
3229/* BNX2X_ERR("spurious slowpath interrupt!\n"); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003230
Eilon Greenstein3196a882008-08-13 15:58:49 -07003231 DP(NETIF_MSG_INTR, "got a slowpath interrupt (updated %x)\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003232
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003233 /* HW attentions */
3234 if (status & 0x1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003235 bnx2x_attn_int(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003236
Eilon Greenstein68d59482009-01-14 21:27:36 -08003237 bnx2x_ack_sb(bp, DEF_SB_ID, ATTENTION_ID, le16_to_cpu(bp->def_att_idx),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003238 IGU_INT_NOP, 1);
3239 bnx2x_ack_sb(bp, DEF_SB_ID, USTORM_ID, le16_to_cpu(bp->def_u_idx),
3240 IGU_INT_NOP, 1);
3241 bnx2x_ack_sb(bp, DEF_SB_ID, CSTORM_ID, le16_to_cpu(bp->def_c_idx),
3242 IGU_INT_NOP, 1);
3243 bnx2x_ack_sb(bp, DEF_SB_ID, XSTORM_ID, le16_to_cpu(bp->def_x_idx),
3244 IGU_INT_NOP, 1);
3245 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, le16_to_cpu(bp->def_t_idx),
3246 IGU_INT_ENABLE, 1);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003247
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003248}
3249
3250static irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
3251{
3252 struct net_device *dev = dev_instance;
3253 struct bnx2x *bp = netdev_priv(dev);
3254
3255 /* Return here if interrupt is disabled */
3256 if (unlikely(atomic_read(&bp->intr_sem) != 0)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07003257 DP(NETIF_MSG_INTR, "called but intr_sem not 0, returning\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003258 return IRQ_HANDLED;
3259 }
3260
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003261 bnx2x_ack_sb(bp, DEF_SB_ID, TSTORM_ID, 0, IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003262
3263#ifdef BNX2X_STOP_ON_ERROR
3264 if (unlikely(bp->panic))
3265 return IRQ_HANDLED;
3266#endif
3267
Michael Chan993ac7b2009-10-10 13:46:56 +00003268#ifdef BCM_CNIC
3269 {
3270 struct cnic_ops *c_ops;
3271
3272 rcu_read_lock();
3273 c_ops = rcu_dereference(bp->cnic_ops);
3274 if (c_ops)
3275 c_ops->cnic_handler(bp->cnic_data, NULL);
3276 rcu_read_unlock();
3277 }
3278#endif
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08003279 queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003280
3281 return IRQ_HANDLED;
3282}
3283
3284/* end of slow path */
3285
3286/* Statistics */
3287
3288/****************************************************************************
3289* Macros
3290****************************************************************************/
3291
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003292/* sum[hi:lo] += add[hi:lo] */
3293#define ADD_64(s_hi, a_hi, s_lo, a_lo) \
3294 do { \
3295 s_lo += a_lo; \
Eilon Greensteinf5ba6772009-01-14 21:29:18 -08003296 s_hi += a_hi + ((s_lo < a_lo) ? 1 : 0); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003297 } while (0)
3298
3299/* difference = minuend - subtrahend */
3300#define DIFF_64(d_hi, m_hi, s_hi, d_lo, m_lo, s_lo) \
3301 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003302 if (m_lo < s_lo) { \
3303 /* underflow */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003304 d_hi = m_hi - s_hi; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003305 if (d_hi > 0) { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003306 /* we can 'loan' 1 */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003307 d_hi--; \
3308 d_lo = m_lo + (UINT_MAX - s_lo) + 1; \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003309 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003310 /* m_hi <= s_hi */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003311 d_hi = 0; \
3312 d_lo = 0; \
3313 } \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003314 } else { \
3315 /* m_lo >= s_lo */ \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003316 if (m_hi < s_hi) { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003317 d_hi = 0; \
3318 d_lo = 0; \
3319 } else { \
Eilon Greenstein6378c022008-08-13 15:59:25 -07003320 /* m_hi >= s_hi */ \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003321 d_hi = m_hi - s_hi; \
3322 d_lo = m_lo - s_lo; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003323 } \
3324 } \
3325 } while (0)
3326
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003327#define UPDATE_STAT64(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003328 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003329 DIFF_64(diff.hi, new->s##_hi, pstats->mac_stx[0].t##_hi, \
3330 diff.lo, new->s##_lo, pstats->mac_stx[0].t##_lo); \
3331 pstats->mac_stx[0].t##_hi = new->s##_hi; \
3332 pstats->mac_stx[0].t##_lo = new->s##_lo; \
3333 ADD_64(pstats->mac_stx[1].t##_hi, diff.hi, \
3334 pstats->mac_stx[1].t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003335 } while (0)
3336
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003337#define UPDATE_STAT64_NIG(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003338 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003339 DIFF_64(diff.hi, new->s##_hi, old->s##_hi, \
3340 diff.lo, new->s##_lo, old->s##_lo); \
3341 ADD_64(estats->t##_hi, diff.hi, \
3342 estats->t##_lo, diff.lo); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003343 } while (0)
3344
3345/* sum[hi:lo] += add */
3346#define ADD_EXTEND_64(s_hi, s_lo, a) \
3347 do { \
3348 s_lo += a; \
3349 s_hi += (s_lo < a) ? 1 : 0; \
3350 } while (0)
3351
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003352#define UPDATE_EXTEND_STAT(s) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003353 do { \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003354 ADD_EXTEND_64(pstats->mac_stx[1].s##_hi, \
3355 pstats->mac_stx[1].s##_lo, \
3356 new->s); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003357 } while (0)
3358
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003359#define UPDATE_EXTEND_TSTAT(s, t) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003360 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003361 diff = le32_to_cpu(tclient->s) - le32_to_cpu(old_tclient->s); \
3362 old_tclient->s = tclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003363 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3364 } while (0)
3365
3366#define UPDATE_EXTEND_USTAT(s, t) \
3367 do { \
3368 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3369 old_uclient->s = uclient->s; \
3370 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003371 } while (0)
3372
3373#define UPDATE_EXTEND_XSTAT(s, t) \
3374 do { \
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003375 diff = le32_to_cpu(xclient->s) - le32_to_cpu(old_xclient->s); \
3376 old_xclient->s = xclient->s; \
Eilon Greensteinde832a52009-02-12 08:36:33 +00003377 ADD_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
3378 } while (0)
3379
3380/* minuend -= subtrahend */
3381#define SUB_64(m_hi, s_hi, m_lo, s_lo) \
3382 do { \
3383 DIFF_64(m_hi, m_hi, s_hi, m_lo, m_lo, s_lo); \
3384 } while (0)
3385
3386/* minuend[hi:lo] -= subtrahend */
3387#define SUB_EXTEND_64(m_hi, m_lo, s) \
3388 do { \
3389 SUB_64(m_hi, 0, m_lo, s); \
3390 } while (0)
3391
3392#define SUB_EXTEND_USTAT(s, t) \
3393 do { \
3394 diff = le32_to_cpu(uclient->s) - le32_to_cpu(old_uclient->s); \
3395 SUB_EXTEND_64(qstats->t##_hi, qstats->t##_lo, diff); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003396 } while (0)
3397
3398/*
3399 * General service functions
3400 */
3401
3402static inline long bnx2x_hilo(u32 *hiref)
3403{
3404 u32 lo = *(hiref + 1);
3405#if (BITS_PER_LONG == 64)
3406 u32 hi = *hiref;
3407
3408 return HILO_U64(hi, lo);
3409#else
3410 return lo;
3411#endif
3412}
3413
3414/*
3415 * Init service functions
3416 */
3417
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003418static void bnx2x_storm_stats_post(struct bnx2x *bp)
3419{
3420 if (!bp->stats_pending) {
3421 struct eth_query_ramrod_data ramrod_data = {0};
Eilon Greensteinde832a52009-02-12 08:36:33 +00003422 int i, rc;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003423
3424 ramrod_data.drv_counter = bp->stats_counter++;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003425 ramrod_data.collect_port = bp->port.pmf ? 1 : 0;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003426 for_each_queue(bp, i)
3427 ramrod_data.ctr_id_vector |= (1 << bp->fp[i].cl_id);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003428
3429 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_STAT_QUERY, 0,
3430 ((u32 *)&ramrod_data)[1],
3431 ((u32 *)&ramrod_data)[0], 0);
3432 if (rc == 0) {
3433 /* stats ramrod has it's own slot on the spq */
3434 bp->spq_left++;
3435 bp->stats_pending = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003436 }
3437 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003438}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003439
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003440static void bnx2x_hw_stats_post(struct bnx2x *bp)
3441{
3442 struct dmae_command *dmae = &bp->stats_dmae;
3443 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3444
3445 *stats_comp = DMAE_COMP_VAL;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003446 if (CHIP_REV_IS_SLOW(bp))
3447 return;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003448
3449 /* loader */
3450 if (bp->executer_idx) {
3451 int loader_idx = PMF_DMAE_C(bp);
3452
3453 memset(dmae, 0, sizeof(struct dmae_command));
3454
3455 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3456 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3457 DMAE_CMD_DST_RESET |
3458#ifdef __BIG_ENDIAN
3459 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3460#else
3461 DMAE_CMD_ENDIANITY_DW_SWAP |
3462#endif
3463 (BP_PORT(bp) ? DMAE_CMD_PORT_1 :
3464 DMAE_CMD_PORT_0) |
3465 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3466 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, dmae[0]));
3467 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, dmae[0]));
3468 dmae->dst_addr_lo = (DMAE_REG_CMD_MEM +
3469 sizeof(struct dmae_command) *
3470 (loader_idx + 1)) >> 2;
3471 dmae->dst_addr_hi = 0;
3472 dmae->len = sizeof(struct dmae_command) >> 2;
3473 if (CHIP_IS_E1(bp))
3474 dmae->len--;
3475 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx + 1] >> 2;
3476 dmae->comp_addr_hi = 0;
3477 dmae->comp_val = 1;
3478
3479 *stats_comp = 0;
3480 bnx2x_post_dmae(bp, dmae, loader_idx);
3481
3482 } else if (bp->func_stx) {
3483 *stats_comp = 0;
3484 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
3485 }
3486}
3487
3488static int bnx2x_stats_comp(struct bnx2x *bp)
3489{
3490 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3491 int cnt = 10;
3492
3493 might_sleep();
3494 while (*stats_comp != DMAE_COMP_VAL) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003495 if (!cnt) {
3496 BNX2X_ERR("timeout waiting for stats finished\n");
3497 break;
3498 }
3499 cnt--;
Yitchak Gertner12469402008-08-13 15:52:08 -07003500 msleep(1);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003501 }
3502 return 1;
3503}
3504
3505/*
3506 * Statistics service functions
3507 */
3508
3509static void bnx2x_stats_pmf_update(struct bnx2x *bp)
3510{
3511 struct dmae_command *dmae;
3512 u32 opcode;
3513 int loader_idx = PMF_DMAE_C(bp);
3514 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3515
3516 /* sanity */
3517 if (!IS_E1HMF(bp) || !bp->port.pmf || !bp->port.port_stx) {
3518 BNX2X_ERR("BUG!\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003519 return;
3520 }
3521
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003522 bp->executer_idx = 0;
3523
3524 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3525 DMAE_CMD_C_ENABLE |
3526 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3527#ifdef __BIG_ENDIAN
3528 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3529#else
3530 DMAE_CMD_ENDIANITY_DW_SWAP |
3531#endif
3532 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3533 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3534
3535 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3536 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
3537 dmae->src_addr_lo = bp->port.port_stx >> 2;
3538 dmae->src_addr_hi = 0;
3539 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3540 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3541 dmae->len = DMAE_LEN32_RD_MAX;
3542 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3543 dmae->comp_addr_hi = 0;
3544 dmae->comp_val = 1;
3545
3546 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3547 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
3548 dmae->src_addr_lo = (bp->port.port_stx >> 2) + DMAE_LEN32_RD_MAX;
3549 dmae->src_addr_hi = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07003550 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats) +
3551 DMAE_LEN32_RD_MAX * 4);
3552 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats) +
3553 DMAE_LEN32_RD_MAX * 4);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003554 dmae->len = (sizeof(struct host_port_stats) >> 2) - DMAE_LEN32_RD_MAX;
3555 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3556 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3557 dmae->comp_val = DMAE_COMP_VAL;
3558
3559 *stats_comp = 0;
3560 bnx2x_hw_stats_post(bp);
3561 bnx2x_stats_comp(bp);
3562}
3563
3564static void bnx2x_port_stats_init(struct bnx2x *bp)
3565{
3566 struct dmae_command *dmae;
3567 int port = BP_PORT(bp);
3568 int vn = BP_E1HVN(bp);
3569 u32 opcode;
3570 int loader_idx = PMF_DMAE_C(bp);
3571 u32 mac_addr;
3572 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
3573
3574 /* sanity */
3575 if (!bp->link_vars.link_up || !bp->port.pmf) {
3576 BNX2X_ERR("BUG!\n");
3577 return;
3578 }
3579
3580 bp->executer_idx = 0;
3581
3582 /* MCP */
3583 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3584 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3585 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3586#ifdef __BIG_ENDIAN
3587 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3588#else
3589 DMAE_CMD_ENDIANITY_DW_SWAP |
3590#endif
3591 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3592 (vn << DMAE_CMD_E1HVN_SHIFT));
3593
3594 if (bp->port.port_stx) {
3595
3596 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3597 dmae->opcode = opcode;
3598 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
3599 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
3600 dmae->dst_addr_lo = bp->port.port_stx >> 2;
3601 dmae->dst_addr_hi = 0;
3602 dmae->len = sizeof(struct host_port_stats) >> 2;
3603 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3604 dmae->comp_addr_hi = 0;
3605 dmae->comp_val = 1;
3606 }
3607
3608 if (bp->func_stx) {
3609
3610 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3611 dmae->opcode = opcode;
3612 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3613 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3614 dmae->dst_addr_lo = bp->func_stx >> 2;
3615 dmae->dst_addr_hi = 0;
3616 dmae->len = sizeof(struct host_func_stats) >> 2;
3617 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3618 dmae->comp_addr_hi = 0;
3619 dmae->comp_val = 1;
3620 }
3621
3622 /* MAC */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003623 opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3624 DMAE_CMD_C_DST_GRC | DMAE_CMD_C_ENABLE |
3625 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3626#ifdef __BIG_ENDIAN
3627 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3628#else
3629 DMAE_CMD_ENDIANITY_DW_SWAP |
3630#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003631 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3632 (vn << DMAE_CMD_E1HVN_SHIFT));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003633
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003634 if (bp->link_vars.mac_type == MAC_TYPE_BMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003635
3636 mac_addr = (port ? NIG_REG_INGRESS_BMAC1_MEM :
3637 NIG_REG_INGRESS_BMAC0_MEM);
3638
3639 /* BIGMAC_REGISTER_TX_STAT_GTPKT ..
3640 BIGMAC_REGISTER_TX_STAT_GTBYT */
3641 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3642 dmae->opcode = opcode;
3643 dmae->src_addr_lo = (mac_addr +
3644 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3645 dmae->src_addr_hi = 0;
3646 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3647 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3648 dmae->len = (8 + BIGMAC_REGISTER_TX_STAT_GTBYT -
3649 BIGMAC_REGISTER_TX_STAT_GTPKT) >> 2;
3650 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3651 dmae->comp_addr_hi = 0;
3652 dmae->comp_val = 1;
3653
3654 /* BIGMAC_REGISTER_RX_STAT_GR64 ..
3655 BIGMAC_REGISTER_RX_STAT_GRIPJ */
3656 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3657 dmae->opcode = opcode;
3658 dmae->src_addr_lo = (mac_addr +
3659 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3660 dmae->src_addr_hi = 0;
3661 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003662 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003663 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003664 offsetof(struct bmac_stats, rx_stat_gr64_lo));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003665 dmae->len = (8 + BIGMAC_REGISTER_RX_STAT_GRIPJ -
3666 BIGMAC_REGISTER_RX_STAT_GR64) >> 2;
3667 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3668 dmae->comp_addr_hi = 0;
3669 dmae->comp_val = 1;
3670
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07003671 } else if (bp->link_vars.mac_type == MAC_TYPE_EMAC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672
3673 mac_addr = (port ? GRCBASE_EMAC1 : GRCBASE_EMAC0);
3674
3675 /* EMAC_REG_EMAC_RX_STAT_AC (EMAC_REG_EMAC_RX_STAT_AC_COUNT)*/
3676 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3677 dmae->opcode = opcode;
3678 dmae->src_addr_lo = (mac_addr +
3679 EMAC_REG_EMAC_RX_STAT_AC) >> 2;
3680 dmae->src_addr_hi = 0;
3681 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats));
3682 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats));
3683 dmae->len = EMAC_REG_EMAC_RX_STAT_AC_COUNT;
3684 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3685 dmae->comp_addr_hi = 0;
3686 dmae->comp_val = 1;
3687
3688 /* EMAC_REG_EMAC_RX_STAT_AC_28 */
3689 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3690 dmae->opcode = opcode;
3691 dmae->src_addr_lo = (mac_addr +
3692 EMAC_REG_EMAC_RX_STAT_AC_28) >> 2;
3693 dmae->src_addr_hi = 0;
3694 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003695 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003696 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003697 offsetof(struct emac_stats, rx_stat_falsecarriererrors));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003698 dmae->len = 1;
3699 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3700 dmae->comp_addr_hi = 0;
3701 dmae->comp_val = 1;
3702
3703 /* EMAC_REG_EMAC_TX_STAT_AC (EMAC_REG_EMAC_TX_STAT_AC_COUNT)*/
3704 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3705 dmae->opcode = opcode;
3706 dmae->src_addr_lo = (mac_addr +
3707 EMAC_REG_EMAC_TX_STAT_AC) >> 2;
3708 dmae->src_addr_hi = 0;
3709 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003710 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003711 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, mac_stats) +
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003712 offsetof(struct emac_stats, tx_stat_ifhcoutoctets));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003713 dmae->len = EMAC_REG_EMAC_TX_STAT_AC_COUNT;
3714 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3715 dmae->comp_addr_hi = 0;
3716 dmae->comp_val = 1;
3717 }
3718
3719 /* NIG */
3720 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003721 dmae->opcode = opcode;
3722 dmae->src_addr_lo = (port ? NIG_REG_STAT1_BRB_DISCARD :
3723 NIG_REG_STAT0_BRB_DISCARD) >> 2;
3724 dmae->src_addr_hi = 0;
3725 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats));
3726 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats));
3727 dmae->len = (sizeof(struct nig_stats) - 4*sizeof(u32)) >> 2;
3728 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3729 dmae->comp_addr_hi = 0;
3730 dmae->comp_val = 1;
3731
3732 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
3733 dmae->opcode = opcode;
3734 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT0 :
3735 NIG_REG_STAT0_EGRESS_MAC_PKT0) >> 2;
3736 dmae->src_addr_hi = 0;
3737 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3738 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3739 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3740 offsetof(struct nig_stats, egress_mac_pkt0_lo));
3741 dmae->len = (2*sizeof(u32)) >> 2;
3742 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
3743 dmae->comp_addr_hi = 0;
3744 dmae->comp_val = 1;
3745
3746 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003747 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
3748 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3749 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3750#ifdef __BIG_ENDIAN
3751 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3752#else
3753 DMAE_CMD_ENDIANITY_DW_SWAP |
3754#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003755 (port ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3756 (vn << DMAE_CMD_E1HVN_SHIFT));
3757 dmae->src_addr_lo = (port ? NIG_REG_STAT1_EGRESS_MAC_PKT1 :
3758 NIG_REG_STAT0_EGRESS_MAC_PKT1) >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003759 dmae->src_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003760 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, nig_stats) +
3761 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3762 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, nig_stats) +
3763 offsetof(struct nig_stats, egress_mac_pkt1_lo));
3764 dmae->len = (2*sizeof(u32)) >> 2;
3765 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3766 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3767 dmae->comp_val = DMAE_COMP_VAL;
3768
3769 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003770}
3771
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003772static void bnx2x_func_stats_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003773{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003774 struct dmae_command *dmae = &bp->stats_dmae;
3775 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003776
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003777 /* sanity */
3778 if (!bp->func_stx) {
3779 BNX2X_ERR("BUG!\n");
3780 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003781 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003782
3783 bp->executer_idx = 0;
3784 memset(dmae, 0, sizeof(struct dmae_command));
3785
3786 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
3787 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
3788 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
3789#ifdef __BIG_ENDIAN
3790 DMAE_CMD_ENDIANITY_B_DW_SWAP |
3791#else
3792 DMAE_CMD_ENDIANITY_DW_SWAP |
3793#endif
3794 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
3795 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
3796 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
3797 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
3798 dmae->dst_addr_lo = bp->func_stx >> 2;
3799 dmae->dst_addr_hi = 0;
3800 dmae->len = sizeof(struct host_func_stats) >> 2;
3801 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
3802 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
3803 dmae->comp_val = DMAE_COMP_VAL;
3804
3805 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003806}
3807
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003808static void bnx2x_stats_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003809{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003810 if (bp->port.pmf)
3811 bnx2x_port_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003812
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003813 else if (bp->func_stx)
3814 bnx2x_func_stats_init(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003815
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003816 bnx2x_hw_stats_post(bp);
3817 bnx2x_storm_stats_post(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003818}
3819
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003820static void bnx2x_stats_pmf_start(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003821{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003822 bnx2x_stats_comp(bp);
3823 bnx2x_stats_pmf_update(bp);
3824 bnx2x_stats_start(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003825}
3826
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003827static void bnx2x_stats_restart(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003828{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003829 bnx2x_stats_comp(bp);
3830 bnx2x_stats_start(bp);
3831}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003832
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003833static void bnx2x_bmac_stats_update(struct bnx2x *bp)
3834{
3835 struct bmac_stats *new = bnx2x_sp(bp, mac_stats.bmac_stats);
3836 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003837 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003838 struct {
3839 u32 lo;
3840 u32 hi;
3841 } diff;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003842
3843 UPDATE_STAT64(rx_stat_grerb, rx_stat_ifhcinbadoctets);
3844 UPDATE_STAT64(rx_stat_grfcs, rx_stat_dot3statsfcserrors);
3845 UPDATE_STAT64(rx_stat_grund, rx_stat_etherstatsundersizepkts);
3846 UPDATE_STAT64(rx_stat_grovr, rx_stat_dot3statsframestoolong);
3847 UPDATE_STAT64(rx_stat_grfrg, rx_stat_etherstatsfragments);
3848 UPDATE_STAT64(rx_stat_grjbr, rx_stat_etherstatsjabbers);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003849 UPDATE_STAT64(rx_stat_grxcf, rx_stat_maccontrolframesreceived);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003850 UPDATE_STAT64(rx_stat_grxpf, rx_stat_xoffstateentered);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003851 UPDATE_STAT64(rx_stat_grxpf, rx_stat_bmac_xpf);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003852 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_outxoffsent);
3853 UPDATE_STAT64(tx_stat_gtxpf, tx_stat_flowcontroldone);
3854 UPDATE_STAT64(tx_stat_gt64, tx_stat_etherstatspkts64octets);
3855 UPDATE_STAT64(tx_stat_gt127,
3856 tx_stat_etherstatspkts65octetsto127octets);
3857 UPDATE_STAT64(tx_stat_gt255,
3858 tx_stat_etherstatspkts128octetsto255octets);
3859 UPDATE_STAT64(tx_stat_gt511,
3860 tx_stat_etherstatspkts256octetsto511octets);
3861 UPDATE_STAT64(tx_stat_gt1023,
3862 tx_stat_etherstatspkts512octetsto1023octets);
3863 UPDATE_STAT64(tx_stat_gt1518,
3864 tx_stat_etherstatspkts1024octetsto1522octets);
3865 UPDATE_STAT64(tx_stat_gt2047, tx_stat_bmac_2047);
3866 UPDATE_STAT64(tx_stat_gt4095, tx_stat_bmac_4095);
3867 UPDATE_STAT64(tx_stat_gt9216, tx_stat_bmac_9216);
3868 UPDATE_STAT64(tx_stat_gt16383, tx_stat_bmac_16383);
3869 UPDATE_STAT64(tx_stat_gterr,
3870 tx_stat_dot3statsinternalmactransmiterrors);
3871 UPDATE_STAT64(tx_stat_gtufl, tx_stat_bmac_ufl);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003872
3873 estats->pause_frames_received_hi =
3874 pstats->mac_stx[1].rx_stat_bmac_xpf_hi;
3875 estats->pause_frames_received_lo =
3876 pstats->mac_stx[1].rx_stat_bmac_xpf_lo;
3877
3878 estats->pause_frames_sent_hi =
3879 pstats->mac_stx[1].tx_stat_outxoffsent_hi;
3880 estats->pause_frames_sent_lo =
3881 pstats->mac_stx[1].tx_stat_outxoffsent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003882}
3883
3884static void bnx2x_emac_stats_update(struct bnx2x *bp)
3885{
3886 struct emac_stats *new = bnx2x_sp(bp, mac_stats.emac_stats);
3887 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003888 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003889
3890 UPDATE_EXTEND_STAT(rx_stat_ifhcinbadoctets);
3891 UPDATE_EXTEND_STAT(tx_stat_ifhcoutbadoctets);
3892 UPDATE_EXTEND_STAT(rx_stat_dot3statsfcserrors);
3893 UPDATE_EXTEND_STAT(rx_stat_dot3statsalignmenterrors);
3894 UPDATE_EXTEND_STAT(rx_stat_dot3statscarriersenseerrors);
3895 UPDATE_EXTEND_STAT(rx_stat_falsecarriererrors);
3896 UPDATE_EXTEND_STAT(rx_stat_etherstatsundersizepkts);
3897 UPDATE_EXTEND_STAT(rx_stat_dot3statsframestoolong);
3898 UPDATE_EXTEND_STAT(rx_stat_etherstatsfragments);
3899 UPDATE_EXTEND_STAT(rx_stat_etherstatsjabbers);
3900 UPDATE_EXTEND_STAT(rx_stat_maccontrolframesreceived);
3901 UPDATE_EXTEND_STAT(rx_stat_xoffstateentered);
3902 UPDATE_EXTEND_STAT(rx_stat_xonpauseframesreceived);
3903 UPDATE_EXTEND_STAT(rx_stat_xoffpauseframesreceived);
3904 UPDATE_EXTEND_STAT(tx_stat_outxonsent);
3905 UPDATE_EXTEND_STAT(tx_stat_outxoffsent);
3906 UPDATE_EXTEND_STAT(tx_stat_flowcontroldone);
3907 UPDATE_EXTEND_STAT(tx_stat_etherstatscollisions);
3908 UPDATE_EXTEND_STAT(tx_stat_dot3statssinglecollisionframes);
3909 UPDATE_EXTEND_STAT(tx_stat_dot3statsmultiplecollisionframes);
3910 UPDATE_EXTEND_STAT(tx_stat_dot3statsdeferredtransmissions);
3911 UPDATE_EXTEND_STAT(tx_stat_dot3statsexcessivecollisions);
3912 UPDATE_EXTEND_STAT(tx_stat_dot3statslatecollisions);
3913 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts64octets);
3914 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts65octetsto127octets);
3915 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts128octetsto255octets);
3916 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts256octetsto511octets);
3917 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts512octetsto1023octets);
3918 UPDATE_EXTEND_STAT(tx_stat_etherstatspkts1024octetsto1522octets);
3919 UPDATE_EXTEND_STAT(tx_stat_etherstatspktsover1522octets);
3920 UPDATE_EXTEND_STAT(tx_stat_dot3statsinternalmactransmiterrors);
Eilon Greensteinde832a52009-02-12 08:36:33 +00003921
3922 estats->pause_frames_received_hi =
3923 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_hi;
3924 estats->pause_frames_received_lo =
3925 pstats->mac_stx[1].rx_stat_xonpauseframesreceived_lo;
3926 ADD_64(estats->pause_frames_received_hi,
3927 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_hi,
3928 estats->pause_frames_received_lo,
3929 pstats->mac_stx[1].rx_stat_xoffpauseframesreceived_lo);
3930
3931 estats->pause_frames_sent_hi =
3932 pstats->mac_stx[1].tx_stat_outxonsent_hi;
3933 estats->pause_frames_sent_lo =
3934 pstats->mac_stx[1].tx_stat_outxonsent_lo;
3935 ADD_64(estats->pause_frames_sent_hi,
3936 pstats->mac_stx[1].tx_stat_outxoffsent_hi,
3937 estats->pause_frames_sent_lo,
3938 pstats->mac_stx[1].tx_stat_outxoffsent_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003939}
3940
3941static int bnx2x_hw_stats_update(struct bnx2x *bp)
3942{
3943 struct nig_stats *new = bnx2x_sp(bp, nig_stats);
3944 struct nig_stats *old = &(bp->port.old_nig_stats);
3945 struct host_port_stats *pstats = bnx2x_sp(bp, port_stats);
3946 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00003947 struct {
3948 u32 lo;
3949 u32 hi;
3950 } diff;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003951 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003952
3953 if (bp->link_vars.mac_type == MAC_TYPE_BMAC)
3954 bnx2x_bmac_stats_update(bp);
3955
3956 else if (bp->link_vars.mac_type == MAC_TYPE_EMAC)
3957 bnx2x_emac_stats_update(bp);
3958
3959 else { /* unreached */
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00003960 BNX2X_ERR("stats updated by DMAE but no MAC active\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003961 return -1;
3962 }
3963
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003964 ADD_EXTEND_64(pstats->brb_drop_hi, pstats->brb_drop_lo,
3965 new->brb_discard - old->brb_discard);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07003966 ADD_EXTEND_64(estats->brb_truncate_hi, estats->brb_truncate_lo,
3967 new->brb_truncate - old->brb_truncate);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003968
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003969 UPDATE_STAT64_NIG(egress_mac_pkt0,
3970 etherstatspkts1024octetsto1522octets);
3971 UPDATE_STAT64_NIG(egress_mac_pkt1, etherstatspktsover1522octets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003972
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003973 memcpy(old, new, sizeof(struct nig_stats));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003974
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003975 memcpy(&(estats->rx_stat_ifhcinbadoctets_hi), &(pstats->mac_stx[1]),
3976 sizeof(struct mac_stx));
3977 estats->brb_drop_hi = pstats->brb_drop_hi;
3978 estats->brb_drop_lo = pstats->brb_drop_lo;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003979
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003980 pstats->host_port_stats_start = ++pstats->host_port_stats_end;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003981
Eilon Greensteinde832a52009-02-12 08:36:33 +00003982 nig_timer_max = SHMEM_RD(bp, port_mb[BP_PORT(bp)].stat_nig_timer);
3983 if (nig_timer_max != estats->nig_timer_max) {
3984 estats->nig_timer_max = nig_timer_max;
3985 BNX2X_ERR("NIG timer max (%u)\n", estats->nig_timer_max);
3986 }
3987
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003988 return 0;
3989}
3990
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003991static int bnx2x_storm_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003992{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003993 struct eth_stats_query *stats = bnx2x_sp(bp, fw_stats);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003994 struct tstorm_per_port_stats *tport =
Eilon Greensteinde832a52009-02-12 08:36:33 +00003995 &stats->tstorm_common.port_statistics;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003996 struct host_func_stats *fstats = bnx2x_sp(bp, func_stats);
3997 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003998 int i;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003999
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004000 memcpy(&(fstats->total_bytes_received_hi),
4001 &(bnx2x_sp(bp, func_stats_base)->total_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004002 sizeof(struct host_func_stats) - 2*sizeof(u32));
4003 estats->error_bytes_received_hi = 0;
4004 estats->error_bytes_received_lo = 0;
4005 estats->etherstatsoverrsizepkts_hi = 0;
4006 estats->etherstatsoverrsizepkts_lo = 0;
4007 estats->no_buff_discard_hi = 0;
4008 estats->no_buff_discard_lo = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004009
Eilon Greensteinca003922009-08-12 22:53:28 -07004010 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004011 struct bnx2x_fastpath *fp = &bp->fp[i];
4012 int cl_id = fp->cl_id;
4013 struct tstorm_per_client_stats *tclient =
4014 &stats->tstorm_common.client_statistics[cl_id];
4015 struct tstorm_per_client_stats *old_tclient = &fp->old_tclient;
4016 struct ustorm_per_client_stats *uclient =
4017 &stats->ustorm_common.client_statistics[cl_id];
4018 struct ustorm_per_client_stats *old_uclient = &fp->old_uclient;
4019 struct xstorm_per_client_stats *xclient =
4020 &stats->xstorm_common.client_statistics[cl_id];
4021 struct xstorm_per_client_stats *old_xclient = &fp->old_xclient;
4022 struct bnx2x_eth_q_stats *qstats = &fp->eth_q_stats;
4023 u32 diff;
4024
4025 /* are storm stats valid? */
4026 if ((u16)(le16_to_cpu(xclient->stats_counter) + 1) !=
4027 bp->stats_counter) {
4028 DP(BNX2X_MSG_STATS, "[%d] stats not updated by xstorm"
4029 " xstorm counter (%d) != stats_counter (%d)\n",
4030 i, xclient->stats_counter, bp->stats_counter);
4031 return -1;
4032 }
4033 if ((u16)(le16_to_cpu(tclient->stats_counter) + 1) !=
4034 bp->stats_counter) {
4035 DP(BNX2X_MSG_STATS, "[%d] stats not updated by tstorm"
4036 " tstorm counter (%d) != stats_counter (%d)\n",
4037 i, tclient->stats_counter, bp->stats_counter);
4038 return -2;
4039 }
4040 if ((u16)(le16_to_cpu(uclient->stats_counter) + 1) !=
4041 bp->stats_counter) {
4042 DP(BNX2X_MSG_STATS, "[%d] stats not updated by ustorm"
4043 " ustorm counter (%d) != stats_counter (%d)\n",
4044 i, uclient->stats_counter, bp->stats_counter);
4045 return -4;
4046 }
4047
4048 qstats->total_bytes_received_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004049 le32_to_cpu(tclient->rcv_broadcast_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004050 qstats->total_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004051 le32_to_cpu(tclient->rcv_broadcast_bytes.lo);
4052
4053 ADD_64(qstats->total_bytes_received_hi,
4054 le32_to_cpu(tclient->rcv_multicast_bytes.hi),
4055 qstats->total_bytes_received_lo,
4056 le32_to_cpu(tclient->rcv_multicast_bytes.lo));
4057
4058 ADD_64(qstats->total_bytes_received_hi,
4059 le32_to_cpu(tclient->rcv_unicast_bytes.hi),
4060 qstats->total_bytes_received_lo,
4061 le32_to_cpu(tclient->rcv_unicast_bytes.lo));
4062
4063 qstats->valid_bytes_received_hi =
4064 qstats->total_bytes_received_hi;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004065 qstats->valid_bytes_received_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004066 qstats->total_bytes_received_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004067
Eilon Greensteinde832a52009-02-12 08:36:33 +00004068 qstats->error_bytes_received_hi =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004069 le32_to_cpu(tclient->rcv_error_bytes.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004070 qstats->error_bytes_received_lo =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004071 le32_to_cpu(tclient->rcv_error_bytes.lo);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004072
4073 ADD_64(qstats->total_bytes_received_hi,
4074 qstats->error_bytes_received_hi,
4075 qstats->total_bytes_received_lo,
4076 qstats->error_bytes_received_lo);
4077
4078 UPDATE_EXTEND_TSTAT(rcv_unicast_pkts,
4079 total_unicast_packets_received);
4080 UPDATE_EXTEND_TSTAT(rcv_multicast_pkts,
4081 total_multicast_packets_received);
4082 UPDATE_EXTEND_TSTAT(rcv_broadcast_pkts,
4083 total_broadcast_packets_received);
4084 UPDATE_EXTEND_TSTAT(packets_too_big_discard,
4085 etherstatsoverrsizepkts);
4086 UPDATE_EXTEND_TSTAT(no_buff_discard, no_buff_discard);
4087
4088 SUB_EXTEND_USTAT(ucast_no_buff_pkts,
4089 total_unicast_packets_received);
4090 SUB_EXTEND_USTAT(mcast_no_buff_pkts,
4091 total_multicast_packets_received);
4092 SUB_EXTEND_USTAT(bcast_no_buff_pkts,
4093 total_broadcast_packets_received);
4094 UPDATE_EXTEND_USTAT(ucast_no_buff_pkts, no_buff_discard);
4095 UPDATE_EXTEND_USTAT(mcast_no_buff_pkts, no_buff_discard);
4096 UPDATE_EXTEND_USTAT(bcast_no_buff_pkts, no_buff_discard);
4097
4098 qstats->total_bytes_transmitted_hi =
Eilon Greensteinca003922009-08-12 22:53:28 -07004099 le32_to_cpu(xclient->unicast_bytes_sent.hi);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004100 qstats->total_bytes_transmitted_lo =
Eilon Greensteinca003922009-08-12 22:53:28 -07004101 le32_to_cpu(xclient->unicast_bytes_sent.lo);
4102
4103 ADD_64(qstats->total_bytes_transmitted_hi,
4104 le32_to_cpu(xclient->multicast_bytes_sent.hi),
4105 qstats->total_bytes_transmitted_lo,
4106 le32_to_cpu(xclient->multicast_bytes_sent.lo));
4107
4108 ADD_64(qstats->total_bytes_transmitted_hi,
4109 le32_to_cpu(xclient->broadcast_bytes_sent.hi),
4110 qstats->total_bytes_transmitted_lo,
4111 le32_to_cpu(xclient->broadcast_bytes_sent.lo));
Eilon Greensteinde832a52009-02-12 08:36:33 +00004112
4113 UPDATE_EXTEND_XSTAT(unicast_pkts_sent,
4114 total_unicast_packets_transmitted);
4115 UPDATE_EXTEND_XSTAT(multicast_pkts_sent,
4116 total_multicast_packets_transmitted);
4117 UPDATE_EXTEND_XSTAT(broadcast_pkts_sent,
4118 total_broadcast_packets_transmitted);
4119
4120 old_tclient->checksum_discard = tclient->checksum_discard;
4121 old_tclient->ttl0_discard = tclient->ttl0_discard;
4122
4123 ADD_64(fstats->total_bytes_received_hi,
4124 qstats->total_bytes_received_hi,
4125 fstats->total_bytes_received_lo,
4126 qstats->total_bytes_received_lo);
4127 ADD_64(fstats->total_bytes_transmitted_hi,
4128 qstats->total_bytes_transmitted_hi,
4129 fstats->total_bytes_transmitted_lo,
4130 qstats->total_bytes_transmitted_lo);
4131 ADD_64(fstats->total_unicast_packets_received_hi,
4132 qstats->total_unicast_packets_received_hi,
4133 fstats->total_unicast_packets_received_lo,
4134 qstats->total_unicast_packets_received_lo);
4135 ADD_64(fstats->total_multicast_packets_received_hi,
4136 qstats->total_multicast_packets_received_hi,
4137 fstats->total_multicast_packets_received_lo,
4138 qstats->total_multicast_packets_received_lo);
4139 ADD_64(fstats->total_broadcast_packets_received_hi,
4140 qstats->total_broadcast_packets_received_hi,
4141 fstats->total_broadcast_packets_received_lo,
4142 qstats->total_broadcast_packets_received_lo);
4143 ADD_64(fstats->total_unicast_packets_transmitted_hi,
4144 qstats->total_unicast_packets_transmitted_hi,
4145 fstats->total_unicast_packets_transmitted_lo,
4146 qstats->total_unicast_packets_transmitted_lo);
4147 ADD_64(fstats->total_multicast_packets_transmitted_hi,
4148 qstats->total_multicast_packets_transmitted_hi,
4149 fstats->total_multicast_packets_transmitted_lo,
4150 qstats->total_multicast_packets_transmitted_lo);
4151 ADD_64(fstats->total_broadcast_packets_transmitted_hi,
4152 qstats->total_broadcast_packets_transmitted_hi,
4153 fstats->total_broadcast_packets_transmitted_lo,
4154 qstats->total_broadcast_packets_transmitted_lo);
4155 ADD_64(fstats->valid_bytes_received_hi,
4156 qstats->valid_bytes_received_hi,
4157 fstats->valid_bytes_received_lo,
4158 qstats->valid_bytes_received_lo);
4159
4160 ADD_64(estats->error_bytes_received_hi,
4161 qstats->error_bytes_received_hi,
4162 estats->error_bytes_received_lo,
4163 qstats->error_bytes_received_lo);
4164 ADD_64(estats->etherstatsoverrsizepkts_hi,
4165 qstats->etherstatsoverrsizepkts_hi,
4166 estats->etherstatsoverrsizepkts_lo,
4167 qstats->etherstatsoverrsizepkts_lo);
4168 ADD_64(estats->no_buff_discard_hi, qstats->no_buff_discard_hi,
4169 estats->no_buff_discard_lo, qstats->no_buff_discard_lo);
4170 }
4171
4172 ADD_64(fstats->total_bytes_received_hi,
4173 estats->rx_stat_ifhcinbadoctets_hi,
4174 fstats->total_bytes_received_lo,
4175 estats->rx_stat_ifhcinbadoctets_lo);
4176
4177 memcpy(estats, &(fstats->total_bytes_received_hi),
4178 sizeof(struct host_func_stats) - 2*sizeof(u32));
4179
4180 ADD_64(estats->etherstatsoverrsizepkts_hi,
4181 estats->rx_stat_dot3statsframestoolong_hi,
4182 estats->etherstatsoverrsizepkts_lo,
4183 estats->rx_stat_dot3statsframestoolong_lo);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004184 ADD_64(estats->error_bytes_received_hi,
4185 estats->rx_stat_ifhcinbadoctets_hi,
4186 estats->error_bytes_received_lo,
4187 estats->rx_stat_ifhcinbadoctets_lo);
4188
Eilon Greensteinde832a52009-02-12 08:36:33 +00004189 if (bp->port.pmf) {
4190 estats->mac_filter_discard =
4191 le32_to_cpu(tport->mac_filter_discard);
4192 estats->xxoverflow_discard =
4193 le32_to_cpu(tport->xxoverflow_discard);
4194 estats->brb_truncate_discard =
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004195 le32_to_cpu(tport->brb_truncate_discard);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004196 estats->mac_discard = le32_to_cpu(tport->mac_discard);
4197 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004198
4199 fstats->host_func_stats_start = ++fstats->host_func_stats_end;
4200
Eilon Greensteinde832a52009-02-12 08:36:33 +00004201 bp->stats_pending = 0;
4202
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004203 return 0;
4204}
4205
4206static void bnx2x_net_stats_update(struct bnx2x *bp)
4207{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004208 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004209 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greensteinde832a52009-02-12 08:36:33 +00004210 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004211
4212 nstats->rx_packets =
4213 bnx2x_hilo(&estats->total_unicast_packets_received_hi) +
4214 bnx2x_hilo(&estats->total_multicast_packets_received_hi) +
4215 bnx2x_hilo(&estats->total_broadcast_packets_received_hi);
4216
4217 nstats->tx_packets =
4218 bnx2x_hilo(&estats->total_unicast_packets_transmitted_hi) +
4219 bnx2x_hilo(&estats->total_multicast_packets_transmitted_hi) +
4220 bnx2x_hilo(&estats->total_broadcast_packets_transmitted_hi);
4221
Eilon Greensteinde832a52009-02-12 08:36:33 +00004222 nstats->rx_bytes = bnx2x_hilo(&estats->total_bytes_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004223
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004224 nstats->tx_bytes = bnx2x_hilo(&estats->total_bytes_transmitted_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004225
Eilon Greensteinde832a52009-02-12 08:36:33 +00004226 nstats->rx_dropped = estats->mac_discard;
Eilon Greensteinca003922009-08-12 22:53:28 -07004227 for_each_rx_queue(bp, i)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004228 nstats->rx_dropped +=
4229 le32_to_cpu(bp->fp[i].old_tclient.checksum_discard);
4230
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004231 nstats->tx_dropped = 0;
4232
4233 nstats->multicast =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004234 bnx2x_hilo(&estats->total_multicast_packets_received_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004235
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004236 nstats->collisions =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004237 bnx2x_hilo(&estats->tx_stat_etherstatscollisions_hi);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004238
4239 nstats->rx_length_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004240 bnx2x_hilo(&estats->rx_stat_etherstatsundersizepkts_hi) +
4241 bnx2x_hilo(&estats->etherstatsoverrsizepkts_hi);
4242 nstats->rx_over_errors = bnx2x_hilo(&estats->brb_drop_hi) +
4243 bnx2x_hilo(&estats->brb_truncate_hi);
4244 nstats->rx_crc_errors =
4245 bnx2x_hilo(&estats->rx_stat_dot3statsfcserrors_hi);
4246 nstats->rx_frame_errors =
4247 bnx2x_hilo(&estats->rx_stat_dot3statsalignmenterrors_hi);
4248 nstats->rx_fifo_errors = bnx2x_hilo(&estats->no_buff_discard_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004249 nstats->rx_missed_errors = estats->xxoverflow_discard;
4250
4251 nstats->rx_errors = nstats->rx_length_errors +
4252 nstats->rx_over_errors +
4253 nstats->rx_crc_errors +
4254 nstats->rx_frame_errors +
Eliezer Tamir0e39e642008-02-28 11:54:03 -08004255 nstats->rx_fifo_errors +
4256 nstats->rx_missed_errors;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004257
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004258 nstats->tx_aborted_errors =
Eilon Greensteinde832a52009-02-12 08:36:33 +00004259 bnx2x_hilo(&estats->tx_stat_dot3statslatecollisions_hi) +
4260 bnx2x_hilo(&estats->tx_stat_dot3statsexcessivecollisions_hi);
4261 nstats->tx_carrier_errors =
4262 bnx2x_hilo(&estats->rx_stat_dot3statscarriersenseerrors_hi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004263 nstats->tx_fifo_errors = 0;
4264 nstats->tx_heartbeat_errors = 0;
4265 nstats->tx_window_errors = 0;
4266
4267 nstats->tx_errors = nstats->tx_aborted_errors +
Eilon Greensteinde832a52009-02-12 08:36:33 +00004268 nstats->tx_carrier_errors +
4269 bnx2x_hilo(&estats->tx_stat_dot3statsinternalmactransmiterrors_hi);
4270}
4271
4272static void bnx2x_drv_stats_update(struct bnx2x *bp)
4273{
4274 struct bnx2x_eth_stats *estats = &bp->eth_stats;
4275 int i;
4276
4277 estats->driver_xoff = 0;
4278 estats->rx_err_discard_pkt = 0;
4279 estats->rx_skb_alloc_failed = 0;
4280 estats->hw_csum_err = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07004281 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00004282 struct bnx2x_eth_q_stats *qstats = &bp->fp[i].eth_q_stats;
4283
4284 estats->driver_xoff += qstats->driver_xoff;
4285 estats->rx_err_discard_pkt += qstats->rx_err_discard_pkt;
4286 estats->rx_skb_alloc_failed += qstats->rx_skb_alloc_failed;
4287 estats->hw_csum_err += qstats->hw_csum_err;
4288 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004289}
4290
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004291static void bnx2x_stats_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004292{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004293 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004294
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004295 if (*stats_comp != DMAE_COMP_VAL)
4296 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004297
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004298 if (bp->port.pmf)
Eilon Greensteinde832a52009-02-12 08:36:33 +00004299 bnx2x_hw_stats_update(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004300
Eilon Greensteinde832a52009-02-12 08:36:33 +00004301 if (bnx2x_storm_stats_update(bp) && (bp->stats_pending++ == 3)) {
4302 BNX2X_ERR("storm stats were not updated for 3 times\n");
4303 bnx2x_panic();
4304 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004305 }
4306
Eilon Greensteinde832a52009-02-12 08:36:33 +00004307 bnx2x_net_stats_update(bp);
4308 bnx2x_drv_stats_update(bp);
4309
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004310 if (bp->msglevel & NETIF_MSG_TIMER) {
Eilon Greensteinca003922009-08-12 22:53:28 -07004311 struct bnx2x_fastpath *fp0_rx = bp->fp;
4312 struct bnx2x_fastpath *fp0_tx = &(bp->fp[bp->num_rx_queues]);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004313 struct tstorm_per_client_stats *old_tclient =
4314 &bp->fp->old_tclient;
4315 struct bnx2x_eth_q_stats *qstats = &bp->fp->eth_q_stats;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004316 struct bnx2x_eth_stats *estats = &bp->eth_stats;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004317 struct net_device_stats *nstats = &bp->dev->stats;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004318 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004319
4320 printk(KERN_DEBUG "%s:\n", bp->dev->name);
4321 printk(KERN_DEBUG " tx avail (%4x) tx hc idx (%x)"
4322 " tx pkt (%lx)\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07004323 bnx2x_tx_avail(fp0_tx),
4324 le16_to_cpu(*fp0_tx->tx_cons_sb), nstats->tx_packets);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004325 printk(KERN_DEBUG " rx usage (%4x) rx hc idx (%x)"
4326 " rx pkt (%lx)\n",
Eilon Greensteinca003922009-08-12 22:53:28 -07004327 (u16)(le16_to_cpu(*fp0_rx->rx_cons_sb) -
4328 fp0_rx->rx_comp_cons),
4329 le16_to_cpu(*fp0_rx->rx_cons_sb), nstats->rx_packets);
Eilon Greensteinde832a52009-02-12 08:36:33 +00004330 printk(KERN_DEBUG " %s (Xoff events %u) brb drops %u "
4331 "brb truncate %u\n",
4332 (netif_queue_stopped(bp->dev) ? "Xoff" : "Xon"),
4333 qstats->driver_xoff,
4334 estats->brb_drop_lo, estats->brb_truncate_lo);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004335 printk(KERN_DEBUG "tstats: checksum_discard %u "
Eilon Greensteinde832a52009-02-12 08:36:33 +00004336 "packets_too_big_discard %lu no_buff_discard %lu "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004337 "mac_discard %u mac_filter_discard %u "
4338 "xxovrflow_discard %u brb_truncate_discard %u "
4339 "ttl0_discard %u\n",
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004340 le32_to_cpu(old_tclient->checksum_discard),
Eilon Greensteinde832a52009-02-12 08:36:33 +00004341 bnx2x_hilo(&qstats->etherstatsoverrsizepkts_hi),
4342 bnx2x_hilo(&qstats->no_buff_discard_hi),
4343 estats->mac_discard, estats->mac_filter_discard,
4344 estats->xxoverflow_discard, estats->brb_truncate_discard,
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00004345 le32_to_cpu(old_tclient->ttl0_discard));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004346
4347 for_each_queue(bp, i) {
4348 printk(KERN_DEBUG "[%d]: %lu\t%lu\t%lu\n", i,
4349 bnx2x_fp(bp, i, tx_pkt),
4350 bnx2x_fp(bp, i, rx_pkt),
4351 bnx2x_fp(bp, i, rx_calls));
4352 }
4353 }
4354
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004355 bnx2x_hw_stats_post(bp);
4356 bnx2x_storm_stats_post(bp);
4357}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004358
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004359static void bnx2x_port_stats_stop(struct bnx2x *bp)
4360{
4361 struct dmae_command *dmae;
4362 u32 opcode;
4363 int loader_idx = PMF_DMAE_C(bp);
4364 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004365
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004366 bp->executer_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004367
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004368 opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4369 DMAE_CMD_C_ENABLE |
4370 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004371#ifdef __BIG_ENDIAN
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004372 DMAE_CMD_ENDIANITY_B_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004373#else
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004374 DMAE_CMD_ENDIANITY_DW_SWAP |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004375#endif
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004376 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4377 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4378
4379 if (bp->port.port_stx) {
4380
4381 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4382 if (bp->func_stx)
4383 dmae->opcode = (opcode | DMAE_CMD_C_DST_GRC);
4384 else
4385 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4386 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4387 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4388 dmae->dst_addr_lo = bp->port.port_stx >> 2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004389 dmae->dst_addr_hi = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004390 dmae->len = sizeof(struct host_port_stats) >> 2;
4391 if (bp->func_stx) {
4392 dmae->comp_addr_lo = dmae_reg_go_c[loader_idx] >> 2;
4393 dmae->comp_addr_hi = 0;
4394 dmae->comp_val = 1;
4395 } else {
4396 dmae->comp_addr_lo =
4397 U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4398 dmae->comp_addr_hi =
4399 U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4400 dmae->comp_val = DMAE_COMP_VAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004401
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004402 *stats_comp = 0;
4403 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004404 }
4405
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004406 if (bp->func_stx) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004407
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004408 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4409 dmae->opcode = (opcode | DMAE_CMD_C_DST_PCI);
4410 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats));
4411 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats));
4412 dmae->dst_addr_lo = bp->func_stx >> 2;
4413 dmae->dst_addr_hi = 0;
4414 dmae->len = sizeof(struct host_func_stats) >> 2;
4415 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4416 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4417 dmae->comp_val = DMAE_COMP_VAL;
4418
4419 *stats_comp = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004420 }
4421}
4422
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004423static void bnx2x_stats_stop(struct bnx2x *bp)
4424{
4425 int update = 0;
4426
4427 bnx2x_stats_comp(bp);
4428
4429 if (bp->port.pmf)
4430 update = (bnx2x_hw_stats_update(bp) == 0);
4431
4432 update |= (bnx2x_storm_stats_update(bp) == 0);
4433
4434 if (update) {
4435 bnx2x_net_stats_update(bp);
4436
4437 if (bp->port.pmf)
4438 bnx2x_port_stats_stop(bp);
4439
4440 bnx2x_hw_stats_post(bp);
4441 bnx2x_stats_comp(bp);
4442 }
4443}
4444
4445static void bnx2x_stats_do_nothing(struct bnx2x *bp)
4446{
4447}
4448
4449static const struct {
4450 void (*action)(struct bnx2x *bp);
4451 enum bnx2x_stats_state next_state;
4452} bnx2x_stats_stm[STATS_STATE_MAX][STATS_EVENT_MAX] = {
4453/* state event */
4454{
4455/* DISABLED PMF */ {bnx2x_stats_pmf_update, STATS_STATE_DISABLED},
4456/* LINK_UP */ {bnx2x_stats_start, STATS_STATE_ENABLED},
4457/* UPDATE */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED},
4458/* STOP */ {bnx2x_stats_do_nothing, STATS_STATE_DISABLED}
4459},
4460{
4461/* ENABLED PMF */ {bnx2x_stats_pmf_start, STATS_STATE_ENABLED},
4462/* LINK_UP */ {bnx2x_stats_restart, STATS_STATE_ENABLED},
4463/* UPDATE */ {bnx2x_stats_update, STATS_STATE_ENABLED},
4464/* STOP */ {bnx2x_stats_stop, STATS_STATE_DISABLED}
4465}
4466};
4467
4468static void bnx2x_stats_handle(struct bnx2x *bp, enum bnx2x_stats_event event)
4469{
4470 enum bnx2x_stats_state state = bp->stats_state;
4471
4472 bnx2x_stats_stm[state][event].action(bp);
4473 bp->stats_state = bnx2x_stats_stm[state][event].next_state;
4474
Eilon Greenstein89246652009-08-12 08:23:56 +00004475 /* Make sure the state has been "changed" */
4476 smp_wmb();
4477
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004478 if ((event != STATS_EVENT_UPDATE) || (bp->msglevel & NETIF_MSG_TIMER))
4479 DP(BNX2X_MSG_STATS, "state %d -> event %d -> state %d\n",
4480 state, event, bp->stats_state);
4481}
4482
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00004483static void bnx2x_port_stats_base_init(struct bnx2x *bp)
4484{
4485 struct dmae_command *dmae;
4486 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4487
4488 /* sanity */
4489 if (!bp->port.pmf || !bp->port.port_stx) {
4490 BNX2X_ERR("BUG!\n");
4491 return;
4492 }
4493
4494 bp->executer_idx = 0;
4495
4496 dmae = bnx2x_sp(bp, dmae[bp->executer_idx++]);
4497 dmae->opcode = (DMAE_CMD_SRC_PCI | DMAE_CMD_DST_GRC |
4498 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4499 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4500#ifdef __BIG_ENDIAN
4501 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4502#else
4503 DMAE_CMD_ENDIANITY_DW_SWAP |
4504#endif
4505 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4506 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4507 dmae->src_addr_lo = U64_LO(bnx2x_sp_mapping(bp, port_stats));
4508 dmae->src_addr_hi = U64_HI(bnx2x_sp_mapping(bp, port_stats));
4509 dmae->dst_addr_lo = bp->port.port_stx >> 2;
4510 dmae->dst_addr_hi = 0;
4511 dmae->len = sizeof(struct host_port_stats) >> 2;
4512 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4513 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4514 dmae->comp_val = DMAE_COMP_VAL;
4515
4516 *stats_comp = 0;
4517 bnx2x_hw_stats_post(bp);
4518 bnx2x_stats_comp(bp);
4519}
4520
4521static void bnx2x_func_stats_base_init(struct bnx2x *bp)
4522{
4523 int vn, vn_max = IS_E1HMF(bp) ? E1HVN_MAX : E1VN_MAX;
4524 int port = BP_PORT(bp);
4525 int func;
4526 u32 func_stx;
4527
4528 /* sanity */
4529 if (!bp->port.pmf || !bp->func_stx) {
4530 BNX2X_ERR("BUG!\n");
4531 return;
4532 }
4533
4534 /* save our func_stx */
4535 func_stx = bp->func_stx;
4536
4537 for (vn = VN_0; vn < vn_max; vn++) {
4538 func = 2*vn + port;
4539
4540 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4541 bnx2x_func_stats_init(bp);
4542 bnx2x_hw_stats_post(bp);
4543 bnx2x_stats_comp(bp);
4544 }
4545
4546 /* restore our func_stx */
4547 bp->func_stx = func_stx;
4548}
4549
4550static void bnx2x_func_stats_base_update(struct bnx2x *bp)
4551{
4552 struct dmae_command *dmae = &bp->stats_dmae;
4553 u32 *stats_comp = bnx2x_sp(bp, stats_comp);
4554
4555 /* sanity */
4556 if (!bp->func_stx) {
4557 BNX2X_ERR("BUG!\n");
4558 return;
4559 }
4560
4561 bp->executer_idx = 0;
4562 memset(dmae, 0, sizeof(struct dmae_command));
4563
4564 dmae->opcode = (DMAE_CMD_SRC_GRC | DMAE_CMD_DST_PCI |
4565 DMAE_CMD_C_DST_PCI | DMAE_CMD_C_ENABLE |
4566 DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET |
4567#ifdef __BIG_ENDIAN
4568 DMAE_CMD_ENDIANITY_B_DW_SWAP |
4569#else
4570 DMAE_CMD_ENDIANITY_DW_SWAP |
4571#endif
4572 (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0) |
4573 (BP_E1HVN(bp) << DMAE_CMD_E1HVN_SHIFT));
4574 dmae->src_addr_lo = bp->func_stx >> 2;
4575 dmae->src_addr_hi = 0;
4576 dmae->dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, func_stats_base));
4577 dmae->dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, func_stats_base));
4578 dmae->len = sizeof(struct host_func_stats) >> 2;
4579 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, stats_comp));
4580 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, stats_comp));
4581 dmae->comp_val = DMAE_COMP_VAL;
4582
4583 *stats_comp = 0;
4584 bnx2x_hw_stats_post(bp);
4585 bnx2x_stats_comp(bp);
4586}
4587
4588static void bnx2x_stats_init(struct bnx2x *bp)
4589{
4590 int port = BP_PORT(bp);
4591 int func = BP_FUNC(bp);
4592 int i;
4593
4594 bp->stats_pending = 0;
4595 bp->executer_idx = 0;
4596 bp->stats_counter = 0;
4597
4598 /* port and func stats for management */
4599 if (!BP_NOMCP(bp)) {
4600 bp->port.port_stx = SHMEM_RD(bp, port_mb[port].port_stx);
4601 bp->func_stx = SHMEM_RD(bp, func_mb[func].fw_mb_param);
4602
4603 } else {
4604 bp->port.port_stx = 0;
4605 bp->func_stx = 0;
4606 }
4607 DP(BNX2X_MSG_STATS, "port_stx 0x%x func_stx 0x%x\n",
4608 bp->port.port_stx, bp->func_stx);
4609
4610 /* port stats */
4611 memset(&(bp->port.old_nig_stats), 0, sizeof(struct nig_stats));
4612 bp->port.old_nig_stats.brb_discard =
4613 REG_RD(bp, NIG_REG_STAT0_BRB_DISCARD + port*0x38);
4614 bp->port.old_nig_stats.brb_truncate =
4615 REG_RD(bp, NIG_REG_STAT0_BRB_TRUNCATE + port*0x38);
4616 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT0 + port*0x50,
4617 &(bp->port.old_nig_stats.egress_mac_pkt0_lo), 2);
4618 REG_RD_DMAE(bp, NIG_REG_STAT0_EGRESS_MAC_PKT1 + port*0x50,
4619 &(bp->port.old_nig_stats.egress_mac_pkt1_lo), 2);
4620
4621 /* function stats */
4622 for_each_queue(bp, i) {
4623 struct bnx2x_fastpath *fp = &bp->fp[i];
4624
4625 memset(&fp->old_tclient, 0,
4626 sizeof(struct tstorm_per_client_stats));
4627 memset(&fp->old_uclient, 0,
4628 sizeof(struct ustorm_per_client_stats));
4629 memset(&fp->old_xclient, 0,
4630 sizeof(struct xstorm_per_client_stats));
4631 memset(&fp->eth_q_stats, 0, sizeof(struct bnx2x_eth_q_stats));
4632 }
4633
4634 memset(&bp->dev->stats, 0, sizeof(struct net_device_stats));
4635 memset(&bp->eth_stats, 0, sizeof(struct bnx2x_eth_stats));
4636
4637 bp->stats_state = STATS_STATE_DISABLED;
4638
4639 if (bp->port.pmf) {
4640 if (bp->port.port_stx)
4641 bnx2x_port_stats_base_init(bp);
4642
4643 if (bp->func_stx)
4644 bnx2x_func_stats_base_init(bp);
4645
4646 } else if (bp->func_stx)
4647 bnx2x_func_stats_base_update(bp);
4648}
4649
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004650static void bnx2x_timer(unsigned long data)
4651{
4652 struct bnx2x *bp = (struct bnx2x *) data;
4653
4654 if (!netif_running(bp->dev))
4655 return;
4656
4657 if (atomic_read(&bp->intr_sem) != 0)
Eliezer Tamirf1410642008-02-28 11:51:50 -08004658 goto timer_restart;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004659
4660 if (poll) {
4661 struct bnx2x_fastpath *fp = &bp->fp[0];
4662 int rc;
4663
Eilon Greenstein7961f792009-03-02 07:59:31 +00004664 bnx2x_tx_int(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004665 rc = bnx2x_rx_int(fp, 1000);
4666 }
4667
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004668 if (!BP_NOMCP(bp)) {
4669 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004670 u32 drv_pulse;
4671 u32 mcp_pulse;
4672
4673 ++bp->fw_drv_pulse_wr_seq;
4674 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
4675 /* TBD - add SYSTEM_TIME */
4676 drv_pulse = bp->fw_drv_pulse_wr_seq;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004677 SHMEM_WR(bp, func_mb[func].drv_pulse_mb, drv_pulse);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004678
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004679 mcp_pulse = (SHMEM_RD(bp, func_mb[func].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004680 MCP_PULSE_SEQ_MASK);
4681 /* The delta between driver pulse and mcp response
4682 * should be 1 (before mcp response) or 0 (after mcp response)
4683 */
4684 if ((drv_pulse != mcp_pulse) &&
4685 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
4686 /* someone lost a heartbeat... */
4687 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
4688 drv_pulse, mcp_pulse);
4689 }
4690 }
4691
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07004692 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004693 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004694
Eliezer Tamirf1410642008-02-28 11:51:50 -08004695timer_restart:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004696 mod_timer(&bp->timer, jiffies + bp->current_interval);
4697}
4698
4699/* end of Statistics */
4700
4701/* nic init */
4702
4703/*
4704 * nic init service functions
4705 */
4706
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004707static void bnx2x_zero_sb(struct bnx2x *bp, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004708{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004709 int port = BP_PORT(bp);
4710
Eilon Greensteinca003922009-08-12 22:53:28 -07004711 /* "CSTORM" */
4712 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4713 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), 0,
4714 CSTORM_SB_STATUS_BLOCK_U_SIZE / 4);
4715 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4716 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), 0,
4717 CSTORM_SB_STATUS_BLOCK_C_SIZE / 4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004718}
4719
Eilon Greenstein5c862842008-08-13 15:51:48 -07004720static void bnx2x_init_sb(struct bnx2x *bp, struct host_status_block *sb,
4721 dma_addr_t mapping, int sb_id)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004722{
4723 int port = BP_PORT(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004724 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004725 int index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004726 u64 section;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004727
4728 /* USTORM */
4729 section = ((u64)mapping) + offsetof(struct host_status_block,
4730 u_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004731 sb->u_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004732
Eilon Greensteinca003922009-08-12 22:53:28 -07004733 REG_WR(bp, BAR_CSTRORM_INTMEM +
4734 CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id), U64_LO(section));
4735 REG_WR(bp, BAR_CSTRORM_INTMEM +
4736 ((CSTORM_SB_HOST_SB_ADDR_U_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004737 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07004738 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_USB_FUNC_OFF +
4739 CSTORM_SB_HOST_STATUS_BLOCK_U_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004740
4741 for (index = 0; index < HC_USTORM_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07004742 REG_WR16(bp, BAR_CSTRORM_INTMEM +
4743 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004744
4745 /* CSTORM */
4746 section = ((u64)mapping) + offsetof(struct host_status_block,
4747 c_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004748 sb->c_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004749
4750 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004751 CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004752 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004753 ((CSTORM_SB_HOST_SB_ADDR_C_OFFSET(port, sb_id)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004754 U64_HI(section));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004755 REG_WR8(bp, BAR_CSTRORM_INTMEM + FP_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07004756 CSTORM_SB_HOST_STATUS_BLOCK_C_OFFSET(port, sb_id), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004757
4758 for (index = 0; index < HC_CSTORM_SB_NUM_INDICES; index++)
4759 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004760 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004761
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004762 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
4763}
4764
4765static void bnx2x_zero_def_sb(struct bnx2x *bp)
4766{
4767 int func = BP_FUNC(bp);
4768
Eilon Greensteinca003922009-08-12 22:53:28 -07004769 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004770 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4771 sizeof(struct tstorm_def_status_block)/4);
Eilon Greensteinca003922009-08-12 22:53:28 -07004772 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4773 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), 0,
4774 sizeof(struct cstorm_def_status_block_u)/4);
4775 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY +
4776 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), 0,
4777 sizeof(struct cstorm_def_status_block_c)/4);
4778 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY +
Eilon Greenstein490c3c92009-03-02 07:59:52 +00004779 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), 0,
4780 sizeof(struct xstorm_def_status_block)/4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004781}
4782
4783static void bnx2x_init_def_sb(struct bnx2x *bp,
4784 struct host_def_status_block *def_sb,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004785 dma_addr_t mapping, int sb_id)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004786{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004787 int port = BP_PORT(bp);
4788 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004789 int index, val, reg_offset;
4790 u64 section;
4791
4792 /* ATTN */
4793 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4794 atten_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004795 def_sb->atten_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004796
Eliezer Tamir49d66772008-02-28 11:53:13 -08004797 bp->attn_state = 0;
4798
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004799 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
4800 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
4801
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004802 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004803 bp->attn_group[index].sig[0] = REG_RD(bp,
4804 reg_offset + 0x10*index);
4805 bp->attn_group[index].sig[1] = REG_RD(bp,
4806 reg_offset + 0x4 + 0x10*index);
4807 bp->attn_group[index].sig[2] = REG_RD(bp,
4808 reg_offset + 0x8 + 0x10*index);
4809 bp->attn_group[index].sig[3] = REG_RD(bp,
4810 reg_offset + 0xc + 0x10*index);
4811 }
4812
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004813 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
4814 HC_REG_ATTN_MSG0_ADDR_L);
4815
4816 REG_WR(bp, reg_offset, U64_LO(section));
4817 REG_WR(bp, reg_offset + 4, U64_HI(section));
4818
4819 reg_offset = (port ? HC_REG_ATTN_NUM_P1 : HC_REG_ATTN_NUM_P0);
4820
4821 val = REG_RD(bp, reg_offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004822 val |= sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004823 REG_WR(bp, reg_offset, val);
4824
4825 /* USTORM */
4826 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4827 u_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004828 def_sb->u_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004829
Eilon Greensteinca003922009-08-12 22:53:28 -07004830 REG_WR(bp, BAR_CSTRORM_INTMEM +
4831 CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func), U64_LO(section));
4832 REG_WR(bp, BAR_CSTRORM_INTMEM +
4833 ((CSTORM_DEF_SB_HOST_SB_ADDR_U_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004834 U64_HI(section));
Eilon Greensteinca003922009-08-12 22:53:28 -07004835 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_USB_FUNC_OFF +
4836 CSTORM_DEF_SB_HOST_STATUS_BLOCK_U_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004837
4838 for (index = 0; index < HC_USTORM_DEF_SB_NUM_INDICES; index++)
Eilon Greensteinca003922009-08-12 22:53:28 -07004839 REG_WR16(bp, BAR_CSTRORM_INTMEM +
4840 CSTORM_DEF_SB_HC_DISABLE_U_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004841
4842 /* CSTORM */
4843 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4844 c_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004845 def_sb->c_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004846
4847 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004848 CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004849 REG_WR(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004850 ((CSTORM_DEF_SB_HOST_SB_ADDR_C_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004851 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004852 REG_WR8(bp, BAR_CSTRORM_INTMEM + DEF_CSB_FUNC_OFF +
Eilon Greensteinca003922009-08-12 22:53:28 -07004853 CSTORM_DEF_SB_HOST_STATUS_BLOCK_C_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004854
4855 for (index = 0; index < HC_CSTORM_DEF_SB_NUM_INDICES; index++)
4856 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004857 CSTORM_DEF_SB_HC_DISABLE_C_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004858
4859 /* TSTORM */
4860 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4861 t_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004862 def_sb->t_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004863
4864 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004865 TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004866 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004867 ((TSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004868 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004869 REG_WR8(bp, BAR_TSTRORM_INTMEM + DEF_TSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004870 TSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004871
4872 for (index = 0; index < HC_TSTORM_DEF_SB_NUM_INDICES; index++)
4873 REG_WR16(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004874 TSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004875
4876 /* XSTORM */
4877 section = ((u64)mapping) + offsetof(struct host_def_status_block,
4878 x_def_status_block);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004879 def_sb->x_def_status_block.status_block_id = sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004880
4881 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004882 XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func), U64_LO(section));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004883 REG_WR(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004884 ((XSTORM_DEF_SB_HOST_SB_ADDR_OFFSET(func)) + 4),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004885 U64_HI(section));
Eilon Greenstein5c862842008-08-13 15:51:48 -07004886 REG_WR8(bp, BAR_XSTRORM_INTMEM + DEF_XSB_FUNC_OFF +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004887 XSTORM_DEF_SB_HOST_STATUS_BLOCK_OFFSET(func), func);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004888
4889 for (index = 0; index < HC_XSTORM_DEF_SB_NUM_INDICES; index++)
4890 REG_WR16(bp, BAR_XSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004891 XSTORM_DEF_SB_HC_DISABLE_OFFSET(func, index), 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004892
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004893 bp->stats_pending = 0;
Yitchak Gertner66e855f2008-08-13 15:49:05 -07004894 bp->set_mac_pending = 0;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07004895
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004896 bnx2x_ack_sb(bp, sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004897}
4898
4899static void bnx2x_update_coalesce(struct bnx2x *bp)
4900{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004901 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004902 int i;
4903
4904 for_each_queue(bp, i) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004905 int sb_id = bp->fp[i].sb_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004906
4907 /* HC_INDEX_U_ETH_RX_CQ_CONS */
Eilon Greensteinca003922009-08-12 22:53:28 -07004908 REG_WR8(bp, BAR_CSTRORM_INTMEM +
4909 CSTORM_SB_HC_TIMEOUT_U_OFFSET(port, sb_id,
4910 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004911 bp->rx_ticks/12);
Eilon Greensteinca003922009-08-12 22:53:28 -07004912 REG_WR16(bp, BAR_CSTRORM_INTMEM +
4913 CSTORM_SB_HC_DISABLE_U_OFFSET(port, sb_id,
4914 U_SB_ETH_RX_CQ_INDEX),
Eilon Greenstein3799cf42009-07-05 04:18:12 +00004915 (bp->rx_ticks/12) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004916
4917 /* HC_INDEX_C_ETH_TX_CQ_CONS */
4918 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004919 CSTORM_SB_HC_TIMEOUT_C_OFFSET(port, sb_id,
4920 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004921 bp->tx_ticks/12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004922 REG_WR16(bp, BAR_CSTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07004923 CSTORM_SB_HC_DISABLE_C_OFFSET(port, sb_id,
4924 C_SB_ETH_TX_CQ_INDEX),
Eilon Greenstein3799cf42009-07-05 04:18:12 +00004925 (bp->tx_ticks/12) ? 0 : 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004926 }
4927}
4928
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004929static inline void bnx2x_free_tpa_pool(struct bnx2x *bp,
4930 struct bnx2x_fastpath *fp, int last)
4931{
4932 int i;
4933
4934 for (i = 0; i < last; i++) {
4935 struct sw_rx_bd *rx_buf = &(fp->tpa_pool[i]);
4936 struct sk_buff *skb = rx_buf->skb;
4937
4938 if (skb == NULL) {
4939 DP(NETIF_MSG_IFDOWN, "tpa bin %d empty on free\n", i);
4940 continue;
4941 }
4942
4943 if (fp->tpa_state[i] == BNX2X_TPA_START)
4944 pci_unmap_single(bp->pdev,
4945 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00004946 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004947
4948 dev_kfree_skb(skb);
4949 rx_buf->skb = NULL;
4950 }
4951}
4952
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004953static void bnx2x_init_rx_rings(struct bnx2x *bp)
4954{
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004955 int func = BP_FUNC(bp);
Eilon Greenstein32626232008-08-13 15:51:07 -07004956 int max_agg_queues = CHIP_IS_E1(bp) ? ETH_MAX_AGGREGATION_QUEUES_E1 :
4957 ETH_MAX_AGGREGATION_QUEUES_E1H;
4958 u16 ring_prod, cqe_ring_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004959 int i, j;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004960
Eilon Greenstein87942b42009-02-12 08:36:49 +00004961 bp->rx_buf_size = bp->dev->mtu + ETH_OVREHEAD + BNX2X_RX_ALIGN;
Eilon Greenstein0f008462009-02-12 08:36:18 +00004962 DP(NETIF_MSG_IFUP,
4963 "mtu %d rx_buf_size %d\n", bp->dev->mtu, bp->rx_buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004964
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004965 if (bp->flags & TPA_ENABLE_FLAG) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004966
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004967 for_each_rx_queue(bp, j) {
Eilon Greenstein32626232008-08-13 15:51:07 -07004968 struct bnx2x_fastpath *fp = &bp->fp[j];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004969
Eilon Greenstein32626232008-08-13 15:51:07 -07004970 for (i = 0; i < max_agg_queues; i++) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004971 fp->tpa_pool[i].skb =
4972 netdev_alloc_skb(bp->dev, bp->rx_buf_size);
4973 if (!fp->tpa_pool[i].skb) {
4974 BNX2X_ERR("Failed to allocate TPA "
4975 "skb pool for queue[%d] - "
4976 "disabling TPA on this "
4977 "queue!\n", j);
4978 bnx2x_free_tpa_pool(bp, fp, i);
4979 fp->disable_tpa = 1;
4980 break;
4981 }
4982 pci_unmap_addr_set((struct sw_rx_bd *)
4983 &bp->fp->tpa_pool[i],
4984 mapping, 0);
4985 fp->tpa_state[i] = BNX2X_TPA_STOP;
4986 }
4987 }
4988 }
4989
Eilon Greenstein555f6c72009-02-12 08:36:11 +00004990 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004991 struct bnx2x_fastpath *fp = &bp->fp[j];
4992
4993 fp->rx_bd_cons = 0;
4994 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07004995 fp->rx_bd_cons_sb = BNX2X_RX_SB_BD_INDEX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004996
Eilon Greensteinca003922009-08-12 22:53:28 -07004997 /* Mark queue as Rx */
4998 fp->is_rx_queue = 1;
4999
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005000 /* "next page" elements initialization */
5001 /* SGE ring */
5002 for (i = 1; i <= NUM_RX_SGE_PAGES; i++) {
5003 struct eth_rx_sge *sge;
5004
5005 sge = &fp->rx_sge_ring[RX_SGE_CNT * i - 2];
5006 sge->addr_hi =
5007 cpu_to_le32(U64_HI(fp->rx_sge_mapping +
5008 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5009 sge->addr_lo =
5010 cpu_to_le32(U64_LO(fp->rx_sge_mapping +
5011 BCM_PAGE_SIZE*(i % NUM_RX_SGE_PAGES)));
5012 }
5013
5014 bnx2x_init_sge_ring_bit_mask(fp);
5015
5016 /* RX BD ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005017 for (i = 1; i <= NUM_RX_RINGS; i++) {
5018 struct eth_rx_bd *rx_bd;
5019
5020 rx_bd = &fp->rx_desc_ring[RX_DESC_CNT * i - 2];
5021 rx_bd->addr_hi =
5022 cpu_to_le32(U64_HI(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005023 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005024 rx_bd->addr_lo =
5025 cpu_to_le32(U64_LO(fp->rx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005026 BCM_PAGE_SIZE*(i % NUM_RX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005027 }
5028
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005029 /* CQ ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005030 for (i = 1; i <= NUM_RCQ_RINGS; i++) {
5031 struct eth_rx_cqe_next_page *nextpg;
5032
5033 nextpg = (struct eth_rx_cqe_next_page *)
5034 &fp->rx_comp_ring[RCQ_DESC_CNT * i - 1];
5035 nextpg->addr_hi =
5036 cpu_to_le32(U64_HI(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005037 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005038 nextpg->addr_lo =
5039 cpu_to_le32(U64_LO(fp->rx_comp_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005040 BCM_PAGE_SIZE*(i % NUM_RCQ_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005041 }
5042
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005043 /* Allocate SGEs and initialize the ring elements */
5044 for (i = 0, ring_prod = 0;
5045 i < MAX_RX_SGE_CNT*NUM_RX_SGE_PAGES; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005046
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005047 if (bnx2x_alloc_rx_sge(bp, fp, ring_prod) < 0) {
5048 BNX2X_ERR("was only able to allocate "
5049 "%d rx sges\n", i);
5050 BNX2X_ERR("disabling TPA for queue[%d]\n", j);
5051 /* Cleanup already allocated elements */
5052 bnx2x_free_rx_sge_range(bp, fp, ring_prod);
Eilon Greenstein32626232008-08-13 15:51:07 -07005053 bnx2x_free_tpa_pool(bp, fp, max_agg_queues);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005054 fp->disable_tpa = 1;
5055 ring_prod = 0;
5056 break;
5057 }
5058 ring_prod = NEXT_SGE_IDX(ring_prod);
5059 }
5060 fp->rx_sge_prod = ring_prod;
5061
5062 /* Allocate BDs and initialize BD ring */
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005063 fp->rx_comp_cons = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005064 cqe_ring_prod = ring_prod = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005065 for (i = 0; i < bp->rx_ring_size; i++) {
5066 if (bnx2x_alloc_rx_skb(bp, fp, ring_prod) < 0) {
5067 BNX2X_ERR("was only able to allocate "
Eilon Greensteinde832a52009-02-12 08:36:33 +00005068 "%d rx skbs on queue[%d]\n", i, j);
5069 fp->eth_q_stats.rx_skb_alloc_failed++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005070 break;
5071 }
5072 ring_prod = NEXT_RX_IDX(ring_prod);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005073 cqe_ring_prod = NEXT_RCQ_IDX(cqe_ring_prod);
Ilpo Järvinen53e5e962008-07-25 21:40:45 -07005074 WARN_ON(ring_prod <= i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005075 }
5076
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005077 fp->rx_bd_prod = ring_prod;
5078 /* must not have more available CQEs than BDs */
5079 fp->rx_comp_prod = min((u16)(NUM_RCQ_RINGS*RCQ_DESC_CNT),
5080 cqe_ring_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005081 fp->rx_pkt = fp->rx_calls = 0;
5082
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005083 /* Warning!
5084 * this will generate an interrupt (to the TSTORM)
5085 * must only be done after chip is initialized
5086 */
5087 bnx2x_update_rx_prod(bp, fp, ring_prod, fp->rx_comp_prod,
5088 fp->rx_sge_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005089 if (j != 0)
5090 continue;
5091
5092 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005093 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005094 U64_LO(fp->rx_comp_mapping));
5095 REG_WR(bp, BAR_USTRORM_INTMEM +
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005096 USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005097 U64_HI(fp->rx_comp_mapping));
5098 }
5099}
5100
5101static void bnx2x_init_tx_ring(struct bnx2x *bp)
5102{
5103 int i, j;
5104
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005105 for_each_tx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005106 struct bnx2x_fastpath *fp = &bp->fp[j];
5107
5108 for (i = 1; i <= NUM_TX_RINGS; i++) {
Eilon Greensteinca003922009-08-12 22:53:28 -07005109 struct eth_tx_next_bd *tx_next_bd =
5110 &fp->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005111
Eilon Greensteinca003922009-08-12 22:53:28 -07005112 tx_next_bd->addr_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005113 cpu_to_le32(U64_HI(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005114 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eilon Greensteinca003922009-08-12 22:53:28 -07005115 tx_next_bd->addr_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005116 cpu_to_le32(U64_LO(fp->tx_desc_mapping +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005117 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005118 }
5119
Eilon Greensteinca003922009-08-12 22:53:28 -07005120 fp->tx_db.data.header.header = DOORBELL_HDR_DB_TYPE;
5121 fp->tx_db.data.zero_fill1 = 0;
5122 fp->tx_db.data.prod = 0;
5123
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005124 fp->tx_pkt_prod = 0;
5125 fp->tx_pkt_cons = 0;
5126 fp->tx_bd_prod = 0;
5127 fp->tx_bd_cons = 0;
5128 fp->tx_cons_sb = BNX2X_TX_SB_INDEX;
5129 fp->tx_pkt = 0;
5130 }
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00005131
5132 /* clean tx statistics */
5133 for_each_rx_queue(bp, i)
5134 bnx2x_fp(bp, i, tx_pkt) = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005135}
5136
5137static void bnx2x_init_sp_ring(struct bnx2x *bp)
5138{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005139 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005140
5141 spin_lock_init(&bp->spq_lock);
5142
5143 bp->spq_left = MAX_SPQ_PENDING;
5144 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005145 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5146 bp->spq_prod_bd = bp->spq;
5147 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
5148
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005149 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005150 U64_LO(bp->spq_mapping));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005151 REG_WR(bp,
5152 XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PAGE_BASE_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005153 U64_HI(bp->spq_mapping));
5154
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005155 REG_WR(bp, XSEM_REG_FAST_MEMORY + XSTORM_SPQ_PROD_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005156 bp->spq_prod_idx);
5157}
5158
5159static void bnx2x_init_context(struct bnx2x *bp)
5160{
5161 int i;
5162
Eilon Greensteinca003922009-08-12 22:53:28 -07005163 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005164 struct eth_context *context = bnx2x_sp(bp, context[i].eth);
5165 struct bnx2x_fastpath *fp = &bp->fp[i];
Eilon Greensteinde832a52009-02-12 08:36:33 +00005166 u8 cl_id = fp->cl_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005167
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005168 context->ustorm_st_context.common.sb_index_numbers =
5169 BNX2X_RX_SB_INDEX_NUM;
Eilon Greenstein0626b892009-02-12 08:38:14 +00005170 context->ustorm_st_context.common.clientId = cl_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07005171 context->ustorm_st_context.common.status_block_id = fp->sb_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005172 context->ustorm_st_context.common.flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005173 (USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT |
5174 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS);
5175 context->ustorm_st_context.common.statistics_counter_id =
5176 cl_id;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005177 context->ustorm_st_context.common.mc_alignment_log_size =
Eilon Greenstein0f008462009-02-12 08:36:18 +00005178 BNX2X_RX_ALIGN_SHIFT;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005179 context->ustorm_st_context.common.bd_buff_size =
Eilon Greenstein437cf2f2008-09-03 14:38:00 -07005180 bp->rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005181 context->ustorm_st_context.common.bd_page_base_hi =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005182 U64_HI(fp->rx_desc_mapping);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005183 context->ustorm_st_context.common.bd_page_base_lo =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005184 U64_LO(fp->rx_desc_mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005185 if (!fp->disable_tpa) {
5186 context->ustorm_st_context.common.flags |=
Eilon Greensteinca003922009-08-12 22:53:28 -07005187 USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005188 context->ustorm_st_context.common.sge_buff_size =
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005189 (u16)min((u32)SGE_PAGE_SIZE*PAGES_PER_SGE,
5190 (u32)0xffff);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005191 context->ustorm_st_context.common.sge_page_base_hi =
5192 U64_HI(fp->rx_sge_mapping);
5193 context->ustorm_st_context.common.sge_page_base_lo =
5194 U64_LO(fp->rx_sge_mapping);
Eilon Greensteinca003922009-08-12 22:53:28 -07005195
5196 context->ustorm_st_context.common.max_sges_for_packet =
5197 SGE_PAGE_ALIGN(bp->dev->mtu) >> SGE_PAGE_SHIFT;
5198 context->ustorm_st_context.common.max_sges_for_packet =
5199 ((context->ustorm_st_context.common.
5200 max_sges_for_packet + PAGES_PER_SGE - 1) &
5201 (~(PAGES_PER_SGE - 1))) >> PAGES_PER_SGE_SHIFT;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005202 }
5203
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005204 context->ustorm_ag_context.cdu_usage =
5205 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5206 CDU_REGION_NUMBER_UCM_AG,
5207 ETH_CONNECTION_TYPE);
5208
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005209 context->xstorm_ag_context.cdu_reserved =
5210 CDU_RSRVD_VALUE_TYPE_A(HW_CID(bp, i),
5211 CDU_REGION_NUMBER_XCM_AG,
5212 ETH_CONNECTION_TYPE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005213 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005214
5215 for_each_tx_queue(bp, i) {
5216 struct bnx2x_fastpath *fp = &bp->fp[i];
5217 struct eth_context *context =
5218 bnx2x_sp(bp, context[i - bp->num_rx_queues].eth);
5219
5220 context->cstorm_st_context.sb_index_number =
5221 C_SB_ETH_TX_CQ_INDEX;
5222 context->cstorm_st_context.status_block_id = fp->sb_id;
5223
5224 context->xstorm_st_context.tx_bd_page_base_hi =
5225 U64_HI(fp->tx_desc_mapping);
5226 context->xstorm_st_context.tx_bd_page_base_lo =
5227 U64_LO(fp->tx_desc_mapping);
5228 context->xstorm_st_context.statistics_data = (fp->cl_id |
5229 XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE);
5230 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005231}
5232
5233static void bnx2x_init_ind_table(struct bnx2x *bp)
5234{
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005235 int func = BP_FUNC(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005236 int i;
5237
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005238 if (bp->multi_mode == ETH_RSS_MODE_DISABLED)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005239 return;
5240
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005241 DP(NETIF_MSG_IFUP,
5242 "Initializing indirection table multi_mode %d\n", bp->multi_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005243 for (i = 0; i < TSTORM_INDIRECTION_TABLE_SIZE; i++)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005244 REG_WR8(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08005245 TSTORM_INDIRECTION_TABLE_OFFSET(func) + i,
Eilon Greenstein0626b892009-02-12 08:38:14 +00005246 bp->fp->cl_id + (i % bp->num_rx_queues));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005247}
5248
Eliezer Tamir49d66772008-02-28 11:53:13 -08005249static void bnx2x_set_client_config(struct bnx2x *bp)
5250{
Eliezer Tamir49d66772008-02-28 11:53:13 -08005251 struct tstorm_eth_client_config tstorm_client = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005252 int port = BP_PORT(bp);
5253 int i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005254
Eilon Greensteine7799c52009-01-14 21:30:27 -08005255 tstorm_client.mtu = bp->dev->mtu;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005256 tstorm_client.config_flags =
Eilon Greensteinde832a52009-02-12 08:36:33 +00005257 (TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE |
5258 TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005259#ifdef BCM_VLAN
Eilon Greenstein0c6671b2009-01-14 21:26:51 -08005260 if (bp->rx_mode && bp->vlgrp && (bp->flags & HW_VLAN_RX_FLAG)) {
Eliezer Tamir49d66772008-02-28 11:53:13 -08005261 tstorm_client.config_flags |=
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005262 TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE;
Eliezer Tamir49d66772008-02-28 11:53:13 -08005263 DP(NETIF_MSG_IFUP, "vlan removal enabled\n");
5264 }
5265#endif
Eliezer Tamir49d66772008-02-28 11:53:13 -08005266
5267 for_each_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +00005268 tstorm_client.statistics_counter_id = bp->fp[i].cl_id;
5269
Eliezer Tamir49d66772008-02-28 11:53:13 -08005270 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005271 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id),
Eliezer Tamir49d66772008-02-28 11:53:13 -08005272 ((u32 *)&tstorm_client)[0]);
5273 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005274 TSTORM_CLIENT_CONFIG_OFFSET(port, bp->fp[i].cl_id) + 4,
Eliezer Tamir49d66772008-02-28 11:53:13 -08005275 ((u32 *)&tstorm_client)[1]);
5276 }
5277
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005278 DP(BNX2X_MSG_OFF, "tstorm_client: 0x%08x 0x%08x\n",
5279 ((u32 *)&tstorm_client)[0], ((u32 *)&tstorm_client)[1]);
Eliezer Tamir49d66772008-02-28 11:53:13 -08005280}
5281
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005282static void bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5283{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284 struct tstorm_eth_mac_filter_config tstorm_mac_filter = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005285 int mode = bp->rx_mode;
Michael Chan37b091b2009-10-10 13:46:55 +00005286 int mask = bp->rx_mode_cl_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005287 int func = BP_FUNC(bp);
Eilon Greenstein581ce432009-07-29 00:20:04 +00005288 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005289 int i;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005290 /* All but management unicast packets should pass to the host as well */
5291 u32 llh_mask =
5292 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_BRCST |
5293 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_MLCST |
5294 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_VLAN |
5295 NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_NO_VLAN;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005296
Eilon Greenstein3196a882008-08-13 15:58:49 -07005297 DP(NETIF_MSG_IFUP, "rx mode %d mask 0x%x\n", mode, mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005298
5299 switch (mode) {
5300 case BNX2X_RX_MODE_NONE: /* no Rx */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005301 tstorm_mac_filter.ucast_drop_all = mask;
5302 tstorm_mac_filter.mcast_drop_all = mask;
5303 tstorm_mac_filter.bcast_drop_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005304 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005305
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005306 case BNX2X_RX_MODE_NORMAL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005307 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005308 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005309
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005310 case BNX2X_RX_MODE_ALLMULTI:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005311 tstorm_mac_filter.mcast_accept_all = mask;
5312 tstorm_mac_filter.bcast_accept_all = mask;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005313 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005314
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005315 case BNX2X_RX_MODE_PROMISC:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005316 tstorm_mac_filter.ucast_accept_all = mask;
5317 tstorm_mac_filter.mcast_accept_all = mask;
5318 tstorm_mac_filter.bcast_accept_all = mask;
Eilon Greenstein581ce432009-07-29 00:20:04 +00005319 /* pass management unicast packets as well */
5320 llh_mask |= NIG_LLH0_BRB1_DRV_MASK_REG_LLH0_BRB1_DRV_MASK_UNCST;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005321 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00005322
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005323 default:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005324 BNX2X_ERR("BAD rx mode (%d)\n", mode);
5325 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005326 }
5327
Eilon Greenstein581ce432009-07-29 00:20:04 +00005328 REG_WR(bp,
5329 (port ? NIG_REG_LLH1_BRB1_DRV_MASK : NIG_REG_LLH0_BRB1_DRV_MASK),
5330 llh_mask);
5331
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005332 for (i = 0; i < sizeof(struct tstorm_eth_mac_filter_config)/4; i++) {
5333 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005334 TSTORM_MAC_FILTER_CONFIG_OFFSET(func) + i * 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005335 ((u32 *)&tstorm_mac_filter)[i]);
5336
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005337/* DP(NETIF_MSG_IFUP, "tstorm_mac_filter[%d]: 0x%08x\n", i,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005338 ((u32 *)&tstorm_mac_filter)[i]); */
5339 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005340
Eliezer Tamir49d66772008-02-28 11:53:13 -08005341 if (mode != BNX2X_RX_MODE_NONE)
5342 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005343}
5344
Eilon Greenstein471de712008-08-13 15:49:35 -07005345static void bnx2x_init_internal_common(struct bnx2x *bp)
5346{
5347 int i;
5348
5349 /* Zero this manually as its initialization is
5350 currently missing in the initTool */
5351 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5352 REG_WR(bp, BAR_USTRORM_INTMEM +
5353 USTORM_AGG_DATA_OFFSET + i * 4, 0);
5354}
5355
5356static void bnx2x_init_internal_port(struct bnx2x *bp)
5357{
5358 int port = BP_PORT(bp);
5359
Eilon Greensteinca003922009-08-12 22:53:28 -07005360 REG_WR(bp,
5361 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_U_OFFSET(port), BNX2X_BTR);
5362 REG_WR(bp,
5363 BAR_CSTRORM_INTMEM + CSTORM_HC_BTR_C_OFFSET(port), BNX2X_BTR);
Eilon Greenstein471de712008-08-13 15:49:35 -07005364 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5365 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_HC_BTR_OFFSET(port), BNX2X_BTR);
5366}
5367
5368static void bnx2x_init_internal_func(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005369{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005370 struct tstorm_eth_function_common_config tstorm_config = {0};
5371 struct stats_indication_flags stats_flags = {0};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005372 int port = BP_PORT(bp);
5373 int func = BP_FUNC(bp);
Eilon Greensteinde832a52009-02-12 08:36:33 +00005374 int i, j;
5375 u32 offset;
Eilon Greenstein471de712008-08-13 15:49:35 -07005376 u16 max_agg_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005377
5378 if (is_multi(bp)) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005379 tstorm_config.config_flags = MULTI_FLAGS(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005380 tstorm_config.rss_result_mask = MULTI_MASK;
5381 }
Eilon Greensteinca003922009-08-12 22:53:28 -07005382
5383 /* Enable TPA if needed */
5384 if (bp->flags & TPA_ENABLE_FLAG)
5385 tstorm_config.config_flags |=
5386 TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA;
5387
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08005388 if (IS_E1HMF(bp))
5389 tstorm_config.config_flags |=
5390 TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005391
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005392 tstorm_config.leading_client_id = BP_L_ID(bp);
5393
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005394 REG_WR(bp, BAR_TSTRORM_INTMEM +
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005395 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005396 (*(u32 *)&tstorm_config));
5397
Eliezer Tamirc14423f2008-02-28 11:49:42 -08005398 bp->rx_mode = BNX2X_RX_MODE_NONE; /* no rx until link is up */
Michael Chan37b091b2009-10-10 13:46:55 +00005399 bp->rx_mode_cl_mask = (1 << BP_L_ID(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005400 bnx2x_set_storm_rx_mode(bp);
5401
Eilon Greensteinde832a52009-02-12 08:36:33 +00005402 for_each_queue(bp, i) {
5403 u8 cl_id = bp->fp[i].cl_id;
5404
5405 /* reset xstorm per client statistics */
5406 offset = BAR_XSTRORM_INTMEM +
5407 XSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5408 for (j = 0;
5409 j < sizeof(struct xstorm_per_client_stats) / 4; j++)
5410 REG_WR(bp, offset + j*4, 0);
5411
5412 /* reset tstorm per client statistics */
5413 offset = BAR_TSTRORM_INTMEM +
5414 TSTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5415 for (j = 0;
5416 j < sizeof(struct tstorm_per_client_stats) / 4; j++)
5417 REG_WR(bp, offset + j*4, 0);
5418
5419 /* reset ustorm per client statistics */
5420 offset = BAR_USTRORM_INTMEM +
5421 USTORM_PER_COUNTER_ID_STATS_OFFSET(port, cl_id);
5422 for (j = 0;
5423 j < sizeof(struct ustorm_per_client_stats) / 4; j++)
5424 REG_WR(bp, offset + j*4, 0);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005425 }
5426
5427 /* Init statistics related context */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005428 stats_flags.collect_eth = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005429
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005430 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005431 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005432 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005433 ((u32 *)&stats_flags)[1]);
5434
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005435 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005436 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005437 REG_WR(bp, BAR_TSTRORM_INTMEM + TSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005438 ((u32 *)&stats_flags)[1]);
5439
Eilon Greensteinde832a52009-02-12 08:36:33 +00005440 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func),
5441 ((u32 *)&stats_flags)[0]);
5442 REG_WR(bp, BAR_USTRORM_INTMEM + USTORM_STATS_FLAGS_OFFSET(func) + 4,
5443 ((u32 *)&stats_flags)[1]);
5444
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005445 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005446 ((u32 *)&stats_flags)[0]);
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005447 REG_WR(bp, BAR_CSTRORM_INTMEM + CSTORM_STATS_FLAGS_OFFSET(func) + 4,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005448 ((u32 *)&stats_flags)[1]);
5449
Yitchak Gertner66e855f2008-08-13 15:49:05 -07005450 REG_WR(bp, BAR_XSTRORM_INTMEM +
5451 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5452 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5453 REG_WR(bp, BAR_XSTRORM_INTMEM +
5454 XSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5455 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5456
5457 REG_WR(bp, BAR_TSTRORM_INTMEM +
5458 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5459 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5460 REG_WR(bp, BAR_TSTRORM_INTMEM +
5461 TSTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5462 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005463
Eilon Greensteinde832a52009-02-12 08:36:33 +00005464 REG_WR(bp, BAR_USTRORM_INTMEM +
5465 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func),
5466 U64_LO(bnx2x_sp_mapping(bp, fw_stats)));
5467 REG_WR(bp, BAR_USTRORM_INTMEM +
5468 USTORM_ETH_STATS_QUERY_ADDR_OFFSET(func) + 4,
5469 U64_HI(bnx2x_sp_mapping(bp, fw_stats)));
5470
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005471 if (CHIP_IS_E1H(bp)) {
5472 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNCTION_MODE_OFFSET,
5473 IS_E1HMF(bp));
5474 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNCTION_MODE_OFFSET,
5475 IS_E1HMF(bp));
5476 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNCTION_MODE_OFFSET,
5477 IS_E1HMF(bp));
5478 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNCTION_MODE_OFFSET,
5479 IS_E1HMF(bp));
5480
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005481 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_E1HOV_OFFSET(func),
5482 bp->e1hov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005483 }
5484
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -08005485 /* Init CQ ring mapping and aggregation size, the FW limit is 8 frags */
5486 max_agg_size =
5487 min((u32)(min((u32)8, (u32)MAX_SKB_FRAGS) *
5488 SGE_PAGE_SIZE * PAGES_PER_SGE),
5489 (u32)0xffff);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00005490 for_each_rx_queue(bp, i) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005491 struct bnx2x_fastpath *fp = &bp->fp[i];
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005492
5493 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005494 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005495 U64_LO(fp->rx_comp_mapping));
5496 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005497 USTORM_CQE_PAGE_BASE_OFFSET(port, fp->cl_id) + 4,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005498 U64_HI(fp->rx_comp_mapping));
5499
Eilon Greensteinca003922009-08-12 22:53:28 -07005500 /* Next page */
5501 REG_WR(bp, BAR_USTRORM_INTMEM +
5502 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id),
5503 U64_LO(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5504 REG_WR(bp, BAR_USTRORM_INTMEM +
5505 USTORM_CQE_PAGE_NEXT_OFFSET(port, fp->cl_id) + 4,
5506 U64_HI(fp->rx_comp_mapping + BCM_PAGE_SIZE));
5507
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005508 REG_WR16(bp, BAR_USTRORM_INTMEM +
Eilon Greenstein0626b892009-02-12 08:38:14 +00005509 USTORM_MAX_AGG_SIZE_OFFSET(port, fp->cl_id),
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07005510 max_agg_size);
5511 }
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005512
Eilon Greenstein1c063282009-02-12 08:36:43 +00005513 /* dropless flow control */
5514 if (CHIP_IS_E1H(bp)) {
5515 struct ustorm_eth_rx_pause_data_e1h rx_pause = {0};
5516
5517 rx_pause.bd_thr_low = 250;
5518 rx_pause.cqe_thr_low = 250;
5519 rx_pause.cos = 1;
5520 rx_pause.sge_thr_low = 0;
5521 rx_pause.bd_thr_high = 350;
5522 rx_pause.cqe_thr_high = 350;
5523 rx_pause.sge_thr_high = 0;
5524
5525 for_each_rx_queue(bp, i) {
5526 struct bnx2x_fastpath *fp = &bp->fp[i];
5527
5528 if (!fp->disable_tpa) {
5529 rx_pause.sge_thr_low = 150;
5530 rx_pause.sge_thr_high = 250;
5531 }
5532
5533
5534 offset = BAR_USTRORM_INTMEM +
5535 USTORM_ETH_RING_PAUSE_DATA_OFFSET(port,
5536 fp->cl_id);
5537 for (j = 0;
5538 j < sizeof(struct ustorm_eth_rx_pause_data_e1h)/4;
5539 j++)
5540 REG_WR(bp, offset + j*4,
5541 ((u32 *)&rx_pause)[j]);
5542 }
5543 }
5544
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005545 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
5546
5547 /* Init rate shaping and fairness contexts */
5548 if (IS_E1HMF(bp)) {
5549 int vn;
5550
5551 /* During init there is no active link
5552 Until link is up, set link rate to 10Gbps */
5553 bp->link_vars.line_speed = SPEED_10000;
5554 bnx2x_init_port_minmax(bp);
5555
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005556 if (!BP_NOMCP(bp))
5557 bp->mf_config =
5558 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005559 bnx2x_calc_vn_weight_sum(bp);
5560
5561 for (vn = VN_0; vn < E1HVN_MAX; vn++)
5562 bnx2x_init_vn_minmax(bp, 2*vn + port);
5563
5564 /* Enable rate shaping and fairness */
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005565 bp->cmng.flags.cmng_enables |=
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005566 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07005567
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00005568 } else {
5569 /* rate shaping and fairness are disabled */
5570 DP(NETIF_MSG_IFUP,
5571 "single function mode minmax will be disabled\n");
5572 }
5573
5574
5575 /* Store it to internal memory */
5576 if (bp->port.pmf)
5577 for (i = 0; i < sizeof(struct cmng_struct_per_port) / 4; i++)
5578 REG_WR(bp, BAR_XSTRORM_INTMEM +
5579 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port) + i * 4,
5580 ((u32 *)(&bp->cmng))[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005581}
5582
Eilon Greenstein471de712008-08-13 15:49:35 -07005583static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5584{
5585 switch (load_code) {
5586 case FW_MSG_CODE_DRV_LOAD_COMMON:
5587 bnx2x_init_internal_common(bp);
5588 /* no break */
5589
5590 case FW_MSG_CODE_DRV_LOAD_PORT:
5591 bnx2x_init_internal_port(bp);
5592 /* no break */
5593
5594 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
5595 bnx2x_init_internal_func(bp);
5596 break;
5597
5598 default:
5599 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5600 break;
5601 }
5602}
5603
5604static void bnx2x_nic_init(struct bnx2x *bp, u32 load_code)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005605{
5606 int i;
5607
5608 for_each_queue(bp, i) {
5609 struct bnx2x_fastpath *fp = &bp->fp[i];
5610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005611 fp->bp = bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005612 fp->state = BNX2X_FP_STATE_CLOSED;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005613 fp->index = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005614 fp->cl_id = BP_L_ID(bp) + i;
Michael Chan37b091b2009-10-10 13:46:55 +00005615#ifdef BCM_CNIC
5616 fp->sb_id = fp->cl_id + 1;
5617#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005618 fp->sb_id = fp->cl_id;
Michael Chan37b091b2009-10-10 13:46:55 +00005619#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07005620 /* Suitable Rx and Tx SBs are served by the same client */
5621 if (i >= bp->num_rx_queues)
5622 fp->cl_id -= bp->num_rx_queues;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005623 DP(NETIF_MSG_IFUP,
Eilon Greensteinf5372252009-02-12 08:38:30 +00005624 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d sb %d\n",
5625 i, bp, fp->status_blk, fp->cl_id, fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005626 bnx2x_init_sb(bp, fp->status_blk, fp->status_blk_mapping,
Eilon Greenstein0626b892009-02-12 08:38:14 +00005627 fp->sb_id);
Eilon Greenstein5c862842008-08-13 15:51:48 -07005628 bnx2x_update_fpsb_idx(fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005629 }
5630
Eilon Greenstein16119782009-03-02 07:59:27 +00005631 /* ensure status block indices were read */
5632 rmb();
5633
5634
Eilon Greenstein5c862842008-08-13 15:51:48 -07005635 bnx2x_init_def_sb(bp, bp->def_status_blk, bp->def_status_blk_mapping,
5636 DEF_SB_ID);
5637 bnx2x_update_dsb_idx(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005638 bnx2x_update_coalesce(bp);
5639 bnx2x_init_rx_rings(bp);
5640 bnx2x_init_tx_ring(bp);
5641 bnx2x_init_sp_ring(bp);
5642 bnx2x_init_context(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07005643 bnx2x_init_internal(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005644 bnx2x_init_ind_table(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08005645 bnx2x_stats_init(bp);
5646
5647 /* At this point, we are ready for interrupts */
5648 atomic_set(&bp->intr_sem, 0);
5649
5650 /* flush all before enabling interrupts */
5651 mb();
5652 mmiowb();
5653
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08005654 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00005655
5656 /* Check for SPIO5 */
5657 bnx2x_attn_int_deasserted0(bp,
5658 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
5659 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005660}
5661
5662/* end of nic init */
5663
5664/*
5665 * gzip service functions
5666 */
5667
5668static int bnx2x_gunzip_init(struct bnx2x *bp)
5669{
5670 bp->gunzip_buf = pci_alloc_consistent(bp->pdev, FW_BUF_SIZE,
5671 &bp->gunzip_mapping);
5672 if (bp->gunzip_buf == NULL)
5673 goto gunzip_nomem1;
5674
5675 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
5676 if (bp->strm == NULL)
5677 goto gunzip_nomem2;
5678
5679 bp->strm->workspace = kmalloc(zlib_inflate_workspacesize(),
5680 GFP_KERNEL);
5681 if (bp->strm->workspace == NULL)
5682 goto gunzip_nomem3;
5683
5684 return 0;
5685
5686gunzip_nomem3:
5687 kfree(bp->strm);
5688 bp->strm = NULL;
5689
5690gunzip_nomem2:
5691 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5692 bp->gunzip_mapping);
5693 bp->gunzip_buf = NULL;
5694
5695gunzip_nomem1:
5696 printk(KERN_ERR PFX "%s: Cannot allocate firmware buffer for"
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005697 " un-compression\n", bp->dev->name);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005698 return -ENOMEM;
5699}
5700
5701static void bnx2x_gunzip_end(struct bnx2x *bp)
5702{
5703 kfree(bp->strm->workspace);
5704
5705 kfree(bp->strm);
5706 bp->strm = NULL;
5707
5708 if (bp->gunzip_buf) {
5709 pci_free_consistent(bp->pdev, FW_BUF_SIZE, bp->gunzip_buf,
5710 bp->gunzip_mapping);
5711 bp->gunzip_buf = NULL;
5712 }
5713}
5714
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005715static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005716{
5717 int n, rc;
5718
5719 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005720 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
5721 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005722 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005723 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005724
5725 n = 10;
5726
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005727#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005728
5729 if (zbuf[3] & FNAME)
5730 while ((zbuf[n++] != 0) && (n < len));
5731
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005732 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005733 bp->strm->avail_in = len - n;
5734 bp->strm->next_out = bp->gunzip_buf;
5735 bp->strm->avail_out = FW_BUF_SIZE;
5736
5737 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
5738 if (rc != Z_OK)
5739 return rc;
5740
5741 rc = zlib_inflate(bp->strm, Z_FINISH);
5742 if ((rc != Z_OK) && (rc != Z_STREAM_END))
5743 printk(KERN_ERR PFX "%s: Firmware decompression error: %s\n",
5744 bp->dev->name, bp->strm->msg);
5745
5746 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
5747 if (bp->gunzip_outlen & 0x3)
5748 printk(KERN_ERR PFX "%s: Firmware decompression error:"
5749 " gunzip_outlen (%d) not aligned\n",
5750 bp->dev->name, bp->gunzip_outlen);
5751 bp->gunzip_outlen >>= 2;
5752
5753 zlib_inflateEnd(bp->strm);
5754
5755 if (rc == Z_STREAM_END)
5756 return 0;
5757
5758 return rc;
5759}
5760
5761/* nic load/unload */
5762
5763/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005764 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005765 */
5766
5767/* send a NIG loopback debug packet */
5768static void bnx2x_lb_pckt(struct bnx2x *bp)
5769{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005770 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005771
5772 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005773 wb_write[0] = 0x55555555;
5774 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005775 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005776 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005777
5778 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005779 wb_write[0] = 0x09000000;
5780 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005781 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005782 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005783}
5784
5785/* some of the internal memories
5786 * are not directly readable from the driver
5787 * to test them we send debug packets
5788 */
5789static int bnx2x_int_mem_test(struct bnx2x *bp)
5790{
5791 int factor;
5792 int count, i;
5793 u32 val = 0;
5794
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005795 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005796 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07005797 else if (CHIP_REV_IS_EMUL(bp))
5798 factor = 200;
5799 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005800 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005801
5802 DP(NETIF_MSG_HW, "start part1\n");
5803
5804 /* Disable inputs of parser neighbor blocks */
5805 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5806 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5807 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005808 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005809
5810 /* Write 0 to parser credits for CFC search request */
5811 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5812
5813 /* send Ethernet packet */
5814 bnx2x_lb_pckt(bp);
5815
5816 /* TODO do i reset NIG statistic? */
5817 /* Wait until NIG register shows 1 packet of size 0x10 */
5818 count = 1000 * factor;
5819 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005820
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005821 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5822 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005823 if (val == 0x10)
5824 break;
5825
5826 msleep(10);
5827 count--;
5828 }
5829 if (val != 0x10) {
5830 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5831 return -1;
5832 }
5833
5834 /* Wait until PRS register shows 1 packet */
5835 count = 1000 * factor;
5836 while (count) {
5837 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005838 if (val == 1)
5839 break;
5840
5841 msleep(10);
5842 count--;
5843 }
5844 if (val != 0x1) {
5845 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5846 return -2;
5847 }
5848
5849 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005850 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005851 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005852 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005853 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005854 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
5855 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005856
5857 DP(NETIF_MSG_HW, "part2\n");
5858
5859 /* Disable inputs of parser neighbor blocks */
5860 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
5861 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
5862 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005863 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005864
5865 /* Write 0 to parser credits for CFC search request */
5866 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
5867
5868 /* send 10 Ethernet packets */
5869 for (i = 0; i < 10; i++)
5870 bnx2x_lb_pckt(bp);
5871
5872 /* Wait until NIG register shows 10 + 1
5873 packets of size 11*0x10 = 0xb0 */
5874 count = 1000 * factor;
5875 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005876
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005877 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
5878 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005879 if (val == 0xb0)
5880 break;
5881
5882 msleep(10);
5883 count--;
5884 }
5885 if (val != 0xb0) {
5886 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
5887 return -3;
5888 }
5889
5890 /* Wait until PRS register shows 2 packets */
5891 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5892 if (val != 2)
5893 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5894
5895 /* Write 1 to parser credits for CFC search request */
5896 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
5897
5898 /* Wait until PRS register shows 3 packets */
5899 msleep(10 * factor);
5900 /* Wait until NIG register shows 1 packet of size 0x10 */
5901 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
5902 if (val != 3)
5903 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
5904
5905 /* clear NIG EOP FIFO */
5906 for (i = 0; i < 11; i++)
5907 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
5908 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
5909 if (val != 1) {
5910 BNX2X_ERR("clear of NIG failed\n");
5911 return -4;
5912 }
5913
5914 /* Reset and init BRB, PRS, NIG */
5915 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
5916 msleep(50);
5917 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
5918 msleep(50);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07005919 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
5920 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00005921#ifndef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005922 /* set NIC mode */
5923 REG_WR(bp, PRS_REG_NIC_MODE, 1);
5924#endif
5925
5926 /* Enable inputs of parser neighbor blocks */
5927 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
5928 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
5929 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07005930 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005931
5932 DP(NETIF_MSG_HW, "done\n");
5933
5934 return 0; /* OK */
5935}
5936
5937static void enable_blocks_attention(struct bnx2x *bp)
5938{
5939 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
5940 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
5941 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
5942 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
5943 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
5944 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
5945 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
5946 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
5947 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005948/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
5949/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005950 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
5951 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
5952 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005953/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
5954/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005955 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
5956 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
5957 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
5958 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005959/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
5960/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
5961 if (CHIP_REV_IS_FPGA(bp))
5962 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x580000);
5963 else
5964 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, 0x480000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005965 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
5966 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
5967 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005968/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
5969/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005970 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
5971 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005972/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
5973 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0X18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005974}
5975
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005976
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00005977static void bnx2x_reset_common(struct bnx2x *bp)
5978{
5979 /* reset_common */
5980 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
5981 0xd3ffff7f);
5982 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, 0x1403);
5983}
5984
Eilon Greenstein573f2032009-08-12 08:24:14 +00005985static void bnx2x_init_pxp(struct bnx2x *bp)
5986{
5987 u16 devctl;
5988 int r_order, w_order;
5989
5990 pci_read_config_word(bp->pdev,
5991 bp->pcie_cap + PCI_EXP_DEVCTL, &devctl);
5992 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
5993 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
5994 if (bp->mrrs == -1)
5995 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
5996 else {
5997 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
5998 r_order = bp->mrrs;
5999 }
6000
6001 bnx2x_init_pxp_arb(bp, r_order, w_order);
6002}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006003
6004static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6005{
6006 u32 val;
6007 u8 port;
6008 u8 is_required = 0;
6009
6010 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6011 SHARED_HW_CFG_FAN_FAILURE_MASK;
6012
6013 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6014 is_required = 1;
6015
6016 /*
6017 * The fan failure mechanism is usually related to the PHY type since
6018 * the power consumption of the board is affected by the PHY. Currently,
6019 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6020 */
6021 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6022 for (port = PORT_0; port < PORT_MAX; port++) {
6023 u32 phy_type =
6024 SHMEM_RD(bp, dev_info.port_hw_config[port].
6025 external_phy_config) &
6026 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
6027 is_required |=
6028 ((phy_type ==
6029 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) ||
6030 (phy_type ==
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006031 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727) ||
6032 (phy_type ==
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006033 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481));
6034 }
6035
6036 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6037
6038 if (is_required == 0)
6039 return;
6040
6041 /* Fan failure is indicated by SPIO 5 */
6042 bnx2x_set_spio(bp, MISC_REGISTERS_SPIO_5,
6043 MISC_REGISTERS_SPIO_INPUT_HI_Z);
6044
6045 /* set to active low mode */
6046 val = REG_RD(bp, MISC_REG_SPIO_INT);
6047 val |= ((1 << MISC_REGISTERS_SPIO_5) <<
6048 MISC_REGISTERS_SPIO_INT_OLD_SET_POS);
6049 REG_WR(bp, MISC_REG_SPIO_INT, val);
6050
6051 /* enable interrupt to signal the IGU */
6052 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
6053 val |= (1 << MISC_REGISTERS_SPIO_5);
6054 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6055}
6056
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006057static int bnx2x_init_common(struct bnx2x *bp)
6058{
6059 u32 val, i;
Michael Chan37b091b2009-10-10 13:46:55 +00006060#ifdef BCM_CNIC
6061 u32 wb_write[2];
6062#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006063
6064 DP(BNX2X_MSG_MCP, "starting common init func %d\n", BP_FUNC(bp));
6065
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006066 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006067 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
6068 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, 0xfffc);
6069
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006070 bnx2x_init_block(bp, MISC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006071 if (CHIP_IS_E1H(bp))
6072 REG_WR(bp, MISC_REG_E1HMF_MODE, IS_E1HMF(bp));
6073
6074 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x100);
6075 msleep(30);
6076 REG_WR(bp, MISC_REG_LCPLL_CTRL_REG_2, 0x0);
6077
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006078 bnx2x_init_block(bp, PXP_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006079 if (CHIP_IS_E1(bp)) {
6080 /* enable HW interrupt from PXP on USDM overflow
6081 bit 16 on INT_MASK_0 */
6082 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006083 }
6084
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006085 bnx2x_init_block(bp, PXP2_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006086 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006087
6088#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006089 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6090 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6091 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6092 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6093 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006094 /* make sure this value is 0 */
6095 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006096
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006097/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6098 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6099 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6100 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6101 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006102#endif
6103
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006104 REG_WR(bp, PXP2_REG_RQ_CDU_P_SIZE, 2);
Michael Chan37b091b2009-10-10 13:46:55 +00006105#ifdef BCM_CNIC
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006106 REG_WR(bp, PXP2_REG_RQ_TM_P_SIZE, 5);
6107 REG_WR(bp, PXP2_REG_RQ_QM_P_SIZE, 5);
6108 REG_WR(bp, PXP2_REG_RQ_SRC_P_SIZE, 5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006109#endif
6110
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006111 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6112 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006113
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006114 /* let the HW do it's magic ... */
6115 msleep(100);
6116 /* finish PXP init */
6117 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6118 if (val != 1) {
6119 BNX2X_ERR("PXP2 CFG failed\n");
6120 return -EBUSY;
6121 }
6122 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6123 if (val != 1) {
6124 BNX2X_ERR("PXP2 RD_INIT failed\n");
6125 return -EBUSY;
6126 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006127
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006128 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6129 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006130
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006131 bnx2x_init_block(bp, DMAE_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006132
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006133 /* clean the DMAE memory */
6134 bp->dmae_ready = 1;
6135 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006136
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006137 bnx2x_init_block(bp, TCM_BLOCK, COMMON_STAGE);
6138 bnx2x_init_block(bp, UCM_BLOCK, COMMON_STAGE);
6139 bnx2x_init_block(bp, CCM_BLOCK, COMMON_STAGE);
6140 bnx2x_init_block(bp, XCM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006141
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006142 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6143 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6144 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6145 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6146
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006147 bnx2x_init_block(bp, QM_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006148
6149#ifdef BCM_CNIC
6150 wb_write[0] = 0;
6151 wb_write[1] = 0;
6152 for (i = 0; i < 64; i++) {
6153 REG_WR(bp, QM_REG_BASEADDR + i*4, 1024 * 4 * (i%16));
6154 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL + i*8, wb_write, 2);
6155
6156 if (CHIP_IS_E1H(bp)) {
6157 REG_WR(bp, QM_REG_BASEADDR_EXT_A + i*4, 1024*4*(i%16));
6158 bnx2x_init_ind_wr(bp, QM_REG_PTRTBL_EXT_A + i*8,
6159 wb_write, 2);
6160 }
6161 }
6162#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006163 /* soft reset pulse */
6164 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6165 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006166
Michael Chan37b091b2009-10-10 13:46:55 +00006167#ifdef BCM_CNIC
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006168 bnx2x_init_block(bp, TIMERS_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006169#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006170
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006171 bnx2x_init_block(bp, DQ_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006172 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BCM_PAGE_SHIFT);
6173 if (!CHIP_REV_IS_SLOW(bp)) {
6174 /* enable hw interrupt from doorbell Q */
6175 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6176 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006177
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006178 bnx2x_init_block(bp, BRB1_BLOCK, COMMON_STAGE);
6179 bnx2x_init_block(bp, PRS_BLOCK, COMMON_STAGE);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006180 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Michael Chan37b091b2009-10-10 13:46:55 +00006181#ifndef BCM_CNIC
Eilon Greenstein3196a882008-08-13 15:58:49 -07006182 /* set NIC mode */
6183 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Michael Chan37b091b2009-10-10 13:46:55 +00006184#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006185 if (CHIP_IS_E1H(bp))
6186 REG_WR(bp, PRS_REG_E1HOV_MODE, IS_E1HMF(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006187
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006188 bnx2x_init_block(bp, TSDM_BLOCK, COMMON_STAGE);
6189 bnx2x_init_block(bp, CSDM_BLOCK, COMMON_STAGE);
6190 bnx2x_init_block(bp, USDM_BLOCK, COMMON_STAGE);
6191 bnx2x_init_block(bp, XSDM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006192
Eilon Greensteinca003922009-08-12 22:53:28 -07006193 bnx2x_init_fill(bp, TSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6194 bnx2x_init_fill(bp, USEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6195 bnx2x_init_fill(bp, CSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
6196 bnx2x_init_fill(bp, XSEM_REG_FAST_MEMORY, 0, STORM_INTMEM_SIZE(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006197
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006198 bnx2x_init_block(bp, TSEM_BLOCK, COMMON_STAGE);
6199 bnx2x_init_block(bp, USEM_BLOCK, COMMON_STAGE);
6200 bnx2x_init_block(bp, CSEM_BLOCK, COMMON_STAGE);
6201 bnx2x_init_block(bp, XSEM_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006202
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006203 /* sync semi rtc */
6204 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6205 0x80000000);
6206 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6207 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006208
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006209 bnx2x_init_block(bp, UPB_BLOCK, COMMON_STAGE);
6210 bnx2x_init_block(bp, XPB_BLOCK, COMMON_STAGE);
6211 bnx2x_init_block(bp, PBF_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006212
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006213 REG_WR(bp, SRC_REG_SOFT_RST, 1);
6214 for (i = SRC_REG_KEYRSS0_0; i <= SRC_REG_KEYRSS1_9; i += 4) {
6215 REG_WR(bp, i, 0xc0cac01a);
6216 /* TODO: replace with something meaningful */
6217 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006218 bnx2x_init_block(bp, SRCH_BLOCK, COMMON_STAGE);
Michael Chan37b091b2009-10-10 13:46:55 +00006219#ifdef BCM_CNIC
6220 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6221 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6222 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6223 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6224 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6225 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6226 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6227 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6228 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6229 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6230#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006231 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006232
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006233 if (sizeof(union cdu_context) != 1024)
6234 /* we currently assume that a context is 1024 bytes */
6235 printk(KERN_ALERT PFX "please adjust the size of"
6236 " cdu_context(%ld)\n", (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006237
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006238 bnx2x_init_block(bp, CDU_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006239 val = (4 << 24) + (0 << 12) + 1024;
6240 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006242 bnx2x_init_block(bp, CFC_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006243 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006244 /* enable context validation interrupt from CFC */
6245 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6246
6247 /* set the thresholds to prevent CFC/CDU race */
6248 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006249
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006250 bnx2x_init_block(bp, HC_BLOCK, COMMON_STAGE);
6251 bnx2x_init_block(bp, MISC_AEU_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006252
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006253 bnx2x_init_block(bp, PXPCS_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006254 /* Reset PCIE errors for debug */
6255 REG_WR(bp, 0x2814, 0xffffffff);
6256 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006257
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006258 bnx2x_init_block(bp, EMAC0_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006259 bnx2x_init_block(bp, EMAC1_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006260 bnx2x_init_block(bp, DBU_BLOCK, COMMON_STAGE);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006261 bnx2x_init_block(bp, DBG_BLOCK, COMMON_STAGE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006262
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006263 bnx2x_init_block(bp, NIG_BLOCK, COMMON_STAGE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006264 if (CHIP_IS_E1H(bp)) {
6265 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_E1HMF(bp));
6266 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_E1HMF(bp));
6267 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006268
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006269 if (CHIP_REV_IS_SLOW(bp))
6270 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006271
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006272 /* finish CFC init */
6273 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6274 if (val != 1) {
6275 BNX2X_ERR("CFC LL_INIT failed\n");
6276 return -EBUSY;
6277 }
6278 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6279 if (val != 1) {
6280 BNX2X_ERR("CFC AC_INIT failed\n");
6281 return -EBUSY;
6282 }
6283 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6284 if (val != 1) {
6285 BNX2X_ERR("CFC CAM_INIT failed\n");
6286 return -EBUSY;
6287 }
6288 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006289
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006290 /* read NIG statistic
6291 to see if this is our first up since powerup */
6292 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6293 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006294
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006295 /* do internal memory self test */
6296 if ((CHIP_IS_E1(bp)) && (val == 0) && bnx2x_int_mem_test(bp)) {
6297 BNX2X_ERR("internal mem self test failed\n");
6298 return -EBUSY;
6299 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006300
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006301 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006302 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
6303 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
6304 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006305 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eilon Greenstein46c6a672009-02-12 08:36:58 +00006306 bp->port.need_hw_lock = 1;
6307 break;
6308
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006309 default:
6310 break;
6311 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006312
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006313 bnx2x_setup_fan_failure_detection(bp);
6314
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006315 /* clear PXP2 attentions */
6316 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006317
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006318 enable_blocks_attention(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006319
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006320 if (!BP_NOMCP(bp)) {
6321 bnx2x_acquire_phy_lock(bp);
6322 bnx2x_common_init_phy(bp, bp->common.shmem_base);
6323 bnx2x_release_phy_lock(bp);
6324 } else
6325 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6326
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006327 return 0;
6328}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006329
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006330static int bnx2x_init_port(struct bnx2x *bp)
6331{
6332 int port = BP_PORT(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006333 int init_stage = port ? PORT1_STAGE : PORT0_STAGE;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006334 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006335 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006336
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006337 DP(BNX2X_MSG_MCP, "starting port init port %x\n", port);
6338
6339 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006340
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006341 bnx2x_init_block(bp, PXP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006342 bnx2x_init_block(bp, PXP2_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006343
6344 bnx2x_init_block(bp, TCM_BLOCK, init_stage);
6345 bnx2x_init_block(bp, UCM_BLOCK, init_stage);
6346 bnx2x_init_block(bp, CCM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006347 bnx2x_init_block(bp, XCM_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006348
Michael Chan37b091b2009-10-10 13:46:55 +00006349#ifdef BCM_CNIC
6350 REG_WR(bp, QM_REG_CONNNUM_0 + port*4, 1024/16 - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006351
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006352 bnx2x_init_block(bp, TIMERS_BLOCK, init_stage);
Michael Chan37b091b2009-10-10 13:46:55 +00006353 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
6354 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006355#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006356 bnx2x_init_block(bp, DQ_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006357
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006358 bnx2x_init_block(bp, BRB1_BLOCK, init_stage);
Eilon Greenstein1c063282009-02-12 08:36:43 +00006359 if (CHIP_REV_IS_SLOW(bp) && !CHIP_IS_E1H(bp)) {
6360 /* no pause for emulation and FPGA */
6361 low = 0;
6362 high = 513;
6363 } else {
6364 if (IS_E1HMF(bp))
6365 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
6366 else if (bp->dev->mtu > 4096) {
6367 if (bp->flags & ONE_PORT_FLAG)
6368 low = 160;
6369 else {
6370 val = bp->dev->mtu;
6371 /* (24*1024 + val*4)/256 */
6372 low = 96 + (val/64) + ((val % 64) ? 1 : 0);
6373 }
6374 } else
6375 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
6376 high = low + 56; /* 14*1024/256 */
6377 }
6378 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
6379 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
6380
6381
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006382 bnx2x_init_block(bp, PRS_BLOCK, init_stage);
Eilon Greensteinca003922009-08-12 22:53:28 -07006383
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006384 bnx2x_init_block(bp, TSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006385 bnx2x_init_block(bp, CSDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006386 bnx2x_init_block(bp, USDM_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006387 bnx2x_init_block(bp, XSDM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006388
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006389 bnx2x_init_block(bp, TSEM_BLOCK, init_stage);
6390 bnx2x_init_block(bp, USEM_BLOCK, init_stage);
6391 bnx2x_init_block(bp, CSEM_BLOCK, init_stage);
6392 bnx2x_init_block(bp, XSEM_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006393
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006394 bnx2x_init_block(bp, UPB_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006395 bnx2x_init_block(bp, XPB_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006396
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006397 bnx2x_init_block(bp, PBF_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006398
6399 /* configure PBF to work without PAUSE mtu 9000 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006400 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006401
6402 /* update threshold */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006403 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006404 /* update init credit */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006405 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006406
6407 /* probe changes */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006408 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006409 msleep(5);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006410 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006411
Michael Chan37b091b2009-10-10 13:46:55 +00006412#ifdef BCM_CNIC
6413 bnx2x_init_block(bp, SRCH_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006414#endif
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006415 bnx2x_init_block(bp, CDU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006416 bnx2x_init_block(bp, CFC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006417
6418 if (CHIP_IS_E1(bp)) {
6419 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6420 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6421 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006422 bnx2x_init_block(bp, HC_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006423
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006424 bnx2x_init_block(bp, MISC_AEU_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006425 /* init aeu_mask_attn_func_0/1:
6426 * - SF mode: bits 3-7 are masked. only bits 0-2 are in use
6427 * - MF mode: bit 3 is masked. bits 0-2 are in use as in SF
6428 * bits 4-7 are used for "per vn group attention" */
6429 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4,
6430 (IS_E1HMF(bp) ? 0xF7 : 0x7));
6431
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006432 bnx2x_init_block(bp, PXPCS_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006433 bnx2x_init_block(bp, EMAC0_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006434 bnx2x_init_block(bp, EMAC1_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006435 bnx2x_init_block(bp, DBU_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006436 bnx2x_init_block(bp, DBG_BLOCK, init_stage);
Eilon Greenstein356e2382009-02-12 08:38:32 +00006437
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006438 bnx2x_init_block(bp, NIG_BLOCK, init_stage);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006439
6440 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
6441
6442 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006443 /* 0x2 disable e1hov, 0x1 enable */
6444 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
6445 (IS_E1HMF(bp) ? 0x1 : 0x2));
6446
Eilon Greenstein1c063282009-02-12 08:36:43 +00006447 {
6448 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
6449 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
6450 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
6451 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006452 }
6453
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006454 bnx2x_init_block(bp, MCP_BLOCK, init_stage);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006455 bnx2x_init_block(bp, DMAE_BLOCK, init_stage);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006456
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006457 switch (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config)) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00006458 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
6459 {
6460 u32 swap_val, swap_override, aeu_gpio_mask, offset;
6461
6462 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_3,
6463 MISC_REGISTERS_GPIO_INPUT_HI_Z, port);
6464
6465 /* The GPIO should be swapped if the swap register is
6466 set and active */
6467 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
6468 swap_override = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
6469
6470 /* Select function upon port-swap configuration */
6471 if (port == 0) {
6472 offset = MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0;
6473 aeu_gpio_mask = (swap_val && swap_override) ?
6474 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1 :
6475 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0;
6476 } else {
6477 offset = MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0;
6478 aeu_gpio_mask = (swap_val && swap_override) ?
6479 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_0 :
6480 AEU_INPUTS_ATTN_BITS_GPIO3_FUNCTION_1;
6481 }
6482 val = REG_RD(bp, offset);
6483 /* add GPIO3 to group */
6484 val |= aeu_gpio_mask;
6485 REG_WR(bp, offset, val);
6486 }
6487 break;
6488
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00006489 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006490 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -08006491 /* add SPIO 5 to group 0 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006492 {
6493 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
6494 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
6495 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08006496 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00006497 REG_WR(bp, reg_addr, val);
6498 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08006499 break;
6500
6501 default:
6502 break;
6503 }
6504
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07006505 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006506
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006507 return 0;
6508}
6509
6510#define ILT_PER_FUNC (768/2)
6511#define FUNC_ILT_BASE(func) (func * ILT_PER_FUNC)
6512/* the phys address is shifted right 12 bits and has an added
6513 1=valid bit added to the 53rd bit
6514 then since this is a wide register(TM)
6515 we split it into two 32 bit writes
6516 */
6517#define ONCHIP_ADDR1(x) ((u32)(((u64)x >> 12) & 0xFFFFFFFF))
6518#define ONCHIP_ADDR2(x) ((u32)((1 << 20) | ((u64)x >> 44)))
6519#define PXP_ONE_ILT(x) (((x) << 10) | x)
6520#define PXP_ILT_RANGE(f, l) (((l) << 10) | f)
6521
Michael Chan37b091b2009-10-10 13:46:55 +00006522#ifdef BCM_CNIC
6523#define CNIC_ILT_LINES 127
6524#define CNIC_CTX_PER_ILT 16
6525#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006526#define CNIC_ILT_LINES 0
Michael Chan37b091b2009-10-10 13:46:55 +00006527#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006528
6529static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
6530{
6531 int reg;
6532
6533 if (CHIP_IS_E1H(bp))
6534 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
6535 else /* E1 */
6536 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
6537
6538 bnx2x_wb_wr(bp, reg, ONCHIP_ADDR1(addr), ONCHIP_ADDR2(addr));
6539}
6540
6541static int bnx2x_init_func(struct bnx2x *bp)
6542{
6543 int port = BP_PORT(bp);
6544 int func = BP_FUNC(bp);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006545 u32 addr, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006546 int i;
6547
6548 DP(BNX2X_MSG_MCP, "starting func init func %x\n", func);
6549
Eilon Greenstein8badd272009-02-12 08:36:15 +00006550 /* set MSI reconfigure capability */
6551 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
6552 val = REG_RD(bp, addr);
6553 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
6554 REG_WR(bp, addr, val);
6555
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006556 i = FUNC_ILT_BASE(func);
6557
6558 bnx2x_ilt_wr(bp, i, bnx2x_sp_mapping(bp, context));
6559 if (CHIP_IS_E1H(bp)) {
6560 REG_WR(bp, PXP2_REG_RQ_CDU_FIRST_ILT, i);
6561 REG_WR(bp, PXP2_REG_RQ_CDU_LAST_ILT, i + CNIC_ILT_LINES);
6562 } else /* E1 */
6563 REG_WR(bp, PXP2_REG_PSWRQ_CDU0_L2P + func*4,
6564 PXP_ILT_RANGE(i, i + CNIC_ILT_LINES));
6565
Michael Chan37b091b2009-10-10 13:46:55 +00006566#ifdef BCM_CNIC
6567 i += 1 + CNIC_ILT_LINES;
6568 bnx2x_ilt_wr(bp, i, bp->timers_mapping);
6569 if (CHIP_IS_E1(bp))
6570 REG_WR(bp, PXP2_REG_PSWRQ_TM0_L2P + func*4, PXP_ONE_ILT(i));
6571 else {
6572 REG_WR(bp, PXP2_REG_RQ_TM_FIRST_ILT, i);
6573 REG_WR(bp, PXP2_REG_RQ_TM_LAST_ILT, i);
6574 }
6575
6576 i++;
6577 bnx2x_ilt_wr(bp, i, bp->qm_mapping);
6578 if (CHIP_IS_E1(bp))
6579 REG_WR(bp, PXP2_REG_PSWRQ_QM0_L2P + func*4, PXP_ONE_ILT(i));
6580 else {
6581 REG_WR(bp, PXP2_REG_RQ_QM_FIRST_ILT, i);
6582 REG_WR(bp, PXP2_REG_RQ_QM_LAST_ILT, i);
6583 }
6584
6585 i++;
6586 bnx2x_ilt_wr(bp, i, bp->t1_mapping);
6587 if (CHIP_IS_E1(bp))
6588 REG_WR(bp, PXP2_REG_PSWRQ_SRC0_L2P + func*4, PXP_ONE_ILT(i));
6589 else {
6590 REG_WR(bp, PXP2_REG_RQ_SRC_FIRST_ILT, i);
6591 REG_WR(bp, PXP2_REG_RQ_SRC_LAST_ILT, i);
6592 }
6593
6594 /* tell the searcher where the T2 table is */
6595 REG_WR(bp, SRC_REG_COUNTFREE0 + port*4, 16*1024/64);
6596
6597 bnx2x_wb_wr(bp, SRC_REG_FIRSTFREE0 + port*16,
6598 U64_LO(bp->t2_mapping), U64_HI(bp->t2_mapping));
6599
6600 bnx2x_wb_wr(bp, SRC_REG_LASTFREE0 + port*16,
6601 U64_LO((u64)bp->t2_mapping + 16*1024 - 64),
6602 U64_HI((u64)bp->t2_mapping + 16*1024 - 64));
6603
6604 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, 10);
6605#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006606
6607 if (CHIP_IS_E1H(bp)) {
Eilon Greenstein573f2032009-08-12 08:24:14 +00006608 bnx2x_init_block(bp, MISC_BLOCK, FUNC0_STAGE + func);
6609 bnx2x_init_block(bp, TCM_BLOCK, FUNC0_STAGE + func);
6610 bnx2x_init_block(bp, UCM_BLOCK, FUNC0_STAGE + func);
6611 bnx2x_init_block(bp, CCM_BLOCK, FUNC0_STAGE + func);
6612 bnx2x_init_block(bp, XCM_BLOCK, FUNC0_STAGE + func);
6613 bnx2x_init_block(bp, TSEM_BLOCK, FUNC0_STAGE + func);
6614 bnx2x_init_block(bp, USEM_BLOCK, FUNC0_STAGE + func);
6615 bnx2x_init_block(bp, CSEM_BLOCK, FUNC0_STAGE + func);
6616 bnx2x_init_block(bp, XSEM_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006617
6618 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
6619 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->e1hov);
6620 }
6621
6622 /* HC init per function */
6623 if (CHIP_IS_E1H(bp)) {
6624 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
6625
6626 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
6627 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
6628 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006629 bnx2x_init_block(bp, HC_BLOCK, FUNC0_STAGE + func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006630
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006631 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006632 REG_WR(bp, 0x2114, 0xffffffff);
6633 REG_WR(bp, 0x2120, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006634
6635 return 0;
6636}
6637
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006638static int bnx2x_init_hw(struct bnx2x *bp, u32 load_code)
6639{
6640 int i, rc = 0;
6641
6642 DP(BNX2X_MSG_MCP, "function %d load_code %x\n",
6643 BP_FUNC(bp), load_code);
6644
6645 bp->dmae_ready = 0;
6646 mutex_init(&bp->dmae_mutex);
Eilon Greenstein54016b22009-08-12 08:23:48 +00006647 rc = bnx2x_gunzip_init(bp);
6648 if (rc)
6649 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006650
6651 switch (load_code) {
6652 case FW_MSG_CODE_DRV_LOAD_COMMON:
6653 rc = bnx2x_init_common(bp);
6654 if (rc)
6655 goto init_hw_err;
6656 /* no break */
6657
6658 case FW_MSG_CODE_DRV_LOAD_PORT:
6659 bp->dmae_ready = 1;
6660 rc = bnx2x_init_port(bp);
6661 if (rc)
6662 goto init_hw_err;
6663 /* no break */
6664
6665 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
6666 bp->dmae_ready = 1;
6667 rc = bnx2x_init_func(bp);
6668 if (rc)
6669 goto init_hw_err;
6670 break;
6671
6672 default:
6673 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
6674 break;
6675 }
6676
6677 if (!BP_NOMCP(bp)) {
6678 int func = BP_FUNC(bp);
6679
6680 bp->fw_drv_pulse_wr_seq =
6681 (SHMEM_RD(bp, func_mb[func].drv_pulse_mb) &
6682 DRV_PULSE_SEQ_MASK);
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +00006683 DP(BNX2X_MSG_MCP, "drv_pulse 0x%x\n", bp->fw_drv_pulse_wr_seq);
6684 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006685
6686 /* this needs to be done before gunzip end */
6687 bnx2x_zero_def_sb(bp);
6688 for_each_queue(bp, i)
6689 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
Michael Chan37b091b2009-10-10 13:46:55 +00006690#ifdef BCM_CNIC
6691 bnx2x_zero_sb(bp, BP_L_ID(bp) + i);
6692#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006693
6694init_hw_err:
6695 bnx2x_gunzip_end(bp);
6696
6697 return rc;
6698}
6699
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006700static void bnx2x_free_mem(struct bnx2x *bp)
6701{
6702
6703#define BNX2X_PCI_FREE(x, y, size) \
6704 do { \
6705 if (x) { \
6706 pci_free_consistent(bp->pdev, size, x, y); \
6707 x = NULL; \
6708 y = 0; \
6709 } \
6710 } while (0)
6711
6712#define BNX2X_FREE(x) \
6713 do { \
6714 if (x) { \
6715 vfree(x); \
6716 x = NULL; \
6717 } \
6718 } while (0)
6719
6720 int i;
6721
6722 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006723 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006724 for_each_queue(bp, i) {
6725
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006726 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006727 BNX2X_PCI_FREE(bnx2x_fp(bp, i, status_blk),
6728 bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006729 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006730 }
6731 /* Rx */
6732 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006733
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006734 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006735 BNX2X_FREE(bnx2x_fp(bp, i, rx_buf_ring));
6736 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_desc_ring),
6737 bnx2x_fp(bp, i, rx_desc_mapping),
6738 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6739
6740 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_comp_ring),
6741 bnx2x_fp(bp, i, rx_comp_mapping),
6742 sizeof(struct eth_fast_path_rx_cqe) *
6743 NUM_RCQ_BD);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006744
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006745 /* SGE ring */
Eilon Greenstein32626232008-08-13 15:51:07 -07006746 BNX2X_FREE(bnx2x_fp(bp, i, rx_page_ring));
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006747 BNX2X_PCI_FREE(bnx2x_fp(bp, i, rx_sge_ring),
6748 bnx2x_fp(bp, i, rx_sge_mapping),
6749 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
6750 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006751 /* Tx */
6752 for_each_tx_queue(bp, i) {
6753
6754 /* fastpath tx rings: tx_buf tx_desc */
6755 BNX2X_FREE(bnx2x_fp(bp, i, tx_buf_ring));
6756 BNX2X_PCI_FREE(bnx2x_fp(bp, i, tx_desc_ring),
6757 bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006758 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006759 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006760 /* end of fastpath */
6761
6762 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006763 sizeof(struct host_def_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006764
6765 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006766 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006767
Michael Chan37b091b2009-10-10 13:46:55 +00006768#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006769 BNX2X_PCI_FREE(bp->t1, bp->t1_mapping, 64*1024);
6770 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, 16*1024);
6771 BNX2X_PCI_FREE(bp->timers, bp->timers_mapping, 8*1024);
6772 BNX2X_PCI_FREE(bp->qm, bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00006773 BNX2X_PCI_FREE(bp->cnic_sb, bp->cnic_sb_mapping,
6774 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006775#endif
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006776 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006777
6778#undef BNX2X_PCI_FREE
6779#undef BNX2X_KFREE
6780}
6781
6782static int bnx2x_alloc_mem(struct bnx2x *bp)
6783{
6784
6785#define BNX2X_PCI_ALLOC(x, y, size) \
6786 do { \
6787 x = pci_alloc_consistent(bp->pdev, size, y); \
6788 if (x == NULL) \
6789 goto alloc_mem_err; \
6790 memset(x, 0, size); \
6791 } while (0)
6792
6793#define BNX2X_ALLOC(x, size) \
6794 do { \
6795 x = vmalloc(size); \
6796 if (x == NULL) \
6797 goto alloc_mem_err; \
6798 memset(x, 0, size); \
6799 } while (0)
6800
6801 int i;
6802
6803 /* fastpath */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006804 /* Common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006805 for_each_queue(bp, i) {
6806 bnx2x_fp(bp, i, bp) = bp;
6807
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006808 /* status blocks */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006809 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, status_blk),
6810 &bnx2x_fp(bp, i, status_blk_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006811 sizeof(struct host_status_block));
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006812 }
6813 /* Rx */
6814 for_each_rx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006815
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006816 /* fastpath rx rings: rx_buf rx_desc rx_comp */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006817 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_buf_ring),
6818 sizeof(struct sw_rx_bd) * NUM_RX_BD);
6819 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_desc_ring),
6820 &bnx2x_fp(bp, i, rx_desc_mapping),
6821 sizeof(struct eth_rx_bd) * NUM_RX_BD);
6822
6823 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_comp_ring),
6824 &bnx2x_fp(bp, i, rx_comp_mapping),
6825 sizeof(struct eth_fast_path_rx_cqe) *
6826 NUM_RCQ_BD);
6827
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006828 /* SGE ring */
6829 BNX2X_ALLOC(bnx2x_fp(bp, i, rx_page_ring),
6830 sizeof(struct sw_rx_page) * NUM_RX_SGE);
6831 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, rx_sge_ring),
6832 &bnx2x_fp(bp, i, rx_sge_mapping),
6833 BCM_PAGE_SIZE * NUM_RX_SGE_PAGES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006834 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006835 /* Tx */
6836 for_each_tx_queue(bp, i) {
6837
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006838 /* fastpath tx rings: tx_buf tx_desc */
6839 BNX2X_ALLOC(bnx2x_fp(bp, i, tx_buf_ring),
6840 sizeof(struct sw_tx_bd) * NUM_TX_BD);
6841 BNX2X_PCI_ALLOC(bnx2x_fp(bp, i, tx_desc_ring),
6842 &bnx2x_fp(bp, i, tx_desc_mapping),
Eilon Greensteinca003922009-08-12 22:53:28 -07006843 sizeof(union eth_tx_bd_types) * NUM_TX_BD);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006844 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006845 /* end of fastpath */
6846
6847 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
6848 sizeof(struct host_def_status_block));
6849
6850 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
6851 sizeof(struct bnx2x_slowpath));
6852
Michael Chan37b091b2009-10-10 13:46:55 +00006853#ifdef BCM_CNIC
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006854 BNX2X_PCI_ALLOC(bp->t1, &bp->t1_mapping, 64*1024);
6855
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006856 /* allocate searcher T2 table
6857 we allocate 1/4 of alloc num for T2
6858 (which is not entered into the ILT) */
6859 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, 16*1024);
6860
Michael Chan37b091b2009-10-10 13:46:55 +00006861 /* Initialize T2 (for 1024 connections) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006862 for (i = 0; i < 16*1024; i += 64)
Michael Chan37b091b2009-10-10 13:46:55 +00006863 *(u64 *)((char *)bp->t2 + i + 56) = bp->t2_mapping + i + 64;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006864
Michael Chan37b091b2009-10-10 13:46:55 +00006865 /* Timer block array (8*MAX_CONN) phys uncached for now 1024 conns */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006866 BNX2X_PCI_ALLOC(bp->timers, &bp->timers_mapping, 8*1024);
6867
6868 /* QM queues (128*MAX_CONN) */
6869 BNX2X_PCI_ALLOC(bp->qm, &bp->qm_mapping, 128*1024);
Michael Chan37b091b2009-10-10 13:46:55 +00006870
6871 BNX2X_PCI_ALLOC(bp->cnic_sb, &bp->cnic_sb_mapping,
6872 sizeof(struct host_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006873#endif
6874
6875 /* Slow path ring */
6876 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
6877
6878 return 0;
6879
6880alloc_mem_err:
6881 bnx2x_free_mem(bp);
6882 return -ENOMEM;
6883
6884#undef BNX2X_PCI_ALLOC
6885#undef BNX2X_ALLOC
6886}
6887
6888static void bnx2x_free_tx_skbs(struct bnx2x *bp)
6889{
6890 int i;
6891
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006892 for_each_tx_queue(bp, i) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006893 struct bnx2x_fastpath *fp = &bp->fp[i];
6894
6895 u16 bd_cons = fp->tx_bd_cons;
6896 u16 sw_prod = fp->tx_pkt_prod;
6897 u16 sw_cons = fp->tx_pkt_cons;
6898
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006899 while (sw_cons != sw_prod) {
6900 bd_cons = bnx2x_free_tx_pkt(bp, fp, TX_BD(sw_cons));
6901 sw_cons++;
6902 }
6903 }
6904}
6905
6906static void bnx2x_free_rx_skbs(struct bnx2x *bp)
6907{
6908 int i, j;
6909
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006910 for_each_rx_queue(bp, j) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006911 struct bnx2x_fastpath *fp = &bp->fp[j];
6912
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006913 for (i = 0; i < NUM_RX_BD; i++) {
6914 struct sw_rx_bd *rx_buf = &fp->rx_buf_ring[i];
6915 struct sk_buff *skb = rx_buf->skb;
6916
6917 if (skb == NULL)
6918 continue;
6919
6920 pci_unmap_single(bp->pdev,
6921 pci_unmap_addr(rx_buf, mapping),
Eilon Greenstein356e2382009-02-12 08:38:32 +00006922 bp->rx_buf_size, PCI_DMA_FROMDEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006923
6924 rx_buf->skb = NULL;
6925 dev_kfree_skb(skb);
6926 }
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006927 if (!fp->disable_tpa)
Eilon Greenstein32626232008-08-13 15:51:07 -07006928 bnx2x_free_tpa_pool(bp, fp, CHIP_IS_E1(bp) ?
6929 ETH_MAX_AGGREGATION_QUEUES_E1 :
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07006930 ETH_MAX_AGGREGATION_QUEUES_E1H);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006931 }
6932}
6933
6934static void bnx2x_free_skbs(struct bnx2x *bp)
6935{
6936 bnx2x_free_tx_skbs(bp);
6937 bnx2x_free_rx_skbs(bp);
6938}
6939
6940static void bnx2x_free_msix_irqs(struct bnx2x *bp)
6941{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006942 int i, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006943
6944 free_irq(bp->msix_table[0].vector, bp->dev);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006945 DP(NETIF_MSG_IFDOWN, "released sp irq (%d)\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006946 bp->msix_table[0].vector);
6947
Michael Chan37b091b2009-10-10 13:46:55 +00006948#ifdef BCM_CNIC
6949 offset++;
6950#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006951 for_each_queue(bp, i) {
Eliezer Tamirc14423f2008-02-28 11:49:42 -08006952 DP(NETIF_MSG_IFDOWN, "about to release fp #%d->%d irq "
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006953 "state %x\n", i, bp->msix_table[i + offset].vector,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006954 bnx2x_fp(bp, i, state));
6955
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006956 free_irq(bp->msix_table[i + offset].vector, &bp->fp[i]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006957 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006958}
6959
6960static void bnx2x_free_irq(struct bnx2x *bp)
6961{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006962 if (bp->flags & USING_MSIX_FLAG) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006963 bnx2x_free_msix_irqs(bp);
6964 pci_disable_msix(bp->pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006965 bp->flags &= ~USING_MSIX_FLAG;
6966
Eilon Greenstein8badd272009-02-12 08:36:15 +00006967 } else if (bp->flags & USING_MSI_FLAG) {
6968 free_irq(bp->pdev->irq, bp->dev);
6969 pci_disable_msi(bp->pdev);
6970 bp->flags &= ~USING_MSI_FLAG;
6971
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006972 } else
6973 free_irq(bp->pdev->irq, bp->dev);
6974}
6975
6976static int bnx2x_enable_msix(struct bnx2x *bp)
6977{
Eilon Greenstein8badd272009-02-12 08:36:15 +00006978 int i, rc, offset = 1;
6979 int igu_vec = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006980
Eilon Greenstein8badd272009-02-12 08:36:15 +00006981 bp->msix_table[0].entry = igu_vec;
6982 DP(NETIF_MSG_IFUP, "msix_table[0].entry = %d (slowpath)\n", igu_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006983
Michael Chan37b091b2009-10-10 13:46:55 +00006984#ifdef BCM_CNIC
6985 igu_vec = BP_L_ID(bp) + offset;
6986 bp->msix_table[1].entry = igu_vec;
6987 DP(NETIF_MSG_IFUP, "msix_table[1].entry = %d (CNIC)\n", igu_vec);
6988 offset++;
6989#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006990 for_each_queue(bp, i) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00006991 igu_vec = BP_L_ID(bp) + offset + i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006992 bp->msix_table[i + offset].entry = igu_vec;
6993 DP(NETIF_MSG_IFUP, "msix_table[%d].entry = %d "
6994 "(fastpath #%u)\n", i + offset, igu_vec, i);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006995 }
6996
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006997 rc = pci_enable_msix(bp->pdev, &bp->msix_table[0],
Eilon Greenstein555f6c72009-02-12 08:36:11 +00006998 BNX2X_NUM_QUEUES(bp) + offset);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006999 if (rc) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00007000 DP(NETIF_MSG_IFUP, "MSI-X is not attainable rc %d\n", rc);
7001 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007002 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007003
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004 bp->flags |= USING_MSIX_FLAG;
7005
7006 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007007}
7008
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007009static int bnx2x_req_msix_irqs(struct bnx2x *bp)
7010{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007011 int i, rc, offset = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007012
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007013 rc = request_irq(bp->msix_table[0].vector, bnx2x_msix_sp_int, 0,
7014 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007015 if (rc) {
7016 BNX2X_ERR("request sp irq failed\n");
7017 return -EBUSY;
7018 }
7019
Michael Chan37b091b2009-10-10 13:46:55 +00007020#ifdef BCM_CNIC
7021 offset++;
7022#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007023 for_each_queue(bp, i) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007024 struct bnx2x_fastpath *fp = &bp->fp[i];
7025
Eilon Greensteinca003922009-08-12 22:53:28 -07007026 if (i < bp->num_rx_queues)
7027 sprintf(fp->name, "%s-rx-%d", bp->dev->name, i);
7028 else
7029 sprintf(fp->name, "%s-tx-%d",
7030 bp->dev->name, i - bp->num_rx_queues);
7031
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007032 rc = request_irq(bp->msix_table[i + offset].vector,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007033 bnx2x_msix_fp_int, 0, fp->name, fp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007034 if (rc) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007035 BNX2X_ERR("request fp #%d irq failed rc %d\n", i, rc);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007036 bnx2x_free_msix_irqs(bp);
7037 return -EBUSY;
7038 }
7039
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007040 fp->state = BNX2X_FP_STATE_IRQ;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007041 }
7042
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007043 i = BNX2X_NUM_QUEUES(bp);
Eilon Greensteinca003922009-08-12 22:53:28 -07007044 printk(KERN_INFO PFX "%s: using MSI-X IRQs: sp %d fp[%d] %d"
7045 " ... fp[%d] %d\n",
7046 bp->dev->name, bp->msix_table[0].vector,
7047 0, bp->msix_table[offset].vector,
7048 i - 1, bp->msix_table[offset + i - 1].vector);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007049
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007050 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007051}
7052
Eilon Greenstein8badd272009-02-12 08:36:15 +00007053static int bnx2x_enable_msi(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007054{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007055 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007056
Eilon Greenstein8badd272009-02-12 08:36:15 +00007057 rc = pci_enable_msi(bp->pdev);
7058 if (rc) {
7059 DP(NETIF_MSG_IFUP, "MSI is not attainable\n");
7060 return -1;
7061 }
7062 bp->flags |= USING_MSI_FLAG;
7063
7064 return 0;
7065}
7066
7067static int bnx2x_req_irq(struct bnx2x *bp)
7068{
7069 unsigned long flags;
7070 int rc;
7071
7072 if (bp->flags & USING_MSI_FLAG)
7073 flags = 0;
7074 else
7075 flags = IRQF_SHARED;
7076
7077 rc = request_irq(bp->pdev->irq, bnx2x_interrupt, flags,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007078 bp->dev->name, bp->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007079 if (!rc)
7080 bnx2x_fp(bp, 0, state) = BNX2X_FP_STATE_IRQ;
7081
7082 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007083}
7084
Yitchak Gertner65abd742008-08-25 15:26:24 -07007085static void bnx2x_napi_enable(struct bnx2x *bp)
7086{
7087 int i;
7088
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007089 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007090 napi_enable(&bnx2x_fp(bp, i, napi));
7091}
7092
7093static void bnx2x_napi_disable(struct bnx2x *bp)
7094{
7095 int i;
7096
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007097 for_each_rx_queue(bp, i)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007098 napi_disable(&bnx2x_fp(bp, i, napi));
7099}
7100
7101static void bnx2x_netif_start(struct bnx2x *bp)
7102{
Eilon Greensteine1510702009-07-21 05:47:41 +00007103 int intr_sem;
7104
7105 intr_sem = atomic_dec_and_test(&bp->intr_sem);
7106 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
7107
7108 if (intr_sem) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007109 if (netif_running(bp->dev)) {
Yitchak Gertner65abd742008-08-25 15:26:24 -07007110 bnx2x_napi_enable(bp);
7111 bnx2x_int_enable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007112 if (bp->state == BNX2X_STATE_OPEN)
7113 netif_tx_wake_all_queues(bp->dev);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007114 }
7115 }
7116}
7117
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007118static void bnx2x_netif_stop(struct bnx2x *bp, int disable_hw)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007119{
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007120 bnx2x_int_disable_sync(bp, disable_hw);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007121 bnx2x_napi_disable(bp);
Eilon Greenstein762d5f62009-03-02 07:59:56 +00007122 netif_tx_disable(bp->dev);
7123 bp->dev->trans_start = jiffies; /* prevent tx timeout */
Yitchak Gertner65abd742008-08-25 15:26:24 -07007124}
7125
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007126/*
7127 * Init service functions
7128 */
7129
Michael Chane665bfda52009-10-10 13:46:54 +00007130/**
7131 * Sets a MAC in a CAM for a few L2 Clients for E1 chip
7132 *
7133 * @param bp driver descriptor
7134 * @param set set or clear an entry (1 or 0)
7135 * @param mac pointer to a buffer containing a MAC
7136 * @param cl_bit_vec bit vector of clients to register a MAC for
7137 * @param cam_offset offset in a CAM to use
7138 * @param with_bcast set broadcast MAC as well
7139 */
7140static void bnx2x_set_mac_addr_e1_gen(struct bnx2x *bp, int set, u8 *mac,
7141 u32 cl_bit_vec, u8 cam_offset,
7142 u8 with_bcast)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007143{
7144 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007145 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007146
7147 /* CAM allocation
7148 * unicasts 0-31:port0 32-63:port1
7149 * multicast 64-127:port0 128-191:port1
7150 */
Michael Chane665bfda52009-10-10 13:46:54 +00007151 config->hdr.length = 1 + (with_bcast ? 1 : 0);
7152 config->hdr.offset = cam_offset;
7153 config->hdr.client_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007154 config->hdr.reserved1 = 0;
7155
7156 /* primary MAC */
7157 config->config_table[0].cam_entry.msb_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00007158 swab16(*(u16 *)&mac[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007159 config->config_table[0].cam_entry.middle_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00007160 swab16(*(u16 *)&mac[2]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007161 config->config_table[0].cam_entry.lsb_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00007162 swab16(*(u16 *)&mac[4]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007163 config->config_table[0].cam_entry.flags = cpu_to_le16(port);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007164 if (set)
7165 config->config_table[0].target_table_entry.flags = 0;
7166 else
7167 CAM_INVALIDATE(config->config_table[0]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007168 config->config_table[0].target_table_entry.clients_bit_vector =
Michael Chane665bfda52009-10-10 13:46:54 +00007169 cpu_to_le32(cl_bit_vec);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007170 config->config_table[0].target_table_entry.vlan_id = 0;
7171
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007172 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x)\n",
7173 (set ? "setting" : "clearing"),
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007174 config->config_table[0].cam_entry.msb_mac_addr,
7175 config->config_table[0].cam_entry.middle_mac_addr,
7176 config->config_table[0].cam_entry.lsb_mac_addr);
7177
7178 /* broadcast */
Michael Chane665bfda52009-10-10 13:46:54 +00007179 if (with_bcast) {
7180 config->config_table[1].cam_entry.msb_mac_addr =
7181 cpu_to_le16(0xffff);
7182 config->config_table[1].cam_entry.middle_mac_addr =
7183 cpu_to_le16(0xffff);
7184 config->config_table[1].cam_entry.lsb_mac_addr =
7185 cpu_to_le16(0xffff);
7186 config->config_table[1].cam_entry.flags = cpu_to_le16(port);
7187 if (set)
7188 config->config_table[1].target_table_entry.flags =
7189 TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST;
7190 else
7191 CAM_INVALIDATE(config->config_table[1]);
7192 config->config_table[1].target_table_entry.clients_bit_vector =
7193 cpu_to_le32(cl_bit_vec);
7194 config->config_table[1].target_table_entry.vlan_id = 0;
7195 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007196
7197 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7198 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7199 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7200}
7201
Michael Chane665bfda52009-10-10 13:46:54 +00007202/**
7203 * Sets a MAC in a CAM for a few L2 Clients for E1H chip
7204 *
7205 * @param bp driver descriptor
7206 * @param set set or clear an entry (1 or 0)
7207 * @param mac pointer to a buffer containing a MAC
7208 * @param cl_bit_vec bit vector of clients to register a MAC for
7209 * @param cam_offset offset in a CAM to use
7210 */
7211static void bnx2x_set_mac_addr_e1h_gen(struct bnx2x *bp, int set, u8 *mac,
7212 u32 cl_bit_vec, u8 cam_offset)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007213{
7214 struct mac_configuration_cmd_e1h *config =
7215 (struct mac_configuration_cmd_e1h *)bnx2x_sp(bp, mac_config);
7216
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007217 config->hdr.length = 1;
Michael Chane665bfda52009-10-10 13:46:54 +00007218 config->hdr.offset = cam_offset;
7219 config->hdr.client_id = 0xff;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007220 config->hdr.reserved1 = 0;
7221
7222 /* primary MAC */
7223 config->config_table[0].msb_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00007224 swab16(*(u16 *)&mac[0]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007225 config->config_table[0].middle_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00007226 swab16(*(u16 *)&mac[2]);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007227 config->config_table[0].lsb_mac_addr =
Michael Chane665bfda52009-10-10 13:46:54 +00007228 swab16(*(u16 *)&mac[4]);
Eilon Greensteinca003922009-08-12 22:53:28 -07007229 config->config_table[0].clients_bit_vector =
Michael Chane665bfda52009-10-10 13:46:54 +00007230 cpu_to_le32(cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007231 config->config_table[0].vlan_id = 0;
7232 config->config_table[0].e1hov_id = cpu_to_le16(bp->e1hov);
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007233 if (set)
7234 config->config_table[0].flags = BP_PORT(bp);
7235 else
7236 config->config_table[0].flags =
7237 MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007238
Michael Chane665bfda52009-10-10 13:46:54 +00007239 DP(NETIF_MSG_IFUP, "%s MAC (%04x:%04x:%04x) E1HOV %d CLID mask %d\n",
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007240 (set ? "setting" : "clearing"),
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007241 config->config_table[0].msb_mac_addr,
7242 config->config_table[0].middle_mac_addr,
Michael Chane665bfda52009-10-10 13:46:54 +00007243 config->config_table[0].lsb_mac_addr, bp->e1hov, cl_bit_vec);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007244
7245 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7246 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
7247 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
7248}
7249
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007250static int bnx2x_wait_ramrod(struct bnx2x *bp, int state, int idx,
7251 int *state_p, int poll)
7252{
7253 /* can take a while if any port is running */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007254 int cnt = 5000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007255
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007256 DP(NETIF_MSG_IFUP, "%s for state to become %x on IDX [%d]\n",
7257 poll ? "polling" : "waiting", state, idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007258
7259 might_sleep();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007260 while (cnt--) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007261 if (poll) {
7262 bnx2x_rx_int(bp->fp, 10);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007263 /* if index is different from 0
7264 * the reply for some commands will
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007265 * be on the non default queue
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007266 */
7267 if (idx)
7268 bnx2x_rx_int(&bp->fp[idx], 10);
7269 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007270
Yitchak Gertner3101c2b2008-08-13 15:52:28 -07007271 mb(); /* state is changed by bnx2x_sp_event() */
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007272 if (*state_p == state) {
7273#ifdef BNX2X_STOP_ON_ERROR
7274 DP(NETIF_MSG_IFUP, "exit (cnt %d)\n", 5000 - cnt);
7275#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007276 return 0;
Eilon Greenstein8b3a0f02009-02-12 08:37:23 +00007277 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007278
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007279 msleep(1);
Eilon Greensteine3553b22009-08-12 08:23:31 +00007280
7281 if (bp->panic)
7282 return -EIO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007283 }
7284
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007285 /* timeout! */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007286 BNX2X_ERR("timeout %s for state %x on IDX [%d]\n",
7287 poll ? "polling" : "waiting", state, idx);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007288#ifdef BNX2X_STOP_ON_ERROR
7289 bnx2x_panic();
7290#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007291
Eliezer Tamir49d66772008-02-28 11:53:13 -08007292 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007293}
7294
Michael Chane665bfda52009-10-10 13:46:54 +00007295static void bnx2x_set_eth_mac_addr_e1h(struct bnx2x *bp, int set)
7296{
7297 bp->set_mac_pending++;
7298 smp_wmb();
7299
7300 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->dev->dev_addr,
7301 (1 << bp->fp->cl_id), BP_FUNC(bp));
7302
7303 /* Wait for a completion */
7304 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7305}
7306
7307static void bnx2x_set_eth_mac_addr_e1(struct bnx2x *bp, int set)
7308{
7309 bp->set_mac_pending++;
7310 smp_wmb();
7311
7312 bnx2x_set_mac_addr_e1_gen(bp, set, bp->dev->dev_addr,
7313 (1 << bp->fp->cl_id), (BP_PORT(bp) ? 32 : 0),
7314 1);
7315
7316 /* Wait for a completion */
7317 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7318}
7319
Michael Chan993ac7b2009-10-10 13:46:56 +00007320#ifdef BCM_CNIC
7321/**
7322 * Set iSCSI MAC(s) at the next enties in the CAM after the ETH
7323 * MAC(s). This function will wait until the ramdord completion
7324 * returns.
7325 *
7326 * @param bp driver handle
7327 * @param set set or clear the CAM entry
7328 *
7329 * @return 0 if cussess, -ENODEV if ramrod doesn't return.
7330 */
7331static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp, int set)
7332{
7333 u32 cl_bit_vec = (1 << BCM_ISCSI_ETH_CL_ID);
7334
7335 bp->set_mac_pending++;
7336 smp_wmb();
7337
7338 /* Send a SET_MAC ramrod */
7339 if (CHIP_IS_E1(bp))
7340 bnx2x_set_mac_addr_e1_gen(bp, set, bp->iscsi_mac,
7341 cl_bit_vec, (BP_PORT(bp) ? 32 : 0) + 2,
7342 1);
7343 else
7344 /* CAM allocation for E1H
7345 * unicasts: by func number
7346 * multicast: 20+FUNC*20, 20 each
7347 */
7348 bnx2x_set_mac_addr_e1h_gen(bp, set, bp->iscsi_mac,
7349 cl_bit_vec, E1H_FUNC_MAX + BP_FUNC(bp));
7350
7351 /* Wait for a completion when setting */
7352 bnx2x_wait_ramrod(bp, 0, 0, &bp->set_mac_pending, set ? 0 : 1);
7353
7354 return 0;
7355}
7356#endif
7357
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007358static int bnx2x_setup_leading(struct bnx2x *bp)
7359{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007360 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007361
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007362 /* reset IGU state */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007363 bnx2x_ack_sb(bp, bp->fp[0].sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007364
7365 /* SETUP ramrod */
7366 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_SETUP, 0, 0, 0, 0);
7367
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007368 /* Wait for completion */
7369 rc = bnx2x_wait_ramrod(bp, BNX2X_STATE_OPEN, 0, &(bp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007370
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007371 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007372}
7373
7374static int bnx2x_setup_multi(struct bnx2x *bp, int index)
7375{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007376 struct bnx2x_fastpath *fp = &bp->fp[index];
7377
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007378 /* reset IGU state */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007379 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007380
Eliezer Tamir228241e2008-02-28 11:56:57 -08007381 /* SETUP ramrod */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007382 fp->state = BNX2X_FP_STATE_OPENING;
7383 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CLIENT_SETUP, index, 0,
7384 fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007385
7386 /* Wait for completion */
7387 return bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_OPEN, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007388 &(fp->state), 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007389}
7390
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007391static int bnx2x_poll(struct napi_struct *napi, int budget);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007392
Eilon Greensteinca003922009-08-12 22:53:28 -07007393static void bnx2x_set_int_mode_msix(struct bnx2x *bp, int *num_rx_queues_out,
7394 int *num_tx_queues_out)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007395{
Eilon Greensteinca003922009-08-12 22:53:28 -07007396 int _num_rx_queues = 0, _num_tx_queues = 0;
7397
7398 switch (bp->multi_mode) {
7399 case ETH_RSS_MODE_DISABLED:
7400 _num_rx_queues = 1;
7401 _num_tx_queues = 1;
7402 break;
7403
7404 case ETH_RSS_MODE_REGULAR:
7405 if (num_rx_queues)
7406 _num_rx_queues = min_t(u32, num_rx_queues,
7407 BNX2X_MAX_QUEUES(bp));
7408 else
7409 _num_rx_queues = min_t(u32, num_online_cpus(),
7410 BNX2X_MAX_QUEUES(bp));
7411
7412 if (num_tx_queues)
7413 _num_tx_queues = min_t(u32, num_tx_queues,
7414 BNX2X_MAX_QUEUES(bp));
7415 else
7416 _num_tx_queues = min_t(u32, num_online_cpus(),
7417 BNX2X_MAX_QUEUES(bp));
7418
7419 /* There must be not more Tx queues than Rx queues */
7420 if (_num_tx_queues > _num_rx_queues) {
7421 BNX2X_ERR("number of tx queues (%d) > "
7422 "number of rx queues (%d)"
7423 " defaulting to %d\n",
7424 _num_tx_queues, _num_rx_queues,
7425 _num_rx_queues);
7426 _num_tx_queues = _num_rx_queues;
7427 }
7428 break;
7429
7430
7431 default:
7432 _num_rx_queues = 1;
7433 _num_tx_queues = 1;
7434 break;
7435 }
7436
7437 *num_rx_queues_out = _num_rx_queues;
7438 *num_tx_queues_out = _num_tx_queues;
7439}
7440
7441static int bnx2x_set_int_mode(struct bnx2x *bp)
7442{
7443 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007444
Eilon Greenstein8badd272009-02-12 08:36:15 +00007445 switch (int_mode) {
7446 case INT_MODE_INTx:
7447 case INT_MODE_MSI:
Eilon Greensteinca003922009-08-12 22:53:28 -07007448 bp->num_rx_queues = 1;
7449 bp->num_tx_queues = 1;
7450 DP(NETIF_MSG_IFUP, "set number of queues to 1\n");
Eilon Greenstein8badd272009-02-12 08:36:15 +00007451 break;
7452
7453 case INT_MODE_MSIX:
7454 default:
Eilon Greensteinca003922009-08-12 22:53:28 -07007455 /* Set interrupt mode according to bp->multi_mode value */
7456 bnx2x_set_int_mode_msix(bp, &bp->num_rx_queues,
7457 &bp->num_tx_queues);
7458
7459 DP(NETIF_MSG_IFUP, "set number of queues to: rx %d tx %d\n",
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007460 bp->num_rx_queues, bp->num_tx_queues);
Eilon Greensteinca003922009-08-12 22:53:28 -07007461
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007462 /* if we can't use MSI-X we only need one fp,
7463 * so try to enable MSI-X with the requested number of fp's
7464 * and fallback to MSI or legacy INTx with one fp
7465 */
Eilon Greensteinca003922009-08-12 22:53:28 -07007466 rc = bnx2x_enable_msix(bp);
7467 if (rc) {
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007468 /* failed to enable MSI-X */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007469 if (bp->multi_mode)
7470 BNX2X_ERR("Multi requested but failed to "
Eilon Greensteinca003922009-08-12 22:53:28 -07007471 "enable MSI-X (rx %d tx %d), "
7472 "set number of queues to 1\n",
7473 bp->num_rx_queues, bp->num_tx_queues);
7474 bp->num_rx_queues = 1;
7475 bp->num_tx_queues = 1;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007476 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007477 break;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007478 }
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007479 bp->dev->real_num_tx_queues = bp->num_tx_queues;
Eilon Greensteinca003922009-08-12 22:53:28 -07007480 return rc;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007481}
7482
Michael Chan993ac7b2009-10-10 13:46:56 +00007483#ifdef BCM_CNIC
7484static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd);
7485static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp);
7486#endif
Eilon Greenstein8badd272009-02-12 08:36:15 +00007487
7488/* must be called with rtnl_lock */
7489static int bnx2x_nic_load(struct bnx2x *bp, int load_mode)
7490{
7491 u32 load_code;
Eilon Greensteinca003922009-08-12 22:53:28 -07007492 int i, rc;
7493
Eilon Greenstein8badd272009-02-12 08:36:15 +00007494#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein8badd272009-02-12 08:36:15 +00007495 if (unlikely(bp->panic))
7496 return -EPERM;
7497#endif
7498
7499 bp->state = BNX2X_STATE_OPENING_WAIT4_LOAD;
7500
Eilon Greensteinca003922009-08-12 22:53:28 -07007501 rc = bnx2x_set_int_mode(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007502
7503 if (bnx2x_alloc_mem(bp))
7504 return -ENOMEM;
7505
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007506 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007507 bnx2x_fp(bp, i, disable_tpa) =
7508 ((bp->flags & TPA_ENABLE_FLAG) == 0);
7509
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007510 for_each_rx_queue(bp, i)
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007511 netif_napi_add(bp->dev, &bnx2x_fp(bp, i, napi),
7512 bnx2x_poll, 128);
7513
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007514 bnx2x_napi_enable(bp);
7515
7516 if (bp->flags & USING_MSIX_FLAG) {
7517 rc = bnx2x_req_msix_irqs(bp);
7518 if (rc) {
7519 pci_disable_msix(bp->pdev);
7520 goto load_error1;
7521 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007522 } else {
Eilon Greensteinca003922009-08-12 22:53:28 -07007523 /* Fall to INTx if failed to enable MSI-X due to lack of
7524 memory (in bnx2x_set_int_mode()) */
Eilon Greenstein8badd272009-02-12 08:36:15 +00007525 if ((rc != -ENOMEM) && (int_mode != INT_MODE_INTx))
7526 bnx2x_enable_msi(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007527 bnx2x_ack_int(bp);
7528 rc = bnx2x_req_irq(bp);
7529 if (rc) {
7530 BNX2X_ERR("IRQ request failed rc %d, aborting\n", rc);
Eilon Greenstein8badd272009-02-12 08:36:15 +00007531 if (bp->flags & USING_MSI_FLAG)
7532 pci_disable_msi(bp->pdev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007533 goto load_error1;
7534 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007535 if (bp->flags & USING_MSI_FLAG) {
7536 bp->dev->irq = bp->pdev->irq;
7537 printk(KERN_INFO PFX "%s: using MSI IRQ %d\n",
7538 bp->dev->name, bp->pdev->irq);
7539 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007540 }
7541
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007542 /* Send LOAD_REQUEST command to MCP
7543 Returns the type of LOAD command:
7544 if it is the first port to be initialized
7545 common blocks should be initialized, otherwise - not
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007546 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007547 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007548 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ);
7549 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007550 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007551 rc = -EBUSY;
7552 goto load_error2;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007553 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007554 if (load_code == FW_MSG_CODE_DRV_LOAD_REFUSED) {
7555 rc = -EBUSY; /* other port in diagnostic mode */
7556 goto load_error2;
7557 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007558
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007559 } else {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007560 int port = BP_PORT(bp);
7561
Eilon Greensteinf5372252009-02-12 08:38:30 +00007562 DP(NETIF_MSG_IFUP, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007563 load_count[0], load_count[1], load_count[2]);
7564 load_count[0]++;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007565 load_count[1 + port]++;
Eilon Greensteinf5372252009-02-12 08:38:30 +00007566 DP(NETIF_MSG_IFUP, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007567 load_count[0], load_count[1], load_count[2]);
7568 if (load_count[0] == 1)
7569 load_code = FW_MSG_CODE_DRV_LOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007570 else if (load_count[1 + port] == 1)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007571 load_code = FW_MSG_CODE_DRV_LOAD_PORT;
7572 else
7573 load_code = FW_MSG_CODE_DRV_LOAD_FUNCTION;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007574 }
7575
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007576 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) ||
7577 (load_code == FW_MSG_CODE_DRV_LOAD_PORT))
7578 bp->port.pmf = 1;
7579 else
7580 bp->port.pmf = 0;
7581 DP(NETIF_MSG_LINK, "pmf %d\n", bp->port.pmf);
7582
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007583 /* Initialize HW */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007584 rc = bnx2x_init_hw(bp, load_code);
7585 if (rc) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007586 BNX2X_ERR("HW init failed, aborting\n");
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007587 goto load_error2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007588 }
7589
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007590 /* Setup NIC internals and enable interrupts */
Eilon Greenstein471de712008-08-13 15:49:35 -07007591 bnx2x_nic_init(bp, load_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007592
Eilon Greenstein2691d512009-08-12 08:22:08 +00007593 if ((load_code == FW_MSG_CODE_DRV_LOAD_COMMON) &&
7594 (bp->common.shmem2_base))
7595 SHMEM2_WR(bp, dcc_support,
7596 (SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV |
7597 SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV));
7598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007599 /* Send LOAD_DONE command to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007600 if (!BP_NOMCP(bp)) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007601 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE);
7602 if (!load_code) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007603 BNX2X_ERR("MCP response failure, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007604 rc = -EBUSY;
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007605 goto load_error3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007606 }
7607 }
7608
7609 bp->state = BNX2X_STATE_OPENING_WAIT4_PORT;
7610
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007611 rc = bnx2x_setup_leading(bp);
7612 if (rc) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007613 BNX2X_ERR("Setup leading failed!\n");
Eilon Greensteine3553b22009-08-12 08:23:31 +00007614#ifndef BNX2X_STOP_ON_ERROR
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007615 goto load_error3;
Eilon Greensteine3553b22009-08-12 08:23:31 +00007616#else
7617 bp->panic = 1;
7618 return -EBUSY;
7619#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007620 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007621
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007622 if (CHIP_IS_E1H(bp))
7623 if (bp->mf_config & FUNC_MF_CFG_FUNC_DISABLED) {
Eilon Greensteinf5372252009-02-12 08:38:30 +00007624 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07007625 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007626 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007627
Eilon Greensteinca003922009-08-12 22:53:28 -07007628 if (bp->state == BNX2X_STATE_OPEN) {
Michael Chan37b091b2009-10-10 13:46:55 +00007629#ifdef BCM_CNIC
7630 /* Enable Timer scan */
7631 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 1);
7632#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007633 for_each_nondefault_queue(bp, i) {
7634 rc = bnx2x_setup_multi(bp, i);
7635 if (rc)
Michael Chan37b091b2009-10-10 13:46:55 +00007636#ifdef BCM_CNIC
7637 goto load_error4;
7638#else
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007639 goto load_error3;
Michael Chan37b091b2009-10-10 13:46:55 +00007640#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007641 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007642
Eilon Greensteinca003922009-08-12 22:53:28 -07007643 if (CHIP_IS_E1(bp))
Michael Chane665bfda52009-10-10 13:46:54 +00007644 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greensteinca003922009-08-12 22:53:28 -07007645 else
Michael Chane665bfda52009-10-10 13:46:54 +00007646 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Michael Chan993ac7b2009-10-10 13:46:56 +00007647#ifdef BCM_CNIC
7648 /* Set iSCSI L2 MAC */
7649 mutex_lock(&bp->cnic_mutex);
7650 if (bp->cnic_eth_dev.drv_state & CNIC_DRV_STATE_REGD) {
7651 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
7652 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
7653 }
7654 mutex_unlock(&bp->cnic_mutex);
7655#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07007656 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007657
7658 if (bp->port.pmf)
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00007659 bnx2x_initial_phy_init(bp, load_mode);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007660
7661 /* Start fast path */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007662 switch (load_mode) {
7663 case LOAD_NORMAL:
Eilon Greensteinca003922009-08-12 22:53:28 -07007664 if (bp->state == BNX2X_STATE_OPEN) {
7665 /* Tx queue should be only reenabled */
7666 netif_tx_wake_all_queues(bp->dev);
7667 }
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007668 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007669 bnx2x_set_rx_mode(bp->dev);
7670 break;
7671
7672 case LOAD_OPEN:
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007673 netif_tx_start_all_queues(bp->dev);
Eilon Greensteinca003922009-08-12 22:53:28 -07007674 if (bp->state != BNX2X_STATE_OPEN)
7675 netif_tx_disable(bp->dev);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007676 /* Initialize the receive filter. */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007677 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007678 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007679
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007680 case LOAD_DIAG:
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007681 /* Initialize the receive filter. */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007682 bnx2x_set_rx_mode(bp->dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007683 bp->state = BNX2X_STATE_DIAG;
7684 break;
7685
7686 default:
7687 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007688 }
7689
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007690 if (!bp->port.pmf)
7691 bnx2x__link_status_update(bp);
7692
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007693 /* start the timer */
7694 mod_timer(&bp->timer, jiffies + bp->current_interval);
7695
Michael Chan993ac7b2009-10-10 13:46:56 +00007696#ifdef BCM_CNIC
7697 bnx2x_setup_cnic_irq_info(bp);
7698 if (bp->state == BNX2X_STATE_OPEN)
7699 bnx2x_cnic_notify(bp, CNIC_CTL_START_CMD);
7700#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007701
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007702 return 0;
7703
Michael Chan37b091b2009-10-10 13:46:55 +00007704#ifdef BCM_CNIC
7705load_error4:
7706 /* Disable Timer scan */
7707 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + BP_PORT(bp)*4, 0);
7708#endif
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007709load_error3:
7710 bnx2x_int_disable_sync(bp, 1);
7711 if (!BP_NOMCP(bp)) {
7712 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP);
7713 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
7714 }
7715 bp->port.pmf = 0;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007716 /* Free SKBs, SGEs, TPA pool and driver internals */
7717 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007718 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07007719 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007720load_error2:
Yitchak Gertnerd1014632008-08-25 15:25:45 -07007721 /* Release IRQs */
7722 bnx2x_free_irq(bp);
Eilon Greenstein2dfe0e12009-01-22 03:37:44 +00007723load_error1:
7724 bnx2x_napi_disable(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007725 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00007726 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007727 bnx2x_free_mem(bp);
7728
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007729 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007730}
7731
7732static int bnx2x_stop_multi(struct bnx2x *bp, int index)
7733{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007734 struct bnx2x_fastpath *fp = &bp->fp[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007735 int rc;
7736
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007737 /* halt the connection */
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007738 fp->state = BNX2X_FP_STATE_HALTING;
7739 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, index, 0, fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007740
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007741 /* Wait for completion */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007742 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007743 &(fp->state), 1);
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007744 if (rc) /* timeout */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007745 return rc;
7746
7747 /* delete cfc entry */
7748 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_CFC_DEL, index, 0, 0, 1);
7749
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007750 /* Wait for completion */
7751 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_CLOSED, index,
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007752 &(fp->state), 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007753 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007754}
7755
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007756static int bnx2x_stop_leading(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007757{
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00007758 __le16 dsb_sp_prod_idx;
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007759 /* if the other port is handling traffic,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007760 this can take a lot of time */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007761 int cnt = 500;
7762 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007763
7764 might_sleep();
7765
7766 /* Send HALT ramrod */
7767 bp->fp[0].state = BNX2X_FP_STATE_HALTING;
Eilon Greenstein0626b892009-02-12 08:38:14 +00007768 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_HALT, 0, 0, bp->fp->cl_id, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007769
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007770 /* Wait for completion */
7771 rc = bnx2x_wait_ramrod(bp, BNX2X_FP_STATE_HALTED, 0,
7772 &(bp->fp[0].state), 1);
7773 if (rc) /* timeout */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007774 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007775
Eliezer Tamir49d66772008-02-28 11:53:13 -08007776 dsb_sp_prod_idx = *bp->dsb_sp_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007777
Eliezer Tamir228241e2008-02-28 11:56:57 -08007778 /* Send PORT_DELETE ramrod */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007779 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_PORT_DEL, 0, 0, 0, 1);
7780
Eliezer Tamir49d66772008-02-28 11:53:13 -08007781 /* Wait for completion to arrive on default status block
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007782 we are going to reset the chip anyway
7783 so there is not much to do if this times out
7784 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007785 while (dsb_sp_prod_idx == *bp->dsb_sp_prod) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007786 if (!cnt) {
7787 DP(NETIF_MSG_IFDOWN, "timeout waiting for port del "
7788 "dsb_sp_prod 0x%x != dsb_sp_prod_idx 0x%x\n",
7789 *bp->dsb_sp_prod, dsb_sp_prod_idx);
7790#ifdef BNX2X_STOP_ON_ERROR
7791 bnx2x_panic();
7792#endif
Eilon Greenstein36e552a2009-02-12 08:37:21 +00007793 rc = -EBUSY;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007794 break;
7795 }
7796 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007797 msleep(1);
Eilon Greenstein5650d9d2009-01-22 06:01:29 +00007798 rmb(); /* Refresh the dsb_sp_prod */
Eliezer Tamir49d66772008-02-28 11:53:13 -08007799 }
7800 bp->state = BNX2X_STATE_CLOSING_WAIT4_UNLOAD;
7801 bp->fp[0].state = BNX2X_FP_STATE_CLOSED;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007802
7803 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007804}
7805
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007806static void bnx2x_reset_func(struct bnx2x *bp)
7807{
7808 int port = BP_PORT(bp);
7809 int func = BP_FUNC(bp);
7810 int base, i;
Eliezer Tamir49d66772008-02-28 11:53:13 -08007811
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007812 /* Configure IGU */
7813 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7814 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7815
Michael Chan37b091b2009-10-10 13:46:55 +00007816#ifdef BCM_CNIC
7817 /* Disable Timer scan */
7818 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
7819 /*
7820 * Wait for at least 10ms and up to 2 second for the timers scan to
7821 * complete
7822 */
7823 for (i = 0; i < 200; i++) {
7824 msleep(10);
7825 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
7826 break;
7827 }
7828#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007829 /* Clear ILT */
7830 base = FUNC_ILT_BASE(func);
7831 for (i = base; i < base + ILT_PER_FUNC; i++)
7832 bnx2x_ilt_wr(bp, i, 0);
7833}
7834
7835static void bnx2x_reset_port(struct bnx2x *bp)
7836{
7837 int port = BP_PORT(bp);
7838 u32 val;
7839
7840 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
7841
7842 /* Do not rcv packets to BRB */
7843 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
7844 /* Do not direct rcv packets that are not for MCP to the BRB */
7845 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
7846 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
7847
7848 /* Configure AEU */
7849 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
7850
7851 msleep(100);
7852 /* Check for BRB port occupancy */
7853 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
7854 if (val)
7855 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07007856 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007857
7858 /* TODO: Close Doorbell port? */
7859}
7860
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007861static void bnx2x_reset_chip(struct bnx2x *bp, u32 reset_code)
7862{
7863 DP(BNX2X_MSG_MCP, "function %d reset_code %x\n",
7864 BP_FUNC(bp), reset_code);
7865
7866 switch (reset_code) {
7867 case FW_MSG_CODE_DRV_UNLOAD_COMMON:
7868 bnx2x_reset_port(bp);
7869 bnx2x_reset_func(bp);
7870 bnx2x_reset_common(bp);
7871 break;
7872
7873 case FW_MSG_CODE_DRV_UNLOAD_PORT:
7874 bnx2x_reset_port(bp);
7875 bnx2x_reset_func(bp);
7876 break;
7877
7878 case FW_MSG_CODE_DRV_UNLOAD_FUNCTION:
7879 bnx2x_reset_func(bp);
7880 break;
7881
7882 default:
7883 BNX2X_ERR("Unknown reset_code (0x%x) from MCP\n", reset_code);
7884 break;
7885 }
7886}
7887
Eilon Greenstein33471622008-08-13 15:59:08 -07007888/* must be called with rtnl_lock */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007889static int bnx2x_nic_unload(struct bnx2x *bp, int unload_mode)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007890{
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007891 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007892 u32 reset_code = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007893 int i, cnt, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007894
Michael Chan993ac7b2009-10-10 13:46:56 +00007895#ifdef BCM_CNIC
7896 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
7897#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007898 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
7899
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007900 /* Set "drop all" */
Eliezer Tamir228241e2008-02-28 11:56:57 -08007901 bp->rx_mode = BNX2X_RX_MODE_NONE;
7902 bnx2x_set_storm_rx_mode(bp);
7903
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00007904 /* Disable HW interrupts, NAPI and Tx */
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07007905 bnx2x_netif_stop(bp, 1);
Eilon Greensteine94d8af2009-01-22 03:37:36 +00007906
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007907 del_timer_sync(&bp->timer);
7908 SHMEM_WR(bp, func_mb[BP_FUNC(bp)].drv_pulse_mb,
7909 (DRV_PULSE_ALWAYS_ALIVE | bp->fw_drv_pulse_wr_seq));
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07007910 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007911
Eilon Greenstein70b99862009-01-14 06:43:48 +00007912 /* Release IRQs */
7913 bnx2x_free_irq(bp);
7914
Eilon Greenstein555f6c72009-02-12 08:36:11 +00007915 /* Wait until tx fastpath tasks complete */
7916 for_each_tx_queue(bp, i) {
Eliezer Tamir228241e2008-02-28 11:56:57 -08007917 struct bnx2x_fastpath *fp = &bp->fp[i];
7918
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007919 cnt = 1000;
Vladislav Zolotarove8b5fc52009-01-26 12:36:42 -08007920 while (bnx2x_has_tx_work_unload(fp)) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007921
Eilon Greenstein7961f792009-03-02 07:59:31 +00007922 bnx2x_tx_int(fp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007923 if (!cnt) {
7924 BNX2X_ERR("timeout waiting for queue[%d]\n",
7925 i);
7926#ifdef BNX2X_STOP_ON_ERROR
7927 bnx2x_panic();
7928 return -EBUSY;
7929#else
7930 break;
7931#endif
7932 }
7933 cnt--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007934 msleep(1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007935 }
Eliezer Tamir228241e2008-02-28 11:56:57 -08007936 }
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007937 /* Give HW time to discard old tx messages */
7938 msleep(1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007939
Yitchak Gertner65abd742008-08-25 15:26:24 -07007940 if (CHIP_IS_E1(bp)) {
7941 struct mac_configuration_cmd *config =
7942 bnx2x_sp(bp, mcast_config);
7943
Michael Chane665bfda52009-10-10 13:46:54 +00007944 bnx2x_set_eth_mac_addr_e1(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007945
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007946 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertner65abd742008-08-25 15:26:24 -07007947 CAM_INVALIDATE(config->config_table[i]);
7948
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08007949 config->hdr.length = i;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007950 if (CHIP_REV_IS_SLOW(bp))
7951 config->hdr.offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
7952 else
7953 config->hdr.offset = BNX2X_MAX_MULTICAST*(1 + port);
Eilon Greenstein0626b892009-02-12 08:38:14 +00007954 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertner65abd742008-08-25 15:26:24 -07007955 config->hdr.reserved1 = 0;
7956
Michael Chane665bfda52009-10-10 13:46:54 +00007957 bp->set_mac_pending++;
7958 smp_wmb();
7959
Yitchak Gertner65abd742008-08-25 15:26:24 -07007960 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
7961 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
7962 U64_LO(bnx2x_sp_mapping(bp, mcast_config)), 0);
7963
7964 } else { /* E1H */
7965 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
7966
Michael Chane665bfda52009-10-10 13:46:54 +00007967 bnx2x_set_eth_mac_addr_e1h(bp, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007968
7969 for (i = 0; i < MC_HASH_SIZE; i++)
7970 REG_WR(bp, MC_HASH_OFFSET(bp, i), 0);
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007971
7972 REG_WR(bp, MISC_REG_E1HMF_MODE, 0);
Yitchak Gertner65abd742008-08-25 15:26:24 -07007973 }
Michael Chan993ac7b2009-10-10 13:46:56 +00007974#ifdef BCM_CNIC
7975 /* Clear iSCSI L2 MAC */
7976 mutex_lock(&bp->cnic_mutex);
7977 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
7978 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
7979 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
7980 }
7981 mutex_unlock(&bp->cnic_mutex);
7982#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07007983
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007984 if (unload_mode == UNLOAD_NORMAL)
7985 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08007986
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007987 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007988 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007989
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00007990 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007991 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007992 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007993 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007994 /* The mac address is written to entries 1-4 to
7995 preserve entry 0 which is used by the PMF */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07007996 u8 entry = (BP_E1HVN(bp) + 1)*8;
7997
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007998 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07007999 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008000
8001 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8002 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008003 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008004
8005 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008006
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008007 } else
8008 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8009
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008010 /* Close multi and leading connections
8011 Completions for ramrods are collected in a synchronous way */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008012 for_each_nondefault_queue(bp, i)
8013 if (bnx2x_stop_multi(bp, i))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008014 goto unload_error;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008015
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008016 rc = bnx2x_stop_leading(bp);
8017 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008018 BNX2X_ERR("Stop leading failed!\n");
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008019#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008020 return -EBUSY;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008021#else
8022 goto unload_error;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008023#endif
Eliezer Tamir228241e2008-02-28 11:56:57 -08008024 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008025
Eliezer Tamir228241e2008-02-28 11:56:57 -08008026unload_error:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008027 if (!BP_NOMCP(bp))
Eliezer Tamir228241e2008-02-28 11:56:57 -08008028 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008029 else {
Eilon Greensteinf5372252009-02-12 08:38:30 +00008030 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008031 load_count[0], load_count[1], load_count[2]);
8032 load_count[0]--;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008033 load_count[1 + port]--;
Eilon Greensteinf5372252009-02-12 08:38:30 +00008034 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts %d, %d, %d\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008035 load_count[0], load_count[1], load_count[2]);
8036 if (load_count[0] == 0)
8037 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008038 else if (load_count[1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008039 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8040 else
8041 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8042 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008043
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008044 if ((reset_code == FW_MSG_CODE_DRV_UNLOAD_COMMON) ||
8045 (reset_code == FW_MSG_CODE_DRV_UNLOAD_PORT))
8046 bnx2x__link_reset(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008047
8048 /* Reset the chip */
Eliezer Tamir228241e2008-02-28 11:56:57 -08008049 bnx2x_reset_chip(bp, reset_code);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008050
8051 /* Report UNLOAD_DONE to MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008052 if (!BP_NOMCP(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008053 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
Eilon Greenstein356e2382009-02-12 08:38:32 +00008054
Eilon Greenstein9a035442008-11-03 16:45:55 -08008055 bp->port.pmf = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008056
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008057 /* Free SKBs, SGEs, TPA pool and driver internals */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008058 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008059 for_each_rx_queue(bp, i)
Eilon Greenstein3196a882008-08-13 15:58:49 -07008060 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008061 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +00008062 netif_napi_del(&bnx2x_fp(bp, i, napi));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008063 bnx2x_free_mem(bp);
8064
8065 bp->state = BNX2X_STATE_CLOSED;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008066
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008067 netif_carrier_off(bp->dev);
8068
8069 return 0;
8070}
8071
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008072static void bnx2x_reset_task(struct work_struct *work)
8073{
8074 struct bnx2x *bp = container_of(work, struct bnx2x, reset_task);
8075
8076#ifdef BNX2X_STOP_ON_ERROR
8077 BNX2X_ERR("reset task called but STOP_ON_ERROR defined"
8078 " so reset not done to allow debug dump,\n"
Joe Perchesad361c92009-07-06 13:05:40 -07008079 " you will need to reboot when done\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008080 return;
8081#endif
8082
8083 rtnl_lock();
8084
8085 if (!netif_running(bp->dev))
8086 goto reset_task_exit;
8087
8088 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
8089 bnx2x_nic_load(bp, LOAD_NORMAL);
8090
8091reset_task_exit:
8092 rtnl_unlock();
8093}
8094
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008095/* end of nic load/unload */
8096
8097/* ethtool_ops */
8098
8099/*
8100 * Init service functions
8101 */
8102
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008103static inline u32 bnx2x_get_pretend_reg(struct bnx2x *bp, int func)
8104{
8105 switch (func) {
8106 case 0: return PXP2_REG_PGL_PRETEND_FUNC_F0;
8107 case 1: return PXP2_REG_PGL_PRETEND_FUNC_F1;
8108 case 2: return PXP2_REG_PGL_PRETEND_FUNC_F2;
8109 case 3: return PXP2_REG_PGL_PRETEND_FUNC_F3;
8110 case 4: return PXP2_REG_PGL_PRETEND_FUNC_F4;
8111 case 5: return PXP2_REG_PGL_PRETEND_FUNC_F5;
8112 case 6: return PXP2_REG_PGL_PRETEND_FUNC_F6;
8113 case 7: return PXP2_REG_PGL_PRETEND_FUNC_F7;
8114 default:
8115 BNX2X_ERR("Unsupported function index: %d\n", func);
8116 return (u32)(-1);
8117 }
8118}
8119
8120static void bnx2x_undi_int_disable_e1h(struct bnx2x *bp, int orig_func)
8121{
8122 u32 reg = bnx2x_get_pretend_reg(bp, orig_func), new_val;
8123
8124 /* Flush all outstanding writes */
8125 mmiowb();
8126
8127 /* Pretend to be function 0 */
8128 REG_WR(bp, reg, 0);
8129 /* Flush the GRC transaction (in the chip) */
8130 new_val = REG_RD(bp, reg);
8131 if (new_val != 0) {
8132 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (0,%d)!\n",
8133 new_val);
8134 BUG();
8135 }
8136
8137 /* From now we are in the "like-E1" mode */
8138 bnx2x_int_disable(bp);
8139
8140 /* Flush all outstanding writes */
8141 mmiowb();
8142
8143 /* Restore the original funtion settings */
8144 REG_WR(bp, reg, orig_func);
8145 new_val = REG_RD(bp, reg);
8146 if (new_val != orig_func) {
8147 BNX2X_ERR("Hmmm... Pretend register wasn't updated: (%d,%d)!\n",
8148 orig_func, new_val);
8149 BUG();
8150 }
8151}
8152
8153static inline void bnx2x_undi_int_disable(struct bnx2x *bp, int func)
8154{
8155 if (CHIP_IS_E1H(bp))
8156 bnx2x_undi_int_disable_e1h(bp, func);
8157 else
8158 bnx2x_int_disable(bp);
8159}
8160
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008161static void __devinit bnx2x_undi_unload(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008162{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008163 u32 val;
8164
8165 /* Check if there is any driver already loaded */
8166 val = REG_RD(bp, MISC_REG_UNPREPARED);
8167 if (val == 0x1) {
8168 /* Check if it is the UNDI driver
8169 * UNDI driver initializes CID offset for normal bell to 0x7
8170 */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07008171 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008172 val = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
8173 if (val == 0x7) {
8174 u32 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008175 /* save our func */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008176 int func = BP_FUNC(bp);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008177 u32 swap_en;
8178 u32 swap_val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008179
Eilon Greensteinb4661732009-01-14 06:43:56 +00008180 /* clear the UNDI indication */
8181 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
8182
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008183 BNX2X_DEV_INFO("UNDI is active! reset device\n");
8184
8185 /* try unload UNDI on port 0 */
8186 bp->func = 0;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008187 bp->fw_seq =
8188 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
8189 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008190 reset_code = bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008191
8192 /* if UNDI is loaded on the other port */
8193 if (reset_code != FW_MSG_CODE_DRV_UNLOAD_COMMON) {
8194
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008195 /* send "DONE" for previous unload */
8196 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
8197
8198 /* unload UNDI on port 1 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008199 bp->func = 1;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008200 bp->fw_seq =
8201 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
8202 DRV_MSG_SEQ_NUMBER_MASK);
8203 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008204
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008205 bnx2x_fw_command(bp, reset_code);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008206 }
8207
Eilon Greensteinb4661732009-01-14 06:43:56 +00008208 /* now it's safe to release the lock */
8209 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
8210
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00008211 bnx2x_undi_int_disable(bp, func);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008212
8213 /* close input traffic and wait for it */
8214 /* Do not rcv packets to BRB */
8215 REG_WR(bp,
8216 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_DRV_MASK :
8217 NIG_REG_LLH0_BRB1_DRV_MASK), 0x0);
8218 /* Do not direct rcv packets that are not for MCP to
8219 * the BRB */
8220 REG_WR(bp,
8221 (BP_PORT(bp) ? NIG_REG_LLH1_BRB1_NOT_MCP :
8222 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8223 /* clear AEU */
8224 REG_WR(bp,
8225 (BP_PORT(bp) ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8226 MISC_REG_AEU_MASK_ATTN_FUNC_0), 0);
8227 msleep(10);
8228
8229 /* save NIG port swap info */
8230 swap_val = REG_RD(bp, NIG_REG_PORT_SWAP);
8231 swap_en = REG_RD(bp, NIG_REG_STRAP_OVERRIDE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008232 /* reset device */
8233 REG_WR(bp,
8234 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008235 0xd3ffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008236 REG_WR(bp,
8237 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
8238 0x1403);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008239 /* take the NIG out of reset and restore swap values */
8240 REG_WR(bp,
8241 GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
8242 MISC_REGISTERS_RESET_REG_1_RST_NIG);
8243 REG_WR(bp, NIG_REG_PORT_SWAP, swap_val);
8244 REG_WR(bp, NIG_REG_STRAP_OVERRIDE, swap_en);
8245
8246 /* send unload done to the MCP */
8247 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE);
8248
8249 /* restore our func and fw_seq */
8250 bp->func = func;
8251 bp->fw_seq =
8252 (SHMEM_RD(bp, func_mb[bp->func].drv_mb_header) &
8253 DRV_MSG_SEQ_NUMBER_MASK);
Eilon Greensteinb4661732009-01-14 06:43:56 +00008254
8255 } else
8256 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_UNDI);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008257 }
8258}
8259
8260static void __devinit bnx2x_get_common_hwinfo(struct bnx2x *bp)
8261{
8262 u32 val, val2, val3, val4, id;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008263 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008264
8265 /* Get the chip revision id and number. */
8266 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
8267 val = REG_RD(bp, MISC_REG_CHIP_NUM);
8268 id = ((val & 0xffff) << 16);
8269 val = REG_RD(bp, MISC_REG_CHIP_REV);
8270 id |= ((val & 0xf) << 12);
8271 val = REG_RD(bp, MISC_REG_CHIP_METAL);
8272 id |= ((val & 0xff) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +00008273 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008274 id |= (val & 0xf);
8275 bp->common.chip_id = id;
8276 bp->link_params.chip_id = bp->common.chip_id;
8277 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
8278
Eilon Greenstein1c063282009-02-12 08:36:43 +00008279 val = (REG_RD(bp, 0x2874) & 0x55);
8280 if ((bp->common.chip_id & 0x1) ||
8281 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
8282 bp->flags |= ONE_PORT_FLAG;
8283 BNX2X_DEV_INFO("single port device\n");
8284 }
8285
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008286 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
8287 bp->common.flash_size = (NVRAM_1MB_SIZE <<
8288 (val & MCPR_NVM_CFG4_FLASH_SIZE));
8289 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
8290 bp->common.flash_size, bp->common.flash_size);
8291
8292 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008293 bp->common.shmem2_base = REG_RD(bp, MISC_REG_GENERIC_CR_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008294 bp->link_params.shmem_base = bp->common.shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008295 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
8296 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008297
8298 if (!bp->common.shmem_base ||
8299 (bp->common.shmem_base < 0xA0000) ||
8300 (bp->common.shmem_base >= 0xC0000)) {
8301 BNX2X_DEV_INFO("MCP not active\n");
8302 bp->flags |= NO_MCP_FLAG;
8303 return;
8304 }
8305
8306 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8307 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8308 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
8309 BNX2X_ERR("BAD MCP validity signature\n");
8310
8311 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +00008312 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008313
8314 bp->link_params.hw_led_mode = ((bp->common.hw_config &
8315 SHARED_HW_CFG_LED_MODE_MASK) >>
8316 SHARED_HW_CFG_LED_MODE_SHIFT);
8317
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008318 bp->link_params.feature_config_flags = 0;
8319 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
8320 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
8321 bp->link_params.feature_config_flags |=
8322 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8323 else
8324 bp->link_params.feature_config_flags &=
8325 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
8326
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008327 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
8328 bp->common.bc_ver = val;
8329 BNX2X_DEV_INFO("bc_ver %X\n", val);
8330 if (val < BNX2X_BC_VER) {
8331 /* for now only warn
8332 * later we might need to enforce this */
8333 BNX2X_ERR("This driver needs bc_ver %X but found %X,"
8334 " please upgrade BC\n", BNX2X_BC_VER, val);
8335 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008336 bp->link_params.feature_config_flags |=
8337 (val >= REQ_BC_VER_4_VRFY_OPT_MDL) ?
8338 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -07008339
8340 if (BP_E1HVN(bp) == 0) {
8341 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
8342 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
8343 } else {
8344 /* no WOL capability for E1HVN != 0 */
8345 bp->flags |= NO_WOL_FLAG;
8346 }
8347 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +00008348 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008349
8350 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
8351 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
8352 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
8353 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
8354
8355 printk(KERN_INFO PFX "part number %X-%X-%X-%X\n",
8356 val, val2, val3, val4);
8357}
8358
8359static void __devinit bnx2x_link_settings_supported(struct bnx2x *bp,
8360 u32 switch_cfg)
8361{
8362 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008363 u32 ext_phy_type;
8364
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008365 switch (switch_cfg) {
8366 case SWITCH_CFG_1G:
8367 BNX2X_DEV_INFO("switch_cfg 0x%x (1G)\n", switch_cfg);
8368
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008369 ext_phy_type =
8370 SERDES_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008371 switch (ext_phy_type) {
8372 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT:
8373 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
8374 ext_phy_type);
8375
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008376 bp->port.supported |= (SUPPORTED_10baseT_Half |
8377 SUPPORTED_10baseT_Full |
8378 SUPPORTED_100baseT_Half |
8379 SUPPORTED_100baseT_Full |
8380 SUPPORTED_1000baseT_Full |
8381 SUPPORTED_2500baseX_Full |
8382 SUPPORTED_TP |
8383 SUPPORTED_FIBRE |
8384 SUPPORTED_Autoneg |
8385 SUPPORTED_Pause |
8386 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008387 break;
8388
8389 case PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482:
8390 BNX2X_DEV_INFO("ext_phy_type 0x%x (5482)\n",
8391 ext_phy_type);
8392
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008393 bp->port.supported |= (SUPPORTED_10baseT_Half |
8394 SUPPORTED_10baseT_Full |
8395 SUPPORTED_100baseT_Half |
8396 SUPPORTED_100baseT_Full |
8397 SUPPORTED_1000baseT_Full |
8398 SUPPORTED_TP |
8399 SUPPORTED_FIBRE |
8400 SUPPORTED_Autoneg |
8401 SUPPORTED_Pause |
8402 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008403 break;
8404
8405 default:
8406 BNX2X_ERR("NVRAM config error. "
8407 "BAD SerDes ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008408 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008409 return;
8410 }
8411
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008412 bp->port.phy_addr = REG_RD(bp, NIG_REG_SERDES0_CTRL_PHY_ADDR +
8413 port*0x10);
8414 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008415 break;
8416
8417 case SWITCH_CFG_10G:
8418 BNX2X_DEV_INFO("switch_cfg 0x%x (10G)\n", switch_cfg);
8419
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008420 ext_phy_type =
8421 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008422 switch (ext_phy_type) {
8423 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
8424 BNX2X_DEV_INFO("ext_phy_type 0x%x (Direct)\n",
8425 ext_phy_type);
8426
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008427 bp->port.supported |= (SUPPORTED_10baseT_Half |
8428 SUPPORTED_10baseT_Full |
8429 SUPPORTED_100baseT_Half |
8430 SUPPORTED_100baseT_Full |
8431 SUPPORTED_1000baseT_Full |
8432 SUPPORTED_2500baseX_Full |
8433 SUPPORTED_10000baseT_Full |
8434 SUPPORTED_TP |
8435 SUPPORTED_FIBRE |
8436 SUPPORTED_Autoneg |
8437 SUPPORTED_Pause |
8438 SUPPORTED_Asym_Pause);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008439 break;
8440
Eliezer Tamirf1410642008-02-28 11:51:50 -08008441 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
8442 BNX2X_DEV_INFO("ext_phy_type 0x%x (8072)\n",
8443 ext_phy_type);
8444
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008445 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8446 SUPPORTED_1000baseT_Full |
8447 SUPPORTED_FIBRE |
8448 SUPPORTED_Autoneg |
8449 SUPPORTED_Pause |
8450 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008451 break;
8452
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008453 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
8454 BNX2X_DEV_INFO("ext_phy_type 0x%x (8073)\n",
8455 ext_phy_type);
8456
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008457 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8458 SUPPORTED_2500baseX_Full |
8459 SUPPORTED_1000baseT_Full |
8460 SUPPORTED_FIBRE |
8461 SUPPORTED_Autoneg |
8462 SUPPORTED_Pause |
8463 SUPPORTED_Asym_Pause);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008464 break;
8465
Eilon Greenstein589abe32009-02-12 08:36:55 +00008466 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
8467 BNX2X_DEV_INFO("ext_phy_type 0x%x (8705)\n",
8468 ext_phy_type);
8469
8470 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8471 SUPPORTED_FIBRE |
8472 SUPPORTED_Pause |
8473 SUPPORTED_Asym_Pause);
8474 break;
8475
8476 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
8477 BNX2X_DEV_INFO("ext_phy_type 0x%x (8706)\n",
8478 ext_phy_type);
8479
8480 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8481 SUPPORTED_1000baseT_Full |
8482 SUPPORTED_FIBRE |
8483 SUPPORTED_Pause |
8484 SUPPORTED_Asym_Pause);
8485 break;
8486
8487 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
8488 BNX2X_DEV_INFO("ext_phy_type 0x%x (8726)\n",
8489 ext_phy_type);
8490
8491 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8492 SUPPORTED_1000baseT_Full |
8493 SUPPORTED_Autoneg |
8494 SUPPORTED_FIBRE |
8495 SUPPORTED_Pause |
8496 SUPPORTED_Asym_Pause);
8497 break;
8498
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008499 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
8500 BNX2X_DEV_INFO("ext_phy_type 0x%x (8727)\n",
8501 ext_phy_type);
8502
8503 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8504 SUPPORTED_1000baseT_Full |
8505 SUPPORTED_Autoneg |
8506 SUPPORTED_FIBRE |
8507 SUPPORTED_Pause |
8508 SUPPORTED_Asym_Pause);
8509 break;
8510
Eliezer Tamirf1410642008-02-28 11:51:50 -08008511 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
8512 BNX2X_DEV_INFO("ext_phy_type 0x%x (SFX7101)\n",
8513 ext_phy_type);
8514
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008515 bp->port.supported |= (SUPPORTED_10000baseT_Full |
8516 SUPPORTED_TP |
8517 SUPPORTED_Autoneg |
8518 SUPPORTED_Pause |
8519 SUPPORTED_Asym_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08008520 break;
8521
Eilon Greenstein28577182009-02-12 08:37:00 +00008522 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
8523 BNX2X_DEV_INFO("ext_phy_type 0x%x (BCM8481)\n",
8524 ext_phy_type);
8525
8526 bp->port.supported |= (SUPPORTED_10baseT_Half |
8527 SUPPORTED_10baseT_Full |
8528 SUPPORTED_100baseT_Half |
8529 SUPPORTED_100baseT_Full |
8530 SUPPORTED_1000baseT_Full |
8531 SUPPORTED_10000baseT_Full |
8532 SUPPORTED_TP |
8533 SUPPORTED_Autoneg |
8534 SUPPORTED_Pause |
8535 SUPPORTED_Asym_Pause);
8536 break;
8537
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008538 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
8539 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
8540 bp->link_params.ext_phy_config);
8541 break;
8542
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008543 default:
8544 BNX2X_ERR("NVRAM config error. "
8545 "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008546 bp->link_params.ext_phy_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008547 return;
8548 }
8549
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008550 bp->port.phy_addr = REG_RD(bp, NIG_REG_XGXS0_CTRL_PHY_ADDR +
8551 port*0x18);
8552 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008553
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008554 break;
8555
8556 default:
8557 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008558 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008559 return;
8560 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008561 bp->link_params.phy_addr = bp->port.phy_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008562
8563 /* mask what we support according to speed_cap_mask */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008564 if (!(bp->link_params.speed_cap_mask &
8565 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008566 bp->port.supported &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008567
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008568 if (!(bp->link_params.speed_cap_mask &
8569 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008570 bp->port.supported &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008571
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008572 if (!(bp->link_params.speed_cap_mask &
8573 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008574 bp->port.supported &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008575
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008576 if (!(bp->link_params.speed_cap_mask &
8577 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008578 bp->port.supported &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008579
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008580 if (!(bp->link_params.speed_cap_mask &
8581 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008582 bp->port.supported &= ~(SUPPORTED_1000baseT_Half |
8583 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008584
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008585 if (!(bp->link_params.speed_cap_mask &
8586 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008587 bp->port.supported &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008588
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008589 if (!(bp->link_params.speed_cap_mask &
8590 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008591 bp->port.supported &= ~SUPPORTED_10000baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008592
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008593 BNX2X_DEV_INFO("supported 0x%x\n", bp->port.supported);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008594}
8595
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008596static void __devinit bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008597{
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008598 bp->link_params.req_duplex = DUPLEX_FULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008599
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008600 switch (bp->port.link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008601 case PORT_FEATURE_LINK_SPEED_AUTO:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008602 if (bp->port.supported & SUPPORTED_Autoneg) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008603 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008604 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008605 } else {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008606 u32 ext_phy_type =
8607 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
8608
8609 if ((ext_phy_type ==
8610 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705) ||
8611 (ext_phy_type ==
8612 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008613 /* force 10G, no AN */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008614 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008615 bp->port.advertising =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008616 (ADVERTISED_10000baseT_Full |
8617 ADVERTISED_FIBRE);
8618 break;
8619 }
8620 BNX2X_ERR("NVRAM config error. "
8621 "Invalid link_config 0x%x"
8622 " Autoneg not supported\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008623 bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008624 return;
8625 }
8626 break;
8627
8628 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008629 if (bp->port.supported & SUPPORTED_10baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008630 bp->link_params.req_line_speed = SPEED_10;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008631 bp->port.advertising = (ADVERTISED_10baseT_Full |
8632 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008633 } else {
8634 BNX2X_ERR("NVRAM config error. "
8635 "Invalid link_config 0x%x"
8636 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008637 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008638 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008639 return;
8640 }
8641 break;
8642
8643 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008644 if (bp->port.supported & SUPPORTED_10baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008645 bp->link_params.req_line_speed = SPEED_10;
8646 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008647 bp->port.advertising = (ADVERTISED_10baseT_Half |
8648 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008649 } else {
8650 BNX2X_ERR("NVRAM config error. "
8651 "Invalid link_config 0x%x"
8652 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008653 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008654 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008655 return;
8656 }
8657 break;
8658
8659 case PORT_FEATURE_LINK_SPEED_100M_FULL:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008660 if (bp->port.supported & SUPPORTED_100baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008661 bp->link_params.req_line_speed = SPEED_100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008662 bp->port.advertising = (ADVERTISED_100baseT_Full |
8663 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008664 } else {
8665 BNX2X_ERR("NVRAM config error. "
8666 "Invalid link_config 0x%x"
8667 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008668 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008669 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008670 return;
8671 }
8672 break;
8673
8674 case PORT_FEATURE_LINK_SPEED_100M_HALF:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008675 if (bp->port.supported & SUPPORTED_100baseT_Half) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008676 bp->link_params.req_line_speed = SPEED_100;
8677 bp->link_params.req_duplex = DUPLEX_HALF;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008678 bp->port.advertising = (ADVERTISED_100baseT_Half |
8679 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008680 } else {
8681 BNX2X_ERR("NVRAM config error. "
8682 "Invalid link_config 0x%x"
8683 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008684 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008685 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008686 return;
8687 }
8688 break;
8689
8690 case PORT_FEATURE_LINK_SPEED_1G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008691 if (bp->port.supported & SUPPORTED_1000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008692 bp->link_params.req_line_speed = SPEED_1000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008693 bp->port.advertising = (ADVERTISED_1000baseT_Full |
8694 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008695 } else {
8696 BNX2X_ERR("NVRAM config error. "
8697 "Invalid link_config 0x%x"
8698 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008699 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008700 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008701 return;
8702 }
8703 break;
8704
8705 case PORT_FEATURE_LINK_SPEED_2_5G:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008706 if (bp->port.supported & SUPPORTED_2500baseX_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008707 bp->link_params.req_line_speed = SPEED_2500;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008708 bp->port.advertising = (ADVERTISED_2500baseX_Full |
8709 ADVERTISED_TP);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008710 } else {
8711 BNX2X_ERR("NVRAM config error. "
8712 "Invalid link_config 0x%x"
8713 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008714 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008715 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008716 return;
8717 }
8718 break;
8719
8720 case PORT_FEATURE_LINK_SPEED_10G_CX4:
8721 case PORT_FEATURE_LINK_SPEED_10G_KX4:
8722 case PORT_FEATURE_LINK_SPEED_10G_KR:
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008723 if (bp->port.supported & SUPPORTED_10000baseT_Full) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008724 bp->link_params.req_line_speed = SPEED_10000;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008725 bp->port.advertising = (ADVERTISED_10000baseT_Full |
8726 ADVERTISED_FIBRE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008727 } else {
8728 BNX2X_ERR("NVRAM config error. "
8729 "Invalid link_config 0x%x"
8730 " speed_cap_mask 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008731 bp->port.link_config,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008732 bp->link_params.speed_cap_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008733 return;
8734 }
8735 break;
8736
8737 default:
8738 BNX2X_ERR("NVRAM config error. "
8739 "BAD link speed link_config 0x%x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008740 bp->port.link_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008741 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008742 bp->port.advertising = bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008743 break;
8744 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008745
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008746 bp->link_params.req_flow_ctrl = (bp->port.link_config &
8747 PORT_FEATURE_FLOW_CONTROL_MASK);
David S. Millerc0700f92008-12-16 23:53:20 -08008748 if ((bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO) &&
Randy Dunlap4ab84d42008-08-07 20:33:19 -07008749 !(bp->port.supported & SUPPORTED_Autoneg))
David S. Millerc0700f92008-12-16 23:53:20 -08008750 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008751
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008752 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x"
Eliezer Tamirf1410642008-02-28 11:51:50 -08008753 " advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008754 bp->link_params.req_line_speed,
8755 bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008756 bp->link_params.req_flow_ctrl, bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008757}
8758
Michael Chane665bfda52009-10-10 13:46:54 +00008759static void __devinit bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
8760{
8761 mac_hi = cpu_to_be16(mac_hi);
8762 mac_lo = cpu_to_be32(mac_lo);
8763 memcpy(mac_buf, &mac_hi, sizeof(mac_hi));
8764 memcpy(mac_buf + sizeof(mac_hi), &mac_lo, sizeof(mac_lo));
8765}
8766
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008767static void __devinit bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008768{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008769 int port = BP_PORT(bp);
8770 u32 val, val2;
Eilon Greenstein589abe32009-02-12 08:36:55 +00008771 u32 config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008772 u16 i;
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008773 u32 ext_phy_type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008774
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008775 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008776 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008777
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008778 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008779 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008780 bp->link_params.ext_phy_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008781 SHMEM_RD(bp,
8782 dev_info.port_hw_config[port].external_phy_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008783 /* BCM8727_NOC => BCM8727 no over current */
8784 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
8785 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC) {
8786 bp->link_params.ext_phy_config &=
8787 ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
8788 bp->link_params.ext_phy_config |=
8789 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727;
8790 bp->link_params.feature_config_flags |=
8791 FEATURE_CONFIG_BCM8727_NOC;
8792 }
8793
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008794 bp->link_params.speed_cap_mask =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008795 SHMEM_RD(bp,
8796 dev_info.port_hw_config[port].speed_capability_mask);
8797
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008798 bp->port.link_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008799 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
8800
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008801 /* Get the 4 lanes xgxs config rx and tx */
8802 for (i = 0; i < 2; i++) {
8803 val = SHMEM_RD(bp,
8804 dev_info.port_hw_config[port].xgxs_config_rx[i<<1]);
8805 bp->link_params.xgxs_config_rx[i << 1] = ((val>>16) & 0xffff);
8806 bp->link_params.xgxs_config_rx[(i << 1) + 1] = (val & 0xffff);
8807
8808 val = SHMEM_RD(bp,
8809 dev_info.port_hw_config[port].xgxs_config_tx[i<<1]);
8810 bp->link_params.xgxs_config_tx[i << 1] = ((val>>16) & 0xffff);
8811 bp->link_params.xgxs_config_tx[(i << 1) + 1] = (val & 0xffff);
8812 }
8813
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008814 /* If the device is capable of WoL, set the default state according
8815 * to the HW
8816 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008817 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +00008818 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
8819 (config & PORT_FEATURE_WOL_ENABLED));
8820
Eilon Greensteinc2c8b032009-02-12 08:37:14 +00008821 BNX2X_DEV_INFO("lane_config 0x%08x ext_phy_config 0x%08x"
8822 " speed_cap_mask 0x%08x link_config 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008823 bp->link_params.lane_config,
8824 bp->link_params.ext_phy_config,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008825 bp->link_params.speed_cap_mask, bp->port.link_config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008826
Eilon Greenstein4d295db2009-07-21 05:47:47 +00008827 bp->link_params.switch_cfg |= (bp->port.link_config &
8828 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008829 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008830
8831 bnx2x_link_settings_requested(bp);
8832
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008833 /*
8834 * If connected directly, work with the internal PHY, otherwise, work
8835 * with the external PHY
8836 */
8837 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
8838 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
8839 bp->mdio.prtad = bp->link_params.phy_addr;
8840
8841 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
8842 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
8843 bp->mdio.prtad =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00008844 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +00008845
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008846 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
8847 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
Michael Chane665bfda52009-10-10 13:46:54 +00008848 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07008849 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
8850 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +00008851
8852#ifdef BCM_CNIC
8853 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_upper);
8854 val = SHMEM_RD(bp, dev_info.port_hw_config[port].iscsi_mac_lower);
8855 bnx2x_set_mac_buf(bp->iscsi_mac, val, val2);
8856#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008857}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008858
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008859static int __devinit bnx2x_get_hwinfo(struct bnx2x *bp)
8860{
8861 int func = BP_FUNC(bp);
8862 u32 val, val2;
8863 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008864
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008865 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008866
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008867 bp->e1hov = 0;
8868 bp->e1hmf = 0;
8869 if (CHIP_IS_E1H(bp)) {
8870 bp->mf_config =
8871 SHMEM_RD(bp, mf_cfg.func_mf_config[func].config);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008872
Eilon Greenstein2691d512009-08-12 08:22:08 +00008873 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[FUNC_0].e1hov_tag) &
Eilon Greenstein3196a882008-08-13 15:58:49 -07008874 FUNC_MF_CFG_E1HOV_TAG_MASK);
Eilon Greenstein2691d512009-08-12 08:22:08 +00008875 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008876 bp->e1hmf = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00008877 BNX2X_DEV_INFO("%s function mode\n",
8878 IS_E1HMF(bp) ? "multi" : "single");
8879
8880 if (IS_E1HMF(bp)) {
8881 val = (SHMEM_RD(bp, mf_cfg.func_mf_config[func].
8882 e1hov_tag) &
8883 FUNC_MF_CFG_E1HOV_TAG_MASK);
8884 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
8885 bp->e1hov = val;
8886 BNX2X_DEV_INFO("E1HOV for func %d is %d "
8887 "(0x%04x)\n",
8888 func, bp->e1hov, bp->e1hov);
8889 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008890 BNX2X_ERR("!!! No valid E1HOV for func %d,"
8891 " aborting\n", func);
8892 rc = -EPERM;
8893 }
Eilon Greenstein2691d512009-08-12 08:22:08 +00008894 } else {
8895 if (BP_E1HVN(bp)) {
8896 BNX2X_ERR("!!! VN %d in single function mode,"
8897 " aborting\n", BP_E1HVN(bp));
8898 rc = -EPERM;
8899 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008900 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008901 }
8902
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008903 if (!BP_NOMCP(bp)) {
8904 bnx2x_get_port_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008905
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008906 bp->fw_seq = (SHMEM_RD(bp, func_mb[func].drv_mb_header) &
8907 DRV_MSG_SEQ_NUMBER_MASK);
8908 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
8909 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008910
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008911 if (IS_E1HMF(bp)) {
8912 val2 = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_upper);
8913 val = SHMEM_RD(bp, mf_cfg.func_mf_config[func].mac_lower);
8914 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
8915 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT)) {
8916 bp->dev->dev_addr[0] = (u8)(val2 >> 8 & 0xff);
8917 bp->dev->dev_addr[1] = (u8)(val2 & 0xff);
8918 bp->dev->dev_addr[2] = (u8)(val >> 24 & 0xff);
8919 bp->dev->dev_addr[3] = (u8)(val >> 16 & 0xff);
8920 bp->dev->dev_addr[4] = (u8)(val >> 8 & 0xff);
8921 bp->dev->dev_addr[5] = (u8)(val & 0xff);
8922 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr,
8923 ETH_ALEN);
8924 memcpy(bp->dev->perm_addr, bp->dev->dev_addr,
8925 ETH_ALEN);
8926 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008927
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008928 return rc;
8929 }
8930
8931 if (BP_NOMCP(bp)) {
8932 /* only supposed to happen on emulation/FPGA */
Eilon Greenstein33471622008-08-13 15:59:08 -07008933 BNX2X_ERR("warning random MAC workaround active\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008934 random_ether_addr(bp->dev->dev_addr);
8935 memcpy(bp->dev->perm_addr, bp->dev->dev_addr, ETH_ALEN);
8936 }
8937
8938 return rc;
8939}
8940
8941static int __devinit bnx2x_init_bp(struct bnx2x *bp)
8942{
8943 int func = BP_FUNC(bp);
Eilon Greenstein87942b42009-02-12 08:36:49 +00008944 int timer_interval;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008945 int rc;
8946
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008947 /* Disable interrupt handling until HW is initialized */
8948 atomic_set(&bp->intr_sem, 1);
Eilon Greensteine1510702009-07-21 05:47:41 +00008949 smp_wmb(); /* Ensure that bp->intr_sem update is SMP-safe */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008950
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008951 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07008952 mutex_init(&bp->fw_mb_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +00008953#ifdef BCM_CNIC
8954 mutex_init(&bp->cnic_mutex);
8955#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008956
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08008957 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008958 INIT_WORK(&bp->reset_task, bnx2x_reset_task);
8959
8960 rc = bnx2x_get_hwinfo(bp);
8961
8962 /* need to reset chip if undi was active */
8963 if (!BP_NOMCP(bp))
8964 bnx2x_undi_unload(bp);
8965
8966 if (CHIP_REV_IS_FPGA(bp))
8967 printk(KERN_ERR PFX "FPGA detected\n");
8968
8969 if (BP_NOMCP(bp) && (func == 0))
8970 printk(KERN_ERR PFX
8971 "MCP disabled, must load devices in order!\n");
8972
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008973 /* Set multi queue mode */
Eilon Greenstein8badd272009-02-12 08:36:15 +00008974 if ((multi_mode != ETH_RSS_MODE_DISABLED) &&
8975 ((int_mode == INT_MODE_INTx) || (int_mode == INT_MODE_MSI))) {
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008976 printk(KERN_ERR PFX
Eilon Greenstein8badd272009-02-12 08:36:15 +00008977 "Multi disabled since int_mode requested is not MSI-X\n");
Eilon Greenstein555f6c72009-02-12 08:36:11 +00008978 multi_mode = ETH_RSS_MODE_DISABLED;
8979 }
8980 bp->multi_mode = multi_mode;
8981
8982
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008983 /* Set TPA flags */
8984 if (disable_tpa) {
8985 bp->flags &= ~TPA_ENABLE_FLAG;
8986 bp->dev->features &= ~NETIF_F_LRO;
8987 } else {
8988 bp->flags |= TPA_ENABLE_FLAG;
8989 bp->dev->features |= NETIF_F_LRO;
8990 }
8991
Eilon Greensteina18f5122009-08-12 08:23:26 +00008992 if (CHIP_IS_E1(bp))
8993 bp->dropless_fc = 0;
8994 else
8995 bp->dropless_fc = dropless_fc;
8996
Eilon Greenstein8d5726c2009-02-12 08:37:19 +00008997 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07008998
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008999 bp->tx_ring_size = MAX_TX_AVAIL;
9000 bp->rx_ring_size = MAX_RX_AVAIL;
9001
9002 bp->rx_csum = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009003
9004 bp->tx_ticks = 50;
9005 bp->rx_ticks = 25;
9006
Eilon Greenstein87942b42009-02-12 08:36:49 +00009007 timer_interval = (CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ);
9008 bp->current_interval = (poll ? poll : timer_interval);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009009
9010 init_timer(&bp->timer);
9011 bp->timer.expires = jiffies + bp->current_interval;
9012 bp->timer.data = (unsigned long) bp;
9013 bp->timer.function = bnx2x_timer;
9014
9015 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009016}
9017
9018/*
9019 * ethtool service functions
9020 */
9021
9022/* All ethtool functions called with rtnl_lock */
9023
9024static int bnx2x_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9025{
9026 struct bnx2x *bp = netdev_priv(dev);
9027
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009028 cmd->supported = bp->port.supported;
9029 cmd->advertising = bp->port.advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009030
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009031 if ((bp->state == BNX2X_STATE_OPEN) &&
9032 !(bp->flags & MF_FUNC_DIS) &&
9033 (bp->link_vars.link_up)) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009034 cmd->speed = bp->link_vars.line_speed;
9035 cmd->duplex = bp->link_vars.duplex;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009036 if (IS_E1HMF(bp)) {
9037 u16 vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009038
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009039 vn_max_rate =
9040 ((bp->mf_config & FUNC_MF_CFG_MAX_BW_MASK) >>
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009041 FUNC_MF_CFG_MAX_BW_SHIFT) * 100;
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07009042 if (vn_max_rate < cmd->speed)
9043 cmd->speed = vn_max_rate;
9044 }
9045 } else {
9046 cmd->speed = -1;
9047 cmd->duplex = -1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009048 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009049
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009050 if (bp->link_params.switch_cfg == SWITCH_CFG_10G) {
9051 u32 ext_phy_type =
9052 XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
Eliezer Tamirf1410642008-02-28 11:51:50 -08009053
9054 switch (ext_phy_type) {
9055 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009056 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072:
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009057 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073:
Eilon Greenstein589abe32009-02-12 08:36:55 +00009058 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705:
9059 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706:
9060 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726:
Eilon Greenstein4d295db2009-07-21 05:47:47 +00009061 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009062 cmd->port = PORT_FIBRE;
9063 break;
9064
9065 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101:
Eilon Greenstein28577182009-02-12 08:37:00 +00009066 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009067 cmd->port = PORT_TP;
9068 break;
9069
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009070 case PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE:
9071 BNX2X_ERR("XGXS PHY Failure detected 0x%x\n",
9072 bp->link_params.ext_phy_config);
9073 break;
9074
Eliezer Tamirf1410642008-02-28 11:51:50 -08009075 default:
9076 DP(NETIF_MSG_LINK, "BAD XGXS ext_phy_config 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009077 bp->link_params.ext_phy_config);
9078 break;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009079 }
9080 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009081 cmd->port = PORT_TP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009082
Eilon Greenstein01cd4522009-08-12 08:23:08 +00009083 cmd->phy_address = bp->mdio.prtad;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009084 cmd->transceiver = XCVR_INTERNAL;
9085
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009086 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009087 cmd->autoneg = AUTONEG_ENABLE;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009088 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009089 cmd->autoneg = AUTONEG_DISABLE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009090
9091 cmd->maxtxpkt = 0;
9092 cmd->maxrxpkt = 0;
9093
9094 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
9095 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
9096 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
9097 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
9098 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
9099 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
9100 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
9101
9102 return 0;
9103}
9104
9105static int bnx2x_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
9106{
9107 struct bnx2x *bp = netdev_priv(dev);
9108 u32 advertising;
9109
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009110 if (IS_E1HMF(bp))
9111 return 0;
9112
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009113 DP(NETIF_MSG_LINK, "ethtool_cmd: cmd %d\n"
9114 DP_LEVEL " supported 0x%x advertising 0x%x speed %d\n"
9115 DP_LEVEL " duplex %d port %d phy_address %d transceiver %d\n"
9116 DP_LEVEL " autoneg %d maxtxpkt %d maxrxpkt %d\n",
9117 cmd->cmd, cmd->supported, cmd->advertising, cmd->speed,
9118 cmd->duplex, cmd->port, cmd->phy_address, cmd->transceiver,
9119 cmd->autoneg, cmd->maxtxpkt, cmd->maxrxpkt);
9120
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009121 if (cmd->autoneg == AUTONEG_ENABLE) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009122 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
9123 DP(NETIF_MSG_LINK, "Autoneg not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009124 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009125 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009126
9127 /* advertise the requested speed and duplex if supported */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009128 cmd->advertising &= bp->port.supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009129
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009130 bp->link_params.req_line_speed = SPEED_AUTO_NEG;
9131 bp->link_params.req_duplex = DUPLEX_FULL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009132 bp->port.advertising |= (ADVERTISED_Autoneg |
9133 cmd->advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009134
9135 } else { /* forced speed */
9136 /* advertise the requested speed and duplex if supported */
9137 switch (cmd->speed) {
9138 case SPEED_10:
9139 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009140 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009141 SUPPORTED_10baseT_Full)) {
9142 DP(NETIF_MSG_LINK,
9143 "10M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009144 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009145 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009146
9147 advertising = (ADVERTISED_10baseT_Full |
9148 ADVERTISED_TP);
9149 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009150 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009151 SUPPORTED_10baseT_Half)) {
9152 DP(NETIF_MSG_LINK,
9153 "10M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009154 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009155 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009156
9157 advertising = (ADVERTISED_10baseT_Half |
9158 ADVERTISED_TP);
9159 }
9160 break;
9161
9162 case SPEED_100:
9163 if (cmd->duplex == DUPLEX_FULL) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009164 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009165 SUPPORTED_100baseT_Full)) {
9166 DP(NETIF_MSG_LINK,
9167 "100M full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009168 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009169 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009170
9171 advertising = (ADVERTISED_100baseT_Full |
9172 ADVERTISED_TP);
9173 } else {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009174 if (!(bp->port.supported &
Eliezer Tamirf1410642008-02-28 11:51:50 -08009175 SUPPORTED_100baseT_Half)) {
9176 DP(NETIF_MSG_LINK,
9177 "100M half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009178 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009179 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009180
9181 advertising = (ADVERTISED_100baseT_Half |
9182 ADVERTISED_TP);
9183 }
9184 break;
9185
9186 case SPEED_1000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009187 if (cmd->duplex != DUPLEX_FULL) {
9188 DP(NETIF_MSG_LINK, "1G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009189 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009190 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009191
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009192 if (!(bp->port.supported & SUPPORTED_1000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08009193 DP(NETIF_MSG_LINK, "1G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009194 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009195 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009196
9197 advertising = (ADVERTISED_1000baseT_Full |
9198 ADVERTISED_TP);
9199 break;
9200
9201 case SPEED_2500:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009202 if (cmd->duplex != DUPLEX_FULL) {
9203 DP(NETIF_MSG_LINK,
9204 "2.5G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009205 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009206 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009207
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009208 if (!(bp->port.supported & SUPPORTED_2500baseX_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08009209 DP(NETIF_MSG_LINK,
9210 "2.5G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009211 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009212 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009213
Eliezer Tamirf1410642008-02-28 11:51:50 -08009214 advertising = (ADVERTISED_2500baseX_Full |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009215 ADVERTISED_TP);
9216 break;
9217
9218 case SPEED_10000:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009219 if (cmd->duplex != DUPLEX_FULL) {
9220 DP(NETIF_MSG_LINK, "10G half not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009221 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009222 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009223
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009224 if (!(bp->port.supported & SUPPORTED_10000baseT_Full)) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08009225 DP(NETIF_MSG_LINK, "10G full not supported\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009226 return -EINVAL;
Eliezer Tamirf1410642008-02-28 11:51:50 -08009227 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009228
9229 advertising = (ADVERTISED_10000baseT_Full |
9230 ADVERTISED_FIBRE);
9231 break;
9232
9233 default:
Eliezer Tamirf1410642008-02-28 11:51:50 -08009234 DP(NETIF_MSG_LINK, "Unsupported speed\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009235 return -EINVAL;
9236 }
9237
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009238 bp->link_params.req_line_speed = cmd->speed;
9239 bp->link_params.req_duplex = cmd->duplex;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009240 bp->port.advertising = advertising;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009241 }
9242
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009243 DP(NETIF_MSG_LINK, "req_line_speed %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009244 DP_LEVEL " req_duplex %d advertising 0x%x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009245 bp->link_params.req_line_speed, bp->link_params.req_duplex,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009246 bp->port.advertising);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009247
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009248 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009249 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009250 bnx2x_link_set(bp);
9251 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009252
9253 return 0;
9254}
9255
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009256#define IS_E1_ONLINE(info) (((info) & RI_E1_ONLINE) == RI_E1_ONLINE)
9257#define IS_E1H_ONLINE(info) (((info) & RI_E1H_ONLINE) == RI_E1H_ONLINE)
9258
9259static int bnx2x_get_regs_len(struct net_device *dev)
9260{
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009261 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein0d28e492009-08-12 08:23:40 +00009262 int regdump_len = 0;
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009263 int i;
9264
Eilon Greenstein0a64ea52009-03-02 08:01:12 +00009265 if (CHIP_IS_E1(bp)) {
9266 for (i = 0; i < REGS_COUNT; i++)
9267 if (IS_E1_ONLINE(reg_addrs[i].info))
9268 regdump_len += reg_addrs[i].size;
9269
9270 for (i = 0; i < WREGS_COUNT_E1; i++)
9271 if (IS_E1_ONLINE(wreg_addrs_e1[i].info))
9272 regdump_len += wreg_addrs_e1[i].size *
9273 (1 + wreg_addrs_e1[i].read_regs_count);
9274
9275 } else { /* E1H */
9276 for (i = 0; i < REGS_COUNT; i++)
9277 if (IS_E1H_ONLINE(reg_addrs[i].info))
9278 regdump_len += reg_addrs[i].size;
9279
9280 for (i = 0; i < WREGS_COUNT_E1H; i++)
9281 if (IS_E1H_ONLINE(wreg_addrs_e1h[i].info))
9282 regdump_len += wreg_addrs_e1h[i].size *
9283 (1 + wreg_addrs_e1h[i].read_regs_count);
9284 }
9285 regdump_len *= 4;
9286 regdump_len += sizeof(struct dump_hdr);
9287
9288 return regdump_len;
9289}
9290
9291static void bnx2x_get_regs(struct net_device *dev,
9292 struct ethtool_regs *regs, void *_p)
9293{
9294 u32 *p = _p, i, j;
9295 struct bnx2x *bp = netdev_priv(dev);
9296 struct dump_hdr dump_hdr = {0};
9297
9298 regs->version = 0;
9299 memset(p, 0, regs->len);
9300
9301 if (!netif_running(bp->dev))
9302 return;
9303
9304 dump_hdr.hdr_size = (sizeof(struct dump_hdr) / 4) - 1;
9305 dump_hdr.dump_sign = dump_sign_all;
9306 dump_hdr.xstorm_waitp = REG_RD(bp, XSTORM_WAITP_ADDR);
9307 dump_hdr.tstorm_waitp = REG_RD(bp, TSTORM_WAITP_ADDR);
9308 dump_hdr.ustorm_waitp = REG_RD(bp, USTORM_WAITP_ADDR);
9309 dump_hdr.cstorm_waitp = REG_RD(bp, CSTORM_WAITP_ADDR);
9310 dump_hdr.info = CHIP_IS_E1(bp) ? RI_E1_ONLINE : RI_E1H_ONLINE;
9311
9312 memcpy(p, &dump_hdr, sizeof(struct dump_hdr));
9313 p += dump_hdr.hdr_size + 1;
9314
9315 if (CHIP_IS_E1(bp)) {
9316 for (i = 0; i < REGS_COUNT; i++)
9317 if (IS_E1_ONLINE(reg_addrs[i].info))
9318 for (j = 0; j < reg_addrs[i].size; j++)
9319 *p++ = REG_RD(bp,
9320 reg_addrs[i].addr + j*4);
9321
9322 } else { /* E1H */
9323 for (i = 0; i < REGS_COUNT; i++)
9324 if (IS_E1H_ONLINE(reg_addrs[i].info))
9325 for (j = 0; j < reg_addrs[i].size; j++)
9326 *p++ = REG_RD(bp,
9327 reg_addrs[i].addr + j*4);
9328 }
9329}
9330
Eilon Greenstein0d28e492009-08-12 08:23:40 +00009331#define PHY_FW_VER_LEN 10
9332
9333static void bnx2x_get_drvinfo(struct net_device *dev,
9334 struct ethtool_drvinfo *info)
9335{
9336 struct bnx2x *bp = netdev_priv(dev);
9337 u8 phy_fw_ver[PHY_FW_VER_LEN];
9338
9339 strcpy(info->driver, DRV_MODULE_NAME);
9340 strcpy(info->version, DRV_MODULE_VERSION);
9341
9342 phy_fw_ver[0] = '\0';
9343 if (bp->port.pmf) {
9344 bnx2x_acquire_phy_lock(bp);
9345 bnx2x_get_ext_phy_fw_version(&bp->link_params,
9346 (bp->state != BNX2X_STATE_CLOSED),
9347 phy_fw_ver, PHY_FW_VER_LEN);
9348 bnx2x_release_phy_lock(bp);
9349 }
9350
9351 snprintf(info->fw_version, 32, "BC:%d.%d.%d%s%s",
9352 (bp->common.bc_ver & 0xff0000) >> 16,
9353 (bp->common.bc_ver & 0xff00) >> 8,
9354 (bp->common.bc_ver & 0xff),
9355 ((phy_fw_ver[0] != '\0') ? " PHY:" : ""), phy_fw_ver);
9356 strcpy(info->bus_info, pci_name(bp->pdev));
9357 info->n_stats = BNX2X_NUM_STATS;
9358 info->testinfo_len = BNX2X_NUM_TESTS;
9359 info->eedump_len = bp->common.flash_size;
9360 info->regdump_len = bnx2x_get_regs_len(dev);
9361}
9362
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009363static void bnx2x_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9364{
9365 struct bnx2x *bp = netdev_priv(dev);
9366
9367 if (bp->flags & NO_WOL_FLAG) {
9368 wol->supported = 0;
9369 wol->wolopts = 0;
9370 } else {
9371 wol->supported = WAKE_MAGIC;
9372 if (bp->wol)
9373 wol->wolopts = WAKE_MAGIC;
9374 else
9375 wol->wolopts = 0;
9376 }
9377 memset(&wol->sopass, 0, sizeof(wol->sopass));
9378}
9379
9380static int bnx2x_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
9381{
9382 struct bnx2x *bp = netdev_priv(dev);
9383
9384 if (wol->wolopts & ~WAKE_MAGIC)
9385 return -EINVAL;
9386
9387 if (wol->wolopts & WAKE_MAGIC) {
9388 if (bp->flags & NO_WOL_FLAG)
9389 return -EINVAL;
9390
9391 bp->wol = 1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009392 } else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009393 bp->wol = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009394
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009395 return 0;
9396}
9397
9398static u32 bnx2x_get_msglevel(struct net_device *dev)
9399{
9400 struct bnx2x *bp = netdev_priv(dev);
9401
9402 return bp->msglevel;
9403}
9404
9405static void bnx2x_set_msglevel(struct net_device *dev, u32 level)
9406{
9407 struct bnx2x *bp = netdev_priv(dev);
9408
9409 if (capable(CAP_NET_ADMIN))
9410 bp->msglevel = level;
9411}
9412
9413static int bnx2x_nway_reset(struct net_device *dev)
9414{
9415 struct bnx2x *bp = netdev_priv(dev);
9416
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009417 if (!bp->port.pmf)
9418 return 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009419
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009420 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07009421 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009422 bnx2x_link_set(bp);
9423 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009424
9425 return 0;
9426}
9427
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00009428static u32 bnx2x_get_link(struct net_device *dev)
Naohiro Ooiwa01e53292009-06-30 12:44:19 -07009429{
9430 struct bnx2x *bp = netdev_priv(dev);
9431
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009432 if (bp->flags & MF_FUNC_DIS)
9433 return 0;
9434
Naohiro Ooiwa01e53292009-06-30 12:44:19 -07009435 return bp->link_vars.link_up;
9436}
9437
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009438static int bnx2x_get_eeprom_len(struct net_device *dev)
9439{
9440 struct bnx2x *bp = netdev_priv(dev);
9441
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009442 return bp->common.flash_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009443}
9444
9445static int bnx2x_acquire_nvram_lock(struct bnx2x *bp)
9446{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009447 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009448 int count, i;
9449 u32 val = 0;
9450
9451 /* adjust timeout for emulation/FPGA */
9452 count = NVRAM_TIMEOUT_COUNT;
9453 if (CHIP_REV_IS_SLOW(bp))
9454 count *= 100;
9455
9456 /* request access to nvram interface */
9457 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9458 (MCPR_NVM_SW_ARB_ARB_REQ_SET1 << port));
9459
9460 for (i = 0; i < count*10; i++) {
9461 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
9462 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))
9463 break;
9464
9465 udelay(5);
9466 }
9467
9468 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port))) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009469 DP(BNX2X_MSG_NVM, "cannot get access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009470 return -EBUSY;
9471 }
9472
9473 return 0;
9474}
9475
9476static int bnx2x_release_nvram_lock(struct bnx2x *bp)
9477{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009478 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009479 int count, i;
9480 u32 val = 0;
9481
9482 /* adjust timeout for emulation/FPGA */
9483 count = NVRAM_TIMEOUT_COUNT;
9484 if (CHIP_REV_IS_SLOW(bp))
9485 count *= 100;
9486
9487 /* relinquish nvram interface */
9488 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
9489 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << port));
9490
9491 for (i = 0; i < count*10; i++) {
9492 val = REG_RD(bp, MCP_REG_MCPR_NVM_SW_ARB);
9493 if (!(val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)))
9494 break;
9495
9496 udelay(5);
9497 }
9498
9499 if (val & (MCPR_NVM_SW_ARB_ARB_ARB1 << port)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009500 DP(BNX2X_MSG_NVM, "cannot free access to nvram interface\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009501 return -EBUSY;
9502 }
9503
9504 return 0;
9505}
9506
9507static void bnx2x_enable_nvram_access(struct bnx2x *bp)
9508{
9509 u32 val;
9510
9511 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
9512
9513 /* enable both bits, even on read */
9514 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
9515 (val | MCPR_NVM_ACCESS_ENABLE_EN |
9516 MCPR_NVM_ACCESS_ENABLE_WR_EN));
9517}
9518
9519static void bnx2x_disable_nvram_access(struct bnx2x *bp)
9520{
9521 u32 val;
9522
9523 val = REG_RD(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE);
9524
9525 /* disable both bits, even after read */
9526 REG_WR(bp, MCP_REG_MCPR_NVM_ACCESS_ENABLE,
9527 (val & ~(MCPR_NVM_ACCESS_ENABLE_EN |
9528 MCPR_NVM_ACCESS_ENABLE_WR_EN)));
9529}
9530
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009531static int bnx2x_nvram_read_dword(struct bnx2x *bp, u32 offset, __be32 *ret_val,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009532 u32 cmd_flags)
9533{
Eliezer Tamirf1410642008-02-28 11:51:50 -08009534 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009535 u32 val;
9536
9537 /* build the command word */
9538 cmd_flags |= MCPR_NVM_COMMAND_DOIT;
9539
9540 /* need to clear DONE bit separately */
9541 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
9542
9543 /* address of the NVRAM to read from */
9544 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
9545 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
9546
9547 /* issue a read command */
9548 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
9549
9550 /* adjust timeout for emulation/FPGA */
9551 count = NVRAM_TIMEOUT_COUNT;
9552 if (CHIP_REV_IS_SLOW(bp))
9553 count *= 100;
9554
9555 /* wait for completion */
9556 *ret_val = 0;
9557 rc = -EBUSY;
9558 for (i = 0; i < count; i++) {
9559 udelay(5);
9560 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
9561
9562 if (val & MCPR_NVM_COMMAND_DONE) {
9563 val = REG_RD(bp, MCP_REG_MCPR_NVM_READ);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009564 /* we read nvram data in cpu order
9565 * but ethtool sees it as an array of bytes
9566 * converting to big-endian will do the work */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009567 *ret_val = cpu_to_be32(val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009568 rc = 0;
9569 break;
9570 }
9571 }
9572
9573 return rc;
9574}
9575
9576static int bnx2x_nvram_read(struct bnx2x *bp, u32 offset, u8 *ret_buf,
9577 int buf_size)
9578{
9579 int rc;
9580 u32 cmd_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009581 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009582
9583 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009584 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08009585 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009586 offset, buf_size);
9587 return -EINVAL;
9588 }
9589
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009590 if (offset + buf_size > bp->common.flash_size) {
9591 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009592 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009593 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009594 return -EINVAL;
9595 }
9596
9597 /* request access to nvram interface */
9598 rc = bnx2x_acquire_nvram_lock(bp);
9599 if (rc)
9600 return rc;
9601
9602 /* enable access to nvram interface */
9603 bnx2x_enable_nvram_access(bp);
9604
9605 /* read the first word(s) */
9606 cmd_flags = MCPR_NVM_COMMAND_FIRST;
9607 while ((buf_size > sizeof(u32)) && (rc == 0)) {
9608 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
9609 memcpy(ret_buf, &val, 4);
9610
9611 /* advance to the next dword */
9612 offset += sizeof(u32);
9613 ret_buf += sizeof(u32);
9614 buf_size -= sizeof(u32);
9615 cmd_flags = 0;
9616 }
9617
9618 if (rc == 0) {
9619 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9620 rc = bnx2x_nvram_read_dword(bp, offset, &val, cmd_flags);
9621 memcpy(ret_buf, &val, 4);
9622 }
9623
9624 /* disable access to nvram interface */
9625 bnx2x_disable_nvram_access(bp);
9626 bnx2x_release_nvram_lock(bp);
9627
9628 return rc;
9629}
9630
9631static int bnx2x_get_eeprom(struct net_device *dev,
9632 struct ethtool_eeprom *eeprom, u8 *eebuf)
9633{
9634 struct bnx2x *bp = netdev_priv(dev);
9635 int rc;
9636
Eilon Greenstein2add3ac2009-01-14 06:44:07 +00009637 if (!netif_running(dev))
9638 return -EAGAIN;
9639
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009640 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009641 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
9642 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
9643 eeprom->len, eeprom->len);
9644
9645 /* parameters already validated in ethtool_get_eeprom */
9646
9647 rc = bnx2x_nvram_read(bp, eeprom->offset, eebuf, eeprom->len);
9648
9649 return rc;
9650}
9651
9652static int bnx2x_nvram_write_dword(struct bnx2x *bp, u32 offset, u32 val,
9653 u32 cmd_flags)
9654{
Eliezer Tamirf1410642008-02-28 11:51:50 -08009655 int count, i, rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009656
9657 /* build the command word */
9658 cmd_flags |= MCPR_NVM_COMMAND_DOIT | MCPR_NVM_COMMAND_WR;
9659
9660 /* need to clear DONE bit separately */
9661 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, MCPR_NVM_COMMAND_DONE);
9662
9663 /* write the data */
9664 REG_WR(bp, MCP_REG_MCPR_NVM_WRITE, val);
9665
9666 /* address of the NVRAM to write to */
9667 REG_WR(bp, MCP_REG_MCPR_NVM_ADDR,
9668 (offset & MCPR_NVM_ADDR_NVM_ADDR_VALUE));
9669
9670 /* issue the write command */
9671 REG_WR(bp, MCP_REG_MCPR_NVM_COMMAND, cmd_flags);
9672
9673 /* adjust timeout for emulation/FPGA */
9674 count = NVRAM_TIMEOUT_COUNT;
9675 if (CHIP_REV_IS_SLOW(bp))
9676 count *= 100;
9677
9678 /* wait for completion */
9679 rc = -EBUSY;
9680 for (i = 0; i < count; i++) {
9681 udelay(5);
9682 val = REG_RD(bp, MCP_REG_MCPR_NVM_COMMAND);
9683 if (val & MCPR_NVM_COMMAND_DONE) {
9684 rc = 0;
9685 break;
9686 }
9687 }
9688
9689 return rc;
9690}
9691
Eliezer Tamirf1410642008-02-28 11:51:50 -08009692#define BYTE_OFFSET(offset) (8 * (offset & 0x03))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009693
9694static int bnx2x_nvram_write1(struct bnx2x *bp, u32 offset, u8 *data_buf,
9695 int buf_size)
9696{
9697 int rc;
9698 u32 cmd_flags;
9699 u32 align_offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00009700 __be32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009701
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009702 if (offset + buf_size > bp->common.flash_size) {
9703 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009704 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009705 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009706 return -EINVAL;
9707 }
9708
9709 /* request access to nvram interface */
9710 rc = bnx2x_acquire_nvram_lock(bp);
9711 if (rc)
9712 return rc;
9713
9714 /* enable access to nvram interface */
9715 bnx2x_enable_nvram_access(bp);
9716
9717 cmd_flags = (MCPR_NVM_COMMAND_FIRST | MCPR_NVM_COMMAND_LAST);
9718 align_offset = (offset & ~0x03);
9719 rc = bnx2x_nvram_read_dword(bp, align_offset, &val, cmd_flags);
9720
9721 if (rc == 0) {
9722 val &= ~(0xff << BYTE_OFFSET(offset));
9723 val |= (*data_buf << BYTE_OFFSET(offset));
9724
9725 /* nvram data is returned as an array of bytes
9726 * convert it back to cpu order */
9727 val = be32_to_cpu(val);
9728
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009729 rc = bnx2x_nvram_write_dword(bp, align_offset, val,
9730 cmd_flags);
9731 }
9732
9733 /* disable access to nvram interface */
9734 bnx2x_disable_nvram_access(bp);
9735 bnx2x_release_nvram_lock(bp);
9736
9737 return rc;
9738}
9739
9740static int bnx2x_nvram_write(struct bnx2x *bp, u32 offset, u8 *data_buf,
9741 int buf_size)
9742{
9743 int rc;
9744 u32 cmd_flags;
9745 u32 val;
9746 u32 written_so_far;
9747
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009748 if (buf_size == 1) /* ethtool */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009749 return bnx2x_nvram_write1(bp, offset, data_buf, buf_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009750
9751 if ((offset & 0x03) || (buf_size & 0x03) || (buf_size == 0)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009752 DP(BNX2X_MSG_NVM,
Eliezer Tamirc14423f2008-02-28 11:49:42 -08009753 "Invalid parameter: offset 0x%x buf_size 0x%x\n",
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009754 offset, buf_size);
9755 return -EINVAL;
9756 }
9757
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009758 if (offset + buf_size > bp->common.flash_size) {
9759 DP(BNX2X_MSG_NVM, "Invalid parameter: offset (0x%x) +"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009760 " buf_size (0x%x) > flash_size (0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009761 offset, buf_size, bp->common.flash_size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009762 return -EINVAL;
9763 }
9764
9765 /* request access to nvram interface */
9766 rc = bnx2x_acquire_nvram_lock(bp);
9767 if (rc)
9768 return rc;
9769
9770 /* enable access to nvram interface */
9771 bnx2x_enable_nvram_access(bp);
9772
9773 written_so_far = 0;
9774 cmd_flags = MCPR_NVM_COMMAND_FIRST;
9775 while ((written_so_far < buf_size) && (rc == 0)) {
9776 if (written_so_far == (buf_size - sizeof(u32)))
9777 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9778 else if (((offset + 4) % NVRAM_PAGE_SIZE) == 0)
9779 cmd_flags |= MCPR_NVM_COMMAND_LAST;
9780 else if ((offset % NVRAM_PAGE_SIZE) == 0)
9781 cmd_flags |= MCPR_NVM_COMMAND_FIRST;
9782
9783 memcpy(&val, data_buf, 4);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009784
9785 rc = bnx2x_nvram_write_dword(bp, offset, val, cmd_flags);
9786
9787 /* advance to the next dword */
9788 offset += sizeof(u32);
9789 data_buf += sizeof(u32);
9790 written_so_far += sizeof(u32);
9791 cmd_flags = 0;
9792 }
9793
9794 /* disable access to nvram interface */
9795 bnx2x_disable_nvram_access(bp);
9796 bnx2x_release_nvram_lock(bp);
9797
9798 return rc;
9799}
9800
9801static int bnx2x_set_eeprom(struct net_device *dev,
9802 struct ethtool_eeprom *eeprom, u8 *eebuf)
9803{
9804 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009805 int port = BP_PORT(bp);
9806 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009807
Eilon Greenstein9f4c9582009-01-08 11:21:43 -08009808 if (!netif_running(dev))
9809 return -EAGAIN;
9810
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009811 DP(BNX2X_MSG_NVM, "ethtool_eeprom: cmd %d\n"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009812 DP_LEVEL " magic 0x%x offset 0x%x (%d) len 0x%x (%d)\n",
9813 eeprom->cmd, eeprom->magic, eeprom->offset, eeprom->offset,
9814 eeprom->len, eeprom->len);
9815
9816 /* parameters already validated in ethtool_set_eeprom */
9817
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009818 /* PHY eeprom can be accessed only by the PMF */
9819 if ((eeprom->magic >= 0x50485900) && (eeprom->magic <= 0x504859FF) &&
9820 !bp->port.pmf)
9821 return -EINVAL;
9822
9823 if (eeprom->magic == 0x50485950) {
9824 /* 'PHYP' (0x50485950): prepare phy for FW upgrade */
9825 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
9826
9827 bnx2x_acquire_phy_lock(bp);
9828 rc |= bnx2x_link_reset(&bp->link_params,
9829 &bp->link_vars, 0);
9830 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
9831 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101)
9832 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
9833 MISC_REGISTERS_GPIO_HIGH, port);
9834 bnx2x_release_phy_lock(bp);
9835 bnx2x_link_report(bp);
9836
9837 } else if (eeprom->magic == 0x50485952) {
9838 /* 'PHYR' (0x50485952): re-init link after FW upgrade */
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07009839 if (bp->state == BNX2X_STATE_OPEN) {
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009840 bnx2x_acquire_phy_lock(bp);
9841 rc |= bnx2x_link_reset(&bp->link_params,
9842 &bp->link_vars, 1);
9843
9844 rc |= bnx2x_phy_init(&bp->link_params,
9845 &bp->link_vars);
9846 bnx2x_release_phy_lock(bp);
9847 bnx2x_calc_fc_adv(bp);
9848 }
9849 } else if (eeprom->magic == 0x53985943) {
9850 /* 'PHYC' (0x53985943): PHY FW upgrade completed */
9851 if (XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config) ==
9852 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101) {
9853 u8 ext_phy_addr =
Eilon Greenstein659bc5c2009-08-12 08:24:02 +00009854 XGXS_EXT_PHY_ADDR(bp->link_params.ext_phy_config);
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009855
9856 /* DSP Remove Download Mode */
9857 bnx2x_set_gpio(bp, MISC_REGISTERS_GPIO_0,
9858 MISC_REGISTERS_GPIO_LOW, port);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009859
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07009860 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009861
Eilon Greensteinf57a6022009-08-12 08:23:11 +00009862 bnx2x_sfx7101_sp_sw_reset(bp, port, ext_phy_addr);
9863
9864 /* wait 0.5 sec to allow it to run */
9865 msleep(500);
9866 bnx2x_ext_phy_hw_reset(bp, port);
9867 msleep(500);
9868 bnx2x_release_phy_lock(bp);
9869 }
9870 } else
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009871 rc = bnx2x_nvram_write(bp, eeprom->offset, eebuf, eeprom->len);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009872
9873 return rc;
9874}
9875
9876static int bnx2x_get_coalesce(struct net_device *dev,
9877 struct ethtool_coalesce *coal)
9878{
9879 struct bnx2x *bp = netdev_priv(dev);
9880
9881 memset(coal, 0, sizeof(struct ethtool_coalesce));
9882
9883 coal->rx_coalesce_usecs = bp->rx_ticks;
9884 coal->tx_coalesce_usecs = bp->tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009885
9886 return 0;
9887}
9888
Eilon Greensteinca003922009-08-12 22:53:28 -07009889#define BNX2X_MAX_COALES_TOUT (0xf0*12) /* Maximal coalescing timeout in us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009890static int bnx2x_set_coalesce(struct net_device *dev,
9891 struct ethtool_coalesce *coal)
9892{
9893 struct bnx2x *bp = netdev_priv(dev);
9894
9895 bp->rx_ticks = (u16) coal->rx_coalesce_usecs;
Eilon Greensteinca003922009-08-12 22:53:28 -07009896 if (bp->rx_ticks > BNX2X_MAX_COALES_TOUT)
9897 bp->rx_ticks = BNX2X_MAX_COALES_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009898
9899 bp->tx_ticks = (u16) coal->tx_coalesce_usecs;
Eilon Greensteinca003922009-08-12 22:53:28 -07009900 if (bp->tx_ticks > BNX2X_MAX_COALES_TOUT)
9901 bp->tx_ticks = BNX2X_MAX_COALES_TOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009902
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009903 if (netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009904 bnx2x_update_coalesce(bp);
9905
9906 return 0;
9907}
9908
9909static void bnx2x_get_ringparam(struct net_device *dev,
9910 struct ethtool_ringparam *ering)
9911{
9912 struct bnx2x *bp = netdev_priv(dev);
9913
9914 ering->rx_max_pending = MAX_RX_AVAIL;
9915 ering->rx_mini_max_pending = 0;
9916 ering->rx_jumbo_max_pending = 0;
9917
9918 ering->rx_pending = bp->rx_ring_size;
9919 ering->rx_mini_pending = 0;
9920 ering->rx_jumbo_pending = 0;
9921
9922 ering->tx_max_pending = MAX_TX_AVAIL;
9923 ering->tx_pending = bp->tx_ring_size;
9924}
9925
9926static int bnx2x_set_ringparam(struct net_device *dev,
9927 struct ethtool_ringparam *ering)
9928{
9929 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009930 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009931
9932 if ((ering->rx_pending > MAX_RX_AVAIL) ||
9933 (ering->tx_pending > MAX_TX_AVAIL) ||
9934 (ering->tx_pending <= MAX_SKB_FRAGS + 4))
9935 return -EINVAL;
9936
9937 bp->rx_ring_size = ering->rx_pending;
9938 bp->tx_ring_size = ering->tx_pending;
9939
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009940 if (netif_running(dev)) {
9941 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
9942 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009943 }
9944
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009945 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009946}
9947
9948static void bnx2x_get_pauseparam(struct net_device *dev,
9949 struct ethtool_pauseparam *epause)
9950{
9951 struct bnx2x *bp = netdev_priv(dev);
9952
Eilon Greenstein356e2382009-02-12 08:38:32 +00009953 epause->autoneg = (bp->link_params.req_flow_ctrl ==
9954 BNX2X_FLOW_CTRL_AUTO) &&
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009955 (bp->link_params.req_line_speed == SPEED_AUTO_NEG);
9956
David S. Millerc0700f92008-12-16 23:53:20 -08009957 epause->rx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_RX) ==
9958 BNX2X_FLOW_CTRL_RX);
9959 epause->tx_pause = ((bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX) ==
9960 BNX2X_FLOW_CTRL_TX);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009961
9962 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9963 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9964 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9965}
9966
9967static int bnx2x_set_pauseparam(struct net_device *dev,
9968 struct ethtool_pauseparam *epause)
9969{
9970 struct bnx2x *bp = netdev_priv(dev);
9971
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009972 if (IS_E1HMF(bp))
9973 return 0;
9974
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009975 DP(NETIF_MSG_LINK, "ethtool_pauseparam: cmd %d\n"
9976 DP_LEVEL " autoneg %d rx_pause %d tx_pause %d\n",
9977 epause->cmd, epause->autoneg, epause->rx_pause, epause->tx_pause);
9978
David S. Millerc0700f92008-12-16 23:53:20 -08009979 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009980
9981 if (epause->rx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009982 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_RX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009983
9984 if (epause->tx_pause)
David S. Millerc0700f92008-12-16 23:53:20 -08009985 bp->link_params.req_flow_ctrl |= BNX2X_FLOW_CTRL_TX;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009986
David S. Millerc0700f92008-12-16 23:53:20 -08009987 if (bp->link_params.req_flow_ctrl == BNX2X_FLOW_CTRL_AUTO)
9988 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_NONE;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009989
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009990 if (epause->autoneg) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009991 if (!(bp->port.supported & SUPPORTED_Autoneg)) {
Eilon Greenstein3196a882008-08-13 15:58:49 -07009992 DP(NETIF_MSG_LINK, "autoneg not supported\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08009993 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009994 }
9995
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009996 if (bp->link_params.req_line_speed == SPEED_AUTO_NEG)
David S. Millerc0700f92008-12-16 23:53:20 -08009997 bp->link_params.req_flow_ctrl = BNX2X_FLOW_CTRL_AUTO;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07009998 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009999
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010000 DP(NETIF_MSG_LINK,
10001 "req_flow_ctrl 0x%x\n", bp->link_params.req_flow_ctrl);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010002
10003 if (netif_running(dev)) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010004 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010005 bnx2x_link_set(bp);
10006 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010007
10008 return 0;
10009}
10010
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010011static int bnx2x_set_flags(struct net_device *dev, u32 data)
10012{
10013 struct bnx2x *bp = netdev_priv(dev);
10014 int changed = 0;
10015 int rc = 0;
10016
10017 /* TPA requires Rx CSUM offloading */
10018 if ((data & ETH_FLAG_LRO) && bp->rx_csum) {
10019 if (!(dev->features & NETIF_F_LRO)) {
10020 dev->features |= NETIF_F_LRO;
10021 bp->flags |= TPA_ENABLE_FLAG;
10022 changed = 1;
10023 }
10024
10025 } else if (dev->features & NETIF_F_LRO) {
10026 dev->features &= ~NETIF_F_LRO;
10027 bp->flags &= ~TPA_ENABLE_FLAG;
10028 changed = 1;
10029 }
10030
10031 if (changed && netif_running(dev)) {
10032 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10033 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
10034 }
10035
10036 return rc;
10037}
10038
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010039static u32 bnx2x_get_rx_csum(struct net_device *dev)
10040{
10041 struct bnx2x *bp = netdev_priv(dev);
10042
10043 return bp->rx_csum;
10044}
10045
10046static int bnx2x_set_rx_csum(struct net_device *dev, u32 data)
10047{
10048 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010049 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010050
10051 bp->rx_csum = data;
Vladislav Zolotarovdf0f2342008-08-13 15:53:38 -070010052
10053 /* Disable TPA, when Rx CSUM is disabled. Otherwise all
10054 TPA'ed packets will be discarded due to wrong TCP CSUM */
10055 if (!data) {
10056 u32 flags = ethtool_op_get_flags(dev);
10057
10058 rc = bnx2x_set_flags(dev, (flags & ~ETH_FLAG_LRO));
10059 }
10060
10061 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010062}
10063
10064static int bnx2x_set_tso(struct net_device *dev, u32 data)
10065{
Eilon Greenstein755735e2008-06-23 20:35:13 -070010066 if (data) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010067 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070010068 dev->features |= NETIF_F_TSO6;
10069 } else {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010070 dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO_ECN);
Eilon Greenstein755735e2008-06-23 20:35:13 -070010071 dev->features &= ~NETIF_F_TSO6;
10072 }
10073
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010074 return 0;
10075}
10076
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010077static const struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010078 char string[ETH_GSTRING_LEN];
10079} bnx2x_tests_str_arr[BNX2X_NUM_TESTS] = {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010080 { "register_test (offline)" },
10081 { "memory_test (offline)" },
10082 { "loopback_test (offline)" },
10083 { "nvram_test (online)" },
10084 { "interrupt_test (online)" },
10085 { "link_test (online)" },
Eilon Greensteind3d4f492009-02-12 08:36:27 +000010086 { "idle check (online)" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010087};
10088
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010089static int bnx2x_test_registers(struct bnx2x *bp)
10090{
10091 int idx, i, rc = -ENODEV;
10092 u32 wr_val = 0;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010093 int port = BP_PORT(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010094 static const struct {
10095 u32 offset0;
10096 u32 offset1;
10097 u32 mask;
10098 } reg_tbl[] = {
10099/* 0 */ { BRB1_REG_PAUSE_LOW_THRESHOLD_0, 4, 0x000003ff },
10100 { DORQ_REG_DB_ADDR0, 4, 0xffffffff },
10101 { HC_REG_AGG_INT_0, 4, 0x000003ff },
10102 { PBF_REG_MAC_IF0_ENABLE, 4, 0x00000001 },
10103 { PBF_REG_P0_INIT_CRD, 4, 0x000007ff },
10104 { PRS_REG_CID_PORT_0, 4, 0x00ffffff },
10105 { PXP2_REG_PSWRQ_CDU0_L2P, 4, 0x000fffff },
10106 { PXP2_REG_RQ_CDU0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
10107 { PXP2_REG_PSWRQ_TM0_L2P, 4, 0x000fffff },
10108 { PXP2_REG_RQ_USDM0_EFIRST_MEM_ADDR, 8, 0x0003ffff },
10109/* 10 */ { PXP2_REG_PSWRQ_TSDM0_L2P, 4, 0x000fffff },
10110 { QM_REG_CONNNUM_0, 4, 0x000fffff },
10111 { TM_REG_LIN0_MAX_ACTIVE_CID, 4, 0x0003ffff },
10112 { SRC_REG_KEYRSS0_0, 40, 0xffffffff },
10113 { SRC_REG_KEYRSS0_7, 40, 0xffffffff },
10114 { XCM_REG_WU_DA_SET_TMR_CNT_FLG_CMD00, 4, 0x00000001 },
10115 { XCM_REG_WU_DA_CNT_CMD00, 4, 0x00000003 },
10116 { XCM_REG_GLB_DEL_ACK_MAX_CNT_0, 4, 0x000000ff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010117 { NIG_REG_LLH0_T_BIT, 4, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000010118 { NIG_REG_EMAC0_IN_EN, 4, 0x00000001 },
10119/* 20 */ { NIG_REG_BMAC0_IN_EN, 4, 0x00000001 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010120 { NIG_REG_XCM0_OUT_EN, 4, 0x00000001 },
10121 { NIG_REG_BRB0_OUT_EN, 4, 0x00000001 },
10122 { NIG_REG_LLH0_XCM_MASK, 4, 0x00000007 },
10123 { NIG_REG_LLH0_ACPI_PAT_6_LEN, 68, 0x000000ff },
10124 { NIG_REG_LLH0_ACPI_PAT_0_CRC, 68, 0xffffffff },
10125 { NIG_REG_LLH0_DEST_MAC_0_0, 160, 0xffffffff },
10126 { NIG_REG_LLH0_DEST_IP_0_1, 160, 0xffffffff },
10127 { NIG_REG_LLH0_IPV4_IPV6_0, 160, 0x00000001 },
Eilon Greensteinc1f1a062009-07-29 00:20:08 +000010128 { NIG_REG_LLH0_DEST_UDP_0, 160, 0x0000ffff },
10129/* 30 */ { NIG_REG_LLH0_DEST_TCP_0, 160, 0x0000ffff },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010130 { NIG_REG_LLH0_VLAN_ID_0, 160, 0x00000fff },
10131 { NIG_REG_XGXS_SERDES0_MODE_SEL, 4, 0x00000001 },
10132 { NIG_REG_LED_CONTROL_OVERRIDE_TRAFFIC_P0, 4, 0x00000001 },
10133 { NIG_REG_STATUS_INTERRUPT_PORT0, 4, 0x07ffffff },
10134 { NIG_REG_XGXS0_CTRL_EXTREMOTEMDIOST, 24, 0x00000001 },
10135 { NIG_REG_SERDES0_CTRL_PHY_ADDR, 16, 0x0000001f },
10136
10137 { 0xffffffff, 0, 0x00000000 }
10138 };
10139
10140 if (!netif_running(bp->dev))
10141 return rc;
10142
10143 /* Repeat the test twice:
10144 First by writing 0x00000000, second by writing 0xffffffff */
10145 for (idx = 0; idx < 2; idx++) {
10146
10147 switch (idx) {
10148 case 0:
10149 wr_val = 0;
10150 break;
10151 case 1:
10152 wr_val = 0xffffffff;
10153 break;
10154 }
10155
10156 for (i = 0; reg_tbl[i].offset0 != 0xffffffff; i++) {
10157 u32 offset, mask, save_val, val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010158
10159 offset = reg_tbl[i].offset0 + port*reg_tbl[i].offset1;
10160 mask = reg_tbl[i].mask;
10161
10162 save_val = REG_RD(bp, offset);
10163
10164 REG_WR(bp, offset, wr_val);
10165 val = REG_RD(bp, offset);
10166
10167 /* Restore the original register's value */
10168 REG_WR(bp, offset, save_val);
10169
10170 /* verify that value is as expected value */
10171 if ((val & mask) != (wr_val & mask))
10172 goto test_reg_exit;
10173 }
10174 }
10175
10176 rc = 0;
10177
10178test_reg_exit:
10179 return rc;
10180}
10181
10182static int bnx2x_test_memory(struct bnx2x *bp)
10183{
10184 int i, j, rc = -ENODEV;
10185 u32 val;
10186 static const struct {
10187 u32 offset;
10188 int size;
10189 } mem_tbl[] = {
10190 { CCM_REG_XX_DESCR_TABLE, CCM_REG_XX_DESCR_TABLE_SIZE },
10191 { CFC_REG_ACTIVITY_COUNTER, CFC_REG_ACTIVITY_COUNTER_SIZE },
10192 { CFC_REG_LINK_LIST, CFC_REG_LINK_LIST_SIZE },
10193 { DMAE_REG_CMD_MEM, DMAE_REG_CMD_MEM_SIZE },
10194 { TCM_REG_XX_DESCR_TABLE, TCM_REG_XX_DESCR_TABLE_SIZE },
10195 { UCM_REG_XX_DESCR_TABLE, UCM_REG_XX_DESCR_TABLE_SIZE },
10196 { XCM_REG_XX_DESCR_TABLE, XCM_REG_XX_DESCR_TABLE_SIZE },
10197
10198 { 0xffffffff, 0 }
10199 };
10200 static const struct {
10201 char *name;
10202 u32 offset;
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010203 u32 e1_mask;
10204 u32 e1h_mask;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010205 } prty_tbl[] = {
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010206 { "CCM_PRTY_STS", CCM_REG_CCM_PRTY_STS, 0x3ffc0, 0 },
10207 { "CFC_PRTY_STS", CFC_REG_CFC_PRTY_STS, 0x2, 0x2 },
10208 { "DMAE_PRTY_STS", DMAE_REG_DMAE_PRTY_STS, 0, 0 },
10209 { "TCM_PRTY_STS", TCM_REG_TCM_PRTY_STS, 0x3ffc0, 0 },
10210 { "UCM_PRTY_STS", UCM_REG_UCM_PRTY_STS, 0x3ffc0, 0 },
10211 { "XCM_PRTY_STS", XCM_REG_XCM_PRTY_STS, 0x3ffc1, 0 },
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010212
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010213 { NULL, 0xffffffff, 0, 0 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010214 };
10215
10216 if (!netif_running(bp->dev))
10217 return rc;
10218
10219 /* Go through all the memories */
10220 for (i = 0; mem_tbl[i].offset != 0xffffffff; i++)
10221 for (j = 0; j < mem_tbl[i].size; j++)
10222 REG_RD(bp, mem_tbl[i].offset + j*4);
10223
10224 /* Check the parity status */
10225 for (i = 0; prty_tbl[i].offset != 0xffffffff; i++) {
10226 val = REG_RD(bp, prty_tbl[i].offset);
Yitchak Gertner9dabc422008-08-13 15:51:28 -070010227 if ((CHIP_IS_E1(bp) && (val & ~(prty_tbl[i].e1_mask))) ||
10228 (CHIP_IS_E1H(bp) && (val & ~(prty_tbl[i].e1h_mask)))) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010229 DP(NETIF_MSG_HW,
10230 "%s is 0x%x\n", prty_tbl[i].name, val);
10231 goto test_mem_exit;
10232 }
10233 }
10234
10235 rc = 0;
10236
10237test_mem_exit:
10238 return rc;
10239}
10240
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010241static void bnx2x_wait_for_link(struct bnx2x *bp, u8 link_up)
10242{
10243 int cnt = 1000;
10244
10245 if (link_up)
10246 while (bnx2x_link_test(bp) && cnt--)
10247 msleep(10);
10248}
10249
10250static int bnx2x_run_loopback(struct bnx2x *bp, int loopback_mode, u8 link_up)
10251{
10252 unsigned int pkt_size, num_pkts, i;
10253 struct sk_buff *skb;
10254 unsigned char *packet;
Eilon Greensteinca003922009-08-12 22:53:28 -070010255 struct bnx2x_fastpath *fp_rx = &bp->fp[0];
10256 struct bnx2x_fastpath *fp_tx = &bp->fp[bp->num_rx_queues];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010257 u16 tx_start_idx, tx_idx;
10258 u16 rx_start_idx, rx_idx;
Eilon Greensteinca003922009-08-12 22:53:28 -070010259 u16 pkt_prod, bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010260 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070010261 struct eth_tx_start_bd *tx_start_bd;
10262 struct eth_tx_parse_bd *pbd = NULL;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010263 dma_addr_t mapping;
10264 union eth_rx_cqe *cqe;
10265 u8 cqe_fp_flags;
10266 struct sw_rx_bd *rx_buf;
10267 u16 len;
10268 int rc = -ENODEV;
10269
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010270 /* check the loopback mode */
10271 switch (loopback_mode) {
10272 case BNX2X_PHY_LOOPBACK:
10273 if (bp->link_params.loopback_mode != LOOPBACK_XGXS_10)
10274 return -EINVAL;
10275 break;
10276 case BNX2X_MAC_LOOPBACK:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010277 bp->link_params.loopback_mode = LOOPBACK_BMAC;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010278 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010279 break;
10280 default:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010281 return -EINVAL;
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010282 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010283
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010284 /* prepare the loopback packet */
10285 pkt_size = (((bp->dev->mtu < ETH_MAX_PACKET_SIZE) ?
10286 bp->dev->mtu : ETH_MAX_PACKET_SIZE) + ETH_HLEN);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010287 skb = netdev_alloc_skb(bp->dev, bp->rx_buf_size);
10288 if (!skb) {
10289 rc = -ENOMEM;
10290 goto test_loopback_exit;
10291 }
10292 packet = skb_put(skb, pkt_size);
10293 memcpy(packet, bp->dev->dev_addr, ETH_ALEN);
Eilon Greensteinca003922009-08-12 22:53:28 -070010294 memset(packet + ETH_ALEN, 0, ETH_ALEN);
10295 memset(packet + 2*ETH_ALEN, 0x77, (ETH_HLEN - 2*ETH_ALEN));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010296 for (i = ETH_HLEN; i < pkt_size; i++)
10297 packet[i] = (unsigned char) (i & 0xff);
10298
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010299 /* send the loopback packet */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010300 num_pkts = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070010301 tx_start_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
10302 rx_start_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010303
Eilon Greensteinca003922009-08-12 22:53:28 -070010304 pkt_prod = fp_tx->tx_pkt_prod++;
10305 tx_buf = &fp_tx->tx_buf_ring[TX_BD(pkt_prod)];
10306 tx_buf->first_bd = fp_tx->tx_bd_prod;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010307 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070010308 tx_buf->flags = 0;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010309
Eilon Greensteinca003922009-08-12 22:53:28 -070010310 bd_prod = TX_BD(fp_tx->tx_bd_prod);
10311 tx_start_bd = &fp_tx->tx_desc_ring[bd_prod].start_bd;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010312 mapping = pci_map_single(bp->pdev, skb->data,
10313 skb_headlen(skb), PCI_DMA_TODEVICE);
Eilon Greensteinca003922009-08-12 22:53:28 -070010314 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
10315 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
10316 tx_start_bd->nbd = cpu_to_le16(2); /* start + pbd */
10317 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
10318 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
10319 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
10320 tx_start_bd->general_data = ((UNICAST_ADDRESS <<
10321 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT) | 1);
10322
10323 /* turn on parsing and get a BD */
10324 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
10325 pbd = &fp_tx->tx_desc_ring[bd_prod].parse_bd;
10326
10327 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010328
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080010329 wmb();
10330
Eilon Greensteinca003922009-08-12 22:53:28 -070010331 fp_tx->tx_db.data.prod += 2;
10332 barrier();
10333 DOORBELL(bp, fp_tx->index - bp->num_rx_queues, fp_tx->tx_db.raw);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010334
10335 mmiowb();
10336
10337 num_pkts++;
Eilon Greensteinca003922009-08-12 22:53:28 -070010338 fp_tx->tx_bd_prod += 2; /* start + pbd */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010339 bp->dev->trans_start = jiffies;
10340
10341 udelay(100);
10342
Eilon Greensteinca003922009-08-12 22:53:28 -070010343 tx_idx = le16_to_cpu(*fp_tx->tx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010344 if (tx_idx != tx_start_idx + num_pkts)
10345 goto test_loopback_exit;
10346
Eilon Greensteinca003922009-08-12 22:53:28 -070010347 rx_idx = le16_to_cpu(*fp_rx->rx_cons_sb);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010348 if (rx_idx != rx_start_idx + num_pkts)
10349 goto test_loopback_exit;
10350
Eilon Greensteinca003922009-08-12 22:53:28 -070010351 cqe = &fp_rx->rx_comp_ring[RCQ_BD(fp_rx->rx_comp_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010352 cqe_fp_flags = cqe->fast_path_cqe.type_error_flags;
10353 if (CQE_TYPE(cqe_fp_flags) || (cqe_fp_flags & ETH_RX_ERROR_FALGS))
10354 goto test_loopback_rx_exit;
10355
10356 len = le16_to_cpu(cqe->fast_path_cqe.pkt_len);
10357 if (len != pkt_size)
10358 goto test_loopback_rx_exit;
10359
Eilon Greensteinca003922009-08-12 22:53:28 -070010360 rx_buf = &fp_rx->rx_buf_ring[RX_BD(fp_rx->rx_bd_cons)];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010361 skb = rx_buf->skb;
10362 skb_reserve(skb, cqe->fast_path_cqe.placement_offset);
10363 for (i = ETH_HLEN; i < pkt_size; i++)
10364 if (*(skb->data + i) != (unsigned char) (i & 0xff))
10365 goto test_loopback_rx_exit;
10366
10367 rc = 0;
10368
10369test_loopback_rx_exit:
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010370
Eilon Greensteinca003922009-08-12 22:53:28 -070010371 fp_rx->rx_bd_cons = NEXT_RX_IDX(fp_rx->rx_bd_cons);
10372 fp_rx->rx_bd_prod = NEXT_RX_IDX(fp_rx->rx_bd_prod);
10373 fp_rx->rx_comp_cons = NEXT_RCQ_IDX(fp_rx->rx_comp_cons);
10374 fp_rx->rx_comp_prod = NEXT_RCQ_IDX(fp_rx->rx_comp_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010375
10376 /* Update producers */
Eilon Greensteinca003922009-08-12 22:53:28 -070010377 bnx2x_update_rx_prod(bp, fp_rx, fp_rx->rx_bd_prod, fp_rx->rx_comp_prod,
10378 fp_rx->rx_sge_prod);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010379
10380test_loopback_exit:
10381 bp->link_params.loopback_mode = LOOPBACK_NONE;
10382
10383 return rc;
10384}
10385
10386static int bnx2x_test_loopback(struct bnx2x *bp, u8 link_up)
10387{
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010388 int rc = 0, res;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010389
10390 if (!netif_running(bp->dev))
10391 return BNX2X_LOOPBACK_FAILED;
10392
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070010393 bnx2x_netif_stop(bp, 1);
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000010394 bnx2x_acquire_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010395
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010396 res = bnx2x_run_loopback(bp, BNX2X_PHY_LOOPBACK, link_up);
10397 if (res) {
10398 DP(NETIF_MSG_PROBE, " PHY loopback failed (res %d)\n", res);
10399 rc |= BNX2X_PHY_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010400 }
10401
Eilon Greensteinb5bf9062009-02-12 08:38:08 +000010402 res = bnx2x_run_loopback(bp, BNX2X_MAC_LOOPBACK, link_up);
10403 if (res) {
10404 DP(NETIF_MSG_PROBE, " MAC loopback failed (res %d)\n", res);
10405 rc |= BNX2X_MAC_LOOPBACK_FAILED;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010406 }
10407
Eilon Greenstein3910c8a2009-01-22 06:01:32 +000010408 bnx2x_release_phy_lock(bp);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010409 bnx2x_netif_start(bp);
10410
10411 return rc;
10412}
10413
10414#define CRC32_RESIDUAL 0xdebb20e3
10415
10416static int bnx2x_test_nvram(struct bnx2x *bp)
10417{
10418 static const struct {
10419 int offset;
10420 int size;
10421 } nvram_tbl[] = {
10422 { 0, 0x14 }, /* bootstrap */
10423 { 0x14, 0xec }, /* dir */
10424 { 0x100, 0x350 }, /* manuf_info */
10425 { 0x450, 0xf0 }, /* feature_info */
10426 { 0x640, 0x64 }, /* upgrade_key_info */
10427 { 0x6a4, 0x64 },
10428 { 0x708, 0x70 }, /* manuf_key_info */
10429 { 0x778, 0x70 },
10430 { 0, 0 }
10431 };
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000010432 __be32 buf[0x350 / 4];
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010433 u8 *data = (u8 *)buf;
10434 int i, rc;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010435 u32 magic, crc;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010436
10437 rc = bnx2x_nvram_read(bp, 0, data, 4);
10438 if (rc) {
Eilon Greensteinf5372252009-02-12 08:38:30 +000010439 DP(NETIF_MSG_PROBE, "magic value read (rc %d)\n", rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010440 goto test_nvram_exit;
10441 }
10442
10443 magic = be32_to_cpu(buf[0]);
10444 if (magic != 0x669955aa) {
10445 DP(NETIF_MSG_PROBE, "magic value (0x%08x)\n", magic);
10446 rc = -ENODEV;
10447 goto test_nvram_exit;
10448 }
10449
10450 for (i = 0; nvram_tbl[i].size; i++) {
10451
10452 rc = bnx2x_nvram_read(bp, nvram_tbl[i].offset, data,
10453 nvram_tbl[i].size);
10454 if (rc) {
10455 DP(NETIF_MSG_PROBE,
Eilon Greensteinf5372252009-02-12 08:38:30 +000010456 "nvram_tbl[%d] read data (rc %d)\n", i, rc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010457 goto test_nvram_exit;
10458 }
10459
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010460 crc = ether_crc_le(nvram_tbl[i].size, data);
10461 if (crc != CRC32_RESIDUAL) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010462 DP(NETIF_MSG_PROBE,
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000010463 "nvram_tbl[%d] crc value (0x%08x)\n", i, crc);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010464 rc = -ENODEV;
10465 goto test_nvram_exit;
10466 }
10467 }
10468
10469test_nvram_exit:
10470 return rc;
10471}
10472
10473static int bnx2x_test_intr(struct bnx2x *bp)
10474{
10475 struct mac_configuration_cmd *config = bnx2x_sp(bp, mac_config);
10476 int i, rc;
10477
10478 if (!netif_running(bp->dev))
10479 return -ENODEV;
10480
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080010481 config->hdr.length = 0;
Eilon Greensteinaf246402009-01-14 06:43:59 +000010482 if (CHIP_IS_E1(bp))
10483 config->hdr.offset = (BP_PORT(bp) ? 32 : 0);
10484 else
10485 config->hdr.offset = BP_FUNC(bp);
Eilon Greenstein0626b892009-02-12 08:38:14 +000010486 config->hdr.client_id = bp->fp->cl_id;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010487 config->hdr.reserved1 = 0;
10488
Michael Chane665bfda52009-10-10 13:46:54 +000010489 bp->set_mac_pending++;
10490 smp_wmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010491 rc = bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
10492 U64_HI(bnx2x_sp_mapping(bp, mac_config)),
10493 U64_LO(bnx2x_sp_mapping(bp, mac_config)), 0);
10494 if (rc == 0) {
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010495 for (i = 0; i < 10; i++) {
10496 if (!bp->set_mac_pending)
10497 break;
Michael Chane665bfda52009-10-10 13:46:54 +000010498 smp_rmb();
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010499 msleep_interruptible(10);
10500 }
10501 if (i == 10)
10502 rc = -ENODEV;
10503 }
10504
10505 return rc;
10506}
10507
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010508static void bnx2x_self_test(struct net_device *dev,
10509 struct ethtool_test *etest, u64 *buf)
10510{
10511 struct bnx2x *bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010512
10513 memset(buf, 0, sizeof(u64) * BNX2X_NUM_TESTS);
10514
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010515 if (!netif_running(dev))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010516 return;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010517
Eilon Greenstein33471622008-08-13 15:59:08 -070010518 /* offline tests are not supported in MF mode */
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010519 if (IS_E1HMF(bp))
10520 etest->flags &= ~ETH_TEST_FL_OFFLINE;
10521
10522 if (etest->flags & ETH_TEST_FL_OFFLINE) {
Eilon Greenstein279abdf2009-07-21 05:47:22 +000010523 int port = BP_PORT(bp);
10524 u32 val;
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010525 u8 link_up;
10526
Eilon Greenstein279abdf2009-07-21 05:47:22 +000010527 /* save current value of input enable for TX port IF */
10528 val = REG_RD(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4);
10529 /* disable input for TX port IF */
10530 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, 0);
10531
Eilon Greenstein061bc702009-10-15 00:18:47 -070010532 link_up = (bnx2x_link_test(bp) == 0);
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010533 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
10534 bnx2x_nic_load(bp, LOAD_DIAG);
10535 /* wait until link state is restored */
10536 bnx2x_wait_for_link(bp, link_up);
10537
10538 if (bnx2x_test_registers(bp) != 0) {
10539 buf[0] = 1;
10540 etest->flags |= ETH_TEST_FL_FAILED;
10541 }
10542 if (bnx2x_test_memory(bp) != 0) {
10543 buf[1] = 1;
10544 etest->flags |= ETH_TEST_FL_FAILED;
10545 }
10546 buf[2] = bnx2x_test_loopback(bp, link_up);
10547 if (buf[2] != 0)
10548 etest->flags |= ETH_TEST_FL_FAILED;
10549
10550 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
Eilon Greenstein279abdf2009-07-21 05:47:22 +000010551
10552 /* restore input for TX port IF */
10553 REG_WR(bp, NIG_REG_EGRESS_UMP0_IN_EN + port*4, val);
10554
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010555 bnx2x_nic_load(bp, LOAD_NORMAL);
10556 /* wait until link state is restored */
10557 bnx2x_wait_for_link(bp, link_up);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010558 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010559 if (bnx2x_test_nvram(bp) != 0) {
10560 buf[3] = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010561 etest->flags |= ETH_TEST_FL_FAILED;
10562 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010563 if (bnx2x_test_intr(bp) != 0) {
10564 buf[4] = 1;
10565 etest->flags |= ETH_TEST_FL_FAILED;
10566 }
10567 if (bp->port.pmf)
10568 if (bnx2x_link_test(bp) != 0) {
10569 buf[5] = 1;
10570 etest->flags |= ETH_TEST_FL_FAILED;
10571 }
Yitchak Gertnerf3c87cd2008-06-23 20:35:51 -070010572
10573#ifdef BNX2X_EXTRA_DEBUG
10574 bnx2x_panic_dump(bp);
10575#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010576}
10577
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010578static const struct {
10579 long offset;
10580 int size;
Eilon Greensteinde832a52009-02-12 08:36:33 +000010581 u8 string[ETH_GSTRING_LEN];
10582} bnx2x_q_stats_arr[BNX2X_NUM_Q_STATS] = {
10583/* 1 */ { Q_STATS_OFFSET32(total_bytes_received_hi), 8, "[%d]: rx_bytes" },
10584 { Q_STATS_OFFSET32(error_bytes_received_hi),
10585 8, "[%d]: rx_error_bytes" },
10586 { Q_STATS_OFFSET32(total_unicast_packets_received_hi),
10587 8, "[%d]: rx_ucast_packets" },
10588 { Q_STATS_OFFSET32(total_multicast_packets_received_hi),
10589 8, "[%d]: rx_mcast_packets" },
10590 { Q_STATS_OFFSET32(total_broadcast_packets_received_hi),
10591 8, "[%d]: rx_bcast_packets" },
10592 { Q_STATS_OFFSET32(no_buff_discard_hi), 8, "[%d]: rx_discards" },
10593 { Q_STATS_OFFSET32(rx_err_discard_pkt),
10594 4, "[%d]: rx_phy_ip_err_discards"},
10595 { Q_STATS_OFFSET32(rx_skb_alloc_failed),
10596 4, "[%d]: rx_skb_alloc_discard" },
10597 { Q_STATS_OFFSET32(hw_csum_err), 4, "[%d]: rx_csum_offload_errors" },
10598
10599/* 10 */{ Q_STATS_OFFSET32(total_bytes_transmitted_hi), 8, "[%d]: tx_bytes" },
10600 { Q_STATS_OFFSET32(total_unicast_packets_transmitted_hi),
10601 8, "[%d]: tx_packets" }
10602};
10603
10604static const struct {
10605 long offset;
10606 int size;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010607 u32 flags;
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010608#define STATS_FLAGS_PORT 1
10609#define STATS_FLAGS_FUNC 2
Eilon Greensteinde832a52009-02-12 08:36:33 +000010610#define STATS_FLAGS_BOTH (STATS_FLAGS_FUNC | STATS_FLAGS_PORT)
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010611 u8 string[ETH_GSTRING_LEN];
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010612} bnx2x_stats_arr[BNX2X_NUM_STATS] = {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010613/* 1 */ { STATS_OFFSET32(total_bytes_received_hi),
10614 8, STATS_FLAGS_BOTH, "rx_bytes" },
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010615 { STATS_OFFSET32(error_bytes_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010616 8, STATS_FLAGS_BOTH, "rx_error_bytes" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010617 { STATS_OFFSET32(total_unicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010618 8, STATS_FLAGS_BOTH, "rx_ucast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010619 { STATS_OFFSET32(total_multicast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010620 8, STATS_FLAGS_BOTH, "rx_mcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010621 { STATS_OFFSET32(total_broadcast_packets_received_hi),
Eilon Greensteinde832a52009-02-12 08:36:33 +000010622 8, STATS_FLAGS_BOTH, "rx_bcast_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010623 { STATS_OFFSET32(rx_stat_dot3statsfcserrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010624 8, STATS_FLAGS_PORT, "rx_crc_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010625 { STATS_OFFSET32(rx_stat_dot3statsalignmenterrors_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010626 8, STATS_FLAGS_PORT, "rx_align_errors" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010627 { STATS_OFFSET32(rx_stat_etherstatsundersizepkts_hi),
10628 8, STATS_FLAGS_PORT, "rx_undersize_packets" },
10629 { STATS_OFFSET32(etherstatsoverrsizepkts_hi),
10630 8, STATS_FLAGS_PORT, "rx_oversize_packets" },
10631/* 10 */{ STATS_OFFSET32(rx_stat_etherstatsfragments_hi),
10632 8, STATS_FLAGS_PORT, "rx_fragments" },
10633 { STATS_OFFSET32(rx_stat_etherstatsjabbers_hi),
10634 8, STATS_FLAGS_PORT, "rx_jabbers" },
10635 { STATS_OFFSET32(no_buff_discard_hi),
10636 8, STATS_FLAGS_BOTH, "rx_discards" },
10637 { STATS_OFFSET32(mac_filter_discard),
10638 4, STATS_FLAGS_PORT, "rx_filtered_packets" },
10639 { STATS_OFFSET32(xxoverflow_discard),
10640 4, STATS_FLAGS_PORT, "rx_fw_discards" },
10641 { STATS_OFFSET32(brb_drop_hi),
10642 8, STATS_FLAGS_PORT, "rx_brb_discard" },
10643 { STATS_OFFSET32(brb_truncate_hi),
10644 8, STATS_FLAGS_PORT, "rx_brb_truncate" },
10645 { STATS_OFFSET32(pause_frames_received_hi),
10646 8, STATS_FLAGS_PORT, "rx_pause_frames" },
10647 { STATS_OFFSET32(rx_stat_maccontrolframesreceived_hi),
10648 8, STATS_FLAGS_PORT, "rx_mac_ctrl_frames" },
10649 { STATS_OFFSET32(nig_timer_max),
10650 4, STATS_FLAGS_PORT, "rx_constant_pause_events" },
10651/* 20 */{ STATS_OFFSET32(rx_err_discard_pkt),
10652 4, STATS_FLAGS_BOTH, "rx_phy_ip_err_discards"},
10653 { STATS_OFFSET32(rx_skb_alloc_failed),
10654 4, STATS_FLAGS_BOTH, "rx_skb_alloc_discard" },
10655 { STATS_OFFSET32(hw_csum_err),
10656 4, STATS_FLAGS_BOTH, "rx_csum_offload_errors" },
10657
10658 { STATS_OFFSET32(total_bytes_transmitted_hi),
10659 8, STATS_FLAGS_BOTH, "tx_bytes" },
10660 { STATS_OFFSET32(tx_stat_ifhcoutbadoctets_hi),
10661 8, STATS_FLAGS_PORT, "tx_error_bytes" },
10662 { STATS_OFFSET32(total_unicast_packets_transmitted_hi),
10663 8, STATS_FLAGS_BOTH, "tx_packets" },
10664 { STATS_OFFSET32(tx_stat_dot3statsinternalmactransmiterrors_hi),
10665 8, STATS_FLAGS_PORT, "tx_mac_errors" },
10666 { STATS_OFFSET32(rx_stat_dot3statscarriersenseerrors_hi),
10667 8, STATS_FLAGS_PORT, "tx_carrier_errors" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010668 { STATS_OFFSET32(tx_stat_dot3statssinglecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010669 8, STATS_FLAGS_PORT, "tx_single_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010670 { STATS_OFFSET32(tx_stat_dot3statsmultiplecollisionframes_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010671 8, STATS_FLAGS_PORT, "tx_multi_collisions" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010672/* 30 */{ STATS_OFFSET32(tx_stat_dot3statsdeferredtransmissions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010673 8, STATS_FLAGS_PORT, "tx_deferred" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010674 { STATS_OFFSET32(tx_stat_dot3statsexcessivecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010675 8, STATS_FLAGS_PORT, "tx_excess_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010676 { STATS_OFFSET32(tx_stat_dot3statslatecollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010677 8, STATS_FLAGS_PORT, "tx_late_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010678 { STATS_OFFSET32(tx_stat_etherstatscollisions_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010679 8, STATS_FLAGS_PORT, "tx_total_collisions" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010680 { STATS_OFFSET32(tx_stat_etherstatspkts64octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010681 8, STATS_FLAGS_PORT, "tx_64_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010682 { STATS_OFFSET32(tx_stat_etherstatspkts65octetsto127octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010683 8, STATS_FLAGS_PORT, "tx_65_to_127_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010684 { STATS_OFFSET32(tx_stat_etherstatspkts128octetsto255octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010685 8, STATS_FLAGS_PORT, "tx_128_to_255_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010686 { STATS_OFFSET32(tx_stat_etherstatspkts256octetsto511octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010687 8, STATS_FLAGS_PORT, "tx_256_to_511_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010688 { STATS_OFFSET32(tx_stat_etherstatspkts512octetsto1023octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010689 8, STATS_FLAGS_PORT, "tx_512_to_1023_byte_packets" },
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010690 { STATS_OFFSET32(etherstatspkts1024octetsto1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010691 8, STATS_FLAGS_PORT, "tx_1024_to_1522_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010692/* 40 */{ STATS_OFFSET32(etherstatspktsover1522octets_hi),
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010693 8, STATS_FLAGS_PORT, "tx_1523_to_9022_byte_packets" },
Eilon Greensteinde832a52009-02-12 08:36:33 +000010694 { STATS_OFFSET32(pause_frames_sent_hi),
10695 8, STATS_FLAGS_PORT, "tx_pause_frames" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010696};
10697
Eilon Greensteinde832a52009-02-12 08:36:33 +000010698#define IS_PORT_STAT(i) \
10699 ((bnx2x_stats_arr[i].flags & STATS_FLAGS_BOTH) == STATS_FLAGS_PORT)
10700#define IS_FUNC_STAT(i) (bnx2x_stats_arr[i].flags & STATS_FLAGS_FUNC)
10701#define IS_E1HMF_MODE_STAT(bp) \
10702 (IS_E1HMF(bp) && !(bp->msglevel & BNX2X_MSG_STATS))
Yitchak Gertner66e855f2008-08-13 15:49:05 -070010703
Ben Hutchings15f0a392009-10-01 11:58:24 +000010704static int bnx2x_get_sset_count(struct net_device *dev, int stringset)
10705{
10706 struct bnx2x *bp = netdev_priv(dev);
10707 int i, num_stats;
10708
10709 switch(stringset) {
10710 case ETH_SS_STATS:
10711 if (is_multi(bp)) {
10712 num_stats = BNX2X_NUM_Q_STATS * bp->num_rx_queues;
10713 if (!IS_E1HMF_MODE_STAT(bp))
10714 num_stats += BNX2X_NUM_STATS;
10715 } else {
10716 if (IS_E1HMF_MODE_STAT(bp)) {
10717 num_stats = 0;
10718 for (i = 0; i < BNX2X_NUM_STATS; i++)
10719 if (IS_FUNC_STAT(i))
10720 num_stats++;
10721 } else
10722 num_stats = BNX2X_NUM_STATS;
10723 }
10724 return num_stats;
10725
10726 case ETH_SS_TEST:
10727 return BNX2X_NUM_TESTS;
10728
10729 default:
10730 return -EINVAL;
10731 }
10732}
10733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010734static void bnx2x_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
10735{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010736 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010737 int i, j, k;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010738
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010739 switch (stringset) {
10740 case ETH_SS_STATS:
Eilon Greensteinde832a52009-02-12 08:36:33 +000010741 if (is_multi(bp)) {
10742 k = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070010743 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010744 for (j = 0; j < BNX2X_NUM_Q_STATS; j++)
10745 sprintf(buf + (k + j)*ETH_GSTRING_LEN,
10746 bnx2x_q_stats_arr[j].string, i);
10747 k += BNX2X_NUM_Q_STATS;
10748 }
10749 if (IS_E1HMF_MODE_STAT(bp))
10750 break;
10751 for (j = 0; j < BNX2X_NUM_STATS; j++)
10752 strcpy(buf + (k + j)*ETH_GSTRING_LEN,
10753 bnx2x_stats_arr[j].string);
10754 } else {
10755 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
10756 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
10757 continue;
10758 strcpy(buf + j*ETH_GSTRING_LEN,
10759 bnx2x_stats_arr[i].string);
10760 j++;
10761 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010762 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010763 break;
10764
10765 case ETH_SS_TEST:
10766 memcpy(buf, bnx2x_tests_str_arr, sizeof(bnx2x_tests_str_arr));
10767 break;
10768 }
10769}
10770
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010771static void bnx2x_get_ethtool_stats(struct net_device *dev,
10772 struct ethtool_stats *stats, u64 *buf)
10773{
10774 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinde832a52009-02-12 08:36:33 +000010775 u32 *hw_stats, *offset;
10776 int i, j, k;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010777
Eilon Greensteinde832a52009-02-12 08:36:33 +000010778 if (is_multi(bp)) {
10779 k = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070010780 for_each_rx_queue(bp, i) {
Eilon Greensteinde832a52009-02-12 08:36:33 +000010781 hw_stats = (u32 *)&bp->fp[i].eth_q_stats;
10782 for (j = 0; j < BNX2X_NUM_Q_STATS; j++) {
10783 if (bnx2x_q_stats_arr[j].size == 0) {
10784 /* skip this counter */
10785 buf[k + j] = 0;
10786 continue;
10787 }
10788 offset = (hw_stats +
10789 bnx2x_q_stats_arr[j].offset);
10790 if (bnx2x_q_stats_arr[j].size == 4) {
10791 /* 4-byte counter */
10792 buf[k + j] = (u64) *offset;
10793 continue;
10794 }
10795 /* 8-byte counter */
10796 buf[k + j] = HILO_U64(*offset, *(offset + 1));
10797 }
10798 k += BNX2X_NUM_Q_STATS;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010799 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000010800 if (IS_E1HMF_MODE_STAT(bp))
10801 return;
10802 hw_stats = (u32 *)&bp->eth_stats;
10803 for (j = 0; j < BNX2X_NUM_STATS; j++) {
10804 if (bnx2x_stats_arr[j].size == 0) {
10805 /* skip this counter */
10806 buf[k + j] = 0;
10807 continue;
10808 }
10809 offset = (hw_stats + bnx2x_stats_arr[j].offset);
10810 if (bnx2x_stats_arr[j].size == 4) {
10811 /* 4-byte counter */
10812 buf[k + j] = (u64) *offset;
10813 continue;
10814 }
10815 /* 8-byte counter */
10816 buf[k + j] = HILO_U64(*offset, *(offset + 1));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010817 }
Eilon Greensteinde832a52009-02-12 08:36:33 +000010818 } else {
10819 hw_stats = (u32 *)&bp->eth_stats;
10820 for (i = 0, j = 0; i < BNX2X_NUM_STATS; i++) {
10821 if (IS_E1HMF_MODE_STAT(bp) && IS_PORT_STAT(i))
10822 continue;
10823 if (bnx2x_stats_arr[i].size == 0) {
10824 /* skip this counter */
10825 buf[j] = 0;
10826 j++;
10827 continue;
10828 }
10829 offset = (hw_stats + bnx2x_stats_arr[i].offset);
10830 if (bnx2x_stats_arr[i].size == 4) {
10831 /* 4-byte counter */
10832 buf[j] = (u64) *offset;
10833 j++;
10834 continue;
10835 }
10836 /* 8-byte counter */
10837 buf[j] = HILO_U64(*offset, *(offset + 1));
10838 j++;
10839 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010840 }
10841}
10842
10843static int bnx2x_phys_id(struct net_device *dev, u32 data)
10844{
10845 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010846 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010847 int i;
10848
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010849 if (!netif_running(dev))
10850 return 0;
10851
10852 if (!bp->port.pmf)
10853 return 0;
10854
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010855 if (data == 0)
10856 data = 2;
10857
10858 for (i = 0; i < (data * 2); i++) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010859 if ((i % 2) == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010860 bnx2x_set_led(bp, port, LED_MODE_OPER, SPEED_1000,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010861 bp->link_params.hw_led_mode,
10862 bp->link_params.chip_id);
10863 else
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010864 bnx2x_set_led(bp, port, LED_MODE_OFF, 0,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010865 bp->link_params.hw_led_mode,
10866 bp->link_params.chip_id);
10867
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010868 msleep_interruptible(500);
10869 if (signal_pending(current))
10870 break;
10871 }
10872
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010873 if (bp->link_vars.link_up)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010874 bnx2x_set_led(bp, port, LED_MODE_OPER,
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010875 bp->link_vars.line_speed,
10876 bp->link_params.hw_led_mode,
10877 bp->link_params.chip_id);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010878
10879 return 0;
10880}
10881
Stephen Hemminger0fc0b732009-09-02 01:03:33 -070010882static const struct ethtool_ops bnx2x_ethtool_ops = {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010883 .get_settings = bnx2x_get_settings,
10884 .set_settings = bnx2x_set_settings,
10885 .get_drvinfo = bnx2x_get_drvinfo,
Eilon Greenstein0a64ea52009-03-02 08:01:12 +000010886 .get_regs_len = bnx2x_get_regs_len,
10887 .get_regs = bnx2x_get_regs,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010888 .get_wol = bnx2x_get_wol,
10889 .set_wol = bnx2x_set_wol,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010890 .get_msglevel = bnx2x_get_msglevel,
10891 .set_msglevel = bnx2x_set_msglevel,
10892 .nway_reset = bnx2x_nway_reset,
Naohiro Ooiwa01e53292009-06-30 12:44:19 -070010893 .get_link = bnx2x_get_link,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010894 .get_eeprom_len = bnx2x_get_eeprom_len,
10895 .get_eeprom = bnx2x_get_eeprom,
10896 .set_eeprom = bnx2x_set_eeprom,
10897 .get_coalesce = bnx2x_get_coalesce,
10898 .set_coalesce = bnx2x_set_coalesce,
10899 .get_ringparam = bnx2x_get_ringparam,
10900 .set_ringparam = bnx2x_set_ringparam,
10901 .get_pauseparam = bnx2x_get_pauseparam,
10902 .set_pauseparam = bnx2x_set_pauseparam,
10903 .get_rx_csum = bnx2x_get_rx_csum,
10904 .set_rx_csum = bnx2x_set_rx_csum,
10905 .get_tx_csum = ethtool_op_get_tx_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070010906 .set_tx_csum = ethtool_op_set_tx_hw_csum,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010907 .set_flags = bnx2x_set_flags,
10908 .get_flags = ethtool_op_get_flags,
10909 .get_sg = ethtool_op_get_sg,
10910 .set_sg = ethtool_op_set_sg,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010911 .get_tso = ethtool_op_get_tso,
10912 .set_tso = bnx2x_set_tso,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010913 .self_test = bnx2x_self_test,
Ben Hutchings15f0a392009-10-01 11:58:24 +000010914 .get_sset_count = bnx2x_get_sset_count,
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070010915 .get_strings = bnx2x_get_strings,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010916 .phys_id = bnx2x_phys_id,
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070010917 .get_ethtool_stats = bnx2x_get_ethtool_stats,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010918};
10919
10920/* end of ethtool_ops */
10921
10922/****************************************************************************
10923* General service functions
10924****************************************************************************/
10925
10926static int bnx2x_set_power_state(struct bnx2x *bp, pci_power_t state)
10927{
10928 u16 pmcsr;
10929
10930 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmcsr);
10931
10932 switch (state) {
10933 case PCI_D0:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010934 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010935 ((pmcsr & ~PCI_PM_CTRL_STATE_MASK) |
10936 PCI_PM_CTRL_PME_STATUS));
10937
10938 if (pmcsr & PCI_PM_CTRL_STATE_MASK)
Eilon Greenstein33471622008-08-13 15:59:08 -070010939 /* delay required during transition out of D3hot */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010940 msleep(20);
10941 break;
10942
10943 case PCI_D3hot:
10944 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
10945 pmcsr |= 3;
10946
10947 if (bp->wol)
10948 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
10949
10950 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL,
10951 pmcsr);
10952
10953 /* No more memory access after this point until
10954 * device is brought back to D0.
10955 */
10956 break;
10957
10958 default:
10959 return -EINVAL;
10960 }
10961 return 0;
10962}
10963
Eilon Greenstein237907c2009-01-14 06:42:44 +000010964static inline int bnx2x_has_rx_work(struct bnx2x_fastpath *fp)
10965{
10966 u16 rx_cons_sb;
10967
10968 /* Tell compiler that status block fields can change */
10969 barrier();
10970 rx_cons_sb = le16_to_cpu(*fp->rx_cons_sb);
10971 if ((rx_cons_sb & MAX_RCQ_DESC_CNT) == MAX_RCQ_DESC_CNT)
10972 rx_cons_sb++;
10973 return (fp->rx_comp_cons != rx_cons_sb);
10974}
10975
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010976/*
10977 * net_device service functions
10978 */
10979
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010980static int bnx2x_poll(struct napi_struct *napi, int budget)
10981{
10982 struct bnx2x_fastpath *fp = container_of(napi, struct bnx2x_fastpath,
10983 napi);
10984 struct bnx2x *bp = fp->bp;
10985 int work_done = 0;
10986
10987#ifdef BNX2X_STOP_ON_ERROR
10988 if (unlikely(bp->panic))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010989 goto poll_panic;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010990#endif
10991
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010992 prefetch(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb);
10993 prefetch((char *)(fp->rx_buf_ring[RX_BD(fp->rx_bd_cons)].skb) + 256);
10994
10995 bnx2x_update_fpsb_idx(fp);
10996
Eilon Greenstein8534f322009-03-02 07:59:45 +000010997 if (bnx2x_has_rx_work(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010998 work_done = bnx2x_rx_int(fp, budget);
Eilon Greenstein356e2382009-02-12 08:38:32 +000010999
Eilon Greenstein8534f322009-03-02 07:59:45 +000011000 /* must not complete if we consumed full budget */
11001 if (work_done >= budget)
11002 goto poll_again;
11003 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011004
Eilon Greensteinca003922009-08-12 22:53:28 -070011005 /* bnx2x_has_rx_work() reads the status block, thus we need to
Eilon Greenstein8534f322009-03-02 07:59:45 +000011006 * ensure that status block indices have been actually read
Eilon Greensteinca003922009-08-12 22:53:28 -070011007 * (bnx2x_update_fpsb_idx) prior to this check (bnx2x_has_rx_work)
Eilon Greenstein8534f322009-03-02 07:59:45 +000011008 * so that we won't write the "newer" value of the status block to IGU
Eilon Greensteinca003922009-08-12 22:53:28 -070011009 * (if there was a DMA right after bnx2x_has_rx_work and
Eilon Greenstein8534f322009-03-02 07:59:45 +000011010 * if there is no rmb, the memory reading (bnx2x_update_fpsb_idx)
11011 * may be postponed to right before bnx2x_ack_sb). In this case
11012 * there will never be another interrupt until there is another update
11013 * of the status block, while there is still unhandled work.
11014 */
11015 rmb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011016
Eilon Greensteinca003922009-08-12 22:53:28 -070011017 if (!bnx2x_has_rx_work(fp)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011018#ifdef BNX2X_STOP_ON_ERROR
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011019poll_panic:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011020#endif
Ben Hutchings288379f2009-01-19 16:43:59 -080011021 napi_complete(napi);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011022
Eilon Greenstein0626b892009-02-12 08:38:14 +000011023 bnx2x_ack_sb(bp, fp->sb_id, USTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011024 le16_to_cpu(fp->fp_u_idx), IGU_INT_NOP, 1);
Eilon Greenstein0626b892009-02-12 08:38:14 +000011025 bnx2x_ack_sb(bp, fp->sb_id, CSTORM_ID,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011026 le16_to_cpu(fp->fp_c_idx), IGU_INT_ENABLE, 1);
11027 }
Eilon Greenstein356e2382009-02-12 08:38:32 +000011028
Eilon Greenstein8534f322009-03-02 07:59:45 +000011029poll_again:
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011030 return work_done;
11031}
11032
Eilon Greenstein755735e2008-06-23 20:35:13 -070011033
11034/* we split the first BD into headers and data BDs
Eilon Greenstein33471622008-08-13 15:59:08 -070011035 * to ease the pain of our fellow microcode engineers
Eilon Greenstein755735e2008-06-23 20:35:13 -070011036 * we use one mapping for both BDs
11037 * So far this has only been observed to happen
11038 * in Other Operating Systems(TM)
11039 */
11040static noinline u16 bnx2x_tx_split(struct bnx2x *bp,
11041 struct bnx2x_fastpath *fp,
Eilon Greensteinca003922009-08-12 22:53:28 -070011042 struct sw_tx_bd *tx_buf,
11043 struct eth_tx_start_bd **tx_bd, u16 hlen,
Eilon Greenstein755735e2008-06-23 20:35:13 -070011044 u16 bd_prod, int nbd)
11045{
Eilon Greensteinca003922009-08-12 22:53:28 -070011046 struct eth_tx_start_bd *h_tx_bd = *tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011047 struct eth_tx_bd *d_tx_bd;
11048 dma_addr_t mapping;
11049 int old_len = le16_to_cpu(h_tx_bd->nbytes);
11050
11051 /* first fix first BD */
11052 h_tx_bd->nbd = cpu_to_le16(nbd);
11053 h_tx_bd->nbytes = cpu_to_le16(hlen);
11054
11055 DP(NETIF_MSG_TX_QUEUED, "TSO split header size is %d "
11056 "(%x:%x) nbd %d\n", h_tx_bd->nbytes, h_tx_bd->addr_hi,
11057 h_tx_bd->addr_lo, h_tx_bd->nbd);
11058
11059 /* now get a new data BD
11060 * (after the pbd) and fill it */
11061 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070011062 d_tx_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011063
11064 mapping = HILO_U64(le32_to_cpu(h_tx_bd->addr_hi),
11065 le32_to_cpu(h_tx_bd->addr_lo)) + hlen;
11066
11067 d_tx_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11068 d_tx_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11069 d_tx_bd->nbytes = cpu_to_le16(old_len - hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070011070
11071 /* this marks the BD as one that has no individual mapping */
11072 tx_buf->flags |= BNX2X_TSO_SPLIT_BD;
11073
Eilon Greenstein755735e2008-06-23 20:35:13 -070011074 DP(NETIF_MSG_TX_QUEUED,
11075 "TSO split data size is %d (%x:%x)\n",
11076 d_tx_bd->nbytes, d_tx_bd->addr_hi, d_tx_bd->addr_lo);
11077
Eilon Greensteinca003922009-08-12 22:53:28 -070011078 /* update tx_bd */
11079 *tx_bd = (struct eth_tx_start_bd *)d_tx_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011080
11081 return bd_prod;
11082}
11083
11084static inline u16 bnx2x_csum_fix(unsigned char *t_header, u16 csum, s8 fix)
11085{
11086 if (fix > 0)
11087 csum = (u16) ~csum_fold(csum_sub(csum,
11088 csum_partial(t_header - fix, fix, 0)));
11089
11090 else if (fix < 0)
11091 csum = (u16) ~csum_fold(csum_add(csum,
11092 csum_partial(t_header, -fix, 0)));
11093
11094 return swab16(csum);
11095}
11096
11097static inline u32 bnx2x_xmit_type(struct bnx2x *bp, struct sk_buff *skb)
11098{
11099 u32 rc;
11100
11101 if (skb->ip_summed != CHECKSUM_PARTIAL)
11102 rc = XMIT_PLAIN;
11103
11104 else {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000011105 if (skb->protocol == htons(ETH_P_IPV6)) {
Eilon Greenstein755735e2008-06-23 20:35:13 -070011106 rc = XMIT_CSUM_V6;
11107 if (ipv6_hdr(skb)->nexthdr == IPPROTO_TCP)
11108 rc |= XMIT_CSUM_TCP;
11109
11110 } else {
11111 rc = XMIT_CSUM_V4;
11112 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
11113 rc |= XMIT_CSUM_TCP;
11114 }
11115 }
11116
11117 if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV4)
11118 rc |= XMIT_GSO_V4;
11119
11120 else if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
11121 rc |= XMIT_GSO_V6;
11122
11123 return rc;
11124}
11125
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011126#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000011127/* check if packet requires linearization (packet is too fragmented)
11128 no need to check fragmentation if page size > 8K (there will be no
11129 violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070011130static int bnx2x_pkt_req_lin(struct bnx2x *bp, struct sk_buff *skb,
11131 u32 xmit_type)
11132{
11133 int to_copy = 0;
11134 int hlen = 0;
11135 int first_bd_sz = 0;
11136
11137 /* 3 = 1 (for linear data BD) + 2 (for PBD and last BD) */
11138 if (skb_shinfo(skb)->nr_frags >= (MAX_FETCH_BD - 3)) {
11139
11140 if (xmit_type & XMIT_GSO) {
11141 unsigned short lso_mss = skb_shinfo(skb)->gso_size;
11142 /* Check if LSO packet needs to be copied:
11143 3 = 1 (for headers BD) + 2 (for PBD and last BD) */
11144 int wnd_size = MAX_FETCH_BD - 3;
Eilon Greenstein33471622008-08-13 15:59:08 -070011145 /* Number of windows to check */
Eilon Greenstein755735e2008-06-23 20:35:13 -070011146 int num_wnds = skb_shinfo(skb)->nr_frags - wnd_size;
11147 int wnd_idx = 0;
11148 int frag_idx = 0;
11149 u32 wnd_sum = 0;
11150
11151 /* Headers length */
11152 hlen = (int)(skb_transport_header(skb) - skb->data) +
11153 tcp_hdrlen(skb);
11154
11155 /* Amount of data (w/o headers) on linear part of SKB*/
11156 first_bd_sz = skb_headlen(skb) - hlen;
11157
11158 wnd_sum = first_bd_sz;
11159
11160 /* Calculate the first sum - it's special */
11161 for (frag_idx = 0; frag_idx < wnd_size - 1; frag_idx++)
11162 wnd_sum +=
11163 skb_shinfo(skb)->frags[frag_idx].size;
11164
11165 /* If there was data on linear skb data - check it */
11166 if (first_bd_sz > 0) {
11167 if (unlikely(wnd_sum < lso_mss)) {
11168 to_copy = 1;
11169 goto exit_lbl;
11170 }
11171
11172 wnd_sum -= first_bd_sz;
11173 }
11174
11175 /* Others are easier: run through the frag list and
11176 check all windows */
11177 for (wnd_idx = 0; wnd_idx <= num_wnds; wnd_idx++) {
11178 wnd_sum +=
11179 skb_shinfo(skb)->frags[wnd_idx + wnd_size - 1].size;
11180
11181 if (unlikely(wnd_sum < lso_mss)) {
11182 to_copy = 1;
11183 break;
11184 }
11185 wnd_sum -=
11186 skb_shinfo(skb)->frags[wnd_idx].size;
11187 }
Eilon Greenstein755735e2008-06-23 20:35:13 -070011188 } else {
11189 /* in non-LSO too fragmented packet should always
11190 be linearized */
11191 to_copy = 1;
11192 }
11193 }
11194
11195exit_lbl:
11196 if (unlikely(to_copy))
11197 DP(NETIF_MSG_TX_QUEUED,
11198 "Linearization IS REQUIRED for %s packet. "
11199 "num_frags %d hlen %d first_bd_sz %d\n",
11200 (xmit_type & XMIT_GSO) ? "LSO" : "non-LSO",
11201 skb_shinfo(skb)->nr_frags, hlen, first_bd_sz);
11202
11203 return to_copy;
11204}
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011205#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070011206
11207/* called with netif_tx_lock
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011208 * bnx2x_tx_int() runs without netif_tx_lock unless it needs to call
Eilon Greenstein755735e2008-06-23 20:35:13 -070011209 * netif_wake_queue()
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011210 */
Stephen Hemminger613573252009-08-31 19:50:58 +000011211static netdev_tx_t bnx2x_start_xmit(struct sk_buff *skb, struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011212{
11213 struct bnx2x *bp = netdev_priv(dev);
Eilon Greensteinca003922009-08-12 22:53:28 -070011214 struct bnx2x_fastpath *fp, *fp_stat;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011215 struct netdev_queue *txq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011216 struct sw_tx_bd *tx_buf;
Eilon Greensteinca003922009-08-12 22:53:28 -070011217 struct eth_tx_start_bd *tx_start_bd;
11218 struct eth_tx_bd *tx_data_bd, *total_pkt_bd = NULL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011219 struct eth_tx_parse_bd *pbd = NULL;
11220 u16 pkt_prod, bd_prod;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011221 int nbd, fp_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011222 dma_addr_t mapping;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011223 u32 xmit_type = bnx2x_xmit_type(bp, skb);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011224 int i;
11225 u8 hlen = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070011226 __le16 pkt_size = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011227
11228#ifdef BNX2X_STOP_ON_ERROR
11229 if (unlikely(bp->panic))
11230 return NETDEV_TX_BUSY;
11231#endif
11232
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011233 fp_index = skb_get_queue_mapping(skb);
11234 txq = netdev_get_tx_queue(dev, fp_index);
11235
Eilon Greensteinca003922009-08-12 22:53:28 -070011236 fp = &bp->fp[fp_index + bp->num_rx_queues];
11237 fp_stat = &bp->fp[fp_index];
Eilon Greenstein755735e2008-06-23 20:35:13 -070011238
Yitchak Gertner231fd582008-08-25 15:27:06 -070011239 if (unlikely(bnx2x_tx_avail(fp) < (skb_shinfo(skb)->nr_frags + 3))) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011240 fp_stat->eth_q_stats.driver_xoff++;
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011241 netif_tx_stop_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011242 BNX2X_ERR("BUG! Tx ring full when queue awake!\n");
11243 return NETDEV_TX_BUSY;
11244 }
11245
Eilon Greenstein755735e2008-06-23 20:35:13 -070011246 DP(NETIF_MSG_TX_QUEUED, "SKB: summed %x protocol %x protocol(%x,%x)"
11247 " gso type %x xmit_type %x\n",
11248 skb->ip_summed, skb->protocol, ipv6_hdr(skb)->nexthdr,
11249 ip_hdr(skb)->protocol, skb_shinfo(skb)->gso_type, xmit_type);
11250
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011251#if (MAX_SKB_FRAGS >= MAX_FETCH_BD - 3)
Eilon Greensteinf5372252009-02-12 08:38:30 +000011252 /* First, check if we need to linearize the skb (due to FW
11253 restrictions). No need to check fragmentation if page size > 8K
11254 (there will be no violation to FW restrictions) */
Eilon Greenstein755735e2008-06-23 20:35:13 -070011255 if (bnx2x_pkt_req_lin(bp, skb, xmit_type)) {
11256 /* Statistics of linearization */
11257 bp->lin_cnt++;
11258 if (skb_linearize(skb) != 0) {
11259 DP(NETIF_MSG_TX_QUEUED, "SKB linearization failed - "
11260 "silently dropping this SKB\n");
11261 dev_kfree_skb_any(skb);
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070011262 return NETDEV_TX_OK;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011263 }
11264 }
Eilon Greenstein632da4d2009-01-14 06:44:10 +000011265#endif
Eilon Greenstein755735e2008-06-23 20:35:13 -070011266
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011267 /*
Eilon Greenstein755735e2008-06-23 20:35:13 -070011268 Please read carefully. First we use one BD which we mark as start,
Eilon Greensteinca003922009-08-12 22:53:28 -070011269 then we have a parsing info BD (used for TSO or xsum),
Eilon Greenstein755735e2008-06-23 20:35:13 -070011270 and only then we have the rest of the TSO BDs.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011271 (don't forget to mark the last one as last,
11272 and to unmap only AFTER you write to the BD ...)
Eilon Greenstein755735e2008-06-23 20:35:13 -070011273 And above all, all pdb sizes are in words - NOT DWORDS!
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011274 */
11275
11276 pkt_prod = fp->tx_pkt_prod++;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011277 bd_prod = TX_BD(fp->tx_bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011278
Eilon Greenstein755735e2008-06-23 20:35:13 -070011279 /* get a tx_buf and first BD */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011280 tx_buf = &fp->tx_buf_ring[TX_BD(pkt_prod)];
Eilon Greensteinca003922009-08-12 22:53:28 -070011281 tx_start_bd = &fp->tx_desc_ring[bd_prod].start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011282
Eilon Greensteinca003922009-08-12 22:53:28 -070011283 tx_start_bd->bd_flags.as_bitfield = ETH_TX_BD_FLAGS_START_BD;
11284 tx_start_bd->general_data = (UNICAST_ADDRESS <<
11285 ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT);
Eilon Greenstein3196a882008-08-13 15:58:49 -070011286 /* header nbd */
Eilon Greensteinca003922009-08-12 22:53:28 -070011287 tx_start_bd->general_data |= (1 << ETH_TX_START_BD_HDR_NBDS_SHIFT);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011288
Eilon Greenstein755735e2008-06-23 20:35:13 -070011289 /* remember the first BD of the packet */
11290 tx_buf->first_bd = fp->tx_bd_prod;
11291 tx_buf->skb = skb;
Eilon Greensteinca003922009-08-12 22:53:28 -070011292 tx_buf->flags = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011293
11294 DP(NETIF_MSG_TX_QUEUED,
11295 "sending pkt %u @%p next_idx %u bd %u @%p\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070011296 pkt_prod, tx_buf, fp->tx_pkt_prod, bd_prod, tx_start_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011297
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011298#ifdef BCM_VLAN
11299 if ((bp->vlgrp != NULL) && vlan_tx_tag_present(skb) &&
11300 (bp->flags & HW_VLAN_TX_FLAG)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011301 tx_start_bd->vlan = cpu_to_le16(vlan_tx_tag_get(skb));
11302 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_VLAN_TAG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011303 } else
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011304#endif
Eilon Greensteinca003922009-08-12 22:53:28 -070011305 tx_start_bd->vlan = cpu_to_le16(pkt_prod);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011306
Eilon Greensteinca003922009-08-12 22:53:28 -070011307 /* turn on parsing and get a BD */
11308 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
11309 pbd = &fp->tx_desc_ring[bd_prod].parse_bd;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011310
Eilon Greensteinca003922009-08-12 22:53:28 -070011311 memset(pbd, 0, sizeof(struct eth_tx_parse_bd));
Eilon Greenstein755735e2008-06-23 20:35:13 -070011312
11313 if (xmit_type & XMIT_CSUM) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011314 hlen = (skb_network_header(skb) - skb->data) / 2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011315
11316 /* for now NS flag is not used in Linux */
Eilon Greenstein4781bfa2009-02-12 08:38:17 +000011317 pbd->global_data =
11318 (hlen | ((skb->protocol == cpu_to_be16(ETH_P_8021Q)) <<
11319 ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT));
Eilon Greenstein755735e2008-06-23 20:35:13 -070011320
11321 pbd->ip_hlen = (skb_transport_header(skb) -
11322 skb_network_header(skb)) / 2;
11323
11324 hlen += pbd->ip_hlen + tcp_hdrlen(skb) / 2;
11325
11326 pbd->total_hlen = cpu_to_le16(hlen);
Eilon Greensteinca003922009-08-12 22:53:28 -070011327 hlen = hlen*2;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011328
Eilon Greensteinca003922009-08-12 22:53:28 -070011329 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_L4_CSUM;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011330
11331 if (xmit_type & XMIT_CSUM_V4)
Eilon Greensteinca003922009-08-12 22:53:28 -070011332 tx_start_bd->bd_flags.as_bitfield |=
Eilon Greenstein755735e2008-06-23 20:35:13 -070011333 ETH_TX_BD_FLAGS_IP_CSUM;
11334 else
Eilon Greensteinca003922009-08-12 22:53:28 -070011335 tx_start_bd->bd_flags.as_bitfield |=
11336 ETH_TX_BD_FLAGS_IPV6;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011337
11338 if (xmit_type & XMIT_CSUM_TCP) {
11339 pbd->tcp_pseudo_csum = swab16(tcp_hdr(skb)->check);
11340
11341 } else {
11342 s8 fix = SKB_CS_OFF(skb); /* signed! */
11343
Eilon Greensteinca003922009-08-12 22:53:28 -070011344 pbd->global_data |= ETH_TX_PARSE_BD_UDP_CS_FLG;
Eilon Greenstein755735e2008-06-23 20:35:13 -070011345
11346 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070011347 "hlen %d fix %d csum before fix %x\n",
11348 le16_to_cpu(pbd->total_hlen), fix, SKB_CS(skb));
Eilon Greenstein755735e2008-06-23 20:35:13 -070011349
11350 /* HW bug: fixup the CSUM */
11351 pbd->tcp_pseudo_csum =
11352 bnx2x_csum_fix(skb_transport_header(skb),
11353 SKB_CS(skb), fix);
11354
11355 DP(NETIF_MSG_TX_QUEUED, "csum after fix %x\n",
11356 pbd->tcp_pseudo_csum);
11357 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011358 }
11359
11360 mapping = pci_map_single(bp->pdev, skb->data,
Eilon Greenstein755735e2008-06-23 20:35:13 -070011361 skb_headlen(skb), PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011362
Eilon Greensteinca003922009-08-12 22:53:28 -070011363 tx_start_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11364 tx_start_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11365 nbd = skb_shinfo(skb)->nr_frags + 2; /* start_bd + pbd + frags */
11366 tx_start_bd->nbd = cpu_to_le16(nbd);
11367 tx_start_bd->nbytes = cpu_to_le16(skb_headlen(skb));
11368 pkt_size = tx_start_bd->nbytes;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011369
11370 DP(NETIF_MSG_TX_QUEUED, "first bd @%p addr (%x:%x) nbd %d"
Eilon Greenstein755735e2008-06-23 20:35:13 -070011371 " nbytes %d flags %x vlan %x\n",
Eilon Greensteinca003922009-08-12 22:53:28 -070011372 tx_start_bd, tx_start_bd->addr_hi, tx_start_bd->addr_lo,
11373 le16_to_cpu(tx_start_bd->nbd), le16_to_cpu(tx_start_bd->nbytes),
11374 tx_start_bd->bd_flags.as_bitfield, le16_to_cpu(tx_start_bd->vlan));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011375
Eilon Greenstein755735e2008-06-23 20:35:13 -070011376 if (xmit_type & XMIT_GSO) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011377
11378 DP(NETIF_MSG_TX_QUEUED,
11379 "TSO packet len %d hlen %d total len %d tso size %d\n",
11380 skb->len, hlen, skb_headlen(skb),
11381 skb_shinfo(skb)->gso_size);
11382
Eilon Greensteinca003922009-08-12 22:53:28 -070011383 tx_start_bd->bd_flags.as_bitfield |= ETH_TX_BD_FLAGS_SW_LSO;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011384
Eilon Greenstein755735e2008-06-23 20:35:13 -070011385 if (unlikely(skb_headlen(skb) > hlen))
Eilon Greensteinca003922009-08-12 22:53:28 -070011386 bd_prod = bnx2x_tx_split(bp, fp, tx_buf, &tx_start_bd,
11387 hlen, bd_prod, ++nbd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011388
11389 pbd->lso_mss = cpu_to_le16(skb_shinfo(skb)->gso_size);
11390 pbd->tcp_send_seq = swab32(tcp_hdr(skb)->seq);
Eilon Greenstein755735e2008-06-23 20:35:13 -070011391 pbd->tcp_flags = pbd_tcp_flags(skb);
11392
11393 if (xmit_type & XMIT_GSO_V4) {
11394 pbd->ip_id = swab16(ip_hdr(skb)->id);
11395 pbd->tcp_pseudo_csum =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011396 swab16(~csum_tcpudp_magic(ip_hdr(skb)->saddr,
11397 ip_hdr(skb)->daddr,
11398 0, IPPROTO_TCP, 0));
Eilon Greenstein755735e2008-06-23 20:35:13 -070011399
11400 } else
11401 pbd->tcp_pseudo_csum =
11402 swab16(~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
11403 &ipv6_hdr(skb)->daddr,
11404 0, IPPROTO_TCP, 0));
11405
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011406 pbd->global_data |= ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN;
11407 }
Eilon Greensteinca003922009-08-12 22:53:28 -070011408 tx_data_bd = (struct eth_tx_bd *)tx_start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011409
Eilon Greenstein755735e2008-06-23 20:35:13 -070011410 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
11411 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011412
Eilon Greenstein755735e2008-06-23 20:35:13 -070011413 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
Eilon Greensteinca003922009-08-12 22:53:28 -070011414 tx_data_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
11415 if (total_pkt_bd == NULL)
11416 total_pkt_bd = &fp->tx_desc_ring[bd_prod].reg_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011417
Eilon Greenstein755735e2008-06-23 20:35:13 -070011418 mapping = pci_map_page(bp->pdev, frag->page, frag->page_offset,
11419 frag->size, PCI_DMA_TODEVICE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011420
Eilon Greensteinca003922009-08-12 22:53:28 -070011421 tx_data_bd->addr_hi = cpu_to_le32(U64_HI(mapping));
11422 tx_data_bd->addr_lo = cpu_to_le32(U64_LO(mapping));
11423 tx_data_bd->nbytes = cpu_to_le16(frag->size);
11424 le16_add_cpu(&pkt_size, frag->size);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011425
Eilon Greenstein755735e2008-06-23 20:35:13 -070011426 DP(NETIF_MSG_TX_QUEUED,
Eilon Greensteinca003922009-08-12 22:53:28 -070011427 "frag %d bd @%p addr (%x:%x) nbytes %d\n",
11428 i, tx_data_bd, tx_data_bd->addr_hi, tx_data_bd->addr_lo,
11429 le16_to_cpu(tx_data_bd->nbytes));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011430 }
11431
Eilon Greensteinca003922009-08-12 22:53:28 -070011432 DP(NETIF_MSG_TX_QUEUED, "last bd @%p\n", tx_data_bd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011433
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011434 bd_prod = TX_BD(NEXT_TX_IDX(bd_prod));
11435
Eilon Greenstein755735e2008-06-23 20:35:13 -070011436 /* now send a tx doorbell, counting the next BD
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011437 * if the packet contains or ends with it
11438 */
11439 if (TX_BD_POFF(bd_prod) < nbd)
11440 nbd++;
11441
Eilon Greensteinca003922009-08-12 22:53:28 -070011442 if (total_pkt_bd != NULL)
11443 total_pkt_bd->total_pkt_bytes = pkt_size;
11444
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011445 if (pbd)
11446 DP(NETIF_MSG_TX_QUEUED,
11447 "PBD @%p ip_data %x ip_hlen %u ip_id %u lso_mss %u"
11448 " tcp_flags %x xsum %x seq %u hlen %u\n",
11449 pbd, pbd->global_data, pbd->ip_hlen, pbd->ip_id,
11450 pbd->lso_mss, pbd->tcp_flags, pbd->tcp_pseudo_csum,
Eilon Greenstein755735e2008-06-23 20:35:13 -070011451 pbd->tcp_send_seq, le16_to_cpu(pbd->total_hlen));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011452
Eilon Greenstein755735e2008-06-23 20:35:13 -070011453 DP(NETIF_MSG_TX_QUEUED, "doorbell: nbd %d bd %u\n", nbd, bd_prod);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011454
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080011455 /*
11456 * Make sure that the BD data is updated before updating the producer
11457 * since FW might read the BD right after the producer is updated.
11458 * This is only applicable for weak-ordered memory model archs such
11459 * as IA-64. The following barrier is also mandatory since FW will
11460 * assumes packets must have BDs.
11461 */
11462 wmb();
11463
Eilon Greensteinca003922009-08-12 22:53:28 -070011464 fp->tx_db.data.prod += nbd;
11465 barrier();
11466 DOORBELL(bp, fp->index - bp->num_rx_queues, fp->tx_db.raw);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011467
11468 mmiowb();
11469
Eilon Greenstein755735e2008-06-23 20:35:13 -070011470 fp->tx_bd_prod += nbd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011471
11472 if (unlikely(bnx2x_tx_avail(fp) < MAX_SKB_FRAGS + 3)) {
Eilon Greensteinca003922009-08-12 22:53:28 -070011473 netif_tx_stop_queue(txq);
Eilon Greenstein58f4c4c2009-01-14 21:23:36 -080011474 /* We want bnx2x_tx_int to "see" the updated tx_bd_prod
11475 if we put Tx into XOFF state. */
11476 smp_mb();
Eilon Greensteinca003922009-08-12 22:53:28 -070011477 fp_stat->eth_q_stats.driver_xoff++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011478 if (bnx2x_tx_avail(fp) >= MAX_SKB_FRAGS + 3)
Eilon Greenstein555f6c72009-02-12 08:36:11 +000011479 netif_tx_wake_queue(txq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011480 }
Eilon Greensteinca003922009-08-12 22:53:28 -070011481 fp_stat->tx_pkt++;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011482
11483 return NETDEV_TX_OK;
11484}
11485
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011486/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011487static int bnx2x_open(struct net_device *dev)
11488{
11489 struct bnx2x *bp = netdev_priv(dev);
11490
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011491 netif_carrier_off(dev);
11492
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011493 bnx2x_set_power_state(bp, PCI_D0);
11494
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011495 return bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011496}
11497
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011498/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011499static int bnx2x_close(struct net_device *dev)
11500{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011501 struct bnx2x *bp = netdev_priv(dev);
11502
11503 /* Unload the driver, release IRQs */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011504 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
11505 if (atomic_read(&bp->pdev->enable_cnt) == 1)
11506 if (!CHIP_REV_IS_SLOW(bp))
11507 bnx2x_set_power_state(bp, PCI_D3hot);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011508
11509 return 0;
11510}
11511
Eilon Greensteinf5372252009-02-12 08:38:30 +000011512/* called with netif_tx_lock from dev_mcast.c */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011513static void bnx2x_set_rx_mode(struct net_device *dev)
11514{
11515 struct bnx2x *bp = netdev_priv(dev);
11516 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
11517 int port = BP_PORT(bp);
11518
11519 if (bp->state != BNX2X_STATE_OPEN) {
11520 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11521 return;
11522 }
11523
11524 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", dev->flags);
11525
11526 if (dev->flags & IFF_PROMISC)
11527 rx_mode = BNX2X_RX_MODE_PROMISC;
11528
11529 else if ((dev->flags & IFF_ALLMULTI) ||
11530 ((dev->mc_count > BNX2X_MAX_MULTICAST) && CHIP_IS_E1(bp)))
11531 rx_mode = BNX2X_RX_MODE_ALLMULTI;
11532
11533 else { /* some multicasts */
11534 if (CHIP_IS_E1(bp)) {
11535 int i, old, offset;
11536 struct dev_mc_list *mclist;
11537 struct mac_configuration_cmd *config =
11538 bnx2x_sp(bp, mcast_config);
11539
11540 for (i = 0, mclist = dev->mc_list;
11541 mclist && (i < dev->mc_count);
11542 i++, mclist = mclist->next) {
11543
11544 config->config_table[i].
11545 cam_entry.msb_mac_addr =
11546 swab16(*(u16 *)&mclist->dmi_addr[0]);
11547 config->config_table[i].
11548 cam_entry.middle_mac_addr =
11549 swab16(*(u16 *)&mclist->dmi_addr[2]);
11550 config->config_table[i].
11551 cam_entry.lsb_mac_addr =
11552 swab16(*(u16 *)&mclist->dmi_addr[4]);
11553 config->config_table[i].cam_entry.flags =
11554 cpu_to_le16(port);
11555 config->config_table[i].
11556 target_table_entry.flags = 0;
Eilon Greensteinca003922009-08-12 22:53:28 -070011557 config->config_table[i].target_table_entry.
11558 clients_bit_vector =
11559 cpu_to_le32(1 << BP_L_ID(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011560 config->config_table[i].
11561 target_table_entry.vlan_id = 0;
11562
11563 DP(NETIF_MSG_IFUP,
11564 "setting MCAST[%d] (%04x:%04x:%04x)\n", i,
11565 config->config_table[i].
11566 cam_entry.msb_mac_addr,
11567 config->config_table[i].
11568 cam_entry.middle_mac_addr,
11569 config->config_table[i].
11570 cam_entry.lsb_mac_addr);
11571 }
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011572 old = config->hdr.length;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011573 if (old > i) {
11574 for (; i < old; i++) {
11575 if (CAM_IS_INVALID(config->
11576 config_table[i])) {
Eilon Greensteinaf246402009-01-14 06:43:59 +000011577 /* already invalidated */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011578 break;
11579 }
11580 /* invalidate */
11581 CAM_INVALIDATE(config->
11582 config_table[i]);
11583 }
11584 }
11585
11586 if (CHIP_REV_IS_SLOW(bp))
11587 offset = BNX2X_MAX_EMUL_MULTI*(1 + port);
11588 else
11589 offset = BNX2X_MAX_MULTICAST*(1 + port);
11590
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011591 config->hdr.length = i;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011592 config->hdr.offset = offset;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080011593 config->hdr.client_id = bp->fp->cl_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011594 config->hdr.reserved1 = 0;
11595
Michael Chane665bfda52009-10-10 13:46:54 +000011596 bp->set_mac_pending++;
11597 smp_wmb();
11598
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011599 bnx2x_sp_post(bp, RAMROD_CMD_ID_ETH_SET_MAC, 0,
11600 U64_HI(bnx2x_sp_mapping(bp, mcast_config)),
11601 U64_LO(bnx2x_sp_mapping(bp, mcast_config)),
11602 0);
11603 } else { /* E1H */
11604 /* Accept one or more multicasts */
11605 struct dev_mc_list *mclist;
11606 u32 mc_filter[MC_HASH_SIZE];
11607 u32 crc, bit, regidx;
11608 int i;
11609
11610 memset(mc_filter, 0, 4 * MC_HASH_SIZE);
11611
11612 for (i = 0, mclist = dev->mc_list;
11613 mclist && (i < dev->mc_count);
11614 i++, mclist = mclist->next) {
11615
Johannes Berg7c510e42008-10-27 17:47:26 -070011616 DP(NETIF_MSG_IFUP, "Adding mcast MAC: %pM\n",
11617 mclist->dmi_addr);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011618
11619 crc = crc32c_le(0, mclist->dmi_addr, ETH_ALEN);
11620 bit = (crc >> 24) & 0xff;
11621 regidx = bit >> 5;
11622 bit &= 0x1f;
11623 mc_filter[regidx] |= (1 << bit);
11624 }
11625
11626 for (i = 0; i < MC_HASH_SIZE; i++)
11627 REG_WR(bp, MC_HASH_OFFSET(bp, i),
11628 mc_filter[i]);
11629 }
11630 }
11631
11632 bp->rx_mode = rx_mode;
11633 bnx2x_set_storm_rx_mode(bp);
11634}
11635
11636/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011637static int bnx2x_change_mac_addr(struct net_device *dev, void *p)
11638{
11639 struct sockaddr *addr = p;
11640 struct bnx2x *bp = netdev_priv(dev);
11641
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011642 if (!is_valid_ether_addr((u8 *)(addr->sa_data)))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011643 return -EINVAL;
11644
11645 memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011646 if (netif_running(dev)) {
11647 if (CHIP_IS_E1(bp))
Michael Chane665bfda52009-10-10 13:46:54 +000011648 bnx2x_set_eth_mac_addr_e1(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011649 else
Michael Chane665bfda52009-10-10 13:46:54 +000011650 bnx2x_set_eth_mac_addr_e1h(bp, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011651 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011652
11653 return 0;
11654}
11655
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011656/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011657static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11658 int devad, u16 addr)
11659{
11660 struct bnx2x *bp = netdev_priv(netdev);
11661 u16 value;
11662 int rc;
11663 u32 phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
11664
11665 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11666 prtad, devad, addr);
11667
11668 if (prtad != bp->mdio.prtad) {
11669 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
11670 prtad, bp->mdio.prtad);
11671 return -EINVAL;
11672 }
11673
11674 /* The HW expects different devad if CL22 is used */
11675 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11676
11677 bnx2x_acquire_phy_lock(bp);
11678 rc = bnx2x_cl45_read(bp, BP_PORT(bp), phy_type, prtad,
11679 devad, addr, &value);
11680 bnx2x_release_phy_lock(bp);
11681 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11682
11683 if (!rc)
11684 rc = value;
11685 return rc;
11686}
11687
11688/* called with rtnl_lock */
11689static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11690 u16 addr, u16 value)
11691{
11692 struct bnx2x *bp = netdev_priv(netdev);
11693 u32 ext_phy_type = XGXS_EXT_PHY_TYPE(bp->link_params.ext_phy_config);
11694 int rc;
11695
11696 DP(NETIF_MSG_LINK, "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x,"
11697 " value 0x%x\n", prtad, devad, addr, value);
11698
11699 if (prtad != bp->mdio.prtad) {
11700 DP(NETIF_MSG_LINK, "prtad missmatch (cmd:0x%x != bp:0x%x)\n",
11701 prtad, bp->mdio.prtad);
11702 return -EINVAL;
11703 }
11704
11705 /* The HW expects different devad if CL22 is used */
11706 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11707
11708 bnx2x_acquire_phy_lock(bp);
11709 rc = bnx2x_cl45_write(bp, BP_PORT(bp), ext_phy_type, prtad,
11710 devad, addr, value);
11711 bnx2x_release_phy_lock(bp);
11712 return rc;
11713}
11714
11715/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011716static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11717{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011718 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011719 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011720
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011721 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11722 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011723
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011724 if (!netif_running(dev))
11725 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011726
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011727 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011728}
11729
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011730/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011731static int bnx2x_change_mtu(struct net_device *dev, int new_mtu)
11732{
11733 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011734 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011735
11736 if ((new_mtu > ETH_MAX_JUMBO_PACKET_SIZE) ||
11737 ((new_mtu + ETH_HLEN) < ETH_MIN_PACKET_SIZE))
11738 return -EINVAL;
11739
11740 /* This does not race with packet allocation
Eliezer Tamirc14423f2008-02-28 11:49:42 -080011741 * because the actual alloc size is
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011742 * only updated as part of load
11743 */
11744 dev->mtu = new_mtu;
11745
11746 if (netif_running(dev)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011747 bnx2x_nic_unload(bp, UNLOAD_NORMAL);
11748 rc = bnx2x_nic_load(bp, LOAD_NORMAL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011749 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011750
11751 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011752}
11753
11754static void bnx2x_tx_timeout(struct net_device *dev)
11755{
11756 struct bnx2x *bp = netdev_priv(dev);
11757
11758#ifdef BNX2X_STOP_ON_ERROR
11759 if (!bp->panic)
11760 bnx2x_panic();
11761#endif
11762 /* This allows the netif to be shutdown gracefully before resetting */
11763 schedule_work(&bp->reset_task);
11764}
11765
11766#ifdef BCM_VLAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011767/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011768static void bnx2x_vlan_rx_register(struct net_device *dev,
11769 struct vlan_group *vlgrp)
11770{
11771 struct bnx2x *bp = netdev_priv(dev);
11772
11773 bp->vlgrp = vlgrp;
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011774
11775 /* Set flags according to the required capabilities */
11776 bp->flags &= ~(HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
11777
11778 if (dev->features & NETIF_F_HW_VLAN_TX)
11779 bp->flags |= HW_VLAN_TX_FLAG;
11780
11781 if (dev->features & NETIF_F_HW_VLAN_RX)
11782 bp->flags |= HW_VLAN_RX_FLAG;
11783
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011784 if (netif_running(dev))
Eliezer Tamir49d66772008-02-28 11:53:13 -080011785 bnx2x_set_client_config(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011786}
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011787
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011788#endif
11789
11790#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
11791static void poll_bnx2x(struct net_device *dev)
11792{
11793 struct bnx2x *bp = netdev_priv(dev);
11794
11795 disable_irq(bp->pdev->irq);
11796 bnx2x_interrupt(bp->pdev->irq, dev);
11797 enable_irq(bp->pdev->irq);
11798}
11799#endif
11800
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011801static const struct net_device_ops bnx2x_netdev_ops = {
11802 .ndo_open = bnx2x_open,
11803 .ndo_stop = bnx2x_close,
11804 .ndo_start_xmit = bnx2x_start_xmit,
Eilon Greenstein356e2382009-02-12 08:38:32 +000011805 .ndo_set_multicast_list = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011806 .ndo_set_mac_address = bnx2x_change_mac_addr,
11807 .ndo_validate_addr = eth_validate_addr,
11808 .ndo_do_ioctl = bnx2x_ioctl,
11809 .ndo_change_mtu = bnx2x_change_mtu,
11810 .ndo_tx_timeout = bnx2x_tx_timeout,
11811#ifdef BCM_VLAN
11812 .ndo_vlan_rx_register = bnx2x_vlan_rx_register,
11813#endif
11814#if defined(HAVE_POLL_CONTROLLER) || defined(CONFIG_NET_POLL_CONTROLLER)
11815 .ndo_poll_controller = poll_bnx2x,
11816#endif
11817};
11818
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011819static int __devinit bnx2x_init_dev(struct pci_dev *pdev,
11820 struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011821{
11822 struct bnx2x *bp;
11823 int rc;
11824
11825 SET_NETDEV_DEV(dev, &pdev->dev);
11826 bp = netdev_priv(dev);
11827
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011828 bp->dev = dev;
11829 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011830 bp->flags = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011831 bp->func = PCI_FUNC(pdev->devfn);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011832
11833 rc = pci_enable_device(pdev);
11834 if (rc) {
11835 printk(KERN_ERR PFX "Cannot enable PCI device, aborting\n");
11836 goto err_out;
11837 }
11838
11839 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
11840 printk(KERN_ERR PFX "Cannot find PCI device base address,"
11841 " aborting\n");
11842 rc = -ENODEV;
11843 goto err_out_disable;
11844 }
11845
11846 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11847 printk(KERN_ERR PFX "Cannot find second PCI device"
11848 " base address, aborting\n");
11849 rc = -ENODEV;
11850 goto err_out_disable;
11851 }
11852
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011853 if (atomic_read(&pdev->enable_cnt) == 1) {
11854 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11855 if (rc) {
11856 printk(KERN_ERR PFX "Cannot obtain PCI resources,"
11857 " aborting\n");
11858 goto err_out_disable;
11859 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011860
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011861 pci_set_master(pdev);
11862 pci_save_state(pdev);
11863 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011864
11865 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11866 if (bp->pm_cap == 0) {
11867 printk(KERN_ERR PFX "Cannot find power management"
11868 " capability, aborting\n");
11869 rc = -EIO;
11870 goto err_out_release;
11871 }
11872
11873 bp->pcie_cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
11874 if (bp->pcie_cap == 0) {
11875 printk(KERN_ERR PFX "Cannot find PCI Express capability,"
11876 " aborting\n");
11877 rc = -EIO;
11878 goto err_out_release;
11879 }
11880
Yang Hongyang6a355282009-04-06 19:01:13 -070011881 if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011882 bp->flags |= USING_DAC_FLAG;
Yang Hongyang6a355282009-04-06 19:01:13 -070011883 if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011884 printk(KERN_ERR PFX "pci_set_consistent_dma_mask"
11885 " failed, aborting\n");
11886 rc = -EIO;
11887 goto err_out_release;
11888 }
11889
Yang Hongyang284901a2009-04-06 19:01:15 -070011890 } else if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011891 printk(KERN_ERR PFX "System does not support DMA,"
11892 " aborting\n");
11893 rc = -EIO;
11894 goto err_out_release;
11895 }
11896
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011897 dev->mem_start = pci_resource_start(pdev, 0);
11898 dev->base_addr = dev->mem_start;
11899 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011900
11901 dev->irq = pdev->irq;
11902
Arjan van de Ven275f1652008-10-20 21:42:39 -070011903 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011904 if (!bp->regview) {
11905 printk(KERN_ERR PFX "Cannot map register space, aborting\n");
11906 rc = -ENOMEM;
11907 goto err_out_release;
11908 }
11909
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011910 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
11911 min_t(u64, BNX2X_DB_SIZE,
11912 pci_resource_len(pdev, 2)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011913 if (!bp->doorbells) {
11914 printk(KERN_ERR PFX "Cannot map doorbell space, aborting\n");
11915 rc = -ENOMEM;
11916 goto err_out_unmap;
11917 }
11918
11919 bnx2x_set_power_state(bp, PCI_D0);
11920
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011921 /* clean indirect addresses */
11922 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
11923 PCICFG_VENDOR_ID_OFFSET);
11924 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0 + BP_PORT(bp)*16, 0);
11925 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0 + BP_PORT(bp)*16, 0);
11926 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0 + BP_PORT(bp)*16, 0);
11927 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0 + BP_PORT(bp)*16, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011928
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011929 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011930
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011931 dev->netdev_ops = &bnx2x_netdev_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011932 dev->ethtool_ops = &bnx2x_ethtool_ops;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011933 dev->features |= NETIF_F_SG;
11934 dev->features |= NETIF_F_HW_CSUM;
11935 if (bp->flags & USING_DAC_FLAG)
11936 dev->features |= NETIF_F_HIGHDMA;
Eilon Greenstein5316bc02009-07-21 05:47:43 +000011937 dev->features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
11938 dev->features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011939#ifdef BCM_VLAN
11940 dev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080011941 bp->flags |= (HW_VLAN_RX_FLAG | HW_VLAN_TX_FLAG);
Eilon Greenstein5316bc02009-07-21 05:47:43 +000011942
11943 dev->vlan_features |= NETIF_F_SG;
11944 dev->vlan_features |= NETIF_F_HW_CSUM;
11945 if (bp->flags & USING_DAC_FLAG)
11946 dev->vlan_features |= NETIF_F_HIGHDMA;
11947 dev->vlan_features |= (NETIF_F_TSO | NETIF_F_TSO_ECN);
11948 dev->vlan_features |= NETIF_F_TSO6;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011949#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011950
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011951 /* get_port_hwinfo() will set prtad and mmds properly */
11952 bp->mdio.prtad = MDIO_PRTAD_NONE;
11953 bp->mdio.mmds = 0;
11954 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
11955 bp->mdio.dev = dev;
11956 bp->mdio.mdio_read = bnx2x_mdio_read;
11957 bp->mdio.mdio_write = bnx2x_mdio_write;
11958
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011959 return 0;
11960
11961err_out_unmap:
11962 if (bp->regview) {
11963 iounmap(bp->regview);
11964 bp->regview = NULL;
11965 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011966 if (bp->doorbells) {
11967 iounmap(bp->doorbells);
11968 bp->doorbells = NULL;
11969 }
11970
11971err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011972 if (atomic_read(&pdev->enable_cnt) == 1)
11973 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011974
11975err_out_disable:
11976 pci_disable_device(pdev);
11977 pci_set_drvdata(pdev, NULL);
11978
11979err_out:
11980 return rc;
11981}
11982
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011983static void __devinit bnx2x_get_pcie_width_speed(struct bnx2x *bp,
11984 int *width, int *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080011985{
11986 u32 val = REG_RD(bp, PCICFG_OFFSET + PCICFG_LINK_CONTROL);
11987
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011988 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
11989
11990 /* return value of 1=2.5GHz 2=5GHz */
11991 *speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
Eliezer Tamir25047952008-02-28 11:50:16 -080011992}
11993
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011994static int __devinit bnx2x_check_firmware(struct bnx2x *bp)
11995{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000011996 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011997 struct bnx2x_fw_file_hdr *fw_hdr;
11998 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070011999 u32 offset, len, num_ops;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012000 u16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012001 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012002 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012003
12004 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr))
12005 return -EINVAL;
12006
12007 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12008 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12009
12010 /* Make sure none of the offsets and sizes make us read beyond
12011 * the end of the firmware data */
12012 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12013 offset = be32_to_cpu(sections[i].offset);
12014 len = be32_to_cpu(sections[i].len);
12015 if (offset + len > firmware->size) {
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012016 printk(KERN_ERR PFX "Section %d length is out of "
12017 "bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012018 return -EINVAL;
12019 }
12020 }
12021
12022 /* Likewise for the init_ops offsets */
12023 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
12024 ops_offsets = (u16 *)(firmware->data + offset);
12025 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12026
12027 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12028 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012029 printk(KERN_ERR PFX "Section offset %d is out of "
12030 "bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012031 return -EINVAL;
12032 }
12033 }
12034
12035 /* Check FW version */
12036 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12037 fw_ver = firmware->data + offset;
12038 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12039 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12040 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12041 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
12042 printk(KERN_ERR PFX "Bad FW version:%d.%d.%d.%d."
12043 " Should be %d.%d.%d.%d\n",
12044 fw_ver[0], fw_ver[1], fw_ver[2],
12045 fw_ver[3], BCM_5710_FW_MAJOR_VERSION,
12046 BCM_5710_FW_MINOR_VERSION,
12047 BCM_5710_FW_REVISION_VERSION,
12048 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012049 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012050 }
12051
12052 return 0;
12053}
12054
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012055static inline void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012056{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012057 const __be32 *source = (const __be32 *)_source;
12058 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012059 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012060
12061 for (i = 0; i < n/4; i++)
12062 target[i] = be32_to_cpu(source[i]);
12063}
12064
12065/*
12066 Ops array is stored in the following format:
12067 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12068 */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012069static inline void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012070{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012071 const __be32 *source = (const __be32 *)_source;
12072 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012073 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012074
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012075 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012076 tmp = be32_to_cpu(source[j]);
12077 target[i].op = (tmp >> 24) & 0xff;
12078 target[i].offset = tmp & 0xffffff;
12079 target[i].raw_data = be32_to_cpu(source[j+1]);
12080 }
12081}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012082
12083static inline void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012084{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012085 const __be16 *source = (const __be16 *)_source;
12086 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012087 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012088
12089 for (i = 0; i < n/2; i++)
12090 target[i] = be16_to_cpu(source[i]);
12091}
12092
12093#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012094 do { \
12095 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12096 bp->arr = kmalloc(len, GFP_KERNEL); \
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012097 if (!bp->arr) { \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012098 printk(KERN_ERR PFX "Failed to allocate %d bytes " \
12099 "for "#arr"\n", len); \
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012100 goto lbl; \
12101 } \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012102 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12103 (u8 *)bp->arr, len); \
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012104 } while (0)
12105
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012106static int __devinit bnx2x_init_firmware(struct bnx2x *bp, struct device *dev)
12107{
12108 char fw_file_name[40] = {0};
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012109 struct bnx2x_fw_file_hdr *fw_hdr;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012110 int rc, offset;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012111
12112 /* Create a FW file name */
12113 if (CHIP_IS_E1(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012114 offset = sprintf(fw_file_name, FW_FILE_PREFIX_E1);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012115 else
12116 offset = sprintf(fw_file_name, FW_FILE_PREFIX_E1H);
12117
12118 sprintf(fw_file_name + offset, "%d.%d.%d.%d.fw",
12119 BCM_5710_FW_MAJOR_VERSION,
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012120 BCM_5710_FW_MINOR_VERSION,
12121 BCM_5710_FW_REVISION_VERSION,
12122 BCM_5710_FW_ENGINEERING_VERSION);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012123
12124 printk(KERN_INFO PFX "Loading %s\n", fw_file_name);
12125
12126 rc = request_firmware(&bp->firmware, fw_file_name, dev);
12127 if (rc) {
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012128 printk(KERN_ERR PFX "Can't load firmware file %s\n",
12129 fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012130 goto request_firmware_exit;
12131 }
12132
12133 rc = bnx2x_check_firmware(bp);
12134 if (rc) {
12135 printk(KERN_ERR PFX "Corrupt firmware file %s\n", fw_file_name);
12136 goto request_firmware_exit;
12137 }
12138
12139 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12140
12141 /* Initialize the pointers to the init arrays */
12142 /* Blob */
12143 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12144
12145 /* Opcodes */
12146 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12147
12148 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012149 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12150 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012151
12152 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012153 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12154 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12155 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12156 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12157 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12158 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12159 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12160 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12161 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12162 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12163 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12164 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12165 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12166 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12167 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12168 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012169
12170 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012171
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012172init_offsets_alloc_err:
12173 kfree(bp->init_ops);
12174init_ops_alloc_err:
12175 kfree(bp->init_data);
12176request_firmware_exit:
12177 release_firmware(bp->firmware);
12178
12179 return rc;
12180}
12181
12182
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012183static int __devinit bnx2x_init_one(struct pci_dev *pdev,
12184 const struct pci_device_id *ent)
12185{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012186 struct net_device *dev = NULL;
12187 struct bnx2x *bp;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012188 int pcie_width, pcie_speed;
Eliezer Tamir25047952008-02-28 11:50:16 -080012189 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012190
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012191 /* dev zeroed in init_etherdev */
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012192 dev = alloc_etherdev_mq(sizeof(*bp), MAX_CONTEXT);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012193 if (!dev) {
12194 printk(KERN_ERR PFX "Cannot allocate net device\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012195 return -ENOMEM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012196 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012198 bp = netdev_priv(dev);
12199 bp->msglevel = debug;
12200
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012201 pci_set_drvdata(pdev, dev);
12202
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012203 rc = bnx2x_init_dev(pdev, dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012204 if (rc < 0) {
12205 free_netdev(dev);
12206 return rc;
12207 }
12208
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012209 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012210 if (rc)
12211 goto init_one_exit;
12212
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012213 /* Set init arrays */
12214 rc = bnx2x_init_firmware(bp, &pdev->dev);
12215 if (rc) {
12216 printk(KERN_ERR PFX "Error loading firmware\n");
12217 goto init_one_exit;
12218 }
12219
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012220 rc = register_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012221 if (rc) {
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012222 dev_err(&pdev->dev, "Cannot register net device\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012223 goto init_one_exit;
12224 }
12225
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012226 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Eliezer Tamir25047952008-02-28 11:50:16 -080012227 printk(KERN_INFO "%s: %s (%c%d) PCI-E x%d %s found at mem %lx,"
Eilon Greenstein87942b42009-02-12 08:36:49 +000012228 " IRQ %d, ", dev->name, board_info[ent->driver_data].name,
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012229 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012230 pcie_width, (pcie_speed == 2) ? "5GHz (Gen2)" : "2.5GHz",
Eliezer Tamir25047952008-02-28 11:50:16 -080012231 dev->base_addr, bp->pdev->irq);
Johannes Berge1749612008-10-27 15:59:26 -070012232 printk(KERN_CONT "node addr %pM\n", dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012233
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012234 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012235
12236init_one_exit:
12237 if (bp->regview)
12238 iounmap(bp->regview);
12239
12240 if (bp->doorbells)
12241 iounmap(bp->doorbells);
12242
12243 free_netdev(dev);
12244
12245 if (atomic_read(&pdev->enable_cnt) == 1)
12246 pci_release_regions(pdev);
12247
12248 pci_disable_device(pdev);
12249 pci_set_drvdata(pdev, NULL);
12250
12251 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012252}
12253
12254static void __devexit bnx2x_remove_one(struct pci_dev *pdev)
12255{
12256 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012257 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012258
Eliezer Tamir228241e2008-02-28 11:56:57 -080012259 if (!dev) {
Eliezer Tamir228241e2008-02-28 11:56:57 -080012260 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
12261 return;
12262 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012263 bp = netdev_priv(dev);
12264
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012265 unregister_netdev(dev);
12266
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012267 kfree(bp->init_ops_offsets);
12268 kfree(bp->init_ops);
12269 kfree(bp->init_data);
12270 release_firmware(bp->firmware);
12271
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012272 if (bp->regview)
12273 iounmap(bp->regview);
12274
12275 if (bp->doorbells)
12276 iounmap(bp->doorbells);
12277
12278 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012279
12280 if (atomic_read(&pdev->enable_cnt) == 1)
12281 pci_release_regions(pdev);
12282
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012283 pci_disable_device(pdev);
12284 pci_set_drvdata(pdev, NULL);
12285}
12286
12287static int bnx2x_suspend(struct pci_dev *pdev, pm_message_t state)
12288{
12289 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012290 struct bnx2x *bp;
12291
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012292 if (!dev) {
12293 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
12294 return -ENODEV;
12295 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012296 bp = netdev_priv(dev);
12297
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012298 rtnl_lock();
12299
12300 pci_save_state(pdev);
12301
12302 if (!netif_running(dev)) {
12303 rtnl_unlock();
12304 return 0;
12305 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012306
12307 netif_device_detach(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012308
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070012309 bnx2x_nic_unload(bp, UNLOAD_CLOSE);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012310
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012311 bnx2x_set_power_state(bp, pci_choose_state(pdev, state));
Eliezer Tamir228241e2008-02-28 11:56:57 -080012312
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012313 rtnl_unlock();
12314
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012315 return 0;
12316}
12317
12318static int bnx2x_resume(struct pci_dev *pdev)
12319{
12320 struct net_device *dev = pci_get_drvdata(pdev);
Eliezer Tamir228241e2008-02-28 11:56:57 -080012321 struct bnx2x *bp;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012322 int rc;
12323
Eliezer Tamir228241e2008-02-28 11:56:57 -080012324 if (!dev) {
12325 printk(KERN_ERR PFX "BAD net device from bnx2x_init_one\n");
12326 return -ENODEV;
12327 }
Eliezer Tamir228241e2008-02-28 11:56:57 -080012328 bp = netdev_priv(dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012329
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012330 rtnl_lock();
12331
Eliezer Tamir228241e2008-02-28 11:56:57 -080012332 pci_restore_state(pdev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012333
12334 if (!netif_running(dev)) {
12335 rtnl_unlock();
12336 return 0;
12337 }
12338
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012339 bnx2x_set_power_state(bp, PCI_D0);
12340 netif_device_attach(dev);
12341
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -070012342 rc = bnx2x_nic_load(bp, LOAD_OPEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012343
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012344 rtnl_unlock();
12345
12346 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012347}
12348
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012349static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12350{
12351 int i;
12352
12353 bp->state = BNX2X_STATE_ERROR;
12354
12355 bp->rx_mode = BNX2X_RX_MODE_NONE;
12356
12357 bnx2x_netif_stop(bp, 0);
12358
12359 del_timer_sync(&bp->timer);
12360 bp->stats_state = STATS_STATE_DISABLED;
12361 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
12362
12363 /* Release IRQs */
12364 bnx2x_free_irq(bp);
12365
12366 if (CHIP_IS_E1(bp)) {
12367 struct mac_configuration_cmd *config =
12368 bnx2x_sp(bp, mcast_config);
12369
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -080012370 for (i = 0; i < config->hdr.length; i++)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012371 CAM_INVALIDATE(config->config_table[i]);
12372 }
12373
12374 /* Free SKBs, SGEs, TPA pool and driver internals */
12375 bnx2x_free_skbs(bp);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012376 for_each_rx_queue(bp, i)
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012377 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
Eilon Greenstein555f6c72009-02-12 08:36:11 +000012378 for_each_rx_queue(bp, i)
Eilon Greenstein7cde1c82009-01-22 06:01:25 +000012379 netif_napi_del(&bnx2x_fp(bp, i, napi));
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012380 bnx2x_free_mem(bp);
12381
12382 bp->state = BNX2X_STATE_CLOSED;
12383
12384 netif_carrier_off(bp->dev);
12385
12386 return 0;
12387}
12388
12389static void bnx2x_eeh_recover(struct bnx2x *bp)
12390{
12391 u32 val;
12392
12393 mutex_init(&bp->port.phy_mutex);
12394
12395 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
12396 bp->link_params.shmem_base = bp->common.shmem_base;
12397 BNX2X_DEV_INFO("shmem offset is 0x%x\n", bp->common.shmem_base);
12398
12399 if (!bp->common.shmem_base ||
12400 (bp->common.shmem_base < 0xA0000) ||
12401 (bp->common.shmem_base >= 0xC0000)) {
12402 BNX2X_DEV_INFO("MCP not active\n");
12403 bp->flags |= NO_MCP_FLAG;
12404 return;
12405 }
12406
12407 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
12408 if ((val & (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12409 != (SHR_MEM_VALIDITY_DEV_INFO | SHR_MEM_VALIDITY_MB))
12410 BNX2X_ERR("BAD MCP validity signature\n");
12411
12412 if (!BP_NOMCP(bp)) {
12413 bp->fw_seq = (SHMEM_RD(bp, func_mb[BP_FUNC(bp)].drv_mb_header)
12414 & DRV_MSG_SEQ_NUMBER_MASK);
12415 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
12416 }
12417}
12418
Wendy Xiong493adb12008-06-23 20:36:22 -070012419/**
12420 * bnx2x_io_error_detected - called when PCI error is detected
12421 * @pdev: Pointer to PCI device
12422 * @state: The current pci connection state
12423 *
12424 * This function is called after a PCI bus error affecting
12425 * this device has been detected.
12426 */
12427static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12428 pci_channel_state_t state)
12429{
12430 struct net_device *dev = pci_get_drvdata(pdev);
12431 struct bnx2x *bp = netdev_priv(dev);
12432
12433 rtnl_lock();
12434
12435 netif_device_detach(dev);
12436
Dean Nelson07ce50e2009-07-31 09:13:25 +000012437 if (state == pci_channel_io_perm_failure) {
12438 rtnl_unlock();
12439 return PCI_ERS_RESULT_DISCONNECT;
12440 }
12441
Wendy Xiong493adb12008-06-23 20:36:22 -070012442 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012443 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012444
12445 pci_disable_device(pdev);
12446
12447 rtnl_unlock();
12448
12449 /* Request a slot reset */
12450 return PCI_ERS_RESULT_NEED_RESET;
12451}
12452
12453/**
12454 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12455 * @pdev: Pointer to PCI device
12456 *
12457 * Restart the card from scratch, as if from a cold-boot.
12458 */
12459static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12460{
12461 struct net_device *dev = pci_get_drvdata(pdev);
12462 struct bnx2x *bp = netdev_priv(dev);
12463
12464 rtnl_lock();
12465
12466 if (pci_enable_device(pdev)) {
12467 dev_err(&pdev->dev,
12468 "Cannot re-enable PCI device after reset\n");
12469 rtnl_unlock();
12470 return PCI_ERS_RESULT_DISCONNECT;
12471 }
12472
12473 pci_set_master(pdev);
12474 pci_restore_state(pdev);
12475
12476 if (netif_running(dev))
12477 bnx2x_set_power_state(bp, PCI_D0);
12478
12479 rtnl_unlock();
12480
12481 return PCI_ERS_RESULT_RECOVERED;
12482}
12483
12484/**
12485 * bnx2x_io_resume - called when traffic can start flowing again
12486 * @pdev: Pointer to PCI device
12487 *
12488 * This callback is called when the error recovery driver tells us that
12489 * its OK to resume normal operation.
12490 */
12491static void bnx2x_io_resume(struct pci_dev *pdev)
12492{
12493 struct net_device *dev = pci_get_drvdata(pdev);
12494 struct bnx2x *bp = netdev_priv(dev);
12495
12496 rtnl_lock();
12497
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012498 bnx2x_eeh_recover(bp);
12499
Wendy Xiong493adb12008-06-23 20:36:22 -070012500 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012501 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012502
12503 netif_device_attach(dev);
12504
12505 rtnl_unlock();
12506}
12507
12508static struct pci_error_handlers bnx2x_err_handler = {
12509 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012510 .slot_reset = bnx2x_io_slot_reset,
12511 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012512};
12513
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012514static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012515 .name = DRV_MODULE_NAME,
12516 .id_table = bnx2x_pci_tbl,
12517 .probe = bnx2x_init_one,
12518 .remove = __devexit_p(bnx2x_remove_one),
12519 .suspend = bnx2x_suspend,
12520 .resume = bnx2x_resume,
12521 .err_handler = &bnx2x_err_handler,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012522};
12523
12524static int __init bnx2x_init(void)
12525{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012526 int ret;
12527
Eilon Greenstein938cf542009-08-12 08:23:37 +000012528 printk(KERN_INFO "%s", version);
12529
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012530 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12531 if (bnx2x_wq == NULL) {
12532 printk(KERN_ERR PFX "Cannot create workqueue\n");
12533 return -ENOMEM;
12534 }
12535
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012536 ret = pci_register_driver(&bnx2x_pci_driver);
12537 if (ret) {
12538 printk(KERN_ERR PFX "Cannot register driver\n");
12539 destroy_workqueue(bnx2x_wq);
12540 }
12541 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012542}
12543
12544static void __exit bnx2x_cleanup(void)
12545{
12546 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012547
12548 destroy_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012549}
12550
12551module_init(bnx2x_init);
12552module_exit(bnx2x_cleanup);
12553
Michael Chan993ac7b2009-10-10 13:46:56 +000012554#ifdef BCM_CNIC
12555
12556/* count denotes the number of new completions we have seen */
12557static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
12558{
12559 struct eth_spe *spe;
12560
12561#ifdef BNX2X_STOP_ON_ERROR
12562 if (unlikely(bp->panic))
12563 return;
12564#endif
12565
12566 spin_lock_bh(&bp->spq_lock);
12567 bp->cnic_spq_pending -= count;
12568
12569 for (; bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending;
12570 bp->cnic_spq_pending++) {
12571
12572 if (!bp->cnic_kwq_pending)
12573 break;
12574
12575 spe = bnx2x_sp_get_next(bp);
12576 *spe = *bp->cnic_kwq_cons;
12577
12578 bp->cnic_kwq_pending--;
12579
12580 DP(NETIF_MSG_TIMER, "pending on SPQ %d, on KWQ %d count %d\n",
12581 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
12582
12583 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
12584 bp->cnic_kwq_cons = bp->cnic_kwq;
12585 else
12586 bp->cnic_kwq_cons++;
12587 }
12588 bnx2x_sp_prod_update(bp);
12589 spin_unlock_bh(&bp->spq_lock);
12590}
12591
12592static int bnx2x_cnic_sp_queue(struct net_device *dev,
12593 struct kwqe_16 *kwqes[], u32 count)
12594{
12595 struct bnx2x *bp = netdev_priv(dev);
12596 int i;
12597
12598#ifdef BNX2X_STOP_ON_ERROR
12599 if (unlikely(bp->panic))
12600 return -EIO;
12601#endif
12602
12603 spin_lock_bh(&bp->spq_lock);
12604
12605 for (i = 0; i < count; i++) {
12606 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
12607
12608 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
12609 break;
12610
12611 *bp->cnic_kwq_prod = *spe;
12612
12613 bp->cnic_kwq_pending++;
12614
12615 DP(NETIF_MSG_TIMER, "L5 SPQE %x %x %x:%x pos %d\n",
12616 spe->hdr.conn_and_cmd_data, spe->hdr.type,
12617 spe->data.mac_config_addr.hi,
12618 spe->data.mac_config_addr.lo,
12619 bp->cnic_kwq_pending);
12620
12621 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
12622 bp->cnic_kwq_prod = bp->cnic_kwq;
12623 else
12624 bp->cnic_kwq_prod++;
12625 }
12626
12627 spin_unlock_bh(&bp->spq_lock);
12628
12629 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
12630 bnx2x_cnic_sp_post(bp, 0);
12631
12632 return i;
12633}
12634
12635static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12636{
12637 struct cnic_ops *c_ops;
12638 int rc = 0;
12639
12640 mutex_lock(&bp->cnic_mutex);
12641 c_ops = bp->cnic_ops;
12642 if (c_ops)
12643 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12644 mutex_unlock(&bp->cnic_mutex);
12645
12646 return rc;
12647}
12648
12649static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
12650{
12651 struct cnic_ops *c_ops;
12652 int rc = 0;
12653
12654 rcu_read_lock();
12655 c_ops = rcu_dereference(bp->cnic_ops);
12656 if (c_ops)
12657 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
12658 rcu_read_unlock();
12659
12660 return rc;
12661}
12662
12663/*
12664 * for commands that have no data
12665 */
12666static int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
12667{
12668 struct cnic_ctl_info ctl = {0};
12669
12670 ctl.cmd = cmd;
12671
12672 return bnx2x_cnic_ctl_send(bp, &ctl);
12673}
12674
12675static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid)
12676{
12677 struct cnic_ctl_info ctl;
12678
12679 /* first we tell CNIC and only then we count this as a completion */
12680 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
12681 ctl.data.comp.cid = cid;
12682
12683 bnx2x_cnic_ctl_send_bh(bp, &ctl);
12684 bnx2x_cnic_sp_post(bp, 1);
12685}
12686
12687static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
12688{
12689 struct bnx2x *bp = netdev_priv(dev);
12690 int rc = 0;
12691
12692 switch (ctl->cmd) {
12693 case DRV_CTL_CTXTBL_WR_CMD: {
12694 u32 index = ctl->data.io.offset;
12695 dma_addr_t addr = ctl->data.io.dma_addr;
12696
12697 bnx2x_ilt_wr(bp, index, addr);
12698 break;
12699 }
12700
12701 case DRV_CTL_COMPLETION_CMD: {
12702 int count = ctl->data.comp.comp_count;
12703
12704 bnx2x_cnic_sp_post(bp, count);
12705 break;
12706 }
12707
12708 /* rtnl_lock is held. */
12709 case DRV_CTL_START_L2_CMD: {
12710 u32 cli = ctl->data.ring.client_id;
12711
12712 bp->rx_mode_cl_mask |= (1 << cli);
12713 bnx2x_set_storm_rx_mode(bp);
12714 break;
12715 }
12716
12717 /* rtnl_lock is held. */
12718 case DRV_CTL_STOP_L2_CMD: {
12719 u32 cli = ctl->data.ring.client_id;
12720
12721 bp->rx_mode_cl_mask &= ~(1 << cli);
12722 bnx2x_set_storm_rx_mode(bp);
12723 break;
12724 }
12725
12726 default:
12727 BNX2X_ERR("unknown command %x\n", ctl->cmd);
12728 rc = -EINVAL;
12729 }
12730
12731 return rc;
12732}
12733
12734static void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
12735{
12736 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12737
12738 if (bp->flags & USING_MSIX_FLAG) {
12739 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
12740 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
12741 cp->irq_arr[0].vector = bp->msix_table[1].vector;
12742 } else {
12743 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
12744 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
12745 }
12746 cp->irq_arr[0].status_blk = bp->cnic_sb;
12747 cp->irq_arr[0].status_blk_num = CNIC_SB_ID(bp);
12748 cp->irq_arr[1].status_blk = bp->def_status_blk;
12749 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
12750
12751 cp->num_irq = 2;
12752}
12753
12754static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
12755 void *data)
12756{
12757 struct bnx2x *bp = netdev_priv(dev);
12758 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12759
12760 if (ops == NULL)
12761 return -EINVAL;
12762
12763 if (atomic_read(&bp->intr_sem) != 0)
12764 return -EBUSY;
12765
12766 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
12767 if (!bp->cnic_kwq)
12768 return -ENOMEM;
12769
12770 bp->cnic_kwq_cons = bp->cnic_kwq;
12771 bp->cnic_kwq_prod = bp->cnic_kwq;
12772 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
12773
12774 bp->cnic_spq_pending = 0;
12775 bp->cnic_kwq_pending = 0;
12776
12777 bp->cnic_data = data;
12778
12779 cp->num_irq = 0;
12780 cp->drv_state = CNIC_DRV_STATE_REGD;
12781
12782 bnx2x_init_sb(bp, bp->cnic_sb, bp->cnic_sb_mapping, CNIC_SB_ID(bp));
12783
12784 bnx2x_setup_cnic_irq_info(bp);
12785 bnx2x_set_iscsi_eth_mac_addr(bp, 1);
12786 bp->cnic_flags |= BNX2X_CNIC_FLAG_MAC_SET;
12787 rcu_assign_pointer(bp->cnic_ops, ops);
12788
12789 return 0;
12790}
12791
12792static int bnx2x_unregister_cnic(struct net_device *dev)
12793{
12794 struct bnx2x *bp = netdev_priv(dev);
12795 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12796
12797 mutex_lock(&bp->cnic_mutex);
12798 if (bp->cnic_flags & BNX2X_CNIC_FLAG_MAC_SET) {
12799 bp->cnic_flags &= ~BNX2X_CNIC_FLAG_MAC_SET;
12800 bnx2x_set_iscsi_eth_mac_addr(bp, 0);
12801 }
12802 cp->drv_state = 0;
12803 rcu_assign_pointer(bp->cnic_ops, NULL);
12804 mutex_unlock(&bp->cnic_mutex);
12805 synchronize_rcu();
12806 kfree(bp->cnic_kwq);
12807 bp->cnic_kwq = NULL;
12808
12809 return 0;
12810}
12811
12812struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
12813{
12814 struct bnx2x *bp = netdev_priv(dev);
12815 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
12816
12817 cp->drv_owner = THIS_MODULE;
12818 cp->chip_id = CHIP_ID(bp);
12819 cp->pdev = bp->pdev;
12820 cp->io_base = bp->regview;
12821 cp->io_base2 = bp->doorbells;
12822 cp->max_kwqe_pending = 8;
12823 cp->ctx_blk_size = CNIC_CTX_PER_ILT * sizeof(union cdu_context);
12824 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) + 1;
12825 cp->ctx_tbl_len = CNIC_ILT_LINES;
12826 cp->starting_cid = BCM_CNIC_CID_START;
12827 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
12828 cp->drv_ctl = bnx2x_drv_ctl;
12829 cp->drv_register_cnic = bnx2x_register_cnic;
12830 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
12831
12832 return cp;
12833}
12834EXPORT_SYMBOL(bnx2x_cnic_probe);
12835
12836#endif /* BCM_CNIC */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012837