blob: 61fa4a5bc72b79b07d56df4563e3ce2817d0b425 [file] [log] [blame]
Paul Mundt6b002232006-10-12 17:07:45 +09001/*
2 * 'traps.c' handles hardware traps and faults after we have saved some
3 * state in 'entry.S'.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
5 * SuperH version: Copyright (C) 1999 Niibe Yutaka
6 * Copyright (C) 2000 Philipp Rumpf
7 * Copyright (C) 2000 David Howells
Paul Mundtace2dc72010-10-13 06:55:26 +09008 * Copyright (C) 2002 - 2010 Paul Mundt
Paul Mundt6b002232006-10-12 17:07:45 +09009 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
12 * for more details.
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/kernel.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/ptrace.h>
Russell Kingba84be22009-01-06 14:41:07 -080016#include <linux/hardirq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/spinlock.h>
19#include <linux/module.h>
20#include <linux/kallsyms.h>
Paul Mundt1f666582006-10-19 16:20:25 +090021#include <linux/io.h>
Paul Mundtfa691512007-03-08 19:41:21 +090022#include <linux/bug.h>
Paul Mundt9b8c90e2006-12-06 11:07:51 +090023#include <linux/debug_locks.h>
Paul Mundtb118ca52007-05-09 10:55:38 +090024#include <linux/kdebug.h>
Paul Mundte1132762007-05-15 08:36:36 +090025#include <linux/kexec.h>
Paul Mundtdc34d312006-12-08 17:41:43 +090026#include <linux/limits.h>
Paul Mundtaf67c3a2009-10-13 10:57:52 +090027#include <linux/sysfs.h>
Paul Mundta99eae52010-01-12 16:12:25 +090028#include <linux/uaccess.h>
Paul Mundtace2dc72010-10-13 06:55:26 +090029#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/system.h>
Paul Mundta99eae52010-01-12 16:12:25 +090031#include <asm/alignment.h>
Andrew Mortonfad0f902008-04-16 02:03:51 +090032#include <asm/fpu.h>
Chris Smithd39f5452008-09-05 17:15:39 +090033#include <asm/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#ifdef CONFIG_CPU_SH2
Yoshinori Sato0983b312006-11-05 15:58:47 +090036# define TRAP_RESERVED_INST 4
37# define TRAP_ILLEGAL_SLOT_INST 6
38# define TRAP_ADDRESS_ERROR 9
39# ifdef CONFIG_CPU_SH2A
Peter Griffincd894362009-05-08 15:51:51 +010040# define TRAP_UBC 12
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +090041# define TRAP_FPU_ERROR 13
Yoshinori Sato0983b312006-11-05 15:58:47 +090042# define TRAP_DIVZERO_ERROR 17
43# define TRAP_DIVOVF_ERROR 18
44# endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070045#else
46#define TRAP_RESERVED_INST 12
47#define TRAP_ILLEGAL_SLOT_INST 13
48#endif
49
Paul Mundt6b002232006-10-12 17:07:45 +090050static void dump_mem(const char *str, unsigned long bottom, unsigned long top)
51{
52 unsigned long p;
53 int i;
54
55 printk("%s(0x%08lx to 0x%08lx)\n", str, bottom, top);
56
57 for (p = bottom & ~31; p < top; ) {
58 printk("%04lx: ", p & 0xffff);
59
60 for (i = 0; i < 8; i++, p += 4) {
61 unsigned int val;
62
63 if (p < bottom || p >= top)
64 printk(" ");
65 else {
66 if (__get_user(val, (unsigned int __user *)p)) {
67 printk("\n");
68 return;
69 }
70 printk("%08x ", val);
71 }
72 }
73 printk("\n");
74 }
75}
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Paul Mundt3a2e1172007-05-01 16:33:10 +090077static DEFINE_SPINLOCK(die_lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
79void die(const char * str, struct pt_regs * regs, long err)
80{
81 static int die_counter;
82
Paul Mundt55273982007-06-18 18:57:13 +090083 oops_enter();
84
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 spin_lock_irq(&die_lock);
Paul Mundtaf67c3a2009-10-13 10:57:52 +090086 console_verbose();
Paul Mundt6b002232006-10-12 17:07:45 +090087 bust_spinlocks(1);
88
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 printk("%s: %04lx [#%d]\n", str, err & 0xffff, ++die_counter);
Paul Mundt6b002232006-10-12 17:07:45 +090090 print_modules();
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 show_regs(regs);
Paul Mundt6b002232006-10-12 17:07:45 +090092
Alexey Dobriyan19c58702007-10-18 23:40:41 -070093 printk("Process: %s (pid: %d, stack limit = %p)\n", current->comm,
94 task_pid_nr(current), task_stack_page(current) + 1);
Paul Mundt6b002232006-10-12 17:07:45 +090095
96 if (!user_mode(regs) || in_interrupt())
97 dump_mem("Stack: ", regs->regs[15], THREAD_SIZE +
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +090098 (unsigned long)task_stack_page(current));
Paul Mundt6b002232006-10-12 17:07:45 +090099
Paul Mundtc9306f02008-10-21 18:33:36 +0900100 notify_die(DIE_OOPS, str, regs, err, 255, SIGSEGV);
101
Paul Mundt6b002232006-10-12 17:07:45 +0900102 bust_spinlocks(0);
Pavel Emelianovbcdcd8e2007-07-17 04:03:42 -0700103 add_taint(TAINT_DIE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 spin_unlock_irq(&die_lock);
Paul Mundtaf67c3a2009-10-13 10:57:52 +0900105 oops_exit();
Paul Mundte1132762007-05-15 08:36:36 +0900106
107 if (kexec_should_crash(current))
108 crash_kexec(regs);
109
110 if (in_interrupt())
111 panic("Fatal exception in interrupt");
112
113 if (panic_on_oops)
114 panic("Fatal exception");
115
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 do_exit(SIGSEGV);
117}
118
Paul Mundt6b002232006-10-12 17:07:45 +0900119static inline void die_if_kernel(const char *str, struct pt_regs *regs,
120 long err)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121{
122 if (!user_mode(regs))
123 die(str, regs, err);
124}
125
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126/*
127 * try and fix up kernelspace address errors
128 * - userspace errors just cause EFAULT to be returned, resulting in SEGV
129 * - kernel/userspace interfaces cause a jump to an appropriate handler
130 * - other kernel errors are bad
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900132static void die_if_no_fixup(const char * str, struct pt_regs * regs, long err)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133{
Paul Mundt6b002232006-10-12 17:07:45 +0900134 if (!user_mode(regs)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 const struct exception_table_entry *fixup;
136 fixup = search_exception_tables(regs->pc);
137 if (fixup) {
138 regs->pc = fixup->fixup;
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900139 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140 }
Matt Flemingb344e24a2009-08-16 21:54:48 +0100141
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142 die(str, regs, err);
143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144}
145
Magnus Damm86c01792008-02-07 00:02:50 +0900146static inline void sign_extend(unsigned int count, unsigned char *dst)
147{
148#ifdef __LITTLE_ENDIAN__
Magnus Damm4252c652008-02-07 19:58:46 +0900149 if ((count == 1) && dst[0] & 0x80) {
150 dst[1] = 0xff;
151 dst[2] = 0xff;
152 dst[3] = 0xff;
153 }
Magnus Damm86c01792008-02-07 00:02:50 +0900154 if ((count == 2) && dst[1] & 0x80) {
155 dst[2] = 0xff;
156 dst[3] = 0xff;
157 }
158#else
Magnus Damm4252c652008-02-07 19:58:46 +0900159 if ((count == 1) && dst[3] & 0x80) {
160 dst[2] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +0900161 dst[1] = 0xff;
Magnus Damm4252c652008-02-07 19:58:46 +0900162 dst[0] = 0xff;
163 }
164 if ((count == 2) && dst[2] & 0x80) {
165 dst[1] = 0xff;
166 dst[0] = 0xff;
Magnus Damm86c01792008-02-07 00:02:50 +0900167 }
168#endif
169}
170
Magnus Damme7cc9a72008-02-07 20:18:21 +0900171static struct mem_access user_mem_access = {
172 copy_from_user,
173 copy_to_user,
174};
175
Linus Torvalds1da177e2005-04-16 15:20:36 -0700176/*
177 * handle an instruction that does an unaligned memory access by emulating the
178 * desired behaviour
179 * - note that PC _may not_ point to the faulting instruction
180 * (if that instruction is in a branch delay slot)
181 * - return 0 if emulation okay, -EFAULT on existential error
182 */
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900183static int handle_unaligned_ins(insn_size_t instruction, struct pt_regs *regs,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900184 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185{
186 int ret, index, count;
187 unsigned long *rm, *rn;
188 unsigned char *src, *dst;
Paul Mundtfa439722008-09-04 18:53:58 +0900189 unsigned char __user *srcu, *dstu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
191 index = (instruction>>8)&15; /* 0x0F00 */
192 rn = &regs->regs[index];
193
194 index = (instruction>>4)&15; /* 0x00F0 */
195 rm = &regs->regs[index];
196
197 count = 1<<(instruction&3);
198
Andre Draszik7436cde2009-08-24 14:53:46 +0900199 switch (count) {
Paul Mundta99eae52010-01-12 16:12:25 +0900200 case 1: inc_unaligned_byte_access(); break;
201 case 2: inc_unaligned_word_access(); break;
202 case 4: inc_unaligned_dword_access(); break;
203 case 8: inc_unaligned_multi_access(); break;
Andre Draszik7436cde2009-08-24 14:53:46 +0900204 }
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206 ret = -EFAULT;
207 switch (instruction>>12) {
208 case 0: /* mov.[bwl] to/from memory via r0+rn */
209 if (instruction & 8) {
210 /* from memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900211 srcu = (unsigned char __user *)*rm;
212 srcu += regs->regs[0];
213 dst = (unsigned char *)rn;
214 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700215
Magnus Damm86c01792008-02-07 00:02:50 +0900216#if !defined(__LITTLE_ENDIAN__)
217 dst += 4-count;
218#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900219 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700220 goto fetch_fault;
221
Magnus Damm86c01792008-02-07 00:02:50 +0900222 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223 } else {
224 /* to memory */
Paul Mundtfa439722008-09-04 18:53:58 +0900225 src = (unsigned char *)rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226#if !defined(__LITTLE_ENDIAN__)
227 src += 4-count;
228#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900229 dstu = (unsigned char __user *)*rn;
230 dstu += regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Paul Mundtfa439722008-09-04 18:53:58 +0900232 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 goto fetch_fault;
234 }
235 ret = 0;
236 break;
237
238 case 1: /* mov.l Rm,@(disp,Rn) */
239 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900240 dstu = (unsigned char __user *)*rn;
241 dstu += (instruction&0x000F)<<2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700242
Paul Mundtfa439722008-09-04 18:53:58 +0900243 if (ma->to(dstu, src, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 goto fetch_fault;
245 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900246 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247
248 case 2: /* mov.[bwl] to memory, possibly with pre-decrement */
249 if (instruction & 4)
250 *rn -= count;
251 src = (unsigned char*) rm;
Paul Mundtfa439722008-09-04 18:53:58 +0900252 dstu = (unsigned char __user *)*rn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253#if !defined(__LITTLE_ENDIAN__)
254 src += 4-count;
255#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900256 if (ma->to(dstu, src, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 goto fetch_fault;
258 ret = 0;
259 break;
260
261 case 5: /* mov.l @(disp,Rm),Rn */
Paul Mundtfa439722008-09-04 18:53:58 +0900262 srcu = (unsigned char __user *)*rm;
263 srcu += (instruction & 0x000F) << 2;
264 dst = (unsigned char *)rn;
265 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
Paul Mundtfa439722008-09-04 18:53:58 +0900267 if (ma->from(dst, srcu, 4))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 goto fetch_fault;
269 ret = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900270 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272 case 6: /* mov.[bwl] from memory, possibly with post-increment */
Paul Mundtfa439722008-09-04 18:53:58 +0900273 srcu = (unsigned char __user *)*rm;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 if (instruction & 4)
275 *rm += count;
276 dst = (unsigned char*) rn;
277 *(unsigned long*)dst = 0;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900278
Magnus Damm86c01792008-02-07 00:02:50 +0900279#if !defined(__LITTLE_ENDIAN__)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 dst += 4-count;
Magnus Damm86c01792008-02-07 00:02:50 +0900281#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900282 if (ma->from(dst, srcu, count))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900284 sign_extend(count, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 ret = 0;
286 break;
287
288 case 8:
289 switch ((instruction&0xFF00)>>8) {
290 case 0x81: /* mov.w R0,@(disp,Rn) */
Paul Mundtfa439722008-09-04 18:53:58 +0900291 src = (unsigned char *) &regs->regs[0];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292#if !defined(__LITTLE_ENDIAN__)
293 src += 2;
294#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900295 dstu = (unsigned char __user *)*rm; /* called Rn in the spec */
296 dstu += (instruction & 0x000F) << 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297
Paul Mundtfa439722008-09-04 18:53:58 +0900298 if (ma->to(dstu, src, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 goto fetch_fault;
300 ret = 0;
301 break;
302
303 case 0x85: /* mov.w @(disp,Rm),R0 */
Paul Mundtfa439722008-09-04 18:53:58 +0900304 srcu = (unsigned char __user *)*rm;
305 srcu += (instruction & 0x000F) << 1;
306 dst = (unsigned char *) &regs->regs[0];
307 *(unsigned long *)dst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
309#if !defined(__LITTLE_ENDIAN__)
310 dst += 2;
311#endif
Paul Mundtfa439722008-09-04 18:53:58 +0900312 if (ma->from(dst, srcu, 2))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 goto fetch_fault;
Magnus Damm86c01792008-02-07 00:02:50 +0900314 sign_extend(2, dst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315 ret = 0;
316 break;
317 }
318 break;
319 }
320 return ret;
321
322 fetch_fault:
323 /* Argh. Address not only misaligned but also non-existent.
324 * Raise an EFAULT and see if it's trapped
325 */
SUGIOKA Toshinobu2afb4472009-01-21 09:42:10 +0900326 die_if_no_fixup("Fault in unaligned fixup", regs, 0);
327 return -EFAULT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
329
330/*
331 * emulate the instruction in the delay slot
332 * - fetches the instruction from PC+2
333 */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900334static inline int handle_delayslot(struct pt_regs *regs,
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900335 insn_size_t old_instruction,
Magnus Damme7cc9a72008-02-07 20:18:21 +0900336 struct mem_access *ma)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337{
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900338 insn_size_t instruction;
Paul Mundtfa439722008-09-04 18:53:58 +0900339 void __user *addr = (void __user *)(regs->pc +
340 instruction_size(old_instruction));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900342 if (copy_from_user(&instruction, addr, sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 /* the instruction-fetch faulted */
344 if (user_mode(regs))
345 return -EFAULT;
346
347 /* kernel */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900348 die("delay-slot-insn faulting in handle_unaligned_delayslot",
349 regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 }
351
Magnus Damme7cc9a72008-02-07 20:18:21 +0900352 return handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353}
354
355/*
356 * handle an instruction that does an unaligned memory access
357 * - have to be careful of branch delay-slot instructions that fault
358 * SH3:
359 * - if the branch would be taken PC points to the branch
360 * - if the branch would not be taken, PC points to delay-slot
361 * SH4:
362 * - PC always points to delayed branch
363 * - return 0 if handled, -EFAULT if failed (may not return if in kernel)
364 */
365
366/* Macros to determine offset from current PC for branch instructions */
367/* Explicit type coercion is used to force sign extension where needed */
368#define SH_PC_8BIT_OFFSET(instr) ((((signed char)(instr))*2) + 4)
369#define SH_PC_12BIT_OFFSET(instr) ((((signed short)(instr<<4))>>3) + 4)
370
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900371int handle_unaligned_access(insn_size_t instruction, struct pt_regs *regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900372 struct mem_access *ma, int expected,
373 unsigned long address)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374{
375 u_int rm;
376 int ret, index;
377
Paul Mundt23c4c822009-09-24 17:38:18 +0900378 /*
379 * XXX: We can't handle mixed 16/32-bit instructions yet
380 */
381 if (instruction_size(instruction) != 2)
382 return -EINVAL;
383
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384 index = (instruction>>8)&15; /* 0x0F00 */
385 rm = regs->regs[index];
386
Paul Mundtace2dc72010-10-13 06:55:26 +0900387 /*
388 * Log the unexpected fixups, and then pass them on to perf.
389 *
390 * We intentionally don't report the expected cases to perf as
391 * otherwise the trapped I/O case will skew the results too much
392 * to be useful.
393 */
394 if (!expected) {
Paul Mundta99eae52010-01-12 16:12:25 +0900395 unaligned_fixups_notify(current, instruction, regs);
Peter Zijlstraa8b0ca12011-06-27 14:41:57 +0200396 perf_sw_event(PERF_COUNT_SW_ALIGNMENT_FAULTS, 1,
Paul Mundtace2dc72010-10-13 06:55:26 +0900397 regs, address);
398 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399
400 ret = -EFAULT;
401 switch (instruction&0xF000) {
402 case 0x0000:
403 if (instruction==0x000B) {
404 /* rts */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900405 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406 if (ret==0)
407 regs->pc = regs->pr;
408 }
409 else if ((instruction&0x00FF)==0x0023) {
410 /* braf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900411 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412 if (ret==0)
413 regs->pc += rm + 4;
414 }
415 else if ((instruction&0x00FF)==0x0003) {
416 /* bsrf @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900417 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 if (ret==0) {
419 regs->pr = regs->pc + 4;
420 regs->pc += rm + 4;
421 }
422 }
423 else {
424 /* mov.[bwl] to/from memory via r0+rn */
425 goto simple;
426 }
427 break;
428
429 case 0x1000: /* mov.l Rm,@(disp,Rn) */
430 goto simple;
431
432 case 0x2000: /* mov.[bwl] to memory, possibly with pre-decrement */
433 goto simple;
434
435 case 0x4000:
436 if ((instruction&0x00FF)==0x002B) {
437 /* jmp @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900438 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 if (ret==0)
440 regs->pc = rm;
441 }
442 else if ((instruction&0x00FF)==0x000B) {
443 /* jsr @Rm */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900444 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445 if (ret==0) {
446 regs->pr = regs->pc + 4;
447 regs->pc = rm;
448 }
449 }
450 else {
451 /* mov.[bwl] to/from memory via r0+rn */
452 goto simple;
453 }
454 break;
455
456 case 0x5000: /* mov.l @(disp,Rm),Rn */
457 goto simple;
458
459 case 0x6000: /* mov.[bwl] from memory, possibly with post-increment */
460 goto simple;
461
462 case 0x8000: /* bf lab, bf/s lab, bt lab, bt/s lab */
463 switch (instruction&0x0F00) {
464 case 0x0100: /* mov.w R0,@(disp,Rm) */
465 goto simple;
466 case 0x0500: /* mov.w @(disp,Rm),R0 */
467 goto simple;
468 case 0x0B00: /* bf lab - no delayslot*/
Phil Edworthy0710b912011-08-22 15:56:08 +0000469 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 break;
471 case 0x0F00: /* bf/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900472 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 if (ret==0) {
474#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
475 if ((regs->sr & 0x00000001) != 0)
476 regs->pc += 4; /* next after slot */
477 else
478#endif
479 regs->pc += SH_PC_8BIT_OFFSET(instruction);
480 }
481 break;
482 case 0x0900: /* bt lab - no delayslot */
Phil Edworthy0710b912011-08-22 15:56:08 +0000483 ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 break;
485 case 0x0D00: /* bt/s lab */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900486 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 if (ret==0) {
488#if defined(CONFIG_CPU_SH4) || defined(CONFIG_SH7705_CACHE_32KB)
489 if ((regs->sr & 0x00000001) == 0)
490 regs->pc += 4; /* next after slot */
491 else
492#endif
493 regs->pc += SH_PC_8BIT_OFFSET(instruction);
494 }
495 break;
496 }
497 break;
498
499 case 0xA000: /* bra label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900500 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 if (ret==0)
502 regs->pc += SH_PC_12BIT_OFFSET(instruction);
503 break;
504
505 case 0xB000: /* bsr label */
Magnus Damme7cc9a72008-02-07 20:18:21 +0900506 ret = handle_delayslot(regs, instruction, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 if (ret==0) {
508 regs->pr = regs->pc + 4;
509 regs->pc += SH_PC_12BIT_OFFSET(instruction);
510 }
511 break;
512 }
513 return ret;
514
515 /* handle non-delay-slot instruction */
516 simple:
Magnus Damme7cc9a72008-02-07 20:18:21 +0900517 ret = handle_unaligned_ins(instruction, regs, ma);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 if (ret==0)
Paul Mundt53f983a2007-05-08 15:31:48 +0900519 regs->pc += instruction_size(instruction);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520 return ret;
521}
522
523/*
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900524 * Handle various address error exceptions:
525 * - instruction address error:
526 * misaligned PC
527 * PC >= 0x80000000 in user mode
528 * - data address error (read and write)
529 * misaligned data access
530 * access to >= 0x80000000 is user mode
531 * Unfortuntaly we can't distinguish between instruction address error
Simon Arlotte868d612007-05-14 08:15:10 +0900532 * and data address errors caused by read accesses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900534asmlinkage void do_address_error(struct pt_regs *regs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 unsigned long writeaccess,
536 unsigned long address)
537{
Yoshinori Sato0983b312006-11-05 15:58:47 +0900538 unsigned long error_code = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 mm_segment_t oldfs;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900540 siginfo_t info;
Paul Mundt2bcfffa2009-05-09 16:02:08 +0900541 insn_size_t instruction;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 int tmp;
543
Yoshinori Sato0983b312006-11-05 15:58:47 +0900544 /* Intentional ifdef */
545#ifdef CONFIG_CPU_HAS_SR_RB
Paul Mundt4c59e292008-09-21 12:00:23 +0900546 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900547#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548
549 oldfs = get_fs();
550
551 if (user_mode(regs)) {
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900552 int si_code = BUS_ADRERR;
Paul Mundta99eae52010-01-12 16:12:25 +0900553 unsigned int user_action;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900554
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 local_irq_enable();
Paul Mundta99eae52010-01-12 16:12:25 +0900556 inc_unaligned_user_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900557
Andre Draszik5a0ab352009-08-24 15:01:10 +0900558 set_fs(USER_DS);
Paul Mundt23c4c822009-09-24 17:38:18 +0900559 if (copy_from_user(&instruction, (insn_size_t *)(regs->pc & ~1),
560 sizeof(instruction))) {
Andre Draszik5a0ab352009-08-24 15:01:10 +0900561 set_fs(oldfs);
562 goto uspace_segv;
563 }
564 set_fs(oldfs);
565
Andre Draszik7436cde2009-08-24 14:53:46 +0900566 /* shout about userspace fixups */
Paul Mundta99eae52010-01-12 16:12:25 +0900567 unaligned_fixups_notify(current, instruction, regs);
Andre Draszik7436cde2009-08-24 14:53:46 +0900568
Paul Mundta99eae52010-01-12 16:12:25 +0900569 user_action = unaligned_user_action();
570 if (user_action & UM_FIXUP)
Andre Draszik7436cde2009-08-24 14:53:46 +0900571 goto fixup;
Paul Mundta99eae52010-01-12 16:12:25 +0900572 if (user_action & UM_SIGNAL)
Andre Draszik7436cde2009-08-24 14:53:46 +0900573 goto uspace_segv;
574 else {
575 /* ignore */
Andre Draszik5a0ab352009-08-24 15:01:10 +0900576 regs->pc += instruction_size(instruction);
Andre Draszik7436cde2009-08-24 14:53:46 +0900577 return;
578 }
579
580fixup:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581 /* bad PC is not something we can fix */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900582 if (regs->pc & 1) {
583 si_code = BUS_ADRALN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 goto uspace_segv;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900585 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700586
587 set_fs(USER_DS);
Magnus Damme7cc9a72008-02-07 20:18:21 +0900588 tmp = handle_unaligned_access(instruction, regs,
Paul Mundtace2dc72010-10-13 06:55:26 +0900589 &user_mem_access, 0,
590 address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 set_fs(oldfs);
592
Paul Mundta99eae52010-01-12 16:12:25 +0900593 if (tmp == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594 return; /* sorted */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900595uspace_segv:
596 printk(KERN_NOTICE "Sending SIGBUS to \"%s\" due to unaligned "
597 "access (PC %lx PR %lx)\n", current->comm, regs->pc,
598 regs->pr);
599
600 info.si_signo = SIGBUS;
601 info.si_errno = 0;
602 info.si_code = si_code;
Paul Mundte08f4572007-05-14 12:52:56 +0900603 info.si_addr = (void __user *)address;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900604 force_sig_info(SIGBUS, &info, current);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 } else {
Paul Mundta99eae52010-01-12 16:12:25 +0900606 inc_unaligned_kernel_access();
Andre Draszik7436cde2009-08-24 14:53:46 +0900607
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608 if (regs->pc & 1)
609 die("unaligned program counter", regs, error_code);
610
611 set_fs(KERNEL_DS);
Paul Mundtfa439722008-09-04 18:53:58 +0900612 if (copy_from_user(&instruction, (void __user *)(regs->pc),
Magnus Damm4b5a9ef2008-02-07 20:04:12 +0900613 sizeof(instruction))) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 /* Argh. Fault on the instruction itself.
615 This should never happen non-SMP
616 */
617 set_fs(oldfs);
618 die("insn faulting in do_address_error", regs, 0);
619 }
620
Paul Mundta99eae52010-01-12 16:12:25 +0900621 unaligned_fixups_notify(current, instruction, regs);
Paul Mundt40258ee2009-09-24 17:48:15 +0900622
Paul Mundtace2dc72010-10-13 06:55:26 +0900623 handle_unaligned_access(instruction, regs, &user_mem_access,
624 0, address);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700625 set_fs(oldfs);
626 }
627}
628
629#ifdef CONFIG_SH_DSP
630/*
631 * SH-DSP support gerg@snapgear.com.
632 */
633int is_dsp_inst(struct pt_regs *regs)
634{
Paul Mundt882c12c2007-05-14 17:26:34 +0900635 unsigned short inst = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900637 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638 * Safe guard if DSP mode is already enabled or we're lacking
639 * the DSP altogether.
640 */
Paul Mundt11c19652006-12-25 10:19:56 +0900641 if (!(current_cpu_data.flags & CPU_HAS_DSP) || (regs->sr & SR_DSP))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return 0;
643
644 get_user(inst, ((unsigned short *) regs->pc));
645
646 inst &= 0xf000;
647
648 /* Check for any type of DSP or support instruction */
649 if ((inst == 0xf000) || (inst == 0x4000))
650 return 1;
651
652 return 0;
653}
654#else
655#define is_dsp_inst(regs) (0)
656#endif /* CONFIG_SH_DSP */
657
Yoshinori Sato0983b312006-11-05 15:58:47 +0900658#ifdef CONFIG_CPU_SH2A
659asmlinkage void do_divide_error(unsigned long r4, unsigned long r5,
660 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900661 struct pt_regs __regs)
Yoshinori Sato0983b312006-11-05 15:58:47 +0900662{
663 siginfo_t info;
664
Yoshinori Sato0983b312006-11-05 15:58:47 +0900665 switch (r4) {
666 case TRAP_DIVZERO_ERROR:
667 info.si_code = FPE_INTDIV;
668 break;
669 case TRAP_DIVOVF_ERROR:
670 info.si_code = FPE_INTOVF;
671 break;
672 }
673
674 force_sig_info(SIGFPE, &info, current);
675}
676#endif
677
Takashi YOSHII4b565682006-09-27 17:15:32 +0900678asmlinkage void do_reserved_inst(unsigned long r4, unsigned long r5,
679 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900680 struct pt_regs __regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900681{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900682 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900683 unsigned long error_code;
684 struct task_struct *tsk = current;
685
686#ifdef CONFIG_SH_FPU_EMU
Yoshinori Sato0983b312006-11-05 15:58:47 +0900687 unsigned short inst = 0;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900688 int err;
689
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900690 get_user(inst, (unsigned short*)regs->pc);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900691
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900692 err = do_fpu_inst(inst, regs);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900693 if (!err) {
Paul Mundt53f983a2007-05-08 15:31:48 +0900694 regs->pc += instruction_size(inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900695 return;
696 }
697 /* not a FPU inst. */
698#endif
699
700#ifdef CONFIG_SH_DSP
701 /* Check if it's a DSP instruction */
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900702 if (is_dsp_inst(regs)) {
Takashi YOSHII4b565682006-09-27 17:15:32 +0900703 /* Enable DSP mode, and restart instruction. */
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900704 regs->sr |= SR_DSP;
Michael Trimarchi01ab1032009-04-03 17:32:33 +0000705 /* Save DSP mode */
706 tsk->thread.dsp_status.status |= SR_DSP;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900707 return;
708 }
709#endif
710
Paul Mundt4c59e292008-09-21 12:00:23 +0900711 error_code = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900712
Takashi YOSHII4b565682006-09-27 17:15:32 +0900713 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900714 force_sig(SIGILL, tsk);
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900715 die_if_no_fixup("reserved instruction", regs, error_code);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900716}
717
718#ifdef CONFIG_SH_FPU_EMU
Paul Mundtedfd6da2008-11-26 13:06:04 +0900719static int emulate_branch(unsigned short inst, struct pt_regs *regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900720{
721 /*
722 * bfs: 8fxx: PC+=d*2+4;
723 * bts: 8dxx: PC+=d*2+4;
724 * bra: axxx: PC+=D*2+4;
725 * bsr: bxxx: PC+=D*2+4 after PR=PC+4;
726 * braf:0x23: PC+=Rn*2+4;
727 * bsrf:0x03: PC+=Rn*2+4 after PR=PC+4;
728 * jmp: 4x2b: PC=Rn;
729 * jsr: 4x0b: PC=Rn after PR=PC+4;
730 * rts: 000b: PC=PR;
731 */
Paul Mundtedfd6da2008-11-26 13:06:04 +0900732 if (((inst & 0xf000) == 0xb000) || /* bsr */
733 ((inst & 0xf0ff) == 0x0003) || /* bsrf */
734 ((inst & 0xf0ff) == 0x400b)) /* jsr */
735 regs->pr = regs->pc + 4;
736
737 if ((inst & 0xfd00) == 0x8d00) { /* bfs, bts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900738 regs->pc += SH_PC_8BIT_OFFSET(inst);
739 return 0;
740 }
741
Paul Mundtedfd6da2008-11-26 13:06:04 +0900742 if ((inst & 0xe000) == 0xa000) { /* bra, bsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900743 regs->pc += SH_PC_12BIT_OFFSET(inst);
744 return 0;
745 }
746
Paul Mundtedfd6da2008-11-26 13:06:04 +0900747 if ((inst & 0xf0df) == 0x0003) { /* braf, bsrf */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900748 regs->pc += regs->regs[(inst & 0x0f00) >> 8] + 4;
749 return 0;
750 }
751
Paul Mundtedfd6da2008-11-26 13:06:04 +0900752 if ((inst & 0xf0df) == 0x400b) { /* jmp, jsr */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900753 regs->pc = regs->regs[(inst & 0x0f00) >> 8];
754 return 0;
755 }
756
Paul Mundtedfd6da2008-11-26 13:06:04 +0900757 if ((inst & 0xffff) == 0x000b) { /* rts */
Takashi YOSHII4b565682006-09-27 17:15:32 +0900758 regs->pc = regs->pr;
759 return 0;
760 }
761
762 return 1;
763}
764#endif
765
766asmlinkage void do_illegal_slot_inst(unsigned long r4, unsigned long r5,
767 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900768 struct pt_regs __regs)
Takashi YOSHII4b565682006-09-27 17:15:32 +0900769{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900770 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900771 unsigned long inst;
Takashi YOSHII4b565682006-09-27 17:15:32 +0900772 struct task_struct *tsk = current;
Chris Smithd39f5452008-09-05 17:15:39 +0900773
774 if (kprobe_handle_illslot(regs->pc) == 0)
775 return;
776
Takashi YOSHII4b565682006-09-27 17:15:32 +0900777#ifdef CONFIG_SH_FPU_EMU
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900778 get_user(inst, (unsigned short *)regs->pc + 1);
779 if (!do_fpu_inst(inst, regs)) {
780 get_user(inst, (unsigned short *)regs->pc);
781 if (!emulate_branch(inst, regs))
Takashi YOSHII4b565682006-09-27 17:15:32 +0900782 return;
783 /* fault in branch.*/
784 }
785 /* not a FPU inst. */
786#endif
787
Paul Mundt4c59e292008-09-21 12:00:23 +0900788 inst = lookup_exception_vector();
Yoshinori Sato0983b312006-11-05 15:58:47 +0900789
Takashi YOSHII4b565682006-09-27 17:15:32 +0900790 local_irq_enable();
Takashi YOSHII4b565682006-09-27 17:15:32 +0900791 force_sig(SIGILL, tsk);
Paul Mundtb3d765f2008-09-17 23:12:11 +0900792 die_if_no_fixup("illegal slot instruction", regs, inst);
Takashi YOSHII4b565682006-09-27 17:15:32 +0900793}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794
795asmlinkage void do_exception_error(unsigned long r4, unsigned long r5,
796 unsigned long r6, unsigned long r7,
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900797 struct pt_regs __regs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798{
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900799 struct pt_regs *regs = RELOC_HIDE(&__regs, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800 long ex;
Yoshinori Sato0983b312006-11-05 15:58:47 +0900801
Paul Mundt4c59e292008-09-21 12:00:23 +0900802 ex = lookup_exception_vector();
Stuart Menefyf0bc8142006-11-21 11:16:57 +0900803 die_if_kernel("exception", regs, ex);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804}
805
Paul Mundtaba10302007-09-21 18:32:32 +0900806void __cpuinit per_cpu_trap_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807{
808 extern void *vbr_base;
809
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810 /* NOTE: The VBR value should be at P1
811 (or P2, virtural "fixed" address space).
812 It's definitely should not in physical address. */
813
814 asm volatile("ldc %0, vbr"
815 : /* no output */
816 : "r" (&vbr_base)
817 : "memory");
Magnus Damm68a1aed2010-09-24 09:05:38 +0000818
819 /* disable exception blocking now when the vbr has been setup */
820 clear_bl_bit();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821}
822
Paul Mundt1f666582006-10-19 16:20:25 +0900823void *set_exception_table_vec(unsigned int vec, void *handler)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700824{
825 extern void *exception_handling_table[];
Paul Mundt1f666582006-10-19 16:20:25 +0900826 void *old_handler;
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900827
Paul Mundt1f666582006-10-19 16:20:25 +0900828 old_handler = exception_handling_table[vec];
829 exception_handling_table[vec] = handler;
830 return old_handler;
831}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832
Paul Mundt1f666582006-10-19 16:20:25 +0900833void __init trap_init(void)
834{
835 set_exception_table_vec(TRAP_RESERVED_INST, do_reserved_inst);
836 set_exception_table_vec(TRAP_ILLEGAL_SLOT_INST, do_illegal_slot_inst);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837
Takashi YOSHII4b565682006-09-27 17:15:32 +0900838#if defined(CONFIG_CPU_SH4) && !defined(CONFIG_SH_FPU) || \
839 defined(CONFIG_SH_FPU_EMU)
840 /*
841 * For SH-4 lacking an FPU, treat floating point instructions as
842 * reserved. They'll be handled in the math-emu case, or faulted on
843 * otherwise.
844 */
Paul Mundt1f666582006-10-19 16:20:25 +0900845 set_exception_table_evt(0x800, do_reserved_inst);
846 set_exception_table_evt(0x820, do_illegal_slot_inst);
847#elif defined(CONFIG_SH_FPU)
Paul Mundt74d99a52007-11-26 20:38:36 +0900848 set_exception_table_evt(0x800, fpu_state_restore_trap_handler);
849 set_exception_table_evt(0x820, fpu_state_restore_trap_handler);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900851
852#ifdef CONFIG_CPU_SH2
Paul Mundt5a4f7c62007-11-20 18:08:06 +0900853 set_exception_table_vec(TRAP_ADDRESS_ERROR, address_error_trap_handler);
Yoshinori Sato0983b312006-11-05 15:58:47 +0900854#endif
855#ifdef CONFIG_CPU_SH2A
856 set_exception_table_vec(TRAP_DIVZERO_ERROR, do_divide_error);
857 set_exception_table_vec(TRAP_DIVOVF_ERROR, do_divide_error);
Yoshinori Sato6e80f5e2008-07-10 01:20:03 +0900858#ifdef CONFIG_SH_FPU
859 set_exception_table_vec(TRAP_FPU_ERROR, fpu_error_trap_handler);
860#endif
Yoshinori Sato0983b312006-11-05 15:58:47 +0900861#endif
Stuart Menefyb5a1bcb2006-11-21 13:34:04 +0900862
Peter Griffincd894362009-05-08 15:51:51 +0100863#ifdef TRAP_UBC
Paul Mundtc4761812010-01-05 12:44:02 +0900864 set_exception_table_vec(TRAP_UBC, breakpoint_trap_handler);
Peter Griffincd894362009-05-08 15:51:51 +0100865#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866}
867
868void show_stack(struct task_struct *tsk, unsigned long *sp)
869{
Paul Mundt6b002232006-10-12 17:07:45 +0900870 unsigned long stack;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871
Paul Mundta6a311392006-09-27 18:22:14 +0900872 if (!tsk)
873 tsk = current;
874 if (tsk == current)
875 sp = (unsigned long *)current_stack_pointer;
876 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 sp = (unsigned long *)tsk->thread.sp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878
Paul Mundt6b002232006-10-12 17:07:45 +0900879 stack = (unsigned long)sp;
880 dump_mem("Stack: ", stack, THREAD_SIZE +
881 (unsigned long)task_stack_page(tsk));
882 show_trace(tsk, sp, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883}
884
885void dump_stack(void)
886{
887 show_stack(NULL, NULL);
888}
889EXPORT_SYMBOL(dump_stack);