blob: e9e2a93783f9d6e98bbf9c627eb0e8429afc2175 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
27#include <linux/sysdev.h>
28#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010034#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Ingo Molnarcdd6c482009-09-21 12:02:48 +020037#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020038#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010040#include <asm/atomic.h>
41#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070042#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010043#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010044#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020045#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010046#include <asm/desc.h>
47#include <asm/hpet.h>
48#include <asm/idle.h>
49#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053050#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010051#include <asm/mce.h>
Gleb Natapovce69a782009-07-20 15:24:17 +030052#include <asm/kvm_para.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070053#include <asm/tsc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070054
Brian Gerstec70de82009-01-27 12:56:47 +090055unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010056
Brian Gerstec70de82009-01-27 12:56:47 +090057unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010058
Brian Gerstec70de82009-01-27 12:56:47 +090059/* Processor that is doing the boot up */
60unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030061
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070062/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010063 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070064 */
Brian Gerstec70de82009-01-27 12:56:47 +090065unsigned int max_physical_apicid;
66
Ingo Molnarfdbecd92009-01-31 03:57:12 +010067/*
68 * Bitmask of physically existing CPUs:
69 */
Brian Gerstec70de82009-01-27 12:56:47 +090070physid_mask_t phys_cpu_present_map;
71
72/*
73 * Map cpu index to physical APIC ID
74 */
75DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
76DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
77EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070079
Yinghai Lub3c51172008-08-24 02:01:46 -070080#ifdef CONFIG_X86_32
81/*
82 * Knob to control our willingness to enable the local APIC.
83 *
84 * +1=force-enable
85 */
86static int force_enable_local_apic;
87/*
88 * APIC command line parameters
89 */
90static int __init parse_lapic(char *arg)
91{
92 force_enable_local_apic = 1;
93 return 0;
94}
95early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070096/* Local APIC was disabled by the BIOS and enabled by the kernel */
97static int enabled_via_apicbase;
98
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +040099/*
100 * Handle interrupt mode configuration register (IMCR).
101 * This register controls whether the interrupt signals
102 * that reach the BSP come from the master PIC or from the
103 * local APIC. Before entering Symmetric I/O Mode, either
104 * the BIOS or the operating system must switch out of
105 * PIC Mode by changing the IMCR.
106 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200107static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400108{
109 /* select IMCR register */
110 outb(0x70, 0x22);
111 /* NMI and 8259 INTR go through APIC */
112 outb(0x01, 0x23);
113}
114
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200115static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400116{
117 /* select IMCR register */
118 outb(0x70, 0x22);
119 /* NMI and 8259 INTR go directly to BSP */
120 outb(0x00, 0x23);
121}
Yinghai Lub3c51172008-08-24 02:01:46 -0700122#endif
123
124#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200125static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700126static __init int setup_apicpmtimer(char *s)
127{
128 apic_calibrate_pmtmr = 1;
129 notsc_setup(NULL);
130 return 0;
131}
132__setup("apicpmtimer", setup_apicpmtimer);
133#endif
134
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700135int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800136#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700137/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530138static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700139static __init int setup_nox2apic(char *str)
140{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700141 if (x2apic_enabled()) {
142 pr_warning("Bios already enabled x2apic, "
143 "can't enforce nox2apic");
144 return 0;
145 }
146
Yinghai Lu49899ea2008-08-24 02:01:47 -0700147 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
148 return 0;
149}
150early_param("nox2apic", setup_nox2apic);
151#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
Yinghai Lub3c51172008-08-24 02:01:46 -0700153unsigned long mp_lapic_addr;
154int disable_apic;
155/* Disable local APIC timer from the kernel commandline or via dmi quirk */
156static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100157/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700158int local_apic_timer_c2_ok;
159EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
160
Yinghai Luefa25592008-08-19 20:50:36 -0700161int first_system_vector = 0xfe;
162
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100163/*
164 * Debug level, exported for io_apic.c
165 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100166unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100167
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700168int pic_mode;
169
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400170/* Have we found an MP table */
171int smp_found_config;
172
Aaron Durbin39928722006-12-07 02:14:01 +0100173static struct resource lapic_resource = {
174 .name = "Local APIC",
175 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
176};
177
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200178static unsigned int calibration_result;
179
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200180static int lapic_next_event(unsigned long delta,
181 struct clock_event_device *evt);
182static void lapic_timer_setup(enum clock_event_mode mode,
183 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800184static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100185static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200186
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400187/*
188 * The local apic timer can be used for any function which is CPU local.
189 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200190static struct clock_event_device lapic_clockevent = {
191 .name = "lapic",
192 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
193 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
194 .shift = 32,
195 .set_mode = lapic_timer_setup,
196 .set_next_event = lapic_next_event,
197 .broadcast = lapic_timer_broadcast,
198 .rating = 100,
199 .irq = -1,
200};
201static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
202
Andi Kleend3432892008-01-30 13:33:17 +0100203static unsigned long apic_phys;
204
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100205/*
206 * Get the LAPIC version
207 */
208static inline int lapic_get_version(void)
209{
210 return GET_APIC_VERSION(apic_read(APIC_LVR));
211}
212
213/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400214 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100215 */
216static inline int lapic_is_integrated(void)
217{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400218#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100219 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400220#else
221 return APIC_INTEGRATED(lapic_get_version());
222#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100223}
224
225/*
226 * Check, whether this is a modern or a first generation APIC
227 */
228static int modern_apic(void)
229{
230 /* AMD systems use old APIC versions, so check the CPU */
231 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
232 boot_cpu_data.x86 >= 0xf)
233 return 1;
234 return lapic_get_version() >= 0x14;
235}
236
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400237/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400238 * right after this call apic become NOOP driven
239 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400240 */
241void apic_disable(void)
242{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400243 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400244 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400245}
246
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800247void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100248{
249 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
250 cpu_relax();
251}
252
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800253u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100254{
255 u32 send_status;
256 int timeout;
257
258 timeout = 0;
259 do {
260 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
261 if (!send_status)
262 break;
263 udelay(100);
264 } while (timeout++ < 1000);
265
266 return send_status;
267}
268
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800269void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700270{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200271 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700272 apic_write(APIC_ICR, low);
273}
274
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800275u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700276{
277 u32 icr1, icr2;
278
279 icr2 = apic_read(APIC_ICR2);
280 icr1 = apic_read(APIC_ICR);
281
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400282 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700283}
284
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100285/**
286 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
287 */
Jan Beuliche9427102008-01-30 13:31:24 +0100288void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100289{
290 unsigned int v;
291
292 /* unmask and set to NMI */
293 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200294
295 /* Level triggered for 82489DX (32bit mode) */
296 if (!lapic_is_integrated())
297 v |= APIC_LVT_LEVEL_TRIGGER;
298
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100299 apic_write(APIC_LVT0, v);
300}
301
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700302#ifdef CONFIG_X86_32
303/**
304 * get_physical_broadcast - Get number of physical broadcast IDs
305 */
306int get_physical_broadcast(void)
307{
308 return modern_apic() ? 0xff : 0xf;
309}
310#endif
311
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100312/**
313 * lapic_get_maxlvt - get the maximum number of local vector table entries
314 */
315int lapic_get_maxlvt(void)
316{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200317 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100318
319 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200320 /*
321 * - we always have APIC integrated on 64bit mode
322 * - 82489DXs do not report # of LVT entries
323 */
324 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100325}
326
327/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400328 * Local APIC timer
329 */
330
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400331/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400332#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200333
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100334/*
335 * This function sets up the local APIC timer, with a timeout of
336 * 'clocks' APIC bus clock. During calibration we actually call
337 * this function twice on the boot CPU, once with a bogus timeout
338 * value, second time for real. The other (noncalibrating) CPUs
339 * call this function only once, with the real, calibrated value.
340 *
341 * We do reads before writes even if unnecessary, to get around the
342 * P5 APIC double write bug.
343 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100344static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
345{
346 unsigned int lvtt_value, tmp_value;
347
348 lvtt_value = LOCAL_TIMER_VECTOR;
349 if (!oneshot)
350 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200351 if (!lapic_is_integrated())
352 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
353
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100354 if (!irqen)
355 lvtt_value |= APIC_LVT_MASKED;
356
357 apic_write(APIC_LVTT, lvtt_value);
358
359 /*
360 * Divide PICLK by 16
361 */
362 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400363 apic_write(APIC_TDCR,
364 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
365 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100366
367 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200368 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100369}
370
371/*
Robert Richtera68c4392010-10-06 12:27:53 +0200372 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100373 *
Robert Richtera68c4392010-10-06 12:27:53 +0200374 * Software should use the LVT offsets the BIOS provides. The offsets
375 * are determined by the subsystems using it like those for MCE
376 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
377 * are supported. Beginning with family 10h at least 4 offsets are
378 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200379 *
Robert Richtera68c4392010-10-06 12:27:53 +0200380 * Since the offsets must be consistent for all cores, we keep track
381 * of the LVT offsets in software and reserve the offset for the same
382 * vector also to be used on other cores. An offset is freed by
383 * setting the entry to APIC_EILVT_MASKED.
384 *
385 * If the BIOS is right, there should be no conflicts. Otherwise a
386 * "[Firmware Bug]: ..." error message is generated. However, if
387 * software does not properly determines the offsets, it is not
388 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100389 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100390
Robert Richtera68c4392010-10-06 12:27:53 +0200391static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100392
Robert Richtera68c4392010-10-06 12:27:53 +0200393static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
394{
395 return (old & APIC_EILVT_MASKED)
396 || (new == APIC_EILVT_MASKED)
397 || ((new & ~APIC_EILVT_MASKED) == old);
398}
399
400static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
401{
402 unsigned int rsvd; /* 0: uninitialized */
403
404 if (offset >= APIC_EILVT_NR_MAX)
405 return ~0;
406
407 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
408 do {
409 if (rsvd &&
410 !eilvt_entry_is_changeable(rsvd, new))
411 /* may not change if vectors are different */
412 return rsvd;
413 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
414 } while (rsvd != new);
415
416 return new;
417}
418
419/*
420 * If mask=1, the LVT entry does not generate interrupts while mask=0
421 * enables the vector. See also the BKDGs.
422 */
423
Robert Richter27afdf22010-10-06 12:27:54 +0200424int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200425{
426 unsigned long reg = APIC_EILVTn(offset);
427 unsigned int new, old, reserved;
428
429 new = (mask << 16) | (msg_type << 8) | vector;
430 old = apic_read(reg);
431 reserved = reserve_eilvt_offset(offset, new);
432
433 if (reserved != new) {
434 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x, but "
435 "vector 0x%x was already reserved by another core, "
436 "APIC%lX=0x%x\n",
437 smp_processor_id(), new, reserved, reg, old);
438 return -EINVAL;
439 }
440
441 if (!eilvt_entry_is_changeable(old, new)) {
442 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x but "
443 "register already in use, APIC%lX=0x%x\n",
444 smp_processor_id(), new, reg, old);
445 return -EBUSY;
446 }
447
448 apic_write(reg, new);
449
450 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100451}
Robert Richter27afdf22010-10-06 12:27:54 +0200452EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100453
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100454/*
455 * Program the next event, relative to now
456 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200457static int lapic_next_event(unsigned long delta,
458 struct clock_event_device *evt)
459{
460 apic_write(APIC_TMICT, delta);
461 return 0;
462}
463
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100464/*
465 * Setup the lapic timer in periodic or oneshot mode
466 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200467static void lapic_timer_setup(enum clock_event_mode mode,
468 struct clock_event_device *evt)
469{
470 unsigned long flags;
471 unsigned int v;
472
473 /* Lapic used as dummy for broadcast ? */
474 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
475 return;
476
477 local_irq_save(flags);
478
479 switch (mode) {
480 case CLOCK_EVT_MODE_PERIODIC:
481 case CLOCK_EVT_MODE_ONESHOT:
482 __setup_APIC_LVTT(calibration_result,
483 mode != CLOCK_EVT_MODE_PERIODIC, 1);
484 break;
485 case CLOCK_EVT_MODE_UNUSED:
486 case CLOCK_EVT_MODE_SHUTDOWN:
487 v = apic_read(APIC_LVTT);
488 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
489 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100490 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200491 break;
492 case CLOCK_EVT_MODE_RESUME:
493 /* Nothing to do here */
494 break;
495 }
496
497 local_irq_restore(flags);
498}
499
500/*
501 * Local APIC timer broadcast function
502 */
Mike Travis96289372008-12-31 18:08:46 -0800503static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200504{
505#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100506 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200507#endif
508}
509
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100510/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200511 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100512 * of the boot CPU and register the clock event in the framework.
513 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700514static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200515{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100516 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
517
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700518 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
519 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
520 /* Make LAPIC timer preferrable over percpu HPET */
521 lapic_clockevent.rating = 150;
522 }
523
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100524 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030525 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100526
527 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200528}
529
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700530/*
531 * In this functions we calibrate APIC bus clocks to the external timer.
532 *
533 * We want to do the calibration only once since we want to have local timer
534 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
535 * frequency.
536 *
537 * This was previously done by reading the PIT/HPET and waiting for a wrap
538 * around to find out, that a tick has elapsed. I have a box, where the PIT
539 * readout is broken, so it never gets out of the wait loop again. This was
540 * also reported by others.
541 *
542 * Monitoring the jiffies value is inaccurate and the clockevents
543 * infrastructure allows us to do a simple substitution of the interrupt
544 * handler.
545 *
546 * The calibration routine also uses the pm_timer when possible, as the PIT
547 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
548 * back to normal later in the boot process).
549 */
550
551#define LAPIC_CAL_LOOPS (HZ/10)
552
553static __initdata int lapic_cal_loops = -1;
554static __initdata long lapic_cal_t1, lapic_cal_t2;
555static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
556static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
557static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
558
559/*
560 * Temporary interrupt handler.
561 */
562static void __init lapic_cal_handler(struct clock_event_device *dev)
563{
564 unsigned long long tsc = 0;
565 long tapic = apic_read(APIC_TMCCT);
566 unsigned long pm = acpi_pm_read_early();
567
568 if (cpu_has_tsc)
569 rdtscll(tsc);
570
571 switch (lapic_cal_loops++) {
572 case 0:
573 lapic_cal_t1 = tapic;
574 lapic_cal_tsc1 = tsc;
575 lapic_cal_pm1 = pm;
576 lapic_cal_j1 = jiffies;
577 break;
578
579 case LAPIC_CAL_LOOPS:
580 lapic_cal_t2 = tapic;
581 lapic_cal_tsc2 = tsc;
582 if (pm < lapic_cal_pm1)
583 pm += ACPI_PM_OVRRUN;
584 lapic_cal_pm2 = pm;
585 lapic_cal_j2 = jiffies;
586 break;
587 }
588}
589
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900590static int __init
591calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400592{
593 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
594 const long pm_thresh = pm_100ms / 100;
595 unsigned long mult;
596 u64 res;
597
598#ifndef CONFIG_X86_PM_TIMER
599 return -1;
600#endif
601
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900602 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400603
604 /* Check, if the PM timer is available */
605 if (!deltapm)
606 return -1;
607
608 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
609
610 if (deltapm > (pm_100ms - pm_thresh) &&
611 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900612 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900613 return 0;
614 }
615
616 res = (((u64)deltapm) * mult) >> 22;
617 do_div(res, 1000000);
618 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900619 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900620
621 /* Correct the lapic counter value */
622 res = (((u64)(*delta)) * pm_100ms);
623 do_div(res, deltapm);
624 pr_info("APIC delta adjusted to PM-Timer: "
625 "%lu (%ld)\n", (unsigned long)res, *delta);
626 *delta = (long)res;
627
628 /* Correct the tsc counter value */
629 if (cpu_has_tsc) {
630 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400631 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900632 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100633 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900634 (unsigned long)res, *deltatsc);
635 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400636 }
637
638 return 0;
639}
640
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700641static int __init calibrate_APIC_clock(void)
642{
643 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700644 void (*real_handler)(struct clock_event_device *dev);
645 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900646 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700647 int pm_referenced = 0;
648
649 local_irq_disable();
650
651 /* Replace the global interrupt handler */
652 real_handler = global_clock_event->event_handler;
653 global_clock_event->event_handler = lapic_cal_handler;
654
655 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400656 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700657 * can underflow in the 100ms detection time frame
658 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400659 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700660
661 /* Let the interrupts run */
662 local_irq_enable();
663
664 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
665 cpu_relax();
666
667 local_irq_disable();
668
669 /* Restore the real event handler */
670 global_clock_event->event_handler = real_handler;
671
672 /* Build delta t1-t2 as apic timer counts down */
673 delta = lapic_cal_t1 - lapic_cal_t2;
674 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
675
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900676 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
677
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400678 /* we trust the PM based calibration if possible */
679 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900680 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700681
682 /* Calculate the scaled math multiplication factor */
683 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
684 lapic_clockevent.shift);
685 lapic_clockevent.max_delta_ns =
686 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
687 lapic_clockevent.min_delta_ns =
688 clockevent_delta2ns(0xF, &lapic_clockevent);
689
690 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
691
692 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100693 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700694 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
695 calibration_result);
696
697 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700698 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
699 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900700 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
701 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700702 }
703
704 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
705 "%u.%04u MHz.\n",
706 calibration_result / (1000000 / HZ),
707 calibration_result % (1000000 / HZ));
708
709 /*
710 * Do a sanity check on the APIC calibration result
711 */
712 if (calibration_result < (1000000 / HZ)) {
713 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100714 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700715 return -1;
716 }
717
718 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
719
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400720 /*
721 * PM timer calibration failed or not turned on
722 * so lets try APIC timer based calibration
723 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700724 if (!pm_referenced) {
725 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
726
727 /*
728 * Setup the apic timer manually
729 */
730 levt->event_handler = lapic_cal_handler;
731 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
732 lapic_cal_loops = -1;
733
734 /* Let the interrupts run */
735 local_irq_enable();
736
737 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
738 cpu_relax();
739
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700740 /* Stop the lapic timer */
741 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
742
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700743 /* Jiffies delta */
744 deltaj = lapic_cal_j2 - lapic_cal_j1;
745 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
746
747 /* Check, if the jiffies result is consistent */
748 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
749 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
750 else
751 levt->features |= CLOCK_EVT_FEAT_DUMMY;
752 } else
753 local_irq_enable();
754
755 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530756 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700757 return -1;
758 }
759
760 return 0;
761}
762
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100763/*
764 * Setup the boot APIC
765 *
766 * Calibrate and verify the result.
767 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100768void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100770 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400771 * The local apic timer can be disabled via the kernel
772 * commandline or from the CPU detection code. Register the lapic
773 * timer as a dummy clock event source on SMP systems, so the
774 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100775 */
776 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100777 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100778 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100779 if (num_possible_cpus() > 1) {
780 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100781 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100782 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100783 return;
784 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200785
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400786 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
787 "calibrating APIC timer ...\n");
788
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400789 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100790 /* No broadcast on UP ! */
791 if (num_possible_cpus() > 1)
792 setup_APIC_timer();
793 return;
794 }
795
796 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100797 * If nmi_watchdog is set to IO_APIC, we need the
798 * PIT/HPET going. Otherwise register lapic as a dummy
799 * device.
800 */
Don Zickus072b1982010-11-12 11:22:24 -0500801 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100802
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400803 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100804 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805}
806
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100807void __cpuinit setup_secondary_APIC_clock(void)
808{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100809 setup_APIC_timer();
810}
811
812/*
813 * The guts of the apic timer interrupt
814 */
815static void local_apic_timer_interrupt(void)
816{
817 int cpu = smp_processor_id();
818 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
819
820 /*
821 * Normally we should not be here till LAPIC has been initialized but
822 * in some cases like kdump, its possible that there is a pending LAPIC
823 * timer interrupt from previous kernel's context and is delivered in
824 * new kernel the moment interrupts are enabled.
825 *
826 * Interrupts are enabled early and LAPIC is setup much later, hence
827 * its possible that when we get here evt->event_handler is NULL.
828 * Check for event_handler being NULL and discard the interrupt as
829 * spurious.
830 */
831 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100832 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100833 /* Switch it off */
834 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
835 return;
836 }
837
838 /*
839 * the NMI deadlock-detector uses this.
840 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800841 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100842
843 evt->event_handler(evt);
844}
845
846/*
847 * Local APIC timer interrupt. This is the most natural way for doing
848 * local interrupts, but local timer interrupts can be emulated by
849 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
850 *
851 * [ if a single-CPU system runs an SMP kernel then we call the local
852 * interrupt as well. Thus we cannot inline the local irq ... ]
853 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100854void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100855{
856 struct pt_regs *old_regs = set_irq_regs(regs);
857
858 /*
859 * NOTE! We'd better ACK the irq immediately,
860 * because timer handling can be slow.
861 */
862 ack_APIC_irq();
863 /*
864 * update_process_times() expects us to have done irq_enter().
865 * Besides, if we don't timer interrupts ignore the global
866 * interrupt lock, which is the WrongThing (tm) to do.
867 */
868 exit_idle();
869 irq_enter();
870 local_apic_timer_interrupt();
871 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400872
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100873 set_irq_regs(old_regs);
874}
875
876int setup_profiling_timer(unsigned int multiplier)
877{
878 return -EINVAL;
879}
880
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100881/*
882 * Local APIC start and shutdown
883 */
884
885/**
886 * clear_local_APIC - shutdown the local APIC
887 *
888 * This is called, when a CPU is disabled and before rebooting, so the state of
889 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
890 * leftovers during boot.
891 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892void clear_local_APIC(void)
893{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400894 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100895 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896
Andi Kleend3432892008-01-30 13:33:17 +0100897 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700898 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100899 return;
900
901 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200903 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700904 * if the vector is zero. Mask LVTERR first to prevent this.
905 */
906 if (maxlvt >= 3) {
907 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100908 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 }
910 /*
911 * Careful: we have to set masks only first to deassert
912 * any level-triggered sources.
913 */
914 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100915 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100917 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100919 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 if (maxlvt >= 4) {
921 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100922 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 }
924
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400925 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200926#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400927 if (maxlvt >= 5) {
928 v = apic_read(APIC_LVTTHMR);
929 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
930 }
931#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100932#ifdef CONFIG_X86_MCE_INTEL
933 if (maxlvt >= 6) {
934 v = apic_read(APIC_LVTCMCI);
935 if (!(v & APIC_LVT_MASKED))
936 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
937 }
938#endif
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 /*
941 * Clean APIC state for other OSs:
942 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100943 apic_write(APIC_LVTT, APIC_LVT_MASKED);
944 apic_write(APIC_LVT0, APIC_LVT_MASKED);
945 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100947 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100949 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400950
951 /* Integrated APIC (!82489DX) ? */
952 if (lapic_is_integrated()) {
953 if (maxlvt > 3)
954 /* Clear ESR due to Pentium errata 3AP and 11AP */
955 apic_write(APIC_ESR, 0);
956 apic_read(APIC_ESR);
957 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958}
959
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100960/**
961 * disable_local_APIC - clear and disable the local APIC
962 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963void disable_local_APIC(void)
964{
965 unsigned int value;
966
Jan Beulich4a13ad02009-01-14 12:28:51 +0000967 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700968 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000969 return;
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 clear_local_APIC();
972
973 /*
974 * Disable APIC (implies clearing of registers
975 * for 82489DX!).
976 */
977 value = apic_read(APIC_SPIV);
978 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100979 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400980
981#ifdef CONFIG_X86_32
982 /*
983 * When LAPIC was disabled by the BIOS and enabled by the kernel,
984 * restore the disabled state.
985 */
986 if (enabled_via_apicbase) {
987 unsigned int l, h;
988
989 rdmsr(MSR_IA32_APICBASE, l, h);
990 l &= ~MSR_IA32_APICBASE_ENABLE;
991 wrmsr(MSR_IA32_APICBASE, l, h);
992 }
993#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700994}
995
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400996/*
997 * If Linux enabled the LAPIC against the BIOS default disable it down before
998 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
999 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1000 * for the case where Linux didn't enable the LAPIC.
1001 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001002void lapic_shutdown(void)
1003{
1004 unsigned long flags;
1005
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001006 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001007 return;
1008
1009 local_irq_save(flags);
1010
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001011#ifdef CONFIG_X86_32
1012 if (!enabled_via_apicbase)
1013 clear_local_APIC();
1014 else
1015#endif
1016 disable_local_APIC();
1017
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001018
1019 local_irq_restore(flags);
1020}
1021
Linus Torvalds1da177e2005-04-16 15:20:36 -07001022/*
1023 * This is to verify that we're looking at a real local APIC.
1024 * Check these against your board if the CPUs aren't getting
1025 * started for no apparent reason.
1026 */
1027int __init verify_local_APIC(void)
1028{
1029 unsigned int reg0, reg1;
1030
1031 /*
1032 * The version register is read-only in a real APIC.
1033 */
1034 reg0 = apic_read(APIC_LVR);
1035 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1036 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1037 reg1 = apic_read(APIC_LVR);
1038 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1039
1040 /*
1041 * The two version reads above should print the same
1042 * numbers. If the second one is different, then we
1043 * poke at a non-APIC.
1044 */
1045 if (reg1 != reg0)
1046 return 0;
1047
1048 /*
1049 * Check if the version looks reasonably.
1050 */
1051 reg1 = GET_APIC_VERSION(reg0);
1052 if (reg1 == 0x00 || reg1 == 0xff)
1053 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001054 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055 if (reg1 < 0x02 || reg1 == 0xff)
1056 return 0;
1057
1058 /*
1059 * The ID register is read/write in a real APIC.
1060 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001061 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001063 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001064 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1066 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001067 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 return 0;
1069
1070 /*
1071 * The next two are just to see if we have sane values.
1072 * They're only really relevant if we're in Virtual Wire
1073 * compatibility mode, but most boxes are anymore.
1074 */
1075 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001076 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077 reg1 = apic_read(APIC_LVT1);
1078 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1079
1080 return 1;
1081}
1082
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001083/**
1084 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1085 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001086void __init sync_Arb_IDs(void)
1087{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001088 /*
1089 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1090 * needed on AMD.
1091 */
1092 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 return;
1094
1095 /*
1096 * Wait for idle.
1097 */
1098 apic_wait_icr_idle();
1099
1100 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001101 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1102 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001103}
1104
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105/*
1106 * An initial setup of the virtual wire mode.
1107 */
1108void __init init_bsp_APIC(void)
1109{
Andi Kleen11a8e772006-01-11 22:46:51 +01001110 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111
1112 /*
1113 * Don't do the setup now if we have a SMP BIOS as the
1114 * through-I/O-APIC virtual wire mode might be active.
1115 */
1116 if (smp_found_config || !cpu_has_apic)
1117 return;
1118
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119 /*
1120 * Do not trust the local APIC being empty at bootup.
1121 */
1122 clear_local_APIC();
1123
1124 /*
1125 * Enable APIC.
1126 */
1127 value = apic_read(APIC_SPIV);
1128 value &= ~APIC_VECTOR_MASK;
1129 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001130
1131#ifdef CONFIG_X86_32
1132 /* This bit is reserved on P4/Xeon and should be cleared */
1133 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1134 (boot_cpu_data.x86 == 15))
1135 value &= ~APIC_SPIV_FOCUS_DISABLED;
1136 else
1137#endif
1138 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001140 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141
1142 /*
1143 * Set up the virtual wire mode.
1144 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001145 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001147 if (!lapic_is_integrated()) /* 82489DX */
1148 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001149 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150}
1151
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001152static void __cpuinit lapic_setup_esr(void)
1153{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001154 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001155
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001156 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001157 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001158 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001159 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001160
Ingo Molnar08125d32009-01-28 05:08:44 +01001161 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001162 /*
1163 * Something untraceable is creating bad interrupts on
1164 * secondary quads ... for the moment, just leave the
1165 * ESR disabled - we can't do anything useful with the
1166 * errors anyway - mbligh
1167 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001168 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001169 return;
1170 }
1171
1172 maxlvt = lapic_get_maxlvt();
1173 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1174 apic_write(APIC_ESR, 0);
1175 oldvalue = apic_read(APIC_ESR);
1176
1177 /* enables sending errors */
1178 value = ERROR_APIC_VECTOR;
1179 apic_write(APIC_LVTERR, value);
1180
1181 /*
1182 * spec says clear errors after enabling vector.
1183 */
1184 if (maxlvt > 3)
1185 apic_write(APIC_ESR, 0);
1186 value = apic_read(APIC_ESR);
1187 if (value != oldvalue)
1188 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1189 "vector: 0x%08x after: 0x%08x\n",
1190 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001191}
1192
1193
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001194/**
1195 * setup_local_APIC - setup the local APIC
1196 */
1197void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198{
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001199 unsigned int value, queued;
1200 int i, j, acked = 0;
1201 unsigned long long tsc = 0, ntsc;
1202 long long max_loops = cpu_khz;
1203
1204 if (cpu_has_tsc)
1205 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
Jan Beulichf1182632009-01-14 12:27:35 +00001207 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001208 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001209 return;
1210 }
1211
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001212#ifdef CONFIG_X86_32
1213 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001214 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001215 apic_write(APIC_ESR, 0);
1216 apic_write(APIC_ESR, 0);
1217 apic_write(APIC_ESR, 0);
1218 apic_write(APIC_ESR, 0);
1219 }
1220#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001221 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001222
Jack Steinerac23d4e2008-03-28 14:12:16 -05001223 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001224
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 /*
1226 * Double-check whether this APIC is really registered.
1227 * This is meaningless in clustered apic mode, so we skip it.
1228 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001229 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001230
1231 /*
1232 * Intel recommends to set DFR, LDR and TPR before enabling
1233 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1234 * document number 292116). So here it goes...
1235 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001236 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001237
1238 /*
1239 * Set Task Priority to 'accept all'. We never change this
1240 * later on.
1241 */
1242 value = apic_read(APIC_TASKPRI);
1243 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001244 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245
1246 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001247 * After a crash, we no longer service the interrupts and a pending
1248 * interrupt from previous kernel might still have ISR bit set.
1249 *
1250 * Most probably by now CPU has serviced that pending interrupt and
1251 * it might not have done the ack_APIC_irq() because it thought,
1252 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1253 * does not clear the ISR bit and cpu thinks it has already serivced
1254 * the interrupt. Hence a vector might get locked. It was noticed
1255 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1256 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001257 do {
1258 queued = 0;
1259 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1260 queued |= apic_read(APIC_IRR + i*0x10);
1261
1262 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1263 value = apic_read(APIC_ISR + i*0x10);
1264 for (j = 31; j >= 0; j--) {
1265 if (value & (1<<j)) {
1266 ack_APIC_irq();
1267 acked++;
1268 }
1269 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001270 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001271 if (acked > 256) {
1272 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1273 acked);
1274 break;
1275 }
1276 if (cpu_has_tsc) {
1277 rdtscll(ntsc);
1278 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1279 } else
1280 max_loops--;
1281 } while (queued && max_loops > 0);
1282 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001283
1284 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001285 * Now that we are all set up, enable the APIC
1286 */
1287 value = apic_read(APIC_SPIV);
1288 value &= ~APIC_VECTOR_MASK;
1289 /*
1290 * Enable APIC
1291 */
1292 value |= APIC_SPIV_APIC_ENABLED;
1293
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001294#ifdef CONFIG_X86_32
1295 /*
1296 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1297 * certain networking cards. If high frequency interrupts are
1298 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1299 * entry is masked/unmasked at a high rate as well then sooner or
1300 * later IOAPIC line gets 'stuck', no more interrupts are received
1301 * from the device. If focus CPU is disabled then the hang goes
1302 * away, oh well :-(
1303 *
1304 * [ This bug can be reproduced easily with a level-triggered
1305 * PCI Ne2000 networking cards and PII/PIII processors, dual
1306 * BX chipset. ]
1307 */
1308 /*
1309 * Actually disabling the focus CPU check just makes the hang less
1310 * frequent as it makes the interrupt distributon model be more
1311 * like LRU than MRU (the short-term load is more even across CPUs).
1312 * See also the comment in end_level_ioapic_irq(). --macro
1313 */
1314
1315 /*
1316 * - enable focus processor (bit==0)
1317 * - 64bit mode always use processor focus
1318 * so no need to set it
1319 */
1320 value &= ~APIC_SPIV_FOCUS_DISABLED;
1321#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 /*
1324 * Set spurious IRQ vector
1325 */
1326 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001327 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328
1329 /*
1330 * Set up LVT0, LVT1:
1331 *
1332 * set up through-local-APIC on the BP's LINT0. This is not
1333 * strictly necessary in pure symmetric-IO mode, but sometimes
1334 * we delegate interrupts to the 8259A.
1335 */
1336 /*
1337 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1338 */
1339 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001340 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001341 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001342 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001343 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 } else {
1345 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001346 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001347 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001349 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
1351 /*
1352 * only the BP should see the LINT1 NMI signal, obviously.
1353 */
1354 if (!smp_processor_id())
1355 value = APIC_DM_NMI;
1356 else
1357 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001358 if (!lapic_is_integrated()) /* 82489DX */
1359 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001360 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001361
Jack Steinerac23d4e2008-03-28 14:12:16 -05001362 preempt_enable();
Andi Kleenbe71b852009-02-12 13:49:38 +01001363
1364#ifdef CONFIG_X86_MCE_INTEL
1365 /* Recheck CMCI information after local APIC is up on CPU #0 */
1366 if (smp_processor_id() == 0)
1367 cmci_recheck();
1368#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001369}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001370
Andi Kleen739f33b2008-01-30 13:30:40 +01001371void __cpuinit end_local_APIC_setup(void)
1372{
1373 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001374
1375#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001376 {
1377 unsigned int value;
1378 /* Disable the local apic timer */
1379 value = apic_read(APIC_LVTT);
1380 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1381 apic_write(APIC_LVTT, value);
1382 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001383#endif
1384
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 apic_pm_activate();
1386}
1387
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001388#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001389void check_x2apic(void)
1390{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001391 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001392 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001393 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001394 }
1395}
1396
1397void enable_x2apic(void)
1398{
1399 int msr, msr2;
1400
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001401 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001402 return;
1403
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001404 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1405 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001406 printk_once(KERN_INFO "Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001407 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1408 }
1409}
Weidong Han93758232009-04-17 16:42:14 +08001410#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001411
Gleb Natapovce69a782009-07-20 15:24:17 +03001412int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001413{
1414#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001415 if (!intr_remapping_supported()) {
1416 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001417 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001418 }
1419
Weidong Han93758232009-04-17 16:42:14 +08001420 if (!x2apic_preenabled && skip_ioapic_setup) {
1421 pr_info("Skipped enabling intr-remap because of skipping "
1422 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001423 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001424 }
1425
Gleb Natapovce69a782009-07-20 15:24:17 +03001426 if (enable_intr_remapping(x2apic_supported()))
1427 return 0;
1428
1429 pr_info("Enabled Interrupt-remapping\n");
1430
1431 return 1;
1432
1433#endif
1434 return 0;
1435}
1436
1437void __init enable_IR_x2apic(void)
1438{
1439 unsigned long flags;
1440 struct IO_APIC_route_entry **ioapic_entries = NULL;
1441 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001442 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001443
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001444 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001445 if (dmar_table_init_ret && !x2apic_supported())
1446 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001447
Fenghua Yub24696b2009-03-27 14:22:44 -07001448 ioapic_entries = alloc_ioapic_entries();
1449 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001450 pr_err("Allocate ioapic_entries failed\n");
1451 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001452 }
1453
1454 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001455 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001456 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001457 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001458 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001459
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001460 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001461 legacy_pic->mask_all();
Gleb Natapovce69a782009-07-20 15:24:17 +03001462 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001463
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001464 if (dmar_table_init_ret)
1465 ret = 0;
1466 else
1467 ret = enable_IR();
1468
Gleb Natapovce69a782009-07-20 15:24:17 +03001469 if (!ret) {
1470 /* IR is required if there is APIC ID > 255 even when running
1471 * under KVM
1472 */
1473 if (max_physical_apicid > 255 || !kvm_para_available())
1474 goto nox2apic;
1475 /*
1476 * without IR all CPUs can be addressed by IOAPIC/MSI
1477 * only in physical mode
1478 */
1479 x2apic_force_phys();
1480 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001481
Gleb Natapovce69a782009-07-20 15:24:17 +03001482 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001483
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001484 if (x2apic_supported() && !x2apic_mode) {
1485 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001486 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001487 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001488 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001489
Gleb Natapovce69a782009-07-20 15:24:17 +03001490nox2apic:
1491 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001492 restore_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08001493 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001494 local_irq_restore(flags);
1495
Gleb Natapovce69a782009-07-20 15:24:17 +03001496out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001497 if (ioapic_entries)
1498 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001499
Gleb Natapovce69a782009-07-20 15:24:17 +03001500 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001501 return;
1502
Weidong Han93758232009-04-17 16:42:14 +08001503 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001504 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001505 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001506 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001507}
Weidong Han93758232009-04-17 16:42:14 +08001508
Yinghai Lube7a6562008-08-24 02:01:51 -07001509#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001510/*
1511 * Detect and enable local APICs on non-SMP boards.
1512 * Original code written by Keir Fraser.
1513 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1514 * not correctly set up (usually the APIC timer won't work etc.)
1515 */
1516static int __init detect_init_APIC(void)
1517{
1518 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001519 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001520 return -1;
1521 }
1522
1523 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001524 return 0;
1525}
Yinghai Lube7a6562008-08-24 02:01:51 -07001526#else
1527/*
1528 * Detect and initialize APIC
1529 */
1530static int __init detect_init_APIC(void)
1531{
1532 u32 h, l, features;
1533
1534 /* Disabled by kernel option? */
1535 if (disable_apic)
1536 return -1;
1537
1538 switch (boot_cpu_data.x86_vendor) {
1539 case X86_VENDOR_AMD:
1540 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001541 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001542 break;
1543 goto no_apic;
1544 case X86_VENDOR_INTEL:
1545 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1546 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1547 break;
1548 goto no_apic;
1549 default:
1550 goto no_apic;
1551 }
1552
1553 if (!cpu_has_apic) {
1554 /*
1555 * Over-ride BIOS and try to enable the local APIC only if
1556 * "lapic" specified.
1557 */
1558 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001559 pr_info("Local APIC disabled by BIOS -- "
1560 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001561 return -1;
1562 }
1563 /*
1564 * Some BIOSes disable the local APIC in the APIC_BASE
1565 * MSR. This can only be done in software for Intel P6 or later
1566 * and AMD K7 (Model > 1) or later.
1567 */
1568 rdmsr(MSR_IA32_APICBASE, l, h);
1569 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001570 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001571 l &= ~MSR_IA32_APICBASE_BASE;
1572 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1573 wrmsr(MSR_IA32_APICBASE, l, h);
1574 enabled_via_apicbase = 1;
1575 }
1576 }
1577 /*
1578 * The APIC feature bit should now be enabled
1579 * in `cpuid'
1580 */
1581 features = cpuid_edx(1);
1582 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001583 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001584 return -1;
1585 }
1586 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1587 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1588
1589 /* The BIOS may have set up the APIC at some other address */
1590 rdmsr(MSR_IA32_APICBASE, l, h);
1591 if (l & MSR_IA32_APICBASE_ENABLE)
1592 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1593
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001594 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001595
1596 apic_pm_activate();
1597
1598 return 0;
1599
1600no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001601 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001602 return -1;
1603}
1604#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001605
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001606#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001607void __init early_init_lapic_mapping(void)
1608{
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001609 /*
1610 * If no local APIC can be found then go out
1611 * : it means there is no mpatable and MADT
1612 */
1613 if (!smp_found_config)
1614 return;
1615
Cyrill Gorcunovd3a247b2009-08-26 21:13:24 +04001616 set_fixmap_nocache(FIX_APIC_BASE, mp_lapic_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001617 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Cyrill Gorcunovd3a247b2009-08-26 21:13:24 +04001618 APIC_BASE, mp_lapic_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001619
1620 /*
1621 * Fetch the APIC ID of the BSP in case we have a
1622 * default configuration (or the MP table is broken).
1623 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001624 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001625}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001626#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001627
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001628/**
1629 * init_apic_mappings - initialize APIC mappings
1630 */
1631void __init init_apic_mappings(void)
1632{
Yinghai Lu4401da62009-05-02 10:40:57 -07001633 unsigned int new_apicid;
1634
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001635 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001636 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001637 return;
1638 }
1639
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001640 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001641 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001642 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001643 pr_info("APIC: disable apic facility\n");
1644 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001645 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001646 apic_phys = mp_lapic_addr;
1647
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001648 /*
1649 * acpi lapic path already maps that address in
1650 * acpi_register_lapic_address()
1651 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001652 if (!acpi_lapic && !smp_found_config)
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001653 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1654
1655 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1656 APIC_BASE, apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001657 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001658
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001659 /*
1660 * Fetch the APIC ID of the BSP in case we have a
1661 * default configuration (or the MP table is broken).
1662 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001663 new_apicid = read_apic_id();
1664 if (boot_cpu_physical_apicid != new_apicid) {
1665 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001666 /*
1667 * yeah -- we lie about apic_version
1668 * in case if apic was disabled via boot option
1669 * but it's not a problem for SMP compiled kernel
1670 * since smp_sanity_check is prepared for such a case
1671 * and disable smp mode
1672 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001673 apic_version[new_apicid] =
1674 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001675 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001676}
1677
1678/*
1679 * This initializes the IO-APIC and APIC hardware if this is
1680 * a UP kernel.
1681 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001682int apic_version[MAX_APICS];
1683
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001684int __init APIC_init_uniprocessor(void)
1685{
1686 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001687 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001688 return -1;
1689 }
Jan Beulichf1182632009-01-14 12:27:35 +00001690#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001691 if (!cpu_has_apic) {
1692 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001693 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001694 return -1;
1695 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001696#else
1697 if (!smp_found_config && !cpu_has_apic)
1698 return -1;
1699
1700 /*
1701 * Complain if the BIOS pretends there is one.
1702 */
1703 if (!cpu_has_apic &&
1704 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001705 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1706 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001707 return -1;
1708 }
1709#endif
1710
Ingo Molnar72ce0162009-01-28 06:50:47 +01001711 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001712
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001713 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001714 connect_bsp_APIC();
1715
Yinghai Lufa2bd352008-08-24 02:01:50 -07001716#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001717 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001718#else
1719 /*
1720 * Hack: In case of kdump, after a crash, kernel might be booting
1721 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1722 * might be zero if read from MP tables. Get it from LAPIC.
1723 */
1724# ifdef CONFIG_CRASH_DUMP
1725 boot_cpu_physical_apicid = read_apic_id();
1726# endif
1727#endif
1728 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001729 setup_local_APIC();
1730
Yinghai Lu88d0f552009-02-14 23:57:28 -08001731#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001732 /*
1733 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001734 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001735 */
1736 if (!skip_ioapic_setup && nr_ioapics)
1737 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001738#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001739
1740 end_local_APIC_setup();
1741
Yinghai Lufa2bd352008-08-24 02:01:50 -07001742#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001743 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1744 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001745 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001746 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001747 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001748#endif
1749
Thomas Gleixner736deca2009-08-19 12:35:53 +02001750 x86_init.timers.setup_percpu_clockev();
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001751 return 0;
1752}
1753
1754/*
1755 * Local APIC interrupts
1756 */
1757
1758/*
1759 * This interrupt should _never_ happen with our APIC/SMP architecture
1760 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001761void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001762{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001763 u32 v;
1764
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001765 exit_idle();
1766 irq_enter();
1767 /*
1768 * Check if this really is a spurious interrupt and ACK it
1769 * if it is a vectored one. Just in case...
1770 * Spurious interrupts should not be ACKed.
1771 */
1772 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1773 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1774 ack_APIC_irq();
1775
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001776 inc_irq_stat(irq_spurious_count);
1777
Yinghai Ludc1528d2008-08-24 02:01:53 -07001778 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001779 pr_info("spurious APIC interrupt on CPU#%d, "
1780 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001781 irq_exit();
1782}
1783
1784/*
1785 * This interrupt should never happen with our APIC/SMP architecture
1786 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001787void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001788{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001789 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001790
1791 exit_idle();
1792 irq_enter();
1793 /* First tickle the hardware, only then report what went on. -- REW */
1794 v = apic_read(APIC_ESR);
1795 apic_write(APIC_ESR, 0);
1796 v1 = apic_read(APIC_ESR);
1797 ack_APIC_irq();
1798 atomic_inc(&irq_err_count);
1799
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001800 /*
1801 * Here is what the APIC error bits mean:
1802 * 0: Send CS error
1803 * 1: Receive CS error
1804 * 2: Send accept error
1805 * 3: Receive accept error
1806 * 4: Reserved
1807 * 5: Send illegal vector
1808 * 6: Received illegal vector
1809 * 7: Illegal register address
1810 */
1811 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001812 smp_processor_id(), v , v1);
1813 irq_exit();
1814}
1815
Glauber Costab5841762008-05-28 13:38:28 -03001816/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001817 * connect_bsp_APIC - attach the APIC to the interrupt system
1818 */
Glauber Costab5841762008-05-28 13:38:28 -03001819void __init connect_bsp_APIC(void)
1820{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001821#ifdef CONFIG_X86_32
1822 if (pic_mode) {
1823 /*
1824 * Do not trust the local APIC being empty at bootup.
1825 */
1826 clear_local_APIC();
1827 /*
1828 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1829 * local APIC to INT and NMI lines.
1830 */
1831 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1832 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001833 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001834 }
1835#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001836 if (apic->enable_apic_mode)
1837 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001838}
1839
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001840/**
1841 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1842 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1843 *
1844 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1845 * APIC is disabled.
1846 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001847void disconnect_bsp_APIC(int virt_wire_setup)
1848{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001849 unsigned int value;
1850
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001851#ifdef CONFIG_X86_32
1852 if (pic_mode) {
1853 /*
1854 * Put the board back into PIC mode (has an effect only on
1855 * certain older boards). Note that APIC interrupts, including
1856 * IPIs, won't work beyond this point! The only exception are
1857 * INIT IPIs.
1858 */
1859 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1860 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001861 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001862 return;
1863 }
1864#endif
1865
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001866 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001867
1868 /* For the spurious interrupt use vector F, and enable it */
1869 value = apic_read(APIC_SPIV);
1870 value &= ~APIC_VECTOR_MASK;
1871 value |= APIC_SPIV_APIC_ENABLED;
1872 value |= 0xf;
1873 apic_write(APIC_SPIV, value);
1874
1875 if (!virt_wire_setup) {
1876 /*
1877 * For LVT0 make it edge triggered, active high,
1878 * external and enabled
1879 */
1880 value = apic_read(APIC_LVT0);
1881 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1882 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1883 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1884 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1885 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1886 apic_write(APIC_LVT0, value);
1887 } else {
1888 /* Disable LVT0 */
1889 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1890 }
1891
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001892 /*
1893 * For LVT1 make it edge triggered, active high,
1894 * nmi and enabled
1895 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001896 value = apic_read(APIC_LVT1);
1897 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1898 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1899 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1900 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1901 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1902 apic_write(APIC_LVT1, value);
1903}
1904
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001905void __cpuinit generic_processor_info(int apicid, int version)
1906{
1907 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001908
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001909 /*
1910 * Validate version
1911 */
1912 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001913 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001914 "fixing up to 0x10. (tell your hw vendor)\n",
1915 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001916 version = 0x10;
1917 }
1918 apic_version[apicid] = version;
1919
Mike Travis3b11ce72008-12-17 15:21:39 -08001920 if (num_processors >= nr_cpu_ids) {
1921 int max = nr_cpu_ids;
1922 int thiscpu = max + disabled_cpus;
1923
1924 pr_warning(
1925 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1926 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1927
1928 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001929 return;
1930 }
1931
1932 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001933 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001934
Mike Travisb2b815d2009-01-16 15:22:16 -08001935 if (version != apic_version[boot_cpu_physical_apicid])
1936 WARN_ONCE(1,
1937 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1938 apic_version[boot_cpu_physical_apicid], cpu, version);
1939
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001940 physid_set(apicid, phys_cpu_present_map);
1941 if (apicid == boot_cpu_physical_apicid) {
1942 /*
1943 * x86_bios_cpu_apicid is required to have processors listed
1944 * in same order as logical cpu numbers. Hence the first
1945 * entry is BSP, and so on.
1946 */
1947 cpu = 0;
1948 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001949 if (apicid > max_physical_apicid)
1950 max_physical_apicid = apicid;
1951
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001952#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001953 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1954 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001955#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001956
Mike Travis1de88cd2008-12-16 17:34:02 -08001957 set_cpu_possible(cpu, true);
1958 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001959}
1960
Suresh Siddha0c81c742008-07-10 11:16:48 -07001961int hard_smp_processor_id(void)
1962{
1963 return read_apic_id();
1964}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001965
1966void default_init_apic_ldr(void)
1967{
1968 unsigned long val;
1969
1970 apic_write(APIC_DFR, APIC_DFR_VALUE);
1971 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1972 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1973 apic_write(APIC_LDR, val);
1974}
1975
1976#ifdef CONFIG_X86_32
1977int default_apicid_to_node(int logical_apicid)
1978{
1979#ifdef CONFIG_SMP
1980 return apicid_2_node[hard_smp_processor_id()];
1981#else
1982 return 0;
1983#endif
1984}
Yinghai Lu34919982008-08-24 02:01:48 -07001985#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001986
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001987/*
1988 * Power management
1989 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990#ifdef CONFIG_PM
1991
1992static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001993 /*
1994 * 'active' is true if the local APIC was enabled by us and
1995 * not the BIOS; this signifies that we are also responsible
1996 * for disabling it before entering apm/acpi suspend
1997 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998 int active;
1999 /* r/w apic fields */
2000 unsigned int apic_id;
2001 unsigned int apic_taskpri;
2002 unsigned int apic_ldr;
2003 unsigned int apic_dfr;
2004 unsigned int apic_spiv;
2005 unsigned int apic_lvtt;
2006 unsigned int apic_lvtpc;
2007 unsigned int apic_lvt0;
2008 unsigned int apic_lvt1;
2009 unsigned int apic_lvterr;
2010 unsigned int apic_tmict;
2011 unsigned int apic_tdcr;
2012 unsigned int apic_thmr;
2013} apic_pm_state;
2014
Pavel Machek0b9c33a2005-04-16 15:25:31 -07002015static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016{
2017 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002018 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002019
2020 if (!apic_pm_state.active)
2021 return 0;
2022
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002023 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002024
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002025 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2027 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2028 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2029 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2030 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002031 if (maxlvt >= 4)
2032 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2034 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2035 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2036 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2037 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002038#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002039 if (maxlvt >= 5)
2040 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2041#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002042
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002043 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002044 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002045
Fenghua Yub24696b2009-03-27 14:22:44 -07002046 if (intr_remapping_enabled)
2047 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002048
Linus Torvalds1da177e2005-04-16 15:20:36 -07002049 local_irq_restore(flags);
2050 return 0;
2051}
2052
2053static int lapic_resume(struct sys_device *dev)
2054{
2055 unsigned int l, h;
2056 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002057 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002058 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002059 struct IO_APIC_route_entry **ioapic_entries = NULL;
2060
Linus Torvalds1da177e2005-04-16 15:20:36 -07002061 if (!apic_pm_state.active)
2062 return 0;
2063
Fenghua Yub24696b2009-03-27 14:22:44 -07002064 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002065 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002066 ioapic_entries = alloc_ioapic_entries();
2067 if (!ioapic_entries) {
2068 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002069 ret = -ENOMEM;
2070 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002071 }
2072
2073 ret = save_IO_APIC_setup(ioapic_entries);
2074 if (ret) {
2075 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2076 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002077 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002078 }
2079
2080 mask_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08002081 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002082 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002083
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002084 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002085 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002086 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002087 /*
2088 * Make sure the APICBASE points to the right address
2089 *
2090 * FIXME! This will be wrong if we ever support suspend on
2091 * SMP! We'll need to do this as part of the CPU restore!
2092 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002093 rdmsr(MSR_IA32_APICBASE, l, h);
2094 l &= ~MSR_IA32_APICBASE_BASE;
2095 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2096 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002097 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002098
Fenghua Yub24696b2009-03-27 14:22:44 -07002099 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002100 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2101 apic_write(APIC_ID, apic_pm_state.apic_id);
2102 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2103 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2104 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2105 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2106 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2107 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002108#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002109 if (maxlvt >= 5)
2110 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2111#endif
2112 if (maxlvt >= 4)
2113 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002114 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2115 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2116 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2117 apic_write(APIC_ESR, 0);
2118 apic_read(APIC_ESR);
2119 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2120 apic_write(APIC_ESR, 0);
2121 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002122
Weidong Han9a2755c2009-04-17 16:42:16 +08002123 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002124 reenable_intr_remapping(x2apic_mode);
Jacob Panb81bb372009-11-09 11:27:04 -08002125 legacy_pic->restore_mask();
Fenghua Yub24696b2009-03-27 14:22:44 -07002126 restore_IO_APIC_setup(ioapic_entries);
2127 free_ioapic_entries(ioapic_entries);
2128 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002129restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002130 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002131
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002132 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002133}
2134
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002135/*
2136 * This device has no shutdown method - fully functioning local APICs
2137 * are needed on every CPU up until machine_halt/restart/poweroff.
2138 */
2139
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002141 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002142 .resume = lapic_resume,
2143 .suspend = lapic_suspend,
2144};
2145
2146static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002147 .id = 0,
2148 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149};
2150
Ashok Raje6982c62005-06-25 14:54:58 -07002151static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152{
2153 apic_pm_state.active = 1;
2154}
2155
2156static int __init init_lapic_sysfs(void)
2157{
2158 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002159
Linus Torvalds1da177e2005-04-16 15:20:36 -07002160 if (!cpu_has_apic)
2161 return 0;
2162 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002163
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 error = sysdev_class_register(&lapic_sysclass);
2165 if (!error)
2166 error = sysdev_register(&device_lapic);
2167 return error;
2168}
Fenghua Yub24696b2009-03-27 14:22:44 -07002169
2170/* local apic needs to resume before other devices access its registers. */
2171core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002172
2173#else /* CONFIG_PM */
2174
2175static void apic_pm_activate(void) { }
2176
2177#endif /* CONFIG_PM */
2178
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002179#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002180
2181static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182{
2183 int i, clusters, zeros;
2184 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002185 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2187
Mike Travis23ca4bb2008-05-12 21:21:12 +02002188 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002189 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190
Mike Travis168ef542008-12-16 17:34:01 -08002191 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002192 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002193 if (bios_cpu_apicid) {
2194 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302195 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002196 if (cpu_present(i))
2197 id = per_cpu(x86_bios_cpu_apicid, i);
2198 else
2199 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302200 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002201 break;
2202
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 if (id != BAD_APICID)
2204 __set_bit(APIC_CLUSTERID(id), clustermap);
2205 }
2206
2207 /* Problem: Partially populated chassis may not have CPUs in some of
2208 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002209 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2210 * Since clusters are allocated sequentially, count zeros only if
2211 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212 */
2213 clusters = 0;
2214 zeros = 0;
2215 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2216 if (test_bit(i, clustermap)) {
2217 clusters += 1 + zeros;
2218 zeros = 0;
2219 } else
2220 ++zeros;
2221 }
2222
Yinghai Lue0e42142009-04-26 23:39:38 -07002223 return clusters;
2224}
2225
2226static int __cpuinitdata multi_checked;
2227static int __cpuinitdata multi;
2228
2229static int __cpuinit set_multi(const struct dmi_system_id *d)
2230{
2231 if (multi)
2232 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002233 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002234 multi = 1;
2235 return 0;
2236}
2237
2238static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2239 {
2240 .callback = set_multi,
2241 .ident = "IBM System Summit2",
2242 .matches = {
2243 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2244 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2245 },
2246 },
2247 {}
2248};
2249
2250static void __cpuinit dmi_check_multi(void)
2251{
2252 if (multi_checked)
2253 return;
2254
2255 dmi_check_system(multi_dmi_table);
2256 multi_checked = 1;
2257}
2258
2259/*
2260 * apic_is_clustered_box() -- Check if we can expect good TSC
2261 *
2262 * Thus far, the major user of this is IBM's Summit2 series:
2263 * Clustered boxes may have unsynced TSC problems if they are
2264 * multi-chassis.
2265 * Use DMI to check them
2266 */
2267__cpuinit int apic_is_clustered_box(void)
2268{
2269 dmi_check_multi();
2270 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002271 return 1;
2272
Yinghai Lue0e42142009-04-26 23:39:38 -07002273 if (!is_vsmp_box())
2274 return 0;
2275
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002277 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2278 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002279 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002280 if (apic_cluster_num() > 1)
2281 return 1;
2282
2283 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002284}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002285#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002286
2287/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002288 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002290static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002291{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002292 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002293 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002294 return 0;
2295}
2296early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002297
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002298/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002299static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002300{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002301 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002302}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002303early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002304
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002305static int __init parse_lapic_timer_c2_ok(char *arg)
2306{
2307 local_apic_timer_c2_ok = 1;
2308 return 0;
2309}
2310early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2311
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002312static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002313{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002315 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002316}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002317early_param("noapictimer", parse_disable_apic_timer);
2318
2319static int __init parse_nolapic_timer(char *arg)
2320{
2321 disable_apic_timer = 1;
2322 return 0;
2323}
2324early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002325
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002326static int __init apic_set_verbosity(char *arg)
2327{
2328 if (!arg) {
2329#ifdef CONFIG_X86_64
2330 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002331 return 0;
2332#endif
2333 return -EINVAL;
2334 }
2335
2336 if (strcmp("debug", arg) == 0)
2337 apic_verbosity = APIC_DEBUG;
2338 else if (strcmp("verbose", arg) == 0)
2339 apic_verbosity = APIC_VERBOSE;
2340 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002341 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002342 " use apic=verbose or apic=debug\n", arg);
2343 return -EINVAL;
2344 }
2345
2346 return 0;
2347}
2348early_param("apic", apic_set_verbosity);
2349
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002350static int __init lapic_insert_resource(void)
2351{
2352 if (!apic_phys)
2353 return -1;
2354
2355 /* Put local APIC into the resource map. */
2356 lapic_resource.start = apic_phys;
2357 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2358 insert_resource(&iomem_resource, &lapic_resource);
2359
2360 return 0;
2361}
2362
2363/*
2364 * need call insert after e820_reserve_resources()
2365 * that is using request_resource
2366 */
2367late_initcall(lapic_insert_resource);