Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-spear13xx/spear1310_clock.c |
| 3 | * |
| 4 | * SPEAr1310 machine clock framework source file |
| 5 | * |
| 6 | * Copyright (C) 2012 ST Microelectronics |
Viresh Kumar | 10d8935 | 2012-06-20 12:53:02 -0700 | [diff] [blame] | 7 | * Viresh Kumar <viresh.linux@gmail.com> |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 8 | * |
| 9 | * This file is licensed under the terms of the GNU General Public |
| 10 | * License version 2. This program is licensed "as is" without any |
| 11 | * warranty of any kind, whether express or implied. |
| 12 | */ |
| 13 | |
| 14 | #include <linux/clk.h> |
| 15 | #include <linux/clkdev.h> |
| 16 | #include <linux/err.h> |
| 17 | #include <linux/io.h> |
| 18 | #include <linux/of_platform.h> |
| 19 | #include <linux/spinlock_types.h> |
| 20 | #include <mach/spear.h> |
| 21 | #include "clk.h" |
| 22 | |
Vipul Kumar Samar | 07e812a | 2012-10-17 12:08:26 +0530 | [diff] [blame^] | 23 | #define VA_SPEAR1310_RAS_BASE IOMEM(UL(0xFA400000)) |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 24 | /* PLL related registers and bit values */ |
| 25 | #define SPEAR1310_PLL_CFG (VA_MISC_BASE + 0x210) |
| 26 | /* PLL_CFG bit values */ |
| 27 | #define SPEAR1310_CLCD_SYNT_CLK_MASK 1 |
| 28 | #define SPEAR1310_CLCD_SYNT_CLK_SHIFT 31 |
| 29 | #define SPEAR1310_RAS_SYNT2_3_CLK_MASK 2 |
| 30 | #define SPEAR1310_RAS_SYNT2_3_CLK_SHIFT 29 |
| 31 | #define SPEAR1310_RAS_SYNT_CLK_MASK 2 |
| 32 | #define SPEAR1310_RAS_SYNT0_1_CLK_SHIFT 27 |
| 33 | #define SPEAR1310_PLL_CLK_MASK 2 |
| 34 | #define SPEAR1310_PLL3_CLK_SHIFT 24 |
| 35 | #define SPEAR1310_PLL2_CLK_SHIFT 22 |
| 36 | #define SPEAR1310_PLL1_CLK_SHIFT 20 |
| 37 | |
| 38 | #define SPEAR1310_PLL1_CTR (VA_MISC_BASE + 0x214) |
| 39 | #define SPEAR1310_PLL1_FRQ (VA_MISC_BASE + 0x218) |
| 40 | #define SPEAR1310_PLL2_CTR (VA_MISC_BASE + 0x220) |
| 41 | #define SPEAR1310_PLL2_FRQ (VA_MISC_BASE + 0x224) |
| 42 | #define SPEAR1310_PLL3_CTR (VA_MISC_BASE + 0x22C) |
| 43 | #define SPEAR1310_PLL3_FRQ (VA_MISC_BASE + 0x230) |
| 44 | #define SPEAR1310_PLL4_CTR (VA_MISC_BASE + 0x238) |
| 45 | #define SPEAR1310_PLL4_FRQ (VA_MISC_BASE + 0x23C) |
| 46 | #define SPEAR1310_PERIP_CLK_CFG (VA_MISC_BASE + 0x244) |
| 47 | /* PERIP_CLK_CFG bit values */ |
| 48 | #define SPEAR1310_GPT_OSC24_VAL 0 |
| 49 | #define SPEAR1310_GPT_APB_VAL 1 |
| 50 | #define SPEAR1310_GPT_CLK_MASK 1 |
| 51 | #define SPEAR1310_GPT3_CLK_SHIFT 11 |
| 52 | #define SPEAR1310_GPT2_CLK_SHIFT 10 |
| 53 | #define SPEAR1310_GPT1_CLK_SHIFT 9 |
| 54 | #define SPEAR1310_GPT0_CLK_SHIFT 8 |
| 55 | #define SPEAR1310_UART_CLK_PLL5_VAL 0 |
| 56 | #define SPEAR1310_UART_CLK_OSC24_VAL 1 |
| 57 | #define SPEAR1310_UART_CLK_SYNT_VAL 2 |
| 58 | #define SPEAR1310_UART_CLK_MASK 2 |
| 59 | #define SPEAR1310_UART_CLK_SHIFT 4 |
| 60 | |
| 61 | #define SPEAR1310_AUX_CLK_PLL5_VAL 0 |
| 62 | #define SPEAR1310_AUX_CLK_SYNT_VAL 1 |
| 63 | #define SPEAR1310_CLCD_CLK_MASK 2 |
| 64 | #define SPEAR1310_CLCD_CLK_SHIFT 2 |
| 65 | #define SPEAR1310_C3_CLK_MASK 1 |
| 66 | #define SPEAR1310_C3_CLK_SHIFT 1 |
| 67 | |
| 68 | #define SPEAR1310_GMAC_CLK_CFG (VA_MISC_BASE + 0x248) |
| 69 | #define SPEAR1310_GMAC_PHY_IF_SEL_MASK 3 |
| 70 | #define SPEAR1310_GMAC_PHY_IF_SEL_SHIFT 4 |
| 71 | #define SPEAR1310_GMAC_PHY_CLK_MASK 1 |
| 72 | #define SPEAR1310_GMAC_PHY_CLK_SHIFT 3 |
| 73 | #define SPEAR1310_GMAC_PHY_INPUT_CLK_MASK 2 |
| 74 | #define SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT 1 |
| 75 | |
| 76 | #define SPEAR1310_I2S_CLK_CFG (VA_MISC_BASE + 0x24C) |
| 77 | /* I2S_CLK_CFG register mask */ |
| 78 | #define SPEAR1310_I2S_SCLK_X_MASK 0x1F |
| 79 | #define SPEAR1310_I2S_SCLK_X_SHIFT 27 |
| 80 | #define SPEAR1310_I2S_SCLK_Y_MASK 0x1F |
| 81 | #define SPEAR1310_I2S_SCLK_Y_SHIFT 22 |
| 82 | #define SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT 21 |
| 83 | #define SPEAR1310_I2S_SCLK_SYNTH_ENB 20 |
| 84 | #define SPEAR1310_I2S_PRS1_CLK_X_MASK 0xFF |
| 85 | #define SPEAR1310_I2S_PRS1_CLK_X_SHIFT 12 |
| 86 | #define SPEAR1310_I2S_PRS1_CLK_Y_MASK 0xFF |
| 87 | #define SPEAR1310_I2S_PRS1_CLK_Y_SHIFT 4 |
| 88 | #define SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT 3 |
| 89 | #define SPEAR1310_I2S_REF_SEL_MASK 1 |
| 90 | #define SPEAR1310_I2S_REF_SHIFT 2 |
| 91 | #define SPEAR1310_I2S_SRC_CLK_MASK 2 |
| 92 | #define SPEAR1310_I2S_SRC_CLK_SHIFT 0 |
| 93 | |
| 94 | #define SPEAR1310_C3_CLK_SYNT (VA_MISC_BASE + 0x250) |
| 95 | #define SPEAR1310_UART_CLK_SYNT (VA_MISC_BASE + 0x254) |
| 96 | #define SPEAR1310_GMAC_CLK_SYNT (VA_MISC_BASE + 0x258) |
| 97 | #define SPEAR1310_SDHCI_CLK_SYNT (VA_MISC_BASE + 0x25C) |
| 98 | #define SPEAR1310_CFXD_CLK_SYNT (VA_MISC_BASE + 0x260) |
| 99 | #define SPEAR1310_ADC_CLK_SYNT (VA_MISC_BASE + 0x264) |
| 100 | #define SPEAR1310_AMBA_CLK_SYNT (VA_MISC_BASE + 0x268) |
| 101 | #define SPEAR1310_CLCD_CLK_SYNT (VA_MISC_BASE + 0x270) |
| 102 | #define SPEAR1310_RAS_CLK_SYNT0 (VA_MISC_BASE + 0x280) |
| 103 | #define SPEAR1310_RAS_CLK_SYNT1 (VA_MISC_BASE + 0x288) |
| 104 | #define SPEAR1310_RAS_CLK_SYNT2 (VA_MISC_BASE + 0x290) |
| 105 | #define SPEAR1310_RAS_CLK_SYNT3 (VA_MISC_BASE + 0x298) |
| 106 | /* Check Fractional synthesizer reg masks */ |
| 107 | |
| 108 | #define SPEAR1310_PERIP1_CLK_ENB (VA_MISC_BASE + 0x300) |
| 109 | /* PERIP1_CLK_ENB register masks */ |
| 110 | #define SPEAR1310_RTC_CLK_ENB 31 |
| 111 | #define SPEAR1310_ADC_CLK_ENB 30 |
| 112 | #define SPEAR1310_C3_CLK_ENB 29 |
| 113 | #define SPEAR1310_JPEG_CLK_ENB 28 |
| 114 | #define SPEAR1310_CLCD_CLK_ENB 27 |
| 115 | #define SPEAR1310_DMA_CLK_ENB 25 |
| 116 | #define SPEAR1310_GPIO1_CLK_ENB 24 |
| 117 | #define SPEAR1310_GPIO0_CLK_ENB 23 |
| 118 | #define SPEAR1310_GPT1_CLK_ENB 22 |
| 119 | #define SPEAR1310_GPT0_CLK_ENB 21 |
| 120 | #define SPEAR1310_I2S0_CLK_ENB 20 |
| 121 | #define SPEAR1310_I2S1_CLK_ENB 19 |
| 122 | #define SPEAR1310_I2C0_CLK_ENB 18 |
| 123 | #define SPEAR1310_SSP_CLK_ENB 17 |
| 124 | #define SPEAR1310_UART_CLK_ENB 15 |
| 125 | #define SPEAR1310_PCIE_SATA_2_CLK_ENB 14 |
| 126 | #define SPEAR1310_PCIE_SATA_1_CLK_ENB 13 |
| 127 | #define SPEAR1310_PCIE_SATA_0_CLK_ENB 12 |
| 128 | #define SPEAR1310_UOC_CLK_ENB 11 |
| 129 | #define SPEAR1310_UHC1_CLK_ENB 10 |
| 130 | #define SPEAR1310_UHC0_CLK_ENB 9 |
| 131 | #define SPEAR1310_GMAC_CLK_ENB 8 |
| 132 | #define SPEAR1310_CFXD_CLK_ENB 7 |
| 133 | #define SPEAR1310_SDHCI_CLK_ENB 6 |
| 134 | #define SPEAR1310_SMI_CLK_ENB 5 |
| 135 | #define SPEAR1310_FSMC_CLK_ENB 4 |
| 136 | #define SPEAR1310_SYSRAM0_CLK_ENB 3 |
| 137 | #define SPEAR1310_SYSRAM1_CLK_ENB 2 |
| 138 | #define SPEAR1310_SYSROM_CLK_ENB 1 |
| 139 | #define SPEAR1310_BUS_CLK_ENB 0 |
| 140 | |
| 141 | #define SPEAR1310_PERIP2_CLK_ENB (VA_MISC_BASE + 0x304) |
| 142 | /* PERIP2_CLK_ENB register masks */ |
| 143 | #define SPEAR1310_THSENS_CLK_ENB 8 |
| 144 | #define SPEAR1310_I2S_REF_PAD_CLK_ENB 7 |
| 145 | #define SPEAR1310_ACP_CLK_ENB 6 |
| 146 | #define SPEAR1310_GPT3_CLK_ENB 5 |
| 147 | #define SPEAR1310_GPT2_CLK_ENB 4 |
| 148 | #define SPEAR1310_KBD_CLK_ENB 3 |
| 149 | #define SPEAR1310_CPU_DBG_CLK_ENB 2 |
| 150 | #define SPEAR1310_DDR_CORE_CLK_ENB 1 |
| 151 | #define SPEAR1310_DDR_CTRL_CLK_ENB 0 |
| 152 | |
| 153 | #define SPEAR1310_RAS_CLK_ENB (VA_MISC_BASE + 0x310) |
| 154 | /* RAS_CLK_ENB register masks */ |
| 155 | #define SPEAR1310_SYNT3_CLK_ENB 17 |
| 156 | #define SPEAR1310_SYNT2_CLK_ENB 16 |
| 157 | #define SPEAR1310_SYNT1_CLK_ENB 15 |
| 158 | #define SPEAR1310_SYNT0_CLK_ENB 14 |
| 159 | #define SPEAR1310_PCLK3_CLK_ENB 13 |
| 160 | #define SPEAR1310_PCLK2_CLK_ENB 12 |
| 161 | #define SPEAR1310_PCLK1_CLK_ENB 11 |
| 162 | #define SPEAR1310_PCLK0_CLK_ENB 10 |
| 163 | #define SPEAR1310_PLL3_CLK_ENB 9 |
| 164 | #define SPEAR1310_PLL2_CLK_ENB 8 |
| 165 | #define SPEAR1310_C125M_PAD_CLK_ENB 7 |
| 166 | #define SPEAR1310_C30M_CLK_ENB 6 |
| 167 | #define SPEAR1310_C48M_CLK_ENB 5 |
| 168 | #define SPEAR1310_OSC_25M_CLK_ENB 4 |
| 169 | #define SPEAR1310_OSC_32K_CLK_ENB 3 |
| 170 | #define SPEAR1310_OSC_24M_CLK_ENB 2 |
| 171 | #define SPEAR1310_PCLK_CLK_ENB 1 |
| 172 | #define SPEAR1310_ACLK_CLK_ENB 0 |
| 173 | |
| 174 | /* RAS Area Control Register */ |
| 175 | #define SPEAR1310_RAS_CTRL_REG0 (VA_SPEAR1310_RAS_BASE + 0x000) |
| 176 | #define SPEAR1310_SSP1_CLK_MASK 3 |
| 177 | #define SPEAR1310_SSP1_CLK_SHIFT 26 |
| 178 | #define SPEAR1310_TDM_CLK_MASK 1 |
| 179 | #define SPEAR1310_TDM2_CLK_SHIFT 24 |
| 180 | #define SPEAR1310_TDM1_CLK_SHIFT 23 |
| 181 | #define SPEAR1310_I2C_CLK_MASK 1 |
| 182 | #define SPEAR1310_I2C7_CLK_SHIFT 22 |
| 183 | #define SPEAR1310_I2C6_CLK_SHIFT 21 |
| 184 | #define SPEAR1310_I2C5_CLK_SHIFT 20 |
| 185 | #define SPEAR1310_I2C4_CLK_SHIFT 19 |
| 186 | #define SPEAR1310_I2C3_CLK_SHIFT 18 |
| 187 | #define SPEAR1310_I2C2_CLK_SHIFT 17 |
| 188 | #define SPEAR1310_I2C1_CLK_SHIFT 16 |
| 189 | #define SPEAR1310_GPT64_CLK_MASK 1 |
| 190 | #define SPEAR1310_GPT64_CLK_SHIFT 15 |
| 191 | #define SPEAR1310_RAS_UART_CLK_MASK 1 |
| 192 | #define SPEAR1310_UART5_CLK_SHIFT 14 |
| 193 | #define SPEAR1310_UART4_CLK_SHIFT 13 |
| 194 | #define SPEAR1310_UART3_CLK_SHIFT 12 |
| 195 | #define SPEAR1310_UART2_CLK_SHIFT 11 |
| 196 | #define SPEAR1310_UART1_CLK_SHIFT 10 |
| 197 | #define SPEAR1310_PCI_CLK_MASK 1 |
| 198 | #define SPEAR1310_PCI_CLK_SHIFT 0 |
| 199 | |
| 200 | #define SPEAR1310_RAS_CTRL_REG1 (VA_SPEAR1310_RAS_BASE + 0x004) |
| 201 | #define SPEAR1310_PHY_CLK_MASK 0x3 |
| 202 | #define SPEAR1310_RMII_PHY_CLK_SHIFT 0 |
| 203 | #define SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT 2 |
| 204 | |
| 205 | #define SPEAR1310_RAS_SW_CLK_CTRL (VA_SPEAR1310_RAS_BASE + 0x0148) |
| 206 | #define SPEAR1310_CAN1_CLK_ENB 25 |
| 207 | #define SPEAR1310_CAN0_CLK_ENB 24 |
| 208 | #define SPEAR1310_GPT64_CLK_ENB 23 |
| 209 | #define SPEAR1310_SSP1_CLK_ENB 22 |
| 210 | #define SPEAR1310_I2C7_CLK_ENB 21 |
| 211 | #define SPEAR1310_I2C6_CLK_ENB 20 |
| 212 | #define SPEAR1310_I2C5_CLK_ENB 19 |
| 213 | #define SPEAR1310_I2C4_CLK_ENB 18 |
| 214 | #define SPEAR1310_I2C3_CLK_ENB 17 |
| 215 | #define SPEAR1310_I2C2_CLK_ENB 16 |
| 216 | #define SPEAR1310_I2C1_CLK_ENB 15 |
| 217 | #define SPEAR1310_UART5_CLK_ENB 14 |
| 218 | #define SPEAR1310_UART4_CLK_ENB 13 |
| 219 | #define SPEAR1310_UART3_CLK_ENB 12 |
| 220 | #define SPEAR1310_UART2_CLK_ENB 11 |
| 221 | #define SPEAR1310_UART1_CLK_ENB 10 |
| 222 | #define SPEAR1310_RS485_1_CLK_ENB 9 |
| 223 | #define SPEAR1310_RS485_0_CLK_ENB 8 |
| 224 | #define SPEAR1310_TDM2_CLK_ENB 7 |
| 225 | #define SPEAR1310_TDM1_CLK_ENB 6 |
| 226 | #define SPEAR1310_PCI_CLK_ENB 5 |
| 227 | #define SPEAR1310_GMII_CLK_ENB 4 |
| 228 | #define SPEAR1310_MII2_CLK_ENB 3 |
| 229 | #define SPEAR1310_MII1_CLK_ENB 2 |
| 230 | #define SPEAR1310_MII0_CLK_ENB 1 |
| 231 | #define SPEAR1310_ESRAM_CLK_ENB 0 |
| 232 | |
| 233 | static DEFINE_SPINLOCK(_lock); |
| 234 | |
| 235 | /* pll rate configuration table, in ascending order of rates */ |
| 236 | static struct pll_rate_tbl pll_rtbl[] = { |
| 237 | /* PCLK 24MHz */ |
| 238 | {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */ |
| 239 | {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */ |
| 240 | {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */ |
| 241 | {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */ |
| 242 | {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */ |
| 243 | {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */ |
| 244 | {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */ |
| 245 | }; |
| 246 | |
| 247 | /* vco-pll4 rate configuration table, in ascending order of rates */ |
| 248 | static struct pll_rate_tbl pll4_rtbl[] = { |
| 249 | {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */ |
| 250 | {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */ |
| 251 | {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */ |
| 252 | {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */ |
| 253 | }; |
| 254 | |
| 255 | /* aux rate configuration table, in ascending order of rates */ |
| 256 | static struct aux_rate_tbl aux_rtbl[] = { |
| 257 | /* For VCO1div2 = 500 MHz */ |
| 258 | {.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */ |
| 259 | {.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */ |
| 260 | {.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */ |
| 261 | {.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */ |
| 262 | {.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */ |
| 263 | {.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */ |
| 264 | }; |
| 265 | |
| 266 | /* gmac rate configuration table, in ascending order of rates */ |
| 267 | static struct aux_rate_tbl gmac_rtbl[] = { |
| 268 | /* For gmac phy input clk */ |
| 269 | {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */ |
| 270 | {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */ |
| 271 | {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */ |
| 272 | {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */ |
| 273 | }; |
| 274 | |
| 275 | /* clcd rate configuration table, in ascending order of rates */ |
| 276 | static struct frac_rate_tbl clcd_rtbl[] = { |
| 277 | {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/ |
| 278 | {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/ |
| 279 | {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */ |
| 280 | {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */ |
| 281 | {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/ |
| 282 | {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/ |
| 283 | {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */ |
| 284 | {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/ |
| 285 | {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/ |
| 286 | {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/ |
| 287 | }; |
| 288 | |
| 289 | /* i2s prescaler1 masks */ |
| 290 | static struct aux_clk_masks i2s_prs1_masks = { |
| 291 | .eq_sel_mask = AUX_EQ_SEL_MASK, |
| 292 | .eq_sel_shift = SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT, |
| 293 | .eq1_mask = AUX_EQ1_SEL, |
| 294 | .eq2_mask = AUX_EQ2_SEL, |
| 295 | .xscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_X_MASK, |
| 296 | .xscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_X_SHIFT, |
| 297 | .yscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_Y_MASK, |
| 298 | .yscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_Y_SHIFT, |
| 299 | }; |
| 300 | |
| 301 | /* i2s sclk (bit clock) syynthesizers masks */ |
| 302 | static struct aux_clk_masks i2s_sclk_masks = { |
| 303 | .eq_sel_mask = AUX_EQ_SEL_MASK, |
| 304 | .eq_sel_shift = SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT, |
| 305 | .eq1_mask = AUX_EQ1_SEL, |
| 306 | .eq2_mask = AUX_EQ2_SEL, |
| 307 | .xscale_sel_mask = SPEAR1310_I2S_SCLK_X_MASK, |
| 308 | .xscale_sel_shift = SPEAR1310_I2S_SCLK_X_SHIFT, |
| 309 | .yscale_sel_mask = SPEAR1310_I2S_SCLK_Y_MASK, |
| 310 | .yscale_sel_shift = SPEAR1310_I2S_SCLK_Y_SHIFT, |
| 311 | .enable_bit = SPEAR1310_I2S_SCLK_SYNTH_ENB, |
| 312 | }; |
| 313 | |
| 314 | /* i2s prs1 aux rate configuration table, in ascending order of rates */ |
| 315 | static struct aux_rate_tbl i2s_prs1_rtbl[] = { |
| 316 | /* For parent clk = 49.152 MHz */ |
| 317 | {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz */ |
| 318 | }; |
| 319 | |
| 320 | /* i2s sclk aux rate configuration table, in ascending order of rates */ |
| 321 | static struct aux_rate_tbl i2s_sclk_rtbl[] = { |
| 322 | /* For i2s_ref_clk = 12.288MHz */ |
| 323 | {.xscale = 1, .yscale = 4, .eq = 0}, /* 1.53 MHz */ |
| 324 | {.xscale = 1, .yscale = 2, .eq = 0}, /* 3.07 Mhz */ |
| 325 | }; |
| 326 | |
| 327 | /* adc rate configuration table, in ascending order of rates */ |
| 328 | /* possible adc range is 2.5 MHz to 20 MHz. */ |
| 329 | static struct aux_rate_tbl adc_rtbl[] = { |
| 330 | /* For ahb = 166.67 MHz */ |
| 331 | {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */ |
| 332 | {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */ |
| 333 | {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */ |
| 334 | {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */ |
| 335 | }; |
| 336 | |
| 337 | /* General synth rate configuration table, in ascending order of rates */ |
| 338 | static struct frac_rate_tbl gen_rtbl[] = { |
| 339 | /* For vco1div4 = 250 MHz */ |
| 340 | {.div = 0x14000}, /* 25 MHz */ |
| 341 | {.div = 0x0A000}, /* 50 MHz */ |
| 342 | {.div = 0x05000}, /* 100 MHz */ |
| 343 | {.div = 0x02000}, /* 250 MHz */ |
| 344 | }; |
| 345 | |
| 346 | /* clock parents */ |
| 347 | static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", }; |
| 348 | static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", }; |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 349 | static const char *uart0_parents[] = { "pll5_clk", "uart_syn_gclk", }; |
| 350 | static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", }; |
| 351 | static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 352 | "osc_25m_clk", }; |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 353 | static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", }; |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 354 | static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", }; |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 355 | static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", }; |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 356 | static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk", |
| 357 | "i2s_src_pad_clk", }; |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 358 | static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", }; |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 359 | static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk", |
| 360 | "pll3_clk", }; |
| 361 | static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk", |
| 362 | "pll2_clk", }; |
| 363 | static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none", |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 364 | "ras_pll2_clk", "ras_syn0_clk", }; |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 365 | static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk", |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 366 | "ras_pll2_clk", "ras_syn0_clk", }; |
| 367 | static const char *uart_parents[] = { "ras_apb_clk", "gen_syn3_clk", }; |
| 368 | static const char *i2c_parents[] = { "ras_apb_clk", "gen_syn1_clk", }; |
| 369 | static const char *ssp1_parents[] = { "ras_apb_clk", "gen_syn1_clk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 370 | "ras_plclk0_clk", }; |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 371 | static const char *pci_parents[] = { "ras_pll3_clk", "gen_syn2_clk", }; |
| 372 | static const char *tdm_parents[] = { "ras_pll3_clk", "gen_syn1_clk", }; |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 373 | |
| 374 | void __init spear1310_clk_init(void) |
| 375 | { |
| 376 | struct clk *clk, *clk1; |
| 377 | |
| 378 | clk = clk_register_fixed_rate(NULL, "apb_pclk", NULL, CLK_IS_ROOT, 0); |
| 379 | clk_register_clkdev(clk, "apb_pclk", NULL); |
| 380 | |
| 381 | clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, CLK_IS_ROOT, |
| 382 | 32000); |
| 383 | clk_register_clkdev(clk, "osc_32k_clk", NULL); |
| 384 | |
| 385 | clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, CLK_IS_ROOT, |
| 386 | 24000000); |
| 387 | clk_register_clkdev(clk, "osc_24m_clk", NULL); |
| 388 | |
| 389 | clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, CLK_IS_ROOT, |
| 390 | 25000000); |
| 391 | clk_register_clkdev(clk, "osc_25m_clk", NULL); |
| 392 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 393 | clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, CLK_IS_ROOT, |
| 394 | 125000000); |
| 395 | clk_register_clkdev(clk, "gmii_pad_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 396 | |
| 397 | clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL, |
| 398 | CLK_IS_ROOT, 12288000); |
| 399 | clk_register_clkdev(clk, "i2s_src_pad_clk", NULL); |
| 400 | |
| 401 | /* clock derived from 32 KHz osc clk */ |
| 402 | clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0, |
| 403 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_RTC_CLK_ENB, 0, |
| 404 | &_lock); |
| 405 | clk_register_clkdev(clk, NULL, "fc900000.rtc"); |
| 406 | |
| 407 | /* clock derived from 24 or 25 MHz osc clk */ |
| 408 | /* vco-pll */ |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 409 | clk = clk_register_mux(NULL, "vco1_mclk", vco_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 410 | ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG, |
| 411 | SPEAR1310_PLL1_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0, |
| 412 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 413 | clk_register_clkdev(clk, "vco1_mclk", NULL); |
| 414 | clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 415 | 0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl, |
| 416 | ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL); |
| 417 | clk_register_clkdev(clk, "vco1_clk", NULL); |
| 418 | clk_register_clkdev(clk1, "pll1_clk", NULL); |
| 419 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 420 | clk = clk_register_mux(NULL, "vco2_mclk", vco_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 421 | ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG, |
| 422 | SPEAR1310_PLL2_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0, |
| 423 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 424 | clk_register_clkdev(clk, "vco2_mclk", NULL); |
| 425 | clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 426 | 0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl, |
| 427 | ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL); |
| 428 | clk_register_clkdev(clk, "vco2_clk", NULL); |
| 429 | clk_register_clkdev(clk1, "pll2_clk", NULL); |
| 430 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 431 | clk = clk_register_mux(NULL, "vco3_mclk", vco_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 432 | ARRAY_SIZE(vco_parents), 0, SPEAR1310_PLL_CFG, |
| 433 | SPEAR1310_PLL3_CLK_SHIFT, SPEAR1310_PLL_CLK_MASK, 0, |
| 434 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 435 | clk_register_clkdev(clk, "vco3_mclk", NULL); |
| 436 | clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 437 | 0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl, |
| 438 | ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL); |
| 439 | clk_register_clkdev(clk, "vco3_clk", NULL); |
| 440 | clk_register_clkdev(clk1, "pll3_clk", NULL); |
| 441 | |
| 442 | clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk", |
| 443 | 0, SPEAR1310_PLL4_CTR, SPEAR1310_PLL4_FRQ, pll4_rtbl, |
| 444 | ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL); |
| 445 | clk_register_clkdev(clk, "vco4_clk", NULL); |
| 446 | clk_register_clkdev(clk1, "pll4_clk", NULL); |
| 447 | |
| 448 | clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0, |
| 449 | 48000000); |
| 450 | clk_register_clkdev(clk, "pll5_clk", NULL); |
| 451 | |
| 452 | clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0, |
| 453 | 25000000); |
| 454 | clk_register_clkdev(clk, "pll6_clk", NULL); |
| 455 | |
| 456 | /* vco div n clocks */ |
| 457 | clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1, |
| 458 | 2); |
| 459 | clk_register_clkdev(clk, "vco1div2_clk", NULL); |
| 460 | |
| 461 | clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1, |
| 462 | 4); |
| 463 | clk_register_clkdev(clk, "vco1div4_clk", NULL); |
| 464 | |
| 465 | clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1, |
| 466 | 2); |
| 467 | clk_register_clkdev(clk, "vco2div2_clk", NULL); |
| 468 | |
| 469 | clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1, |
| 470 | 2); |
| 471 | clk_register_clkdev(clk, "vco3div2_clk", NULL); |
| 472 | |
| 473 | /* peripherals */ |
| 474 | clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1, |
| 475 | 128); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 476 | clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 477 | SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0, |
| 478 | &_lock); |
| 479 | clk_register_clkdev(clk, NULL, "spear_thermal"); |
| 480 | |
| 481 | /* clock derived from pll4 clk */ |
| 482 | clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1, |
| 483 | 1); |
| 484 | clk_register_clkdev(clk, "ddr_clk", NULL); |
| 485 | |
| 486 | /* clock derived from pll1 clk */ |
| 487 | clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk", 0, 1, 2); |
| 488 | clk_register_clkdev(clk, "cpu_clk", NULL); |
| 489 | |
| 490 | clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1, |
| 491 | 2); |
| 492 | clk_register_clkdev(clk, NULL, "ec800620.wdt"); |
| 493 | |
| 494 | clk = clk_register_fixed_factor(NULL, "ahb_clk", "pll1_clk", 0, 1, |
| 495 | 6); |
| 496 | clk_register_clkdev(clk, "ahb_clk", NULL); |
| 497 | |
| 498 | clk = clk_register_fixed_factor(NULL, "apb_clk", "pll1_clk", 0, 1, |
| 499 | 12); |
| 500 | clk_register_clkdev(clk, "apb_clk", NULL); |
| 501 | |
| 502 | /* gpt clocks */ |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 503 | clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 504 | ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, |
| 505 | SPEAR1310_GPT0_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, |
| 506 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 507 | clk_register_clkdev(clk, "gpt0_mclk", NULL); |
| 508 | clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 509 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0, |
| 510 | &_lock); |
| 511 | clk_register_clkdev(clk, NULL, "gpt0"); |
| 512 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 513 | clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 514 | ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, |
| 515 | SPEAR1310_GPT1_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, |
| 516 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 517 | clk_register_clkdev(clk, "gpt1_mclk", NULL); |
| 518 | clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 519 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0, |
| 520 | &_lock); |
| 521 | clk_register_clkdev(clk, NULL, "gpt1"); |
| 522 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 523 | clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 524 | ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, |
| 525 | SPEAR1310_GPT2_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, |
| 526 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 527 | clk_register_clkdev(clk, "gpt2_mclk", NULL); |
| 528 | clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 529 | SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0, |
| 530 | &_lock); |
| 531 | clk_register_clkdev(clk, NULL, "gpt2"); |
| 532 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 533 | clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 534 | ARRAY_SIZE(gpt_parents), 0, SPEAR1310_PERIP_CLK_CFG, |
| 535 | SPEAR1310_GPT3_CLK_SHIFT, SPEAR1310_GPT_CLK_MASK, 0, |
| 536 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 537 | clk_register_clkdev(clk, "gpt3_mclk", NULL); |
| 538 | clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 539 | SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0, |
| 540 | &_lock); |
| 541 | clk_register_clkdev(clk, NULL, "gpt3"); |
| 542 | |
| 543 | /* others */ |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 544 | clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "vco1div2_clk", |
| 545 | 0, SPEAR1310_UART_CLK_SYNT, NULL, aux_rtbl, |
| 546 | ARRAY_SIZE(aux_rtbl), &_lock, &clk1); |
| 547 | clk_register_clkdev(clk, "uart_syn_clk", NULL); |
| 548 | clk_register_clkdev(clk1, "uart_syn_gclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 549 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 550 | clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 551 | ARRAY_SIZE(uart0_parents), 0, SPEAR1310_PERIP_CLK_CFG, |
| 552 | SPEAR1310_UART_CLK_SHIFT, SPEAR1310_UART_CLK_MASK, 0, |
| 553 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 554 | clk_register_clkdev(clk, "uart0_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 555 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 556 | clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 557 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UART_CLK_ENB, 0, |
| 558 | &_lock); |
| 559 | clk_register_clkdev(clk, NULL, "e0000000.serial"); |
| 560 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 561 | clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 562 | "vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL, |
| 563 | aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 564 | clk_register_clkdev(clk, "sdhci_syn_clk", NULL); |
| 565 | clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 566 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 567 | clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 568 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SDHCI_CLK_ENB, 0, |
| 569 | &_lock); |
| 570 | clk_register_clkdev(clk, NULL, "b3000000.sdhci"); |
| 571 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 572 | clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk", |
| 573 | 0, SPEAR1310_CFXD_CLK_SYNT, NULL, aux_rtbl, |
| 574 | ARRAY_SIZE(aux_rtbl), &_lock, &clk1); |
| 575 | clk_register_clkdev(clk, "cfxd_syn_clk", NULL); |
| 576 | clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 577 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 578 | clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 579 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CFXD_CLK_ENB, 0, |
| 580 | &_lock); |
| 581 | clk_register_clkdev(clk, NULL, "b2800000.cf"); |
| 582 | clk_register_clkdev(clk, NULL, "arasan_xd"); |
| 583 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 584 | clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk", |
| 585 | 0, SPEAR1310_C3_CLK_SYNT, NULL, aux_rtbl, |
| 586 | ARRAY_SIZE(aux_rtbl), &_lock, &clk1); |
| 587 | clk_register_clkdev(clk, "c3_syn_clk", NULL); |
| 588 | clk_register_clkdev(clk1, "c3_syn_gclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 589 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 590 | clk = clk_register_mux(NULL, "c3_mclk", c3_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 591 | ARRAY_SIZE(c3_parents), 0, SPEAR1310_PERIP_CLK_CFG, |
| 592 | SPEAR1310_C3_CLK_SHIFT, SPEAR1310_C3_CLK_MASK, 0, |
| 593 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 594 | clk_register_clkdev(clk, "c3_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 595 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 596 | clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 597 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0, |
| 598 | &_lock); |
| 599 | clk_register_clkdev(clk, NULL, "c3"); |
| 600 | |
| 601 | /* gmac */ |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 602 | clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 603 | ARRAY_SIZE(gmac_phy_input_parents), 0, |
| 604 | SPEAR1310_GMAC_CLK_CFG, |
| 605 | SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT, |
| 606 | SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 607 | clk_register_clkdev(clk, "phy_input_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 608 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 609 | clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk", |
| 610 | 0, SPEAR1310_GMAC_CLK_SYNT, NULL, gmac_rtbl, |
| 611 | ARRAY_SIZE(gmac_rtbl), &_lock, &clk1); |
| 612 | clk_register_clkdev(clk, "phy_syn_clk", NULL); |
| 613 | clk_register_clkdev(clk1, "phy_syn_gclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 614 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 615 | clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 616 | ARRAY_SIZE(gmac_phy_parents), 0, |
| 617 | SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT, |
| 618 | SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock); |
| 619 | clk_register_clkdev(clk, NULL, "stmmacphy.0"); |
| 620 | |
| 621 | /* clcd */ |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 622 | clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 623 | ARRAY_SIZE(clcd_synth_parents), 0, |
| 624 | SPEAR1310_CLCD_CLK_SYNT, SPEAR1310_CLCD_SYNT_CLK_SHIFT, |
| 625 | SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 626 | clk_register_clkdev(clk, "clcd_syn_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 627 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 628 | clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 629 | SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl, |
| 630 | ARRAY_SIZE(clcd_rtbl), &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 631 | clk_register_clkdev(clk, "clcd_syn_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 632 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 633 | clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 634 | ARRAY_SIZE(clcd_pixel_parents), 0, |
| 635 | SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT, |
| 636 | SPEAR1310_CLCD_CLK_MASK, 0, &_lock); |
| 637 | clk_register_clkdev(clk, "clcd_pixel_clk", NULL); |
| 638 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 639 | clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 640 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0, |
| 641 | &_lock); |
| 642 | clk_register_clkdev(clk, "clcd_clk", NULL); |
| 643 | |
| 644 | /* i2s */ |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 645 | clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 646 | ARRAY_SIZE(i2s_src_parents), 0, SPEAR1310_I2S_CLK_CFG, |
| 647 | SPEAR1310_I2S_SRC_CLK_SHIFT, SPEAR1310_I2S_SRC_CLK_MASK, |
| 648 | 0, &_lock); |
| 649 | clk_register_clkdev(clk, "i2s_src_clk", NULL); |
| 650 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 651 | clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 652 | SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl, |
| 653 | ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL); |
| 654 | clk_register_clkdev(clk, "i2s_prs1_clk", NULL); |
| 655 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 656 | clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 657 | ARRAY_SIZE(i2s_ref_parents), 0, SPEAR1310_I2S_CLK_CFG, |
| 658 | SPEAR1310_I2S_REF_SHIFT, SPEAR1310_I2S_REF_SEL_MASK, 0, |
| 659 | &_lock); |
| 660 | clk_register_clkdev(clk, "i2s_ref_clk", NULL); |
| 661 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 662 | clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 663 | SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB, |
| 664 | 0, &_lock); |
| 665 | clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL); |
| 666 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 667 | clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 668 | "i2s_ref_pad_clk", 0, SPEAR1310_I2S_CLK_CFG, |
| 669 | &i2s_sclk_masks, i2s_sclk_rtbl, |
| 670 | ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1); |
| 671 | clk_register_clkdev(clk, "i2s_sclk_clk", NULL); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 672 | clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 673 | |
| 674 | /* clock derived from ahb clk */ |
| 675 | clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0, |
| 676 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2C0_CLK_ENB, 0, |
| 677 | &_lock); |
| 678 | clk_register_clkdev(clk, NULL, "e0280000.i2c"); |
| 679 | |
| 680 | clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0, |
| 681 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_DMA_CLK_ENB, 0, |
| 682 | &_lock); |
| 683 | clk_register_clkdev(clk, NULL, "ea800000.dma"); |
| 684 | clk_register_clkdev(clk, NULL, "eb000000.dma"); |
| 685 | |
| 686 | clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0, |
| 687 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_JPEG_CLK_ENB, 0, |
| 688 | &_lock); |
| 689 | clk_register_clkdev(clk, NULL, "b2000000.jpeg"); |
| 690 | |
| 691 | clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0, |
| 692 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GMAC_CLK_ENB, 0, |
| 693 | &_lock); |
| 694 | clk_register_clkdev(clk, NULL, "e2000000.eth"); |
| 695 | |
| 696 | clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0, |
| 697 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_FSMC_CLK_ENB, 0, |
| 698 | &_lock); |
| 699 | clk_register_clkdev(clk, NULL, "b0000000.flash"); |
| 700 | |
| 701 | clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0, |
| 702 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SMI_CLK_ENB, 0, |
| 703 | &_lock); |
| 704 | clk_register_clkdev(clk, NULL, "ea000000.flash"); |
| 705 | |
| 706 | clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0, |
| 707 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC0_CLK_ENB, 0, |
| 708 | &_lock); |
| 709 | clk_register_clkdev(clk, "usbh.0_clk", NULL); |
| 710 | |
| 711 | clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0, |
| 712 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC1_CLK_ENB, 0, |
| 713 | &_lock); |
| 714 | clk_register_clkdev(clk, "usbh.1_clk", NULL); |
| 715 | |
| 716 | clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0, |
| 717 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UOC_CLK_ENB, 0, |
| 718 | &_lock); |
| 719 | clk_register_clkdev(clk, NULL, "uoc"); |
| 720 | |
| 721 | clk = clk_register_gate(NULL, "pcie_sata_0_clk", "ahb_clk", 0, |
| 722 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_0_CLK_ENB, |
| 723 | 0, &_lock); |
| 724 | clk_register_clkdev(clk, NULL, "dw_pcie.0"); |
| 725 | clk_register_clkdev(clk, NULL, "ahci.0"); |
| 726 | |
| 727 | clk = clk_register_gate(NULL, "pcie_sata_1_clk", "ahb_clk", 0, |
| 728 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_1_CLK_ENB, |
| 729 | 0, &_lock); |
| 730 | clk_register_clkdev(clk, NULL, "dw_pcie.1"); |
| 731 | clk_register_clkdev(clk, NULL, "ahci.1"); |
| 732 | |
| 733 | clk = clk_register_gate(NULL, "pcie_sata_2_clk", "ahb_clk", 0, |
| 734 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_2_CLK_ENB, |
| 735 | 0, &_lock); |
| 736 | clk_register_clkdev(clk, NULL, "dw_pcie.2"); |
| 737 | clk_register_clkdev(clk, NULL, "ahci.2"); |
| 738 | |
| 739 | clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0, |
| 740 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM0_CLK_ENB, 0, |
| 741 | &_lock); |
| 742 | clk_register_clkdev(clk, "sysram0_clk", NULL); |
| 743 | |
| 744 | clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0, |
| 745 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM1_CLK_ENB, 0, |
| 746 | &_lock); |
| 747 | clk_register_clkdev(clk, "sysram1_clk", NULL); |
| 748 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 749 | clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 750 | 0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl, |
| 751 | ARRAY_SIZE(adc_rtbl), &_lock, &clk1); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 752 | clk_register_clkdev(clk, "adc_syn_clk", NULL); |
| 753 | clk_register_clkdev(clk1, "adc_syn_gclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 754 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 755 | clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 756 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_ADC_CLK_ENB, 0, |
| 757 | &_lock); |
| 758 | clk_register_clkdev(clk, NULL, "adc_clk"); |
| 759 | |
| 760 | /* clock derived from apb clk */ |
| 761 | clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0, |
| 762 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SSP_CLK_ENB, 0, |
| 763 | &_lock); |
| 764 | clk_register_clkdev(clk, NULL, "e0100000.spi"); |
| 765 | |
| 766 | clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0, |
| 767 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO0_CLK_ENB, 0, |
| 768 | &_lock); |
| 769 | clk_register_clkdev(clk, NULL, "e0600000.gpio"); |
| 770 | |
| 771 | clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0, |
| 772 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO1_CLK_ENB, 0, |
| 773 | &_lock); |
| 774 | clk_register_clkdev(clk, NULL, "e0680000.gpio"); |
| 775 | |
| 776 | clk = clk_register_gate(NULL, "i2s0_clk", "apb_clk", 0, |
| 777 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S0_CLK_ENB, 0, |
| 778 | &_lock); |
| 779 | clk_register_clkdev(clk, NULL, "e0180000.i2s"); |
| 780 | |
| 781 | clk = clk_register_gate(NULL, "i2s1_clk", "apb_clk", 0, |
| 782 | SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S1_CLK_ENB, 0, |
| 783 | &_lock); |
| 784 | clk_register_clkdev(clk, NULL, "e0200000.i2s"); |
| 785 | |
| 786 | clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0, |
| 787 | SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_KBD_CLK_ENB, 0, |
| 788 | &_lock); |
| 789 | clk_register_clkdev(clk, NULL, "e0300000.kbd"); |
| 790 | |
| 791 | /* RAS clks */ |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 792 | clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents, |
| 793 | ARRAY_SIZE(gen_synth0_1_parents), 0, SPEAR1310_PLL_CFG, |
| 794 | SPEAR1310_RAS_SYNT0_1_CLK_SHIFT, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 795 | SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 796 | clk_register_clkdev(clk, "gen_syn0_1_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 797 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 798 | clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents, |
| 799 | ARRAY_SIZE(gen_synth2_3_parents), 0, SPEAR1310_PLL_CFG, |
| 800 | SPEAR1310_RAS_SYNT2_3_CLK_SHIFT, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 801 | SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 802 | clk_register_clkdev(clk, "gen_syn2_3_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 803 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 804 | clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_clk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 805 | SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl), |
| 806 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 807 | clk_register_clkdev(clk, "gen_syn0_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 808 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 809 | clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_clk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 810 | SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl), |
| 811 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 812 | clk_register_clkdev(clk, "gen_syn1_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 813 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 814 | clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_clk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 815 | SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl), |
| 816 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 817 | clk_register_clkdev(clk, "gen_syn2_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 818 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 819 | clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_clk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 820 | SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl), |
| 821 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 822 | clk_register_clkdev(clk, "gen_syn3_clk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 823 | |
| 824 | clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0, |
| 825 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0, |
| 826 | &_lock); |
| 827 | clk_register_clkdev(clk, "ras_osc_24m_clk", NULL); |
| 828 | |
| 829 | clk = clk_register_gate(NULL, "ras_osc_25m_clk", "osc_25m_clk", 0, |
| 830 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_25M_CLK_ENB, 0, |
| 831 | &_lock); |
| 832 | clk_register_clkdev(clk, "ras_osc_25m_clk", NULL); |
| 833 | |
| 834 | clk = clk_register_gate(NULL, "ras_osc_32k_clk", "osc_32k_clk", 0, |
| 835 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_32K_CLK_ENB, 0, |
| 836 | &_lock); |
| 837 | clk_register_clkdev(clk, "ras_osc_32k_clk", NULL); |
| 838 | |
| 839 | clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0, |
| 840 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL2_CLK_ENB, 0, |
| 841 | &_lock); |
| 842 | clk_register_clkdev(clk, "ras_pll2_clk", NULL); |
| 843 | |
| 844 | clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0, |
| 845 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL3_CLK_ENB, 0, |
| 846 | &_lock); |
| 847 | clk_register_clkdev(clk, "ras_pll3_clk", NULL); |
| 848 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 849 | clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_pad_clk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 850 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0, |
| 851 | &_lock); |
| 852 | clk_register_clkdev(clk, "ras_tx125_clk", NULL); |
| 853 | |
| 854 | clk = clk_register_fixed_rate(NULL, "ras_30m_fixed_clk", "pll5_clk", 0, |
| 855 | 30000000); |
| 856 | clk = clk_register_gate(NULL, "ras_30m_clk", "ras_30m_fixed_clk", 0, |
| 857 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_C30M_CLK_ENB, 0, |
| 858 | &_lock); |
| 859 | clk_register_clkdev(clk, "ras_30m_clk", NULL); |
| 860 | |
| 861 | clk = clk_register_fixed_rate(NULL, "ras_48m_fixed_clk", "pll5_clk", 0, |
| 862 | 48000000); |
| 863 | clk = clk_register_gate(NULL, "ras_48m_clk", "ras_48m_fixed_clk", 0, |
| 864 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_C48M_CLK_ENB, 0, |
| 865 | &_lock); |
| 866 | clk_register_clkdev(clk, "ras_48m_clk", NULL); |
| 867 | |
| 868 | clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0, |
| 869 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_ACLK_CLK_ENB, 0, |
| 870 | &_lock); |
| 871 | clk_register_clkdev(clk, "ras_ahb_clk", NULL); |
| 872 | |
| 873 | clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0, |
| 874 | SPEAR1310_RAS_CLK_ENB, SPEAR1310_PCLK_CLK_ENB, 0, |
| 875 | &_lock); |
| 876 | clk_register_clkdev(clk, "ras_apb_clk", NULL); |
| 877 | |
| 878 | clk = clk_register_fixed_rate(NULL, "ras_plclk0_clk", NULL, CLK_IS_ROOT, |
| 879 | 50000000); |
| 880 | |
| 881 | clk = clk_register_fixed_rate(NULL, "ras_tx50_clk", NULL, CLK_IS_ROOT, |
| 882 | 50000000); |
| 883 | |
| 884 | clk = clk_register_gate(NULL, "can0_clk", "apb_clk", 0, |
| 885 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN0_CLK_ENB, 0, |
| 886 | &_lock); |
| 887 | clk_register_clkdev(clk, NULL, "c_can_platform.0"); |
| 888 | |
| 889 | clk = clk_register_gate(NULL, "can1_clk", "apb_clk", 0, |
| 890 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN1_CLK_ENB, 0, |
| 891 | &_lock); |
| 892 | clk_register_clkdev(clk, NULL, "c_can_platform.1"); |
| 893 | |
| 894 | clk = clk_register_gate(NULL, "ras_smii0_clk", "ras_ahb_clk", 0, |
| 895 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII0_CLK_ENB, 0, |
| 896 | &_lock); |
| 897 | clk_register_clkdev(clk, NULL, "5c400000.eth"); |
| 898 | |
| 899 | clk = clk_register_gate(NULL, "ras_smii1_clk", "ras_ahb_clk", 0, |
| 900 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII1_CLK_ENB, 0, |
| 901 | &_lock); |
| 902 | clk_register_clkdev(clk, NULL, "5c500000.eth"); |
| 903 | |
| 904 | clk = clk_register_gate(NULL, "ras_smii2_clk", "ras_ahb_clk", 0, |
| 905 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII2_CLK_ENB, 0, |
| 906 | &_lock); |
| 907 | clk_register_clkdev(clk, NULL, "5c600000.eth"); |
| 908 | |
| 909 | clk = clk_register_gate(NULL, "ras_rgmii_clk", "ras_ahb_clk", 0, |
| 910 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_GMII_CLK_ENB, 0, |
| 911 | &_lock); |
| 912 | clk_register_clkdev(clk, NULL, "5c700000.eth"); |
| 913 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 914 | clk = clk_register_mux(NULL, "smii_rgmii_phy_mclk", |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 915 | smii_rgmii_phy_parents, |
| 916 | ARRAY_SIZE(smii_rgmii_phy_parents), 0, |
| 917 | SPEAR1310_RAS_CTRL_REG1, |
| 918 | SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT, |
| 919 | SPEAR1310_PHY_CLK_MASK, 0, &_lock); |
| 920 | clk_register_clkdev(clk, NULL, "stmmacphy.1"); |
| 921 | clk_register_clkdev(clk, NULL, "stmmacphy.2"); |
| 922 | clk_register_clkdev(clk, NULL, "stmmacphy.4"); |
| 923 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 924 | clk = clk_register_mux(NULL, "rmii_phy_mclk", rmii_phy_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 925 | ARRAY_SIZE(rmii_phy_parents), 0, |
| 926 | SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT, |
| 927 | SPEAR1310_PHY_CLK_MASK, 0, &_lock); |
| 928 | clk_register_clkdev(clk, NULL, "stmmacphy.3"); |
| 929 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 930 | clk = clk_register_mux(NULL, "uart1_mclk", uart_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 931 | ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 932 | SPEAR1310_UART1_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, |
| 933 | 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 934 | clk_register_clkdev(clk, "uart1_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 935 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 936 | clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 937 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0, |
| 938 | &_lock); |
| 939 | clk_register_clkdev(clk, NULL, "5c800000.serial"); |
| 940 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 941 | clk = clk_register_mux(NULL, "uart2_mclk", uart_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 942 | ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 943 | SPEAR1310_UART2_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, |
| 944 | 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 945 | clk_register_clkdev(clk, "uart2_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 946 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 947 | clk = clk_register_gate(NULL, "uart2_clk", "uart2_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 948 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0, |
| 949 | &_lock); |
| 950 | clk_register_clkdev(clk, NULL, "5c900000.serial"); |
| 951 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 952 | clk = clk_register_mux(NULL, "uart3_mclk", uart_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 953 | ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 954 | SPEAR1310_UART3_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, |
| 955 | 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 956 | clk_register_clkdev(clk, "uart3_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 957 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 958 | clk = clk_register_gate(NULL, "uart3_clk", "uart3_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 959 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0, |
| 960 | &_lock); |
| 961 | clk_register_clkdev(clk, NULL, "5ca00000.serial"); |
| 962 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 963 | clk = clk_register_mux(NULL, "uart4_mclk", uart_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 964 | ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 965 | SPEAR1310_UART4_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, |
| 966 | 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 967 | clk_register_clkdev(clk, "uart4_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 968 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 969 | clk = clk_register_gate(NULL, "uart4_clk", "uart4_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 970 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0, |
| 971 | &_lock); |
| 972 | clk_register_clkdev(clk, NULL, "5cb00000.serial"); |
| 973 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 974 | clk = clk_register_mux(NULL, "uart5_mclk", uart_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 975 | ARRAY_SIZE(uart_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 976 | SPEAR1310_UART5_CLK_SHIFT, SPEAR1310_RAS_UART_CLK_MASK, |
| 977 | 0, &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 978 | clk_register_clkdev(clk, "uart5_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 979 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 980 | clk = clk_register_gate(NULL, "uart5_clk", "uart5_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 981 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0, |
| 982 | &_lock); |
| 983 | clk_register_clkdev(clk, NULL, "5cc00000.serial"); |
| 984 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 985 | clk = clk_register_mux(NULL, "i2c1_mclk", i2c_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 986 | ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 987 | SPEAR1310_I2C1_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, |
| 988 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 989 | clk_register_clkdev(clk, "i2c1_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 990 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 991 | clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 992 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0, |
| 993 | &_lock); |
| 994 | clk_register_clkdev(clk, NULL, "5cd00000.i2c"); |
| 995 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 996 | clk = clk_register_mux(NULL, "i2c2_mclk", i2c_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 997 | ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 998 | SPEAR1310_I2C2_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, |
| 999 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1000 | clk_register_clkdev(clk, "i2c2_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1001 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1002 | clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1003 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0, |
| 1004 | &_lock); |
| 1005 | clk_register_clkdev(clk, NULL, "5ce00000.i2c"); |
| 1006 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1007 | clk = clk_register_mux(NULL, "i2c3_mclk", i2c_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1008 | ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1009 | SPEAR1310_I2C3_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, |
| 1010 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1011 | clk_register_clkdev(clk, "i2c3_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1012 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1013 | clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1014 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0, |
| 1015 | &_lock); |
| 1016 | clk_register_clkdev(clk, NULL, "5cf00000.i2c"); |
| 1017 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1018 | clk = clk_register_mux(NULL, "i2c4_mclk", i2c_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1019 | ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1020 | SPEAR1310_I2C4_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, |
| 1021 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1022 | clk_register_clkdev(clk, "i2c4_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1023 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1024 | clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1025 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0, |
| 1026 | &_lock); |
| 1027 | clk_register_clkdev(clk, NULL, "5d000000.i2c"); |
| 1028 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1029 | clk = clk_register_mux(NULL, "i2c5_mclk", i2c_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1030 | ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1031 | SPEAR1310_I2C5_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, |
| 1032 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1033 | clk_register_clkdev(clk, "i2c5_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1034 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1035 | clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1036 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0, |
| 1037 | &_lock); |
| 1038 | clk_register_clkdev(clk, NULL, "5d100000.i2c"); |
| 1039 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1040 | clk = clk_register_mux(NULL, "i2c6_mclk", i2c_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1041 | ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1042 | SPEAR1310_I2C6_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, |
| 1043 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1044 | clk_register_clkdev(clk, "i2c6_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1045 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1046 | clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1047 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0, |
| 1048 | &_lock); |
| 1049 | clk_register_clkdev(clk, NULL, "5d200000.i2c"); |
| 1050 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1051 | clk = clk_register_mux(NULL, "i2c7_mclk", i2c_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1052 | ARRAY_SIZE(i2c_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1053 | SPEAR1310_I2C7_CLK_SHIFT, SPEAR1310_I2C_CLK_MASK, 0, |
| 1054 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1055 | clk_register_clkdev(clk, "i2c7_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1056 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1057 | clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1058 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0, |
| 1059 | &_lock); |
| 1060 | clk_register_clkdev(clk, NULL, "5d300000.i2c"); |
| 1061 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1062 | clk = clk_register_mux(NULL, "ssp1_mclk", ssp1_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1063 | ARRAY_SIZE(ssp1_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1064 | SPEAR1310_SSP1_CLK_SHIFT, SPEAR1310_SSP1_CLK_MASK, 0, |
| 1065 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1066 | clk_register_clkdev(clk, "ssp1_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1067 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1068 | clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1069 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0, |
| 1070 | &_lock); |
| 1071 | clk_register_clkdev(clk, NULL, "5d400000.spi"); |
| 1072 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1073 | clk = clk_register_mux(NULL, "pci_mclk", pci_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1074 | ARRAY_SIZE(pci_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1075 | SPEAR1310_PCI_CLK_SHIFT, SPEAR1310_PCI_CLK_MASK, 0, |
| 1076 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1077 | clk_register_clkdev(clk, "pci_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1078 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1079 | clk = clk_register_gate(NULL, "pci_clk", "pci_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1080 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0, |
| 1081 | &_lock); |
| 1082 | clk_register_clkdev(clk, NULL, "pci"); |
| 1083 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1084 | clk = clk_register_mux(NULL, "tdm1_mclk", tdm_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1085 | ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1086 | SPEAR1310_TDM1_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0, |
| 1087 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1088 | clk_register_clkdev(clk, "tdm1_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1089 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1090 | clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1091 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0, |
| 1092 | &_lock); |
| 1093 | clk_register_clkdev(clk, NULL, "tdm_hdlc.0"); |
| 1094 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1095 | clk = clk_register_mux(NULL, "tdm2_mclk", tdm_parents, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1096 | ARRAY_SIZE(tdm_parents), 0, SPEAR1310_RAS_CTRL_REG0, |
| 1097 | SPEAR1310_TDM2_CLK_SHIFT, SPEAR1310_TDM_CLK_MASK, 0, |
| 1098 | &_lock); |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1099 | clk_register_clkdev(clk, "tdm2_mclk", NULL); |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1100 | |
Vipul Kumar Samar | e28f1aa | 2012-07-10 17:12:44 +0530 | [diff] [blame] | 1101 | clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mclk", 0, |
Viresh Kumar | 0b928af | 2012-04-19 22:23:13 +0530 | [diff] [blame] | 1102 | SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0, |
| 1103 | &_lock); |
| 1104 | clk_register_clkdev(clk, NULL, "tdm_hdlc.1"); |
| 1105 | } |