blob: 9b849d4957dc2c52b11d36465e392155693e2fb7 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010018#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010019#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010020#include <linux/clockchips.h>
21#include <linux/interrupt.h>
22#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010023#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010024#include <linux/ioport.h>
25#include <linux/module.h>
26#include <linux/sysdev.h>
27#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053028#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010029#include <linux/dmar.h>
30#include <linux/init.h>
31#include <linux/cpu.h>
32#include <linux/dmi.h>
33#include <linux/nmi.h>
34#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010038#include <asm/atomic.h>
39#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070040#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010041#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010042#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020043#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010044#include <asm/desc.h>
45#include <asm/hpet.h>
46#include <asm/idle.h>
47#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053048#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010049#include <asm/mce.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Brian Gerstec70de82009-01-27 12:56:47 +090051unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010052
Brian Gerstec70de82009-01-27 12:56:47 +090053unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010054
Brian Gerstec70de82009-01-27 12:56:47 +090055/* Processor that is doing the boot up */
56unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030057
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070058/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010059 * The highest APIC ID seen during enumeration.
60 *
61 * This determines the messaging protocol we can use: if all APIC IDs
62 * are in the 0 ... 7 range, then we can use logical addressing which
63 * has some performance advantages (better broadcasting).
64 *
65 * If there's an APIC ID above 8, we use physical addressing.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
83/*
84 * Knob to control our willingness to enable the local APIC.
85 *
86 * +1=force-enable
87 */
88static int force_enable_local_apic;
89/*
90 * APIC command line parameters
91 */
92static int __init parse_lapic(char *arg)
93{
94 force_enable_local_apic = 1;
95 return 0;
96}
97early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070098/* Local APIC was disabled by the BIOS and enabled by the kernel */
99static int enabled_via_apicbase;
100
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400101/*
102 * Handle interrupt mode configuration register (IMCR).
103 * This register controls whether the interrupt signals
104 * that reach the BSP come from the master PIC or from the
105 * local APIC. Before entering Symmetric I/O Mode, either
106 * the BIOS or the operating system must switch out of
107 * PIC Mode by changing the IMCR.
108 */
109static inline imcr_pic_to_apic(void)
110{
111 /* select IMCR register */
112 outb(0x70, 0x22);
113 /* NMI and 8259 INTR go through APIC */
114 outb(0x01, 0x23);
115}
116
117static inline imcr_apic_to_pic(void)
118{
119 /* select IMCR register */
120 outb(0x70, 0x22);
121 /* NMI and 8259 INTR go directly to BSP */
122 outb(0x00, 0x23);
123}
Yinghai Lub3c51172008-08-24 02:01:46 -0700124#endif
125
126#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200127static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700128static __init int setup_apicpmtimer(char *s)
129{
130 apic_calibrate_pmtmr = 1;
131 notsc_setup(NULL);
132 return 0;
133}
134__setup("apicpmtimer", setup_apicpmtimer);
135#endif
136
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800137#ifdef CONFIG_X86_X2APIC
Suresh Siddha89027d32008-07-10 11:16:56 -0700138int x2apic;
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700139/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530140static int x2apic_preenabled;
141static int disable_x2apic;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700142static __init int setup_nox2apic(char *str)
143{
144 disable_x2apic = 1;
145 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
146 return 0;
147}
148early_param("nox2apic", setup_nox2apic);
149#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150
Yinghai Lub3c51172008-08-24 02:01:46 -0700151unsigned long mp_lapic_addr;
152int disable_apic;
153/* Disable local APIC timer from the kernel commandline or via dmi quirk */
154static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100155/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700156int local_apic_timer_c2_ok;
157EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
158
Yinghai Luefa25592008-08-19 20:50:36 -0700159int first_system_vector = 0xfe;
160
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100161/*
162 * Debug level, exported for io_apic.c
163 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100164unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100165
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700166int pic_mode;
167
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400168/* Have we found an MP table */
169int smp_found_config;
170
Aaron Durbin39928722006-12-07 02:14:01 +0100171static struct resource lapic_resource = {
172 .name = "Local APIC",
173 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
174};
175
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200176static unsigned int calibration_result;
177
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200178static int lapic_next_event(unsigned long delta,
179 struct clock_event_device *evt);
180static void lapic_timer_setup(enum clock_event_mode mode,
181 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800182static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100183static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200184
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400185/*
186 * The local apic timer can be used for any function which is CPU local.
187 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200188static struct clock_event_device lapic_clockevent = {
189 .name = "lapic",
190 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
191 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
192 .shift = 32,
193 .set_mode = lapic_timer_setup,
194 .set_next_event = lapic_next_event,
195 .broadcast = lapic_timer_broadcast,
196 .rating = 100,
197 .irq = -1,
198};
199static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
200
Andi Kleend3432892008-01-30 13:33:17 +0100201static unsigned long apic_phys;
202
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100203/*
204 * Get the LAPIC version
205 */
206static inline int lapic_get_version(void)
207{
208 return GET_APIC_VERSION(apic_read(APIC_LVR));
209}
210
211/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400212 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100213 */
214static inline int lapic_is_integrated(void)
215{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400216#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100217 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400218#else
219 return APIC_INTEGRATED(lapic_get_version());
220#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100221}
222
223/*
224 * Check, whether this is a modern or a first generation APIC
225 */
226static int modern_apic(void)
227{
228 /* AMD systems use old APIC versions, so check the CPU */
229 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
230 boot_cpu_data.x86 >= 0xf)
231 return 1;
232 return lapic_get_version() >= 0x14;
233}
234
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400235/*
236 * bare function to substitute write operation
237 * and it's _that_ fast :)
238 */
239void native_apic_write_dummy(u32 reg, u32 v)
240{
241 WARN_ON_ONCE((cpu_has_apic || !disable_apic));
242}
243
244/*
245 * right after this call apic->write doesn't do anything
246 * note that there is no restore operation it works one way
247 */
248void apic_disable(void)
249{
250 apic->write = native_apic_write_dummy;
251}
252
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800253void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100254{
255 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
256 cpu_relax();
257}
258
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800259u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100260{
261 u32 send_status;
262 int timeout;
263
264 timeout = 0;
265 do {
266 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
267 if (!send_status)
268 break;
269 udelay(100);
270 } while (timeout++ < 1000);
271
272 return send_status;
273}
274
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800275void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700276{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200277 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700278 apic_write(APIC_ICR, low);
279}
280
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800281u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700282{
283 u32 icr1, icr2;
284
285 icr2 = apic_read(APIC_ICR2);
286 icr1 = apic_read(APIC_ICR);
287
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400288 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700289}
290
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100291/**
292 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
293 */
Jan Beuliche9427102008-01-30 13:31:24 +0100294void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100295{
296 unsigned int v;
297
298 /* unmask and set to NMI */
299 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200300
301 /* Level triggered for 82489DX (32bit mode) */
302 if (!lapic_is_integrated())
303 v |= APIC_LVT_LEVEL_TRIGGER;
304
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100305 apic_write(APIC_LVT0, v);
306}
307
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700308#ifdef CONFIG_X86_32
309/**
310 * get_physical_broadcast - Get number of physical broadcast IDs
311 */
312int get_physical_broadcast(void)
313{
314 return modern_apic() ? 0xff : 0xf;
315}
316#endif
317
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100318/**
319 * lapic_get_maxlvt - get the maximum number of local vector table entries
320 */
321int lapic_get_maxlvt(void)
322{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200323 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100324
325 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200326 /*
327 * - we always have APIC integrated on 64bit mode
328 * - 82489DXs do not report # of LVT entries
329 */
330 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100331}
332
333/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400334 * Local APIC timer
335 */
336
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400337/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400338#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200339
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100340/*
341 * This function sets up the local APIC timer, with a timeout of
342 * 'clocks' APIC bus clock. During calibration we actually call
343 * this function twice on the boot CPU, once with a bogus timeout
344 * value, second time for real. The other (noncalibrating) CPUs
345 * call this function only once, with the real, calibrated value.
346 *
347 * We do reads before writes even if unnecessary, to get around the
348 * P5 APIC double write bug.
349 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100350static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
351{
352 unsigned int lvtt_value, tmp_value;
353
354 lvtt_value = LOCAL_TIMER_VECTOR;
355 if (!oneshot)
356 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200357 if (!lapic_is_integrated())
358 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
359
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100360 if (!irqen)
361 lvtt_value |= APIC_LVT_MASKED;
362
363 apic_write(APIC_LVTT, lvtt_value);
364
365 /*
366 * Divide PICLK by 16
367 */
368 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400369 apic_write(APIC_TDCR,
370 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
371 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100372
373 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200374 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100375}
376
377/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100378 * Setup extended LVT, AMD specific (K8, family 10h)
379 *
380 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
381 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200382 *
383 * If mask=1, the LVT entry does not generate interrupts while mask=0
384 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100385 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100386
387#define APIC_EILVT_LVTOFF_MCE 0
388#define APIC_EILVT_LVTOFF_IBS 1
389
390static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100391{
Robert Richter7b83dae2008-01-30 13:30:40 +0100392 unsigned long reg = (lvt_off << 4) + APIC_EILVT0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100393 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
394
395 apic_write(reg, v);
396}
397
Robert Richter7b83dae2008-01-30 13:30:40 +0100398u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
399{
400 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
401 return APIC_EILVT_LVTOFF_MCE;
402}
403
404u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
405{
406 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
407 return APIC_EILVT_LVTOFF_IBS;
408}
Robert Richter6aa360e2008-07-23 15:28:14 +0200409EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100410
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100411/*
412 * Program the next event, relative to now
413 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200414static int lapic_next_event(unsigned long delta,
415 struct clock_event_device *evt)
416{
417 apic_write(APIC_TMICT, delta);
418 return 0;
419}
420
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100421/*
422 * Setup the lapic timer in periodic or oneshot mode
423 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200424static void lapic_timer_setup(enum clock_event_mode mode,
425 struct clock_event_device *evt)
426{
427 unsigned long flags;
428 unsigned int v;
429
430 /* Lapic used as dummy for broadcast ? */
431 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
432 return;
433
434 local_irq_save(flags);
435
436 switch (mode) {
437 case CLOCK_EVT_MODE_PERIODIC:
438 case CLOCK_EVT_MODE_ONESHOT:
439 __setup_APIC_LVTT(calibration_result,
440 mode != CLOCK_EVT_MODE_PERIODIC, 1);
441 break;
442 case CLOCK_EVT_MODE_UNUSED:
443 case CLOCK_EVT_MODE_SHUTDOWN:
444 v = apic_read(APIC_LVTT);
445 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
446 apic_write(APIC_LVTT, v);
Thomas Gleixnera98f8fd2008-11-06 01:13:39 +0100447 apic_write(APIC_TMICT, 0xffffffff);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200448 break;
449 case CLOCK_EVT_MODE_RESUME:
450 /* Nothing to do here */
451 break;
452 }
453
454 local_irq_restore(flags);
455}
456
457/*
458 * Local APIC timer broadcast function
459 */
Mike Travis96289372008-12-31 18:08:46 -0800460static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200461{
462#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100463 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200464#endif
465}
466
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100467/*
468 * Setup the local APIC timer for this CPU. Copy the initilized values
469 * of the boot CPU and register the clock event in the framework.
470 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700471static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200472{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100473 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
474
475 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030476 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100477
478 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200479}
480
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700481/*
482 * In this functions we calibrate APIC bus clocks to the external timer.
483 *
484 * We want to do the calibration only once since we want to have local timer
485 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
486 * frequency.
487 *
488 * This was previously done by reading the PIT/HPET and waiting for a wrap
489 * around to find out, that a tick has elapsed. I have a box, where the PIT
490 * readout is broken, so it never gets out of the wait loop again. This was
491 * also reported by others.
492 *
493 * Monitoring the jiffies value is inaccurate and the clockevents
494 * infrastructure allows us to do a simple substitution of the interrupt
495 * handler.
496 *
497 * The calibration routine also uses the pm_timer when possible, as the PIT
498 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
499 * back to normal later in the boot process).
500 */
501
502#define LAPIC_CAL_LOOPS (HZ/10)
503
504static __initdata int lapic_cal_loops = -1;
505static __initdata long lapic_cal_t1, lapic_cal_t2;
506static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
507static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
508static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
509
510/*
511 * Temporary interrupt handler.
512 */
513static void __init lapic_cal_handler(struct clock_event_device *dev)
514{
515 unsigned long long tsc = 0;
516 long tapic = apic_read(APIC_TMCCT);
517 unsigned long pm = acpi_pm_read_early();
518
519 if (cpu_has_tsc)
520 rdtscll(tsc);
521
522 switch (lapic_cal_loops++) {
523 case 0:
524 lapic_cal_t1 = tapic;
525 lapic_cal_tsc1 = tsc;
526 lapic_cal_pm1 = pm;
527 lapic_cal_j1 = jiffies;
528 break;
529
530 case LAPIC_CAL_LOOPS:
531 lapic_cal_t2 = tapic;
532 lapic_cal_tsc2 = tsc;
533 if (pm < lapic_cal_pm1)
534 pm += ACPI_PM_OVRRUN;
535 lapic_cal_pm2 = pm;
536 lapic_cal_j2 = jiffies;
537 break;
538 }
539}
540
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900541static int __init
542calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400543{
544 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
545 const long pm_thresh = pm_100ms / 100;
546 unsigned long mult;
547 u64 res;
548
549#ifndef CONFIG_X86_PM_TIMER
550 return -1;
551#endif
552
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900553 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400554
555 /* Check, if the PM timer is available */
556 if (!deltapm)
557 return -1;
558
559 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
560
561 if (deltapm > (pm_100ms - pm_thresh) &&
562 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900563 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900564 return 0;
565 }
566
567 res = (((u64)deltapm) * mult) >> 22;
568 do_div(res, 1000000);
569 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900570 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900571
572 /* Correct the lapic counter value */
573 res = (((u64)(*delta)) * pm_100ms);
574 do_div(res, deltapm);
575 pr_info("APIC delta adjusted to PM-Timer: "
576 "%lu (%ld)\n", (unsigned long)res, *delta);
577 *delta = (long)res;
578
579 /* Correct the tsc counter value */
580 if (cpu_has_tsc) {
581 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400582 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900583 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
584 "PM-Timer: %lu (%ld) \n",
585 (unsigned long)res, *deltatsc);
586 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400587 }
588
589 return 0;
590}
591
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700592static int __init calibrate_APIC_clock(void)
593{
594 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700595 void (*real_handler)(struct clock_event_device *dev);
596 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900597 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700598 int pm_referenced = 0;
599
600 local_irq_disable();
601
602 /* Replace the global interrupt handler */
603 real_handler = global_clock_event->event_handler;
604 global_clock_event->event_handler = lapic_cal_handler;
605
606 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400607 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700608 * can underflow in the 100ms detection time frame
609 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400610 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700611
612 /* Let the interrupts run */
613 local_irq_enable();
614
615 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
616 cpu_relax();
617
618 local_irq_disable();
619
620 /* Restore the real event handler */
621 global_clock_event->event_handler = real_handler;
622
623 /* Build delta t1-t2 as apic timer counts down */
624 delta = lapic_cal_t1 - lapic_cal_t2;
625 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
626
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900627 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
628
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400629 /* we trust the PM based calibration if possible */
630 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900631 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700632
633 /* Calculate the scaled math multiplication factor */
634 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
635 lapic_clockevent.shift);
636 lapic_clockevent.max_delta_ns =
637 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
638 lapic_clockevent.min_delta_ns =
639 clockevent_delta2ns(0xF, &lapic_clockevent);
640
641 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
642
643 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
644 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
645 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
646 calibration_result);
647
648 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700649 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
650 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900651 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
652 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700653 }
654
655 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
656 "%u.%04u MHz.\n",
657 calibration_result / (1000000 / HZ),
658 calibration_result % (1000000 / HZ));
659
660 /*
661 * Do a sanity check on the APIC calibration result
662 */
663 if (calibration_result < (1000000 / HZ)) {
664 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100665 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700666 return -1;
667 }
668
669 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
670
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400671 /*
672 * PM timer calibration failed or not turned on
673 * so lets try APIC timer based calibration
674 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700675 if (!pm_referenced) {
676 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
677
678 /*
679 * Setup the apic timer manually
680 */
681 levt->event_handler = lapic_cal_handler;
682 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
683 lapic_cal_loops = -1;
684
685 /* Let the interrupts run */
686 local_irq_enable();
687
688 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
689 cpu_relax();
690
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700691 /* Stop the lapic timer */
692 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
693
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700694 /* Jiffies delta */
695 deltaj = lapic_cal_j2 - lapic_cal_j1;
696 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
697
698 /* Check, if the jiffies result is consistent */
699 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
700 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
701 else
702 levt->features |= CLOCK_EVT_FEAT_DUMMY;
703 } else
704 local_irq_enable();
705
706 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530707 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700708 return -1;
709 }
710
711 return 0;
712}
713
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100714/*
715 * Setup the boot APIC
716 *
717 * Calibrate and verify the result.
718 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100719void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100721 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400722 * The local apic timer can be disabled via the kernel
723 * commandline or from the CPU detection code. Register the lapic
724 * timer as a dummy clock event source on SMP systems, so the
725 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100726 */
727 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100728 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100729 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100730 if (num_possible_cpus() > 1) {
731 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100732 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100733 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100734 return;
735 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200736
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400737 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
738 "calibrating APIC timer ...\n");
739
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400740 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100741 /* No broadcast on UP ! */
742 if (num_possible_cpus() > 1)
743 setup_APIC_timer();
744 return;
745 }
746
747 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100748 * If nmi_watchdog is set to IO_APIC, we need the
749 * PIT/HPET going. Otherwise register lapic as a dummy
750 * device.
751 */
752 if (nmi_watchdog != NMI_IO_APIC)
753 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
754 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100755 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200756 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100757
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400758 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100759 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760}
761
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100762void __cpuinit setup_secondary_APIC_clock(void)
763{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100764 setup_APIC_timer();
765}
766
767/*
768 * The guts of the apic timer interrupt
769 */
770static void local_apic_timer_interrupt(void)
771{
772 int cpu = smp_processor_id();
773 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
774
775 /*
776 * Normally we should not be here till LAPIC has been initialized but
777 * in some cases like kdump, its possible that there is a pending LAPIC
778 * timer interrupt from previous kernel's context and is delivered in
779 * new kernel the moment interrupts are enabled.
780 *
781 * Interrupts are enabled early and LAPIC is setup much later, hence
782 * its possible that when we get here evt->event_handler is NULL.
783 * Check for event_handler being NULL and discard the interrupt as
784 * spurious.
785 */
786 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100787 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100788 /* Switch it off */
789 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
790 return;
791 }
792
793 /*
794 * the NMI deadlock-detector uses this.
795 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800796 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100797
798 evt->event_handler(evt);
799}
800
801/*
802 * Local APIC timer interrupt. This is the most natural way for doing
803 * local interrupts, but local timer interrupts can be emulated by
804 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
805 *
806 * [ if a single-CPU system runs an SMP kernel then we call the local
807 * interrupt as well. Thus we cannot inline the local irq ... ]
808 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100809void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100810{
811 struct pt_regs *old_regs = set_irq_regs(regs);
812
813 /*
814 * NOTE! We'd better ACK the irq immediately,
815 * because timer handling can be slow.
816 */
817 ack_APIC_irq();
818 /*
819 * update_process_times() expects us to have done irq_enter().
820 * Besides, if we don't timer interrupts ignore the global
821 * interrupt lock, which is the WrongThing (tm) to do.
822 */
823 exit_idle();
824 irq_enter();
825 local_apic_timer_interrupt();
826 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400827
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100828 set_irq_regs(old_regs);
829}
830
831int setup_profiling_timer(unsigned int multiplier)
832{
833 return -EINVAL;
834}
835
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100836/*
837 * Local APIC start and shutdown
838 */
839
840/**
841 * clear_local_APIC - shutdown the local APIC
842 *
843 * This is called, when a CPU is disabled and before rebooting, so the state of
844 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
845 * leftovers during boot.
846 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847void clear_local_APIC(void)
848{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400849 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100850 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851
Andi Kleend3432892008-01-30 13:33:17 +0100852 /* APIC hasn't been mapped yet */
Suresh Siddhacf6567f2009-03-16 17:05:00 -0700853 if (!x2apic && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100854 return;
855
856 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200858 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859 * if the vector is zero. Mask LVTERR first to prevent this.
860 */
861 if (maxlvt >= 3) {
862 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100863 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700864 }
865 /*
866 * Careful: we have to set masks only first to deassert
867 * any level-triggered sources.
868 */
869 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100870 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700871 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100872 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700873 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100874 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 if (maxlvt >= 4) {
876 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100877 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400880 /* lets not touch this if we didn't frob it */
Andi Kleen07db1c12009-02-12 13:39:35 +0100881#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400882 if (maxlvt >= 5) {
883 v = apic_read(APIC_LVTTHMR);
884 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
885 }
886#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100887#ifdef CONFIG_X86_MCE_INTEL
888 if (maxlvt >= 6) {
889 v = apic_read(APIC_LVTCMCI);
890 if (!(v & APIC_LVT_MASKED))
891 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
892 }
893#endif
894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 /*
896 * Clean APIC state for other OSs:
897 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100898 apic_write(APIC_LVTT, APIC_LVT_MASKED);
899 apic_write(APIC_LVT0, APIC_LVT_MASKED);
900 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100902 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100904 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400905
906 /* Integrated APIC (!82489DX) ? */
907 if (lapic_is_integrated()) {
908 if (maxlvt > 3)
909 /* Clear ESR due to Pentium errata 3AP and 11AP */
910 apic_write(APIC_ESR, 0);
911 apic_read(APIC_ESR);
912 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913}
914
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100915/**
916 * disable_local_APIC - clear and disable the local APIC
917 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918void disable_local_APIC(void)
919{
920 unsigned int value;
921
Jan Beulich4a13ad02009-01-14 12:28:51 +0000922 /* APIC hasn't been mapped yet */
923 if (!apic_phys)
924 return;
925
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 clear_local_APIC();
927
928 /*
929 * Disable APIC (implies clearing of registers
930 * for 82489DX!).
931 */
932 value = apic_read(APIC_SPIV);
933 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100934 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400935
936#ifdef CONFIG_X86_32
937 /*
938 * When LAPIC was disabled by the BIOS and enabled by the kernel,
939 * restore the disabled state.
940 */
941 if (enabled_via_apicbase) {
942 unsigned int l, h;
943
944 rdmsr(MSR_IA32_APICBASE, l, h);
945 l &= ~MSR_IA32_APICBASE_ENABLE;
946 wrmsr(MSR_IA32_APICBASE, l, h);
947 }
948#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700949}
950
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400951/*
952 * If Linux enabled the LAPIC against the BIOS default disable it down before
953 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
954 * not power-off. Additionally clear all LVT entries before disable_local_APIC
955 * for the case where Linux didn't enable the LAPIC.
956 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700957void lapic_shutdown(void)
958{
959 unsigned long flags;
960
961 if (!cpu_has_apic)
962 return;
963
964 local_irq_save(flags);
965
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400966#ifdef CONFIG_X86_32
967 if (!enabled_via_apicbase)
968 clear_local_APIC();
969 else
970#endif
971 disable_local_APIC();
972
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700973
974 local_irq_restore(flags);
975}
976
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977/*
978 * This is to verify that we're looking at a real local APIC.
979 * Check these against your board if the CPUs aren't getting
980 * started for no apparent reason.
981 */
982int __init verify_local_APIC(void)
983{
984 unsigned int reg0, reg1;
985
986 /*
987 * The version register is read-only in a real APIC.
988 */
989 reg0 = apic_read(APIC_LVR);
990 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
991 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
992 reg1 = apic_read(APIC_LVR);
993 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
994
995 /*
996 * The two version reads above should print the same
997 * numbers. If the second one is different, then we
998 * poke at a non-APIC.
999 */
1000 if (reg1 != reg0)
1001 return 0;
1002
1003 /*
1004 * Check if the version looks reasonably.
1005 */
1006 reg1 = GET_APIC_VERSION(reg0);
1007 if (reg1 == 0x00 || reg1 == 0xff)
1008 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001009 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010 if (reg1 < 0x02 || reg1 == 0xff)
1011 return 0;
1012
1013 /*
1014 * The ID register is read/write in a real APIC.
1015 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001016 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001017 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001018 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001019 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1021 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001022 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001023 return 0;
1024
1025 /*
1026 * The next two are just to see if we have sane values.
1027 * They're only really relevant if we're in Virtual Wire
1028 * compatibility mode, but most boxes are anymore.
1029 */
1030 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001031 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 reg1 = apic_read(APIC_LVT1);
1033 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1034
1035 return 1;
1036}
1037
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001038/**
1039 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1040 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041void __init sync_Arb_IDs(void)
1042{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001043 /*
1044 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1045 * needed on AMD.
1046 */
1047 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001048 return;
1049
1050 /*
1051 * Wait for idle.
1052 */
1053 apic_wait_icr_idle();
1054
1055 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001056 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1057 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001058}
1059
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060/*
1061 * An initial setup of the virtual wire mode.
1062 */
1063void __init init_bsp_APIC(void)
1064{
Andi Kleen11a8e772006-01-11 22:46:51 +01001065 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001066
1067 /*
1068 * Don't do the setup now if we have a SMP BIOS as the
1069 * through-I/O-APIC virtual wire mode might be active.
1070 */
1071 if (smp_found_config || !cpu_has_apic)
1072 return;
1073
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074 /*
1075 * Do not trust the local APIC being empty at bootup.
1076 */
1077 clear_local_APIC();
1078
1079 /*
1080 * Enable APIC.
1081 */
1082 value = apic_read(APIC_SPIV);
1083 value &= ~APIC_VECTOR_MASK;
1084 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001085
1086#ifdef CONFIG_X86_32
1087 /* This bit is reserved on P4/Xeon and should be cleared */
1088 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1089 (boot_cpu_data.x86 == 15))
1090 value &= ~APIC_SPIV_FOCUS_DISABLED;
1091 else
1092#endif
1093 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001095 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001096
1097 /*
1098 * Set up the virtual wire mode.
1099 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001100 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001101 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001102 if (!lapic_is_integrated()) /* 82489DX */
1103 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001104 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105}
1106
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001107static void __cpuinit lapic_setup_esr(void)
1108{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001109 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001110
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001111 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001112 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001113 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001114 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001115
Ingo Molnar08125d32009-01-28 05:08:44 +01001116 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001117 /*
1118 * Something untraceable is creating bad interrupts on
1119 * secondary quads ... for the moment, just leave the
1120 * ESR disabled - we can't do anything useful with the
1121 * errors anyway - mbligh
1122 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001123 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001124 return;
1125 }
1126
1127 maxlvt = lapic_get_maxlvt();
1128 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1129 apic_write(APIC_ESR, 0);
1130 oldvalue = apic_read(APIC_ESR);
1131
1132 /* enables sending errors */
1133 value = ERROR_APIC_VECTOR;
1134 apic_write(APIC_LVTERR, value);
1135
1136 /*
1137 * spec says clear errors after enabling vector.
1138 */
1139 if (maxlvt > 3)
1140 apic_write(APIC_ESR, 0);
1141 value = apic_read(APIC_ESR);
1142 if (value != oldvalue)
1143 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1144 "vector: 0x%08x after: 0x%08x\n",
1145 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001146}
1147
1148
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001149/**
1150 * setup_local_APIC - setup the local APIC
1151 */
1152void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001153{
Andi Kleen739f33b2008-01-30 13:30:40 +01001154 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001155 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156
Jan Beulichf1182632009-01-14 12:27:35 +00001157 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001158 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001159 return;
1160 }
1161
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001162#ifdef CONFIG_X86_32
1163 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001164 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001165 apic_write(APIC_ESR, 0);
1166 apic_write(APIC_ESR, 0);
1167 apic_write(APIC_ESR, 0);
1168 apic_write(APIC_ESR, 0);
1169 }
1170#endif
1171
Jack Steinerac23d4e2008-03-28 14:12:16 -05001172 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001173
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 /*
1175 * Double-check whether this APIC is really registered.
1176 * This is meaningless in clustered apic mode, so we skip it.
1177 */
Ingo Molnar7ed248d2009-01-28 03:43:47 +01001178 if (!apic->apic_id_registered())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 BUG();
1180
1181 /*
1182 * Intel recommends to set DFR, LDR and TPR before enabling
1183 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1184 * document number 292116). So here it goes...
1185 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001186 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187
1188 /*
1189 * Set Task Priority to 'accept all'. We never change this
1190 * later on.
1191 */
1192 value = apic_read(APIC_TASKPRI);
1193 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001194 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001195
1196 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001197 * After a crash, we no longer service the interrupts and a pending
1198 * interrupt from previous kernel might still have ISR bit set.
1199 *
1200 * Most probably by now CPU has serviced that pending interrupt and
1201 * it might not have done the ack_APIC_irq() because it thought,
1202 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1203 * does not clear the ISR bit and cpu thinks it has already serivced
1204 * the interrupt. Hence a vector might get locked. It was noticed
1205 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1206 */
1207 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1208 value = apic_read(APIC_ISR + i*0x10);
1209 for (j = 31; j >= 0; j--) {
1210 if (value & (1<<j))
1211 ack_APIC_irq();
1212 }
1213 }
1214
1215 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216 * Now that we are all set up, enable the APIC
1217 */
1218 value = apic_read(APIC_SPIV);
1219 value &= ~APIC_VECTOR_MASK;
1220 /*
1221 * Enable APIC
1222 */
1223 value |= APIC_SPIV_APIC_ENABLED;
1224
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001225#ifdef CONFIG_X86_32
1226 /*
1227 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1228 * certain networking cards. If high frequency interrupts are
1229 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1230 * entry is masked/unmasked at a high rate as well then sooner or
1231 * later IOAPIC line gets 'stuck', no more interrupts are received
1232 * from the device. If focus CPU is disabled then the hang goes
1233 * away, oh well :-(
1234 *
1235 * [ This bug can be reproduced easily with a level-triggered
1236 * PCI Ne2000 networking cards and PII/PIII processors, dual
1237 * BX chipset. ]
1238 */
1239 /*
1240 * Actually disabling the focus CPU check just makes the hang less
1241 * frequent as it makes the interrupt distributon model be more
1242 * like LRU than MRU (the short-term load is more even across CPUs).
1243 * See also the comment in end_level_ioapic_irq(). --macro
1244 */
1245
1246 /*
1247 * - enable focus processor (bit==0)
1248 * - 64bit mode always use processor focus
1249 * so no need to set it
1250 */
1251 value &= ~APIC_SPIV_FOCUS_DISABLED;
1252#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001253
Linus Torvalds1da177e2005-04-16 15:20:36 -07001254 /*
1255 * Set spurious IRQ vector
1256 */
1257 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001258 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259
1260 /*
1261 * Set up LVT0, LVT1:
1262 *
1263 * set up through-local-APIC on the BP's LINT0. This is not
1264 * strictly necessary in pure symmetric-IO mode, but sometimes
1265 * we delegate interrupts to the 8259A.
1266 */
1267 /*
1268 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1269 */
1270 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001271 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001273 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001274 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001275 } else {
1276 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001277 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001278 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001280 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
1282 /*
1283 * only the BP should see the LINT1 NMI signal, obviously.
1284 */
1285 if (!smp_processor_id())
1286 value = APIC_DM_NMI;
1287 else
1288 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001289 if (!lapic_is_integrated()) /* 82489DX */
1290 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001291 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001292
Jack Steinerac23d4e2008-03-28 14:12:16 -05001293 preempt_enable();
Andi Kleenbe71b852009-02-12 13:49:38 +01001294
1295#ifdef CONFIG_X86_MCE_INTEL
1296 /* Recheck CMCI information after local APIC is up on CPU #0 */
1297 if (smp_processor_id() == 0)
1298 cmci_recheck();
1299#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001300}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001301
Andi Kleen739f33b2008-01-30 13:30:40 +01001302void __cpuinit end_local_APIC_setup(void)
1303{
1304 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001305
1306#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001307 {
1308 unsigned int value;
1309 /* Disable the local apic timer */
1310 value = apic_read(APIC_LVTT);
1311 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1312 apic_write(APIC_LVTT, value);
1313 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001314#endif
1315
Don Zickusf2802e72006-09-26 10:52:26 +02001316 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317 apic_pm_activate();
1318}
1319
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001320#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001321void check_x2apic(void)
1322{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001323 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001324 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001325 x2apic_preenabled = x2apic = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001326 }
1327}
1328
1329void enable_x2apic(void)
1330{
1331 int msr, msr2;
1332
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001333 if (!x2apic)
1334 return;
1335
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001336 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1337 if (!(msr & X2APIC_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001338 pr_info("Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001339 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1340 }
1341}
1342
Al Viro2236d252008-11-22 17:37:34 +00001343void __init enable_IR_x2apic(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001344{
1345#ifdef CONFIG_INTR_REMAP
1346 int ret;
1347 unsigned long flags;
Fenghua Yub24696b2009-03-27 14:22:44 -07001348 struct IO_APIC_route_entry **ioapic_entries = NULL;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001349
1350 if (!cpu_has_x2apic)
1351 return;
1352
1353 if (!x2apic_preenabled && disable_x2apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001354 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1355 "because of nox2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001356 return;
1357 }
1358
1359 if (x2apic_preenabled && disable_x2apic)
1360 panic("Bios already enabled x2apic, can't enforce nox2apic");
1361
1362 if (!x2apic_preenabled && skip_ioapic_setup) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001363 pr_info("Skipped enabling x2apic and Interrupt-remapping "
1364 "because of skipping io-apic setup\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001365 return;
1366 }
1367
1368 ret = dmar_table_init();
1369 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001370 pr_info("dmar_table_init() failed with %d:\n", ret);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001371
1372 if (x2apic_preenabled)
1373 panic("x2apic enabled by bios. But IR enabling failed");
1374 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001375 pr_info("Not enabling x2apic,Intr-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001376 return;
1377 }
1378
Fenghua Yub24696b2009-03-27 14:22:44 -07001379 ioapic_entries = alloc_ioapic_entries();
1380 if (!ioapic_entries) {
1381 pr_info("Allocate ioapic_entries failed: %d\n", ret);
1382 goto end;
1383 }
1384
1385 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001386 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001387 pr_info("Saving IO-APIC state failed: %d\n", ret);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001388 goto end;
1389 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001390
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001391 local_irq_save(flags);
Fenghua Yub24696b2009-03-27 14:22:44 -07001392 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001393 mask_8259A();
1394
Fenghua Yub24696b2009-03-27 14:22:44 -07001395 ret = enable_intr_remapping(EIM_32BIT_APIC_ID);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001396
1397 if (ret && x2apic_preenabled) {
1398 local_irq_restore(flags);
1399 panic("x2apic enabled by bios. But IR enabling failed");
1400 }
1401
1402 if (ret)
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001403 goto end_restore;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001404
1405 if (!x2apic) {
1406 x2apic = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001407 enable_x2apic();
1408 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001409
1410end_restore:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001411 if (ret)
1412 /*
1413 * IR enabling failed
1414 */
Fenghua Yub24696b2009-03-27 14:22:44 -07001415 restore_IO_APIC_setup(ioapic_entries);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001416 else
Fenghua Yub24696b2009-03-27 14:22:44 -07001417 reinit_intr_remapped_IO_APIC(x2apic_preenabled, ioapic_entries);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001418
1419 unmask_8259A();
1420 local_irq_restore(flags);
1421
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001422end:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001423 if (!ret) {
1424 if (!x2apic_preenabled)
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001425 pr_info("Enabled x2apic and interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001426 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001427 pr_info("Enabled Interrupt-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001428 } else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001429 pr_err("Failed to enable Interrupt-remapping and x2apic\n");
Fenghua Yub24696b2009-03-27 14:22:44 -07001430 if (ioapic_entries)
1431 free_ioapic_entries(ioapic_entries);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001432#else
1433 if (!cpu_has_x2apic)
1434 return;
1435
1436 if (x2apic_preenabled)
1437 panic("x2apic enabled prior OS handover,"
1438 " enable CONFIG_INTR_REMAP");
1439
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001440 pr_info("Enable CONFIG_INTR_REMAP for enabling intr-remapping "
1441 " and x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001442#endif
1443
1444 return;
1445}
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001446#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001447
Yinghai Lube7a6562008-08-24 02:01:51 -07001448#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001449/*
1450 * Detect and enable local APICs on non-SMP boards.
1451 * Original code written by Keir Fraser.
1452 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1453 * not correctly set up (usually the APIC timer won't work etc.)
1454 */
1455static int __init detect_init_APIC(void)
1456{
1457 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001458 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001459 return -1;
1460 }
1461
1462 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001463 boot_cpu_physical_apicid = 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001464 return 0;
1465}
Yinghai Lube7a6562008-08-24 02:01:51 -07001466#else
1467/*
1468 * Detect and initialize APIC
1469 */
1470static int __init detect_init_APIC(void)
1471{
1472 u32 h, l, features;
1473
1474 /* Disabled by kernel option? */
1475 if (disable_apic)
1476 return -1;
1477
1478 switch (boot_cpu_data.x86_vendor) {
1479 case X86_VENDOR_AMD:
1480 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001481 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001482 break;
1483 goto no_apic;
1484 case X86_VENDOR_INTEL:
1485 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1486 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1487 break;
1488 goto no_apic;
1489 default:
1490 goto no_apic;
1491 }
1492
1493 if (!cpu_has_apic) {
1494 /*
1495 * Over-ride BIOS and try to enable the local APIC only if
1496 * "lapic" specified.
1497 */
1498 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001499 pr_info("Local APIC disabled by BIOS -- "
1500 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001501 return -1;
1502 }
1503 /*
1504 * Some BIOSes disable the local APIC in the APIC_BASE
1505 * MSR. This can only be done in software for Intel P6 or later
1506 * and AMD K7 (Model > 1) or later.
1507 */
1508 rdmsr(MSR_IA32_APICBASE, l, h);
1509 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001510 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001511 l &= ~MSR_IA32_APICBASE_BASE;
1512 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1513 wrmsr(MSR_IA32_APICBASE, l, h);
1514 enabled_via_apicbase = 1;
1515 }
1516 }
1517 /*
1518 * The APIC feature bit should now be enabled
1519 * in `cpuid'
1520 */
1521 features = cpuid_edx(1);
1522 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001523 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001524 return -1;
1525 }
1526 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1527 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1528
1529 /* The BIOS may have set up the APIC at some other address */
1530 rdmsr(MSR_IA32_APICBASE, l, h);
1531 if (l & MSR_IA32_APICBASE_ENABLE)
1532 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1533
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001534 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001535
1536 apic_pm_activate();
1537
1538 return 0;
1539
1540no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001541 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001542 return -1;
1543}
1544#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001545
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001546#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001547void __init early_init_lapic_mapping(void)
1548{
Thomas Gleixner431ee792008-05-12 15:43:35 +02001549 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001550
1551 /*
1552 * If no local APIC can be found then go out
1553 * : it means there is no mpatable and MADT
1554 */
1555 if (!smp_found_config)
1556 return;
1557
Thomas Gleixner431ee792008-05-12 15:43:35 +02001558 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001559
Thomas Gleixner431ee792008-05-12 15:43:35 +02001560 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001561 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +02001562 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001563
1564 /*
1565 * Fetch the APIC ID of the BSP in case we have a
1566 * default configuration (or the MP table is broken).
1567 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001568 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001569}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001570#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001571
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001572/**
1573 * init_apic_mappings - initialize APIC mappings
1574 */
1575void __init init_apic_mappings(void)
1576{
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001577 if (x2apic) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001578 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001579 return;
1580 }
1581
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001582 /*
1583 * If no local APIC can be found then set up a fake all
1584 * zeroes page to simulate the local APIC and another
1585 * one for the IO-APIC.
1586 */
1587 if (!smp_found_config && detect_init_APIC()) {
1588 apic_phys = (unsigned long) alloc_bootmem_pages(PAGE_SIZE);
1589 apic_phys = __pa(apic_phys);
1590 } else
1591 apic_phys = mp_lapic_addr;
1592
1593 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
Yinghai Lu79c09692008-09-07 17:58:57 -07001594 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001595 APIC_BASE, apic_phys);
1596
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001597 /*
1598 * Fetch the APIC ID of the BSP in case we have a
1599 * default configuration (or the MP table is broken).
1600 */
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001601 if (boot_cpu_physical_apicid == -1U)
1602 boot_cpu_physical_apicid = read_apic_id();
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001603
1604 /* lets check if we may to NOP'ify apic operations */
1605 if (!cpu_has_apic) {
1606 pr_info("APIC: disable apic facility\n");
1607 apic_disable();
1608 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001609}
1610
1611/*
1612 * This initializes the IO-APIC and APIC hardware if this is
1613 * a UP kernel.
1614 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001615int apic_version[MAX_APICS];
1616
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001617int __init APIC_init_uniprocessor(void)
1618{
1619 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001620 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001621 return -1;
1622 }
Jan Beulichf1182632009-01-14 12:27:35 +00001623#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001624 if (!cpu_has_apic) {
1625 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001626 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001627 return -1;
1628 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001629#else
1630 if (!smp_found_config && !cpu_has_apic)
1631 return -1;
1632
1633 /*
1634 * Complain if the BIOS pretends there is one.
1635 */
1636 if (!cpu_has_apic &&
1637 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001638 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1639 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001640 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1641 return -1;
1642 }
1643#endif
1644
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001645 enable_IR_x2apic();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001646#ifdef CONFIG_X86_64
Ingo Molnar72ce0162009-01-28 06:50:47 +01001647 default_setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001648#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001649
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001650 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001651 connect_bsp_APIC();
1652
Yinghai Lufa2bd352008-08-24 02:01:50 -07001653#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001654 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001655#else
1656 /*
1657 * Hack: In case of kdump, after a crash, kernel might be booting
1658 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1659 * might be zero if read from MP tables. Get it from LAPIC.
1660 */
1661# ifdef CONFIG_CRASH_DUMP
1662 boot_cpu_physical_apicid = read_apic_id();
1663# endif
1664#endif
1665 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001666 setup_local_APIC();
1667
Yinghai Lu88d0f552009-02-14 23:57:28 -08001668#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001669 /*
1670 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001671 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001672 */
1673 if (!skip_ioapic_setup && nr_ioapics)
1674 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001675#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001676
1677 end_local_APIC_setup();
1678
Yinghai Lufa2bd352008-08-24 02:01:50 -07001679#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001680 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1681 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001682 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001683 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001684 localise_nmi_watchdog();
1685 }
1686#else
1687 localise_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001688#endif
1689
Yinghai Lufa2bd352008-08-24 02:01:50 -07001690 setup_boot_clock();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001691#ifdef CONFIG_X86_64
1692 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001693#endif
1694
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001695 return 0;
1696}
1697
1698/*
1699 * Local APIC interrupts
1700 */
1701
1702/*
1703 * This interrupt should _never_ happen with our APIC/SMP architecture
1704 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001705void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001706{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001707 u32 v;
1708
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001709 exit_idle();
1710 irq_enter();
1711 /*
1712 * Check if this really is a spurious interrupt and ACK it
1713 * if it is a vectored one. Just in case...
1714 * Spurious interrupts should not be ACKed.
1715 */
1716 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1717 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1718 ack_APIC_irq();
1719
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001720 inc_irq_stat(irq_spurious_count);
1721
Yinghai Ludc1528d2008-08-24 02:01:53 -07001722 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001723 pr_info("spurious APIC interrupt on CPU#%d, "
1724 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001725 irq_exit();
1726}
1727
1728/*
1729 * This interrupt should never happen with our APIC/SMP architecture
1730 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001731void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001732{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001733 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001734
1735 exit_idle();
1736 irq_enter();
1737 /* First tickle the hardware, only then report what went on. -- REW */
1738 v = apic_read(APIC_ESR);
1739 apic_write(APIC_ESR, 0);
1740 v1 = apic_read(APIC_ESR);
1741 ack_APIC_irq();
1742 atomic_inc(&irq_err_count);
1743
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001744 /*
1745 * Here is what the APIC error bits mean:
1746 * 0: Send CS error
1747 * 1: Receive CS error
1748 * 2: Send accept error
1749 * 3: Receive accept error
1750 * 4: Reserved
1751 * 5: Send illegal vector
1752 * 6: Received illegal vector
1753 * 7: Illegal register address
1754 */
1755 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001756 smp_processor_id(), v , v1);
1757 irq_exit();
1758}
1759
Glauber Costab5841762008-05-28 13:38:28 -03001760/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001761 * connect_bsp_APIC - attach the APIC to the interrupt system
1762 */
Glauber Costab5841762008-05-28 13:38:28 -03001763void __init connect_bsp_APIC(void)
1764{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001765#ifdef CONFIG_X86_32
1766 if (pic_mode) {
1767 /*
1768 * Do not trust the local APIC being empty at bootup.
1769 */
1770 clear_local_APIC();
1771 /*
1772 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1773 * local APIC to INT and NMI lines.
1774 */
1775 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1776 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001777 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001778 }
1779#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001780 if (apic->enable_apic_mode)
1781 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001782}
1783
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001784/**
1785 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1786 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1787 *
1788 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1789 * APIC is disabled.
1790 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001791void disconnect_bsp_APIC(int virt_wire_setup)
1792{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001793 unsigned int value;
1794
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001795#ifdef CONFIG_X86_32
1796 if (pic_mode) {
1797 /*
1798 * Put the board back into PIC mode (has an effect only on
1799 * certain older boards). Note that APIC interrupts, including
1800 * IPIs, won't work beyond this point! The only exception are
1801 * INIT IPIs.
1802 */
1803 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1804 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001805 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001806 return;
1807 }
1808#endif
1809
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001810 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001811
1812 /* For the spurious interrupt use vector F, and enable it */
1813 value = apic_read(APIC_SPIV);
1814 value &= ~APIC_VECTOR_MASK;
1815 value |= APIC_SPIV_APIC_ENABLED;
1816 value |= 0xf;
1817 apic_write(APIC_SPIV, value);
1818
1819 if (!virt_wire_setup) {
1820 /*
1821 * For LVT0 make it edge triggered, active high,
1822 * external and enabled
1823 */
1824 value = apic_read(APIC_LVT0);
1825 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1826 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1827 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1828 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1829 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1830 apic_write(APIC_LVT0, value);
1831 } else {
1832 /* Disable LVT0 */
1833 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1834 }
1835
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001836 /*
1837 * For LVT1 make it edge triggered, active high,
1838 * nmi and enabled
1839 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001840 value = apic_read(APIC_LVT1);
1841 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1842 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1843 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1844 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1845 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1846 apic_write(APIC_LVT1, value);
1847}
1848
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001849void __cpuinit generic_processor_info(int apicid, int version)
1850{
1851 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001852
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001853 /*
1854 * Validate version
1855 */
1856 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001857 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001858 "fixing up to 0x10. (tell your hw vendor)\n",
1859 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001860 version = 0x10;
1861 }
1862 apic_version[apicid] = version;
1863
Mike Travis3b11ce72008-12-17 15:21:39 -08001864 if (num_processors >= nr_cpu_ids) {
1865 int max = nr_cpu_ids;
1866 int thiscpu = max + disabled_cpus;
1867
1868 pr_warning(
1869 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1870 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1871
1872 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001873 return;
1874 }
1875
1876 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001877 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001878
Mike Travisb2b815d2009-01-16 15:22:16 -08001879 if (version != apic_version[boot_cpu_physical_apicid])
1880 WARN_ONCE(1,
1881 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1882 apic_version[boot_cpu_physical_apicid], cpu, version);
1883
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001884 physid_set(apicid, phys_cpu_present_map);
1885 if (apicid == boot_cpu_physical_apicid) {
1886 /*
1887 * x86_bios_cpu_apicid is required to have processors listed
1888 * in same order as logical cpu numbers. Hence the first
1889 * entry is BSP, and so on.
1890 */
1891 cpu = 0;
1892 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001893 if (apicid > max_physical_apicid)
1894 max_physical_apicid = apicid;
1895
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001896#ifdef CONFIG_X86_32
1897 /*
1898 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1899 * but we need to work other dependencies like SMP_SUSPEND etc
1900 * before this can be done without some confusion.
1901 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1902 * - Ashok Raj <ashok.raj@intel.com>
1903 */
1904 if (max_physical_apicid >= 8) {
1905 switch (boot_cpu_data.x86_vendor) {
1906 case X86_VENDOR_INTEL:
1907 if (!APIC_XAPIC(version)) {
1908 def_to_bigsmp = 0;
1909 break;
1910 }
1911 /* If P4 and above fall through */
1912 case X86_VENDOR_AMD:
1913 def_to_bigsmp = 1;
1914 }
1915 }
1916#endif
1917
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001918#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001919 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1920 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001921#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001922
Mike Travis1de88cd2008-12-16 17:34:02 -08001923 set_cpu_possible(cpu, true);
1924 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001925}
1926
Suresh Siddha0c81c742008-07-10 11:16:48 -07001927int hard_smp_processor_id(void)
1928{
1929 return read_apic_id();
1930}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001931
1932void default_init_apic_ldr(void)
1933{
1934 unsigned long val;
1935
1936 apic_write(APIC_DFR, APIC_DFR_VALUE);
1937 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1938 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1939 apic_write(APIC_LDR, val);
1940}
1941
1942#ifdef CONFIG_X86_32
1943int default_apicid_to_node(int logical_apicid)
1944{
1945#ifdef CONFIG_SMP
1946 return apicid_2_node[hard_smp_processor_id()];
1947#else
1948 return 0;
1949#endif
1950}
Yinghai Lu34919982008-08-24 02:01:48 -07001951#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001952
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001953/*
1954 * Power management
1955 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956#ifdef CONFIG_PM
1957
1958static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001959 /*
1960 * 'active' is true if the local APIC was enabled by us and
1961 * not the BIOS; this signifies that we are also responsible
1962 * for disabling it before entering apm/acpi suspend
1963 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964 int active;
1965 /* r/w apic fields */
1966 unsigned int apic_id;
1967 unsigned int apic_taskpri;
1968 unsigned int apic_ldr;
1969 unsigned int apic_dfr;
1970 unsigned int apic_spiv;
1971 unsigned int apic_lvtt;
1972 unsigned int apic_lvtpc;
1973 unsigned int apic_lvt0;
1974 unsigned int apic_lvt1;
1975 unsigned int apic_lvterr;
1976 unsigned int apic_tmict;
1977 unsigned int apic_tdcr;
1978 unsigned int apic_thmr;
1979} apic_pm_state;
1980
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001981static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
1983 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001984 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985
1986 if (!apic_pm_state.active)
1987 return 0;
1988
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001989 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01001990
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001991 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
1993 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
1994 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
1995 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
1996 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01001997 if (maxlvt >= 4)
1998 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001999 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2000 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2001 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2002 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2003 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002004#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002005 if (maxlvt >= 5)
2006 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2007#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002008
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002009 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002010 disable_local_APIC();
Fenghua Yub24696b2009-03-27 14:22:44 -07002011#ifdef CONFIG_INTR_REMAP
2012 if (intr_remapping_enabled)
2013 disable_intr_remapping();
2014#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015 local_irq_restore(flags);
2016 return 0;
2017}
2018
2019static int lapic_resume(struct sys_device *dev)
2020{
2021 unsigned int l, h;
2022 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002023 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002024
Fenghua Yub24696b2009-03-27 14:22:44 -07002025#ifdef CONFIG_INTR_REMAP
2026 int ret;
2027 struct IO_APIC_route_entry **ioapic_entries = NULL;
2028
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029 if (!apic_pm_state.active)
2030 return 0;
2031
Fenghua Yub24696b2009-03-27 14:22:44 -07002032 local_irq_save(flags);
2033 if (x2apic) {
2034 ioapic_entries = alloc_ioapic_entries();
2035 if (!ioapic_entries) {
2036 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
2037 return -ENOMEM;
2038 }
2039
2040 ret = save_IO_APIC_setup(ioapic_entries);
2041 if (ret) {
2042 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2043 free_ioapic_entries(ioapic_entries);
2044 return ret;
2045 }
2046
2047 mask_IO_APIC_setup(ioapic_entries);
2048 mask_8259A();
2049 enable_x2apic();
2050 }
2051#else
2052 if (!apic_pm_state.active)
2053 return 0;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002054
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 local_irq_save(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002056 if (x2apic)
2057 enable_x2apic();
Fenghua Yub24696b2009-03-27 14:22:44 -07002058#endif
2059
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002060 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002061 /*
2062 * Make sure the APICBASE points to the right address
2063 *
2064 * FIXME! This will be wrong if we ever support suspend on
2065 * SMP! We'll need to do this as part of the CPU restore!
2066 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002067 rdmsr(MSR_IA32_APICBASE, l, h);
2068 l &= ~MSR_IA32_APICBASE_BASE;
2069 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2070 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002071 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002072
Fenghua Yub24696b2009-03-27 14:22:44 -07002073 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002074 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2075 apic_write(APIC_ID, apic_pm_state.apic_id);
2076 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2077 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2078 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2079 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2080 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2081 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002082#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002083 if (maxlvt >= 5)
2084 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2085#endif
2086 if (maxlvt >= 4)
2087 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2089 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2090 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2091 apic_write(APIC_ESR, 0);
2092 apic_read(APIC_ESR);
2093 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2094 apic_write(APIC_ESR, 0);
2095 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002096
Fenghua Yub24696b2009-03-27 14:22:44 -07002097#ifdef CONFIG_INTR_REMAP
2098 if (intr_remapping_enabled)
2099 reenable_intr_remapping(EIM_32BIT_APIC_ID);
2100
2101 if (x2apic) {
2102 unmask_8259A();
2103 restore_IO_APIC_setup(ioapic_entries);
2104 free_ioapic_entries(ioapic_entries);
2105 }
2106#endif
2107
Linus Torvalds1da177e2005-04-16 15:20:36 -07002108 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002109
Fenghua Yub24696b2009-03-27 14:22:44 -07002110
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 return 0;
2112}
2113
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002114/*
2115 * This device has no shutdown method - fully functioning local APICs
2116 * are needed on every CPU up until machine_halt/restart/poweroff.
2117 */
2118
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002120 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 .resume = lapic_resume,
2122 .suspend = lapic_suspend,
2123};
2124
2125static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002126 .id = 0,
2127 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128};
2129
Ashok Raje6982c62005-06-25 14:54:58 -07002130static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131{
2132 apic_pm_state.active = 1;
2133}
2134
2135static int __init init_lapic_sysfs(void)
2136{
2137 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002138
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 if (!cpu_has_apic)
2140 return 0;
2141 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002142
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 error = sysdev_class_register(&lapic_sysclass);
2144 if (!error)
2145 error = sysdev_register(&device_lapic);
2146 return error;
2147}
Fenghua Yub24696b2009-03-27 14:22:44 -07002148
2149/* local apic needs to resume before other devices access its registers. */
2150core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151
2152#else /* CONFIG_PM */
2153
2154static void apic_pm_activate(void) { }
2155
2156#endif /* CONFIG_PM */
2157
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002158#ifdef CONFIG_X86_64
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159/*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002160 * apic_is_clustered_box() -- Check if we can expect good TSC
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 *
2162 * Thus far, the major user of this is IBM's Summit2 series:
2163 *
Linus Torvalds637029c2006-02-27 20:41:56 -08002164 * Clustered boxes may have unsynced TSC problems if they are
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 * multi-chassis. Use available data to take a good guess.
2166 * If in doubt, go HPET.
2167 */
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002168__cpuinit int apic_is_clustered_box(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169{
2170 int i, clusters, zeros;
2171 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002172 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2174
Yinghai Lu322850a2008-02-23 21:48:42 -08002175 /*
2176 * there is not this kind of box with AMD CPU yet.
2177 * Some AMD box with quadcore cpu and 8 sockets apicid
2178 * will be [4, 0x23] or [8, 0x27] could be thought to
Yinghai Luf8fffa42008-02-24 21:36:28 -08002179 * vsmp box still need checking...
Yinghai Lu322850a2008-02-23 21:48:42 -08002180 */
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002181 if ((boot_cpu_data.x86_vendor == X86_VENDOR_AMD) && !is_vsmp_box())
Yinghai Lu322850a2008-02-23 21:48:42 -08002182 return 0;
2183
Mike Travis23ca4bb2008-05-12 21:21:12 +02002184 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002185 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186
Mike Travis168ef542008-12-16 17:34:01 -08002187 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002188 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002189 if (bios_cpu_apicid) {
2190 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302191 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002192 if (cpu_present(i))
2193 id = per_cpu(x86_bios_cpu_apicid, i);
2194 else
2195 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302196 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002197 break;
2198
Linus Torvalds1da177e2005-04-16 15:20:36 -07002199 if (id != BAD_APICID)
2200 __set_bit(APIC_CLUSTERID(id), clustermap);
2201 }
2202
2203 /* Problem: Partially populated chassis may not have CPUs in some of
2204 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002205 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2206 * Since clusters are allocated sequentially, count zeros only if
2207 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 */
2209 clusters = 0;
2210 zeros = 0;
2211 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2212 if (test_bit(i, clustermap)) {
2213 clusters += 1 + zeros;
2214 zeros = 0;
2215 } else
2216 ++zeros;
2217 }
2218
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002219 /* ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2220 * not guaranteed to be synced between boards
2221 */
2222 if (is_vsmp_box() && clusters > 1)
2223 return 1;
2224
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 /*
Vojtech Pavlikf8bf3c62006-06-26 13:58:23 +02002226 * If clusters > 2, then should be multi-chassis.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002227 * May have to revisit this when multi-core + hyperthreaded CPUs come
2228 * out, but AFAIK this will work even for them.
2229 */
2230 return (clusters > 2);
2231}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002232#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002233
2234/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002235 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002236 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002237static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002238{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002239 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002240 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002241 return 0;
2242}
2243early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002244
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002245/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002246static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002247{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002248 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002249}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002250early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002252static int __init parse_lapic_timer_c2_ok(char *arg)
2253{
2254 local_apic_timer_c2_ok = 1;
2255 return 0;
2256}
2257early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2258
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002259static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002260{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002261 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002262 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002263}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002264early_param("noapictimer", parse_disable_apic_timer);
2265
2266static int __init parse_nolapic_timer(char *arg)
2267{
2268 disable_apic_timer = 1;
2269 return 0;
2270}
2271early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002272
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002273static int __init apic_set_verbosity(char *arg)
2274{
2275 if (!arg) {
2276#ifdef CONFIG_X86_64
2277 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002278 return 0;
2279#endif
2280 return -EINVAL;
2281 }
2282
2283 if (strcmp("debug", arg) == 0)
2284 apic_verbosity = APIC_DEBUG;
2285 else if (strcmp("verbose", arg) == 0)
2286 apic_verbosity = APIC_VERBOSE;
2287 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002288 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002289 " use apic=verbose or apic=debug\n", arg);
2290 return -EINVAL;
2291 }
2292
2293 return 0;
2294}
2295early_param("apic", apic_set_verbosity);
2296
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002297static int __init lapic_insert_resource(void)
2298{
2299 if (!apic_phys)
2300 return -1;
2301
2302 /* Put local APIC into the resource map. */
2303 lapic_resource.start = apic_phys;
2304 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2305 insert_resource(&iomem_resource, &lapic_resource);
2306
2307 return 0;
2308}
2309
2310/*
2311 * need call insert after e820_reserve_resources()
2312 * that is using request_resource
2313 */
2314late_initcall(lapic_insert_resource);