blob: a1bd99d390ab12ba71e4e2e9e1c5088285f7c4ab [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
Joerg Roedelbf3118c2009-11-20 13:39:19 +01002 * Copyright (C) 2007-2009 Advanced Micro Devices, Inc.
Joerg Roedelb6c02712008-06-26 21:27:53 +02003 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
Joerg Roedel7f265082008-12-12 13:50:21 +010023#include <linux/debugfs.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020024#include <linux/scatterlist.h>
FUJITA Tomonori51491362009-01-05 23:47:25 +090025#include <linux/dma-mapping.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020026#include <linux/iommu-helper.h>
Joerg Roedelc156e342008-12-02 18:13:27 +010027#include <linux/iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090029#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010030#include <asm/gart.h>
Joerg Roedel6a9401a2009-11-20 13:22:21 +010031#include <asm/amd_iommu_proto.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020032#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020033#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020034
35#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
36
Joerg Roedel136f78a2008-07-11 17:14:27 +020037#define EXIT_LOOP_COUNT 10000000
38
Joerg Roedelb6c02712008-06-26 21:27:53 +020039static DEFINE_RWLOCK(amd_iommu_devtable_lock);
40
Joerg Roedelbd60b732008-09-11 10:24:48 +020041/* A list of preallocated protection domains */
42static LIST_HEAD(iommu_pd_list);
43static DEFINE_SPINLOCK(iommu_pd_list_lock);
44
Joerg Roedel0feae532009-08-26 15:26:30 +020045/*
46 * Domain for untranslated devices - only allocated
47 * if iommu=pt passed on kernel cmd line.
48 */
49static struct protection_domain *pt_domain;
50
Joerg Roedel26961ef2008-12-03 17:00:17 +010051static struct iommu_ops amd_iommu_ops;
Joerg Roedel26961ef2008-12-03 17:00:17 +010052
Joerg Roedel431b2a22008-07-11 17:14:22 +020053/*
54 * general struct to manage commands send to an IOMMU
55 */
Joerg Roedeld6449532008-07-11 17:14:28 +020056struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020057 u32 data[4];
58};
59
Joerg Roedelbd0e5212008-06-26 21:27:56 +020060static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
61 struct unity_map_entry *e);
Joerg Roedele275a2a2008-12-10 18:27:25 +010062static struct dma_ops_domain *find_protection_domain(u16 devid);
Joerg Roedel8bc3e122009-09-02 16:48:40 +020063static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +020064 unsigned long address, int end_lvl,
65 u64 **pte_page, gfp_t gfp);
Joerg Roedel00cd1222009-05-19 09:52:40 +020066static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
67 unsigned long start_page,
68 unsigned int pages);
Joerg Roedela345b232009-09-03 15:01:43 +020069static void reset_iommu_command_buffer(struct amd_iommu *iommu);
Joerg Roedel9355a082009-09-02 14:24:08 +020070static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +020071 unsigned long address, int map_size);
Joerg Roedel04bfdd82009-09-02 16:00:23 +020072static void update_domain(struct protection_domain *domain);
Chris Wrightc1eee672009-05-21 00:56:58 -070073
Joerg Roedel7f265082008-12-12 13:50:21 +010074#ifdef CONFIG_AMD_IOMMU_STATS
75
76/*
77 * Initialization code for statistics collection
78 */
79
Joerg Roedelda49f6d2008-12-12 14:59:58 +010080DECLARE_STATS_COUNTER(compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +010081DECLARE_STATS_COUNTER(cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +010082DECLARE_STATS_COUNTER(cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +010083DECLARE_STATS_COUNTER(cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +010084DECLARE_STATS_COUNTER(cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +010085DECLARE_STATS_COUNTER(cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +010086DECLARE_STATS_COUNTER(cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +010087DECLARE_STATS_COUNTER(cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +010088DECLARE_STATS_COUNTER(domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +010089DECLARE_STATS_COUNTER(domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +010090DECLARE_STATS_COUNTER(alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +010091DECLARE_STATS_COUNTER(total_map_requests);
Joerg Roedelda49f6d2008-12-12 14:59:58 +010092
Joerg Roedel7f265082008-12-12 13:50:21 +010093static struct dentry *stats_dir;
94static struct dentry *de_isolate;
95static struct dentry *de_fflush;
96
97static void amd_iommu_stats_add(struct __iommu_counter *cnt)
98{
99 if (stats_dir == NULL)
100 return;
101
102 cnt->dent = debugfs_create_u64(cnt->name, 0444, stats_dir,
103 &cnt->value);
104}
105
106static void amd_iommu_stats_init(void)
107{
108 stats_dir = debugfs_create_dir("amd-iommu", NULL);
109 if (stats_dir == NULL)
110 return;
111
112 de_isolate = debugfs_create_bool("isolation", 0444, stats_dir,
113 (u32 *)&amd_iommu_isolate);
114
115 de_fflush = debugfs_create_bool("fullflush", 0444, stats_dir,
116 (u32 *)&amd_iommu_unmap_flush);
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100117
118 amd_iommu_stats_add(&compl_wait);
Joerg Roedel0f2a86f2008-12-12 15:05:16 +0100119 amd_iommu_stats_add(&cnt_map_single);
Joerg Roedel146a6912008-12-12 15:07:12 +0100120 amd_iommu_stats_add(&cnt_unmap_single);
Joerg Roedeld03f0672008-12-12 15:09:48 +0100121 amd_iommu_stats_add(&cnt_map_sg);
Joerg Roedel55877a62008-12-12 15:12:14 +0100122 amd_iommu_stats_add(&cnt_unmap_sg);
Joerg Roedelc8f0fb32008-12-12 15:14:21 +0100123 amd_iommu_stats_add(&cnt_alloc_coherent);
Joerg Roedel5d31ee72008-12-12 15:16:38 +0100124 amd_iommu_stats_add(&cnt_free_coherent);
Joerg Roedelc1858972008-12-12 15:42:39 +0100125 amd_iommu_stats_add(&cross_page);
Joerg Roedelf57d98a2008-12-12 15:46:29 +0100126 amd_iommu_stats_add(&domain_flush_single);
Joerg Roedel18811f52008-12-12 15:48:28 +0100127 amd_iommu_stats_add(&domain_flush_all);
Joerg Roedel5774f7c2008-12-12 15:57:30 +0100128 amd_iommu_stats_add(&alloced_io_mem);
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +0100129 amd_iommu_stats_add(&total_map_requests);
Joerg Roedel7f265082008-12-12 13:50:21 +0100130}
131
132#endif
133
Joerg Roedel431b2a22008-07-11 17:14:22 +0200134/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +0200135static int iommu_has_npcache(struct amd_iommu *iommu)
136{
Joerg Roedelae9b9402008-10-30 17:43:57 +0100137 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +0200138}
139
Joerg Roedel431b2a22008-07-11 17:14:22 +0200140/****************************************************************************
141 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200142 * Interrupt handling functions
143 *
144 ****************************************************************************/
145
Joerg Roedele3e59872009-09-03 14:02:10 +0200146static void dump_dte_entry(u16 devid)
147{
148 int i;
149
150 for (i = 0; i < 8; ++i)
151 pr_err("AMD-Vi: DTE[%d]: %08x\n", i,
152 amd_iommu_dev_table[devid].data[i]);
153}
154
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200155static void dump_command(unsigned long phys_addr)
156{
157 struct iommu_cmd *cmd = phys_to_virt(phys_addr);
158 int i;
159
160 for (i = 0; i < 4; ++i)
161 pr_err("AMD-Vi: CMD[%d]: %08x\n", i, cmd->data[i]);
162}
163
Joerg Roedela345b232009-09-03 15:01:43 +0200164static void iommu_print_event(struct amd_iommu *iommu, void *__evt)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200165{
166 u32 *event = __evt;
167 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
168 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
169 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
170 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
171 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
172
Joerg Roedel4c6f40d2009-09-01 16:43:58 +0200173 printk(KERN_ERR "AMD-Vi: Event logged [");
Joerg Roedel90008ee2008-09-09 16:41:05 +0200174
175 switch (type) {
176 case EVENT_TYPE_ILL_DEV:
177 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
178 "address=0x%016llx flags=0x%04x]\n",
179 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
180 address, flags);
Joerg Roedele3e59872009-09-03 14:02:10 +0200181 dump_dte_entry(devid);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200182 break;
183 case EVENT_TYPE_IO_FAULT:
184 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
185 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
186 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
187 domid, address, flags);
188 break;
189 case EVENT_TYPE_DEV_TAB_ERR:
190 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
191 "address=0x%016llx flags=0x%04x]\n",
192 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
193 address, flags);
194 break;
195 case EVENT_TYPE_PAGE_TAB_ERR:
196 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
197 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
198 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
199 domid, address, flags);
200 break;
201 case EVENT_TYPE_ILL_CMD:
202 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
Joerg Roedela345b232009-09-03 15:01:43 +0200203 reset_iommu_command_buffer(iommu);
Joerg Roedel945b4ac2009-09-03 14:25:02 +0200204 dump_command(address);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200205 break;
206 case EVENT_TYPE_CMD_HARD_ERR:
207 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
208 "flags=0x%04x]\n", address, flags);
209 break;
210 case EVENT_TYPE_IOTLB_INV_TO:
211 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
212 "address=0x%016llx]\n",
213 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
214 address);
215 break;
216 case EVENT_TYPE_INV_DEV_REQ:
217 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
218 "address=0x%016llx flags=0x%04x]\n",
219 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
220 address, flags);
221 break;
222 default:
223 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
224 }
225}
226
227static void iommu_poll_events(struct amd_iommu *iommu)
228{
229 u32 head, tail;
230 unsigned long flags;
231
232 spin_lock_irqsave(&iommu->lock, flags);
233
234 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
235 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
236
237 while (head != tail) {
Joerg Roedela345b232009-09-03 15:01:43 +0200238 iommu_print_event(iommu, iommu->evt_buf + head);
Joerg Roedel90008ee2008-09-09 16:41:05 +0200239 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
240 }
241
242 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
243
244 spin_unlock_irqrestore(&iommu->lock, flags);
245}
246
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200247irqreturn_t amd_iommu_int_handler(int irq, void *data)
248{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200249 struct amd_iommu *iommu;
250
Joerg Roedel3bd22172009-05-04 15:06:20 +0200251 for_each_iommu(iommu)
Joerg Roedel90008ee2008-09-09 16:41:05 +0200252 iommu_poll_events(iommu);
253
254 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200255}
256
257/****************************************************************************
258 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200259 * IOMMU command queuing functions
260 *
261 ****************************************************************************/
262
263/*
264 * Writes the command to the IOMMUs command buffer and informs the
265 * hardware about the new command. Must be called with iommu->lock held.
266 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200267static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200268{
269 u32 tail, head;
270 u8 *target;
271
272 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200273 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200274 memcpy_toio(target, cmd, sizeof(*cmd));
275 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
276 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
277 if (tail == head)
278 return -ENOMEM;
279 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
280
281 return 0;
282}
283
Joerg Roedel431b2a22008-07-11 17:14:22 +0200284/*
285 * General queuing function for commands. Takes iommu->lock and calls
286 * __iommu_queue_command().
287 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200288static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200289{
290 unsigned long flags;
291 int ret;
292
293 spin_lock_irqsave(&iommu->lock, flags);
294 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100295 if (!ret)
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100296 iommu->need_sync = true;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200297 spin_unlock_irqrestore(&iommu->lock, flags);
298
299 return ret;
300}
301
Joerg Roedel431b2a22008-07-11 17:14:22 +0200302/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100303 * This function waits until an IOMMU has completed a completion
304 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200305 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100306static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200307{
Joerg Roedel8d201962008-12-02 20:34:41 +0100308 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200309 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100310 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200311
Joerg Roedelda49f6d2008-12-12 14:59:58 +0100312 INC_STATS_COUNTER(compl_wait);
313
Joerg Roedel136f78a2008-07-11 17:14:27 +0200314 while (!ready && (i < EXIT_LOOP_COUNT)) {
315 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200316 /* wait for the bit to become one */
317 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
318 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200319 }
320
Joerg Roedel519c31b2008-08-14 19:55:15 +0200321 /* set bit back to zero */
322 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
323 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
324
Joerg Roedel6a1eddd2009-09-03 15:15:10 +0200325 if (unlikely(i == EXIT_LOOP_COUNT)) {
326 spin_unlock(&iommu->lock);
327 reset_iommu_command_buffer(iommu);
328 spin_lock(&iommu->lock);
329 }
Joerg Roedel8d201962008-12-02 20:34:41 +0100330}
331
332/*
333 * This function queues a completion wait command into the command
334 * buffer of an IOMMU
335 */
336static int __iommu_completion_wait(struct amd_iommu *iommu)
337{
338 struct iommu_cmd cmd;
339
340 memset(&cmd, 0, sizeof(cmd));
341 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
342 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
343
344 return __iommu_queue_command(iommu, &cmd);
345}
346
347/*
348 * This function is called whenever we need to ensure that the IOMMU has
349 * completed execution of all commands we sent. It sends a
350 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
351 * us about that by writing a value to a physical address we pass with
352 * the command.
353 */
354static int iommu_completion_wait(struct amd_iommu *iommu)
355{
356 int ret = 0;
357 unsigned long flags;
358
359 spin_lock_irqsave(&iommu->lock, flags);
360
361 if (!iommu->need_sync)
362 goto out;
363
364 ret = __iommu_completion_wait(iommu);
365
Joerg Roedel0cfd7aa2008-12-10 19:58:00 +0100366 iommu->need_sync = false;
Joerg Roedel8d201962008-12-02 20:34:41 +0100367
368 if (ret)
369 goto out;
370
371 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100372
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200373out:
374 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200375
376 return 0;
377}
378
Joerg Roedel0518a3a2009-11-20 16:00:05 +0100379static void iommu_flush_complete(struct protection_domain *domain)
380{
381 int i;
382
383 for (i = 0; i < amd_iommus_present; ++i) {
384 if (!domain->dev_iommu[i])
385 continue;
386
387 /*
388 * Devices of this domain are behind this IOMMU
389 * We need to wait for completion of all commands.
390 */
391 iommu_completion_wait(amd_iommus[i]);
392 }
393}
394
Joerg Roedel431b2a22008-07-11 17:14:22 +0200395/*
396 * Command send function for invalidating a device table entry
397 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200398static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
399{
Joerg Roedeld6449532008-07-11 17:14:28 +0200400 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200401 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200402
403 BUG_ON(iommu == NULL);
404
405 memset(&cmd, 0, sizeof(cmd));
406 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
407 cmd.data[0] = devid;
408
Joerg Roedelee2fa742008-09-17 13:47:25 +0200409 ret = iommu_queue_command(iommu, &cmd);
410
Joerg Roedelee2fa742008-09-17 13:47:25 +0200411 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200412}
413
Joerg Roedel237b6f32008-12-02 20:54:37 +0100414static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
415 u16 domid, int pde, int s)
416{
417 memset(cmd, 0, sizeof(*cmd));
418 address &= PAGE_MASK;
419 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
420 cmd->data[1] |= domid;
421 cmd->data[2] = lower_32_bits(address);
422 cmd->data[3] = upper_32_bits(address);
423 if (s) /* size bit - we flush more than one 4kb page */
424 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
425 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
426 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
427}
428
Joerg Roedel431b2a22008-07-11 17:14:22 +0200429/*
430 * Generic command send function for invalidaing TLB entries
431 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200432static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
433 u64 address, u16 domid, int pde, int s)
434{
Joerg Roedeld6449532008-07-11 17:14:28 +0200435 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200436 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200437
Joerg Roedel237b6f32008-12-02 20:54:37 +0100438 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200439
Joerg Roedelee2fa742008-09-17 13:47:25 +0200440 ret = iommu_queue_command(iommu, &cmd);
441
Joerg Roedelee2fa742008-09-17 13:47:25 +0200442 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200443}
444
Joerg Roedel431b2a22008-07-11 17:14:22 +0200445/*
446 * TLB invalidation function which is called from the mapping functions.
447 * It invalidates a single PTE if the range to flush is within a single
448 * page. Otherwise it flushes the whole TLB of the IOMMU.
449 */
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100450static void __iommu_flush_pages(struct protection_domain *domain,
451 u64 address, size_t size, int pde)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200452{
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100453 int s = 0, i;
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100454 unsigned long pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200455
456 address &= PAGE_MASK;
457
Joerg Roedel999ba412008-07-03 19:35:08 +0200458 if (pages > 1) {
459 /*
460 * If we have to flush more than one page, flush all
461 * TLB entries for this domain
462 */
463 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
464 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200465 }
466
Joerg Roedel999ba412008-07-03 19:35:08 +0200467
Joerg Roedel6de8ad92009-11-23 18:30:32 +0100468 for (i = 0; i < amd_iommus_present; ++i) {
469 if (!domain->dev_iommu[i])
470 continue;
471
472 /*
473 * Devices of this domain are behind this IOMMU
474 * We need a TLB flush
475 */
476 iommu_queue_inv_iommu_pages(amd_iommus[i], address,
477 domain->id, pde, s);
478 }
479
480 return;
481}
482
483static void iommu_flush_pages(struct protection_domain *domain,
484 u64 address, size_t size)
485{
486 __iommu_flush_pages(domain, address, size, 0);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200487}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200488
Joerg Roedel1c655772008-09-04 18:40:05 +0200489/* Flush the whole IO/TLB for a given protection domain */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100490static void iommu_flush_tlb(struct protection_domain *domain)
Joerg Roedel1c655772008-09-04 18:40:05 +0200491{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100492 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200493}
494
Chris Wright42a49f92009-06-15 15:42:00 +0200495/* Flush the whole IO/TLB for a given protection domain - including PDE */
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100496static void iommu_flush_tlb_pde(struct protection_domain *domain)
Chris Wright42a49f92009-06-15 15:42:00 +0200497{
Joerg Roedeldcd1e922009-11-20 15:30:58 +0100498 __iommu_flush_pages(domain, 0, CMD_INV_IOMMU_ALL_PAGES_ADDRESS, 1);
Chris Wright42a49f92009-06-15 15:42:00 +0200499}
500
Joerg Roedel43f49602008-12-02 21:01:12 +0100501/*
Joerg Roedel09b42802009-11-20 17:02:44 +0100502 * This function flushes all domains that have devices on the given IOMMU
Joerg Roedel43f49602008-12-02 21:01:12 +0100503 */
Joerg Roedele394d722009-09-03 15:28:33 +0200504static void flush_all_domains_on_iommu(struct amd_iommu *iommu)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200505{
Joerg Roedel09b42802009-11-20 17:02:44 +0100506 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
507 struct protection_domain *domain;
508 unsigned long flags;
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200509
Joerg Roedel09b42802009-11-20 17:02:44 +0100510 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
511
512 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
513 if (domain->dev_iommu[iommu->index] == 0)
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200514 continue;
Joerg Roedel09b42802009-11-20 17:02:44 +0100515
516 spin_lock(&domain->lock);
517 iommu_queue_inv_iommu_pages(iommu, address, domain->id, 1, 1);
518 iommu_flush_complete(domain);
519 spin_unlock(&domain->lock);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200520 }
Joerg Roedele394d722009-09-03 15:28:33 +0200521
Joerg Roedel09b42802009-11-20 17:02:44 +0100522 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
Joerg Roedele394d722009-09-03 15:28:33 +0200523}
524
Joerg Roedel09b42802009-11-20 17:02:44 +0100525/*
526 * This function uses heavy locking and may disable irqs for some time. But
527 * this is no issue because it is only called during resume.
528 */
Joerg Roedele394d722009-09-03 15:28:33 +0200529void amd_iommu_flush_all_domains(void)
530{
Joerg Roedele3306662009-11-20 16:48:58 +0100531 struct protection_domain *domain;
Joerg Roedel09b42802009-11-20 17:02:44 +0100532 unsigned long flags;
533
534 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
Joerg Roedele394d722009-09-03 15:28:33 +0200535
Joerg Roedele3306662009-11-20 16:48:58 +0100536 list_for_each_entry(domain, &amd_iommu_pd_list, list) {
Joerg Roedel09b42802009-11-20 17:02:44 +0100537 spin_lock(&domain->lock);
Joerg Roedele3306662009-11-20 16:48:58 +0100538 iommu_flush_tlb_pde(domain);
539 iommu_flush_complete(domain);
Joerg Roedel09b42802009-11-20 17:02:44 +0100540 spin_unlock(&domain->lock);
Joerg Roedele3306662009-11-20 16:48:58 +0100541 }
Joerg Roedel09b42802009-11-20 17:02:44 +0100542
543 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
Joerg Roedelbfd1be12009-05-05 15:33:57 +0200544}
545
Joerg Roedeld586d782009-09-03 15:39:23 +0200546static void flush_all_devices_for_iommu(struct amd_iommu *iommu)
547{
548 int i;
549
550 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
551 if (iommu != amd_iommu_rlookup_table[i])
552 continue;
553
554 iommu_queue_inv_dev_entry(iommu, i);
555 iommu_completion_wait(iommu);
Joerg Roedel431b2a22008-07-11 17:14:22 +0200556 }
557}
558
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200559static void flush_devices_by_domain(struct protection_domain *domain)
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200560{
561 struct amd_iommu *iommu;
562 int i;
563
564 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200565 if ((domain == NULL && amd_iommu_pd_table[i] == NULL) ||
566 (amd_iommu_pd_table[i] != domain))
Joerg Roedel7d7a1102009-05-05 15:48:10 +0200567 continue;
568
569 iommu = amd_iommu_rlookup_table[i];
570 if (!iommu)
571 continue;
572
573 iommu_queue_inv_dev_entry(iommu, i);
574 iommu_completion_wait(iommu);
575 }
576}
577
Joerg Roedela345b232009-09-03 15:01:43 +0200578static void reset_iommu_command_buffer(struct amd_iommu *iommu)
579{
580 pr_err("AMD-Vi: Resetting IOMMU command buffer\n");
581
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200582 if (iommu->reset_in_progress)
583 panic("AMD-Vi: ILLEGAL_COMMAND_ERROR while resetting command buffer\n");
584
585 iommu->reset_in_progress = true;
586
Joerg Roedela345b232009-09-03 15:01:43 +0200587 amd_iommu_reset_cmd_buffer(iommu);
588 flush_all_devices_for_iommu(iommu);
589 flush_all_domains_on_iommu(iommu);
Joerg Roedelb26e81b2009-09-03 15:08:09 +0200590
591 iommu->reset_in_progress = false;
Joerg Roedela345b232009-09-03 15:01:43 +0200592}
593
Joerg Roedel6a0dbcb2009-09-02 15:41:59 +0200594void amd_iommu_flush_all_devices(void)
595{
596 flush_devices_by_domain(NULL);
597}
598
Joerg Roedel431b2a22008-07-11 17:14:22 +0200599/****************************************************************************
600 *
601 * The functions below are used the create the page table mappings for
602 * unity mapped regions.
603 *
604 ****************************************************************************/
605
606/*
607 * Generic mapping functions. It maps a physical address into a DMA
608 * address space. It allocates the page table pages if necessary.
609 * In the future it can be extended to a generic mapping function
610 * supporting all features of AMD IOMMU page tables like level skipping
611 * and full 64 bit address spaces.
612 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100613static int iommu_map_page(struct protection_domain *dom,
614 unsigned long bus_addr,
615 unsigned long phys_addr,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200616 int prot,
617 int map_size)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200618{
Joerg Roedel8bda3092009-05-12 12:02:46 +0200619 u64 __pte, *pte;
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200620
621 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100622 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200623
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200624 BUG_ON(!PM_ALIGNED(map_size, bus_addr));
625 BUG_ON(!PM_ALIGNED(map_size, phys_addr));
626
Joerg Roedelbad1cac2009-09-02 16:52:23 +0200627 if (!(prot & IOMMU_PROT_MASK))
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200628 return -EINVAL;
629
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200630 pte = alloc_pte(dom, bus_addr, map_size, NULL, GFP_KERNEL);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200631
632 if (IOMMU_PTE_PRESENT(*pte))
633 return -EBUSY;
634
635 __pte = phys_addr | IOMMU_PTE_P;
636 if (prot & IOMMU_PROT_IR)
637 __pte |= IOMMU_PTE_IR;
638 if (prot & IOMMU_PROT_IW)
639 __pte |= IOMMU_PTE_IW;
640
641 *pte = __pte;
642
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200643 update_domain(dom);
644
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200645 return 0;
646}
647
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100648static void iommu_unmap_page(struct protection_domain *dom,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200649 unsigned long bus_addr, int map_size)
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100650{
Joerg Roedela6b256b2009-09-03 12:21:31 +0200651 u64 *pte = fetch_pte(dom, bus_addr, map_size);
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100652
Joerg Roedel38a76ee2009-09-02 17:02:47 +0200653 if (pte)
654 *pte = 0;
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100655}
Joerg Roedeleb74ff62008-12-02 19:59:10 +0100656
Joerg Roedel431b2a22008-07-11 17:14:22 +0200657/*
658 * This function checks if a specific unity mapping entry is needed for
659 * this specific IOMMU.
660 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200661static int iommu_for_unity_map(struct amd_iommu *iommu,
662 struct unity_map_entry *entry)
663{
664 u16 bdf, i;
665
666 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
667 bdf = amd_iommu_alias_table[i];
668 if (amd_iommu_rlookup_table[bdf] == iommu)
669 return 1;
670 }
671
672 return 0;
673}
674
Joerg Roedel431b2a22008-07-11 17:14:22 +0200675/*
676 * Init the unity mappings for a specific IOMMU in the system
677 *
678 * Basically iterates over all unity mapping entries and applies them to
679 * the default domain DMA of that IOMMU if necessary.
680 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200681static int iommu_init_unity_mappings(struct amd_iommu *iommu)
682{
683 struct unity_map_entry *entry;
684 int ret;
685
686 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
687 if (!iommu_for_unity_map(iommu, entry))
688 continue;
689 ret = dma_ops_unity_map(iommu->default_dom, entry);
690 if (ret)
691 return ret;
692 }
693
694 return 0;
695}
696
Joerg Roedel431b2a22008-07-11 17:14:22 +0200697/*
698 * This function actually applies the mapping to the page table of the
699 * dma_ops domain.
700 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200701static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
702 struct unity_map_entry *e)
703{
704 u64 addr;
705 int ret;
706
707 for (addr = e->address_start; addr < e->address_end;
708 addr += PAGE_SIZE) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200709 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot,
710 PM_MAP_4k);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200711 if (ret)
712 return ret;
713 /*
714 * if unity mapping is in aperture range mark the page
715 * as allocated in the aperture
716 */
717 if (addr < dma_dom->aperture_size)
Joerg Roedelc3239562009-05-12 10:56:44 +0200718 __set_bit(addr >> PAGE_SHIFT,
Joerg Roedel384de722009-05-15 12:30:05 +0200719 dma_dom->aperture[0]->bitmap);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200720 }
721
722 return 0;
723}
724
Joerg Roedel431b2a22008-07-11 17:14:22 +0200725/*
726 * Inits the unity mappings required for a specific device
727 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200728static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
729 u16 devid)
730{
731 struct unity_map_entry *e;
732 int ret;
733
734 list_for_each_entry(e, &amd_iommu_unity_map, list) {
735 if (!(devid >= e->devid_start && devid <= e->devid_end))
736 continue;
737 ret = dma_ops_unity_map(dma_dom, e);
738 if (ret)
739 return ret;
740 }
741
742 return 0;
743}
744
Joerg Roedel431b2a22008-07-11 17:14:22 +0200745/****************************************************************************
746 *
747 * The next functions belong to the address allocator for the dma_ops
748 * interface functions. They work like the allocators in the other IOMMU
749 * drivers. Its basically a bitmap which marks the allocated pages in
750 * the aperture. Maybe it could be enhanced in the future to a more
751 * efficient allocator.
752 *
753 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200754
Joerg Roedel431b2a22008-07-11 17:14:22 +0200755/*
Joerg Roedel384de722009-05-15 12:30:05 +0200756 * The address allocator core functions.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200757 *
758 * called with domain->lock held
759 */
Joerg Roedel384de722009-05-15 12:30:05 +0200760
Joerg Roedel9cabe892009-05-18 16:38:55 +0200761/*
Joerg Roedel00cd1222009-05-19 09:52:40 +0200762 * This function checks if there is a PTE for a given dma address. If
763 * there is one, it returns the pointer to it.
764 */
Joerg Roedel9355a082009-09-02 14:24:08 +0200765static u64 *fetch_pte(struct protection_domain *domain,
Joerg Roedela6b256b2009-09-03 12:21:31 +0200766 unsigned long address, int map_size)
Joerg Roedel00cd1222009-05-19 09:52:40 +0200767{
Joerg Roedel9355a082009-09-02 14:24:08 +0200768 int level;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200769 u64 *pte;
770
Joerg Roedel9355a082009-09-02 14:24:08 +0200771 level = domain->mode - 1;
772 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200773
Joerg Roedela6b256b2009-09-03 12:21:31 +0200774 while (level > map_size) {
Joerg Roedel9355a082009-09-02 14:24:08 +0200775 if (!IOMMU_PTE_PRESENT(*pte))
776 return NULL;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200777
Joerg Roedel9355a082009-09-02 14:24:08 +0200778 level -= 1;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200779
Joerg Roedel9355a082009-09-02 14:24:08 +0200780 pte = IOMMU_PTE_PAGE(*pte);
781 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel00cd1222009-05-19 09:52:40 +0200782
Joerg Roedela6b256b2009-09-03 12:21:31 +0200783 if ((PM_PTE_LEVEL(*pte) == 0) && level != map_size) {
784 pte = NULL;
785 break;
786 }
Joerg Roedel9355a082009-09-02 14:24:08 +0200787 }
Joerg Roedel00cd1222009-05-19 09:52:40 +0200788
789 return pte;
790}
791
792/*
Joerg Roedel9cabe892009-05-18 16:38:55 +0200793 * This function is used to add a new aperture range to an existing
794 * aperture in case of dma_ops domain allocation or address allocation
795 * failure.
796 */
Joerg Roedel00cd1222009-05-19 09:52:40 +0200797static int alloc_new_range(struct amd_iommu *iommu,
798 struct dma_ops_domain *dma_dom,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200799 bool populate, gfp_t gfp)
800{
801 int index = dma_dom->aperture_size >> APERTURE_RANGE_SHIFT;
Joerg Roedel00cd1222009-05-19 09:52:40 +0200802 int i;
Joerg Roedel9cabe892009-05-18 16:38:55 +0200803
Joerg Roedelf5e97052009-05-22 12:31:53 +0200804#ifdef CONFIG_IOMMU_STRESS
805 populate = false;
806#endif
807
Joerg Roedel9cabe892009-05-18 16:38:55 +0200808 if (index >= APERTURE_MAX_RANGES)
809 return -ENOMEM;
810
811 dma_dom->aperture[index] = kzalloc(sizeof(struct aperture_range), gfp);
812 if (!dma_dom->aperture[index])
813 return -ENOMEM;
814
815 dma_dom->aperture[index]->bitmap = (void *)get_zeroed_page(gfp);
816 if (!dma_dom->aperture[index]->bitmap)
817 goto out_free;
818
819 dma_dom->aperture[index]->offset = dma_dom->aperture_size;
820
821 if (populate) {
822 unsigned long address = dma_dom->aperture_size;
823 int i, num_ptes = APERTURE_RANGE_PAGES / 512;
824 u64 *pte, *pte_page;
825
826 for (i = 0; i < num_ptes; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +0200827 pte = alloc_pte(&dma_dom->domain, address, PM_MAP_4k,
Joerg Roedel9cabe892009-05-18 16:38:55 +0200828 &pte_page, gfp);
829 if (!pte)
830 goto out_free;
831
832 dma_dom->aperture[index]->pte_pages[i] = pte_page;
833
834 address += APERTURE_RANGE_SIZE / 64;
835 }
836 }
837
838 dma_dom->aperture_size += APERTURE_RANGE_SIZE;
839
Joerg Roedel00cd1222009-05-19 09:52:40 +0200840 /* Intialize the exclusion range if necessary */
841 if (iommu->exclusion_start &&
842 iommu->exclusion_start >= dma_dom->aperture[index]->offset &&
843 iommu->exclusion_start < dma_dom->aperture_size) {
844 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
845 int pages = iommu_num_pages(iommu->exclusion_start,
846 iommu->exclusion_length,
847 PAGE_SIZE);
848 dma_ops_reserve_addresses(dma_dom, startpage, pages);
849 }
850
851 /*
852 * Check for areas already mapped as present in the new aperture
853 * range and mark those pages as reserved in the allocator. Such
854 * mappings may already exist as a result of requested unity
855 * mappings for devices.
856 */
857 for (i = dma_dom->aperture[index]->offset;
858 i < dma_dom->aperture_size;
859 i += PAGE_SIZE) {
Joerg Roedela6b256b2009-09-03 12:21:31 +0200860 u64 *pte = fetch_pte(&dma_dom->domain, i, PM_MAP_4k);
Joerg Roedel00cd1222009-05-19 09:52:40 +0200861 if (!pte || !IOMMU_PTE_PRESENT(*pte))
862 continue;
863
864 dma_ops_reserve_addresses(dma_dom, i << PAGE_SHIFT, 1);
865 }
866
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200867 update_domain(&dma_dom->domain);
868
Joerg Roedel9cabe892009-05-18 16:38:55 +0200869 return 0;
870
871out_free:
Joerg Roedel04bfdd82009-09-02 16:00:23 +0200872 update_domain(&dma_dom->domain);
873
Joerg Roedel9cabe892009-05-18 16:38:55 +0200874 free_page((unsigned long)dma_dom->aperture[index]->bitmap);
875
876 kfree(dma_dom->aperture[index]);
877 dma_dom->aperture[index] = NULL;
878
879 return -ENOMEM;
880}
881
Joerg Roedel384de722009-05-15 12:30:05 +0200882static unsigned long dma_ops_area_alloc(struct device *dev,
883 struct dma_ops_domain *dom,
884 unsigned int pages,
885 unsigned long align_mask,
886 u64 dma_mask,
887 unsigned long start)
888{
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200889 unsigned long next_bit = dom->next_address % APERTURE_RANGE_SIZE;
Joerg Roedel384de722009-05-15 12:30:05 +0200890 int max_index = dom->aperture_size >> APERTURE_RANGE_SHIFT;
891 int i = start >> APERTURE_RANGE_SHIFT;
892 unsigned long boundary_size;
893 unsigned long address = -1;
894 unsigned long limit;
895
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200896 next_bit >>= PAGE_SHIFT;
897
Joerg Roedel384de722009-05-15 12:30:05 +0200898 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
899 PAGE_SIZE) >> PAGE_SHIFT;
900
901 for (;i < max_index; ++i) {
902 unsigned long offset = dom->aperture[i]->offset >> PAGE_SHIFT;
903
904 if (dom->aperture[i]->offset >= dma_mask)
905 break;
906
907 limit = iommu_device_max_index(APERTURE_RANGE_PAGES, offset,
908 dma_mask >> PAGE_SHIFT);
909
910 address = iommu_area_alloc(dom->aperture[i]->bitmap,
911 limit, next_bit, pages, 0,
912 boundary_size, align_mask);
913 if (address != -1) {
914 address = dom->aperture[i]->offset +
915 (address << PAGE_SHIFT);
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200916 dom->next_address = address + (pages << PAGE_SHIFT);
Joerg Roedel384de722009-05-15 12:30:05 +0200917 break;
918 }
919
920 next_bit = 0;
921 }
922
923 return address;
924}
925
Joerg Roedeld3086442008-06-26 21:27:57 +0200926static unsigned long dma_ops_alloc_addresses(struct device *dev,
927 struct dma_ops_domain *dom,
Joerg Roedel6d4f3432008-09-04 19:18:02 +0200928 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200929 unsigned long align_mask,
930 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200931{
Joerg Roedeld3086442008-06-26 21:27:57 +0200932 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200933
Joerg Roedelfe16f082009-05-22 12:27:53 +0200934#ifdef CONFIG_IOMMU_STRESS
935 dom->next_address = 0;
936 dom->need_flush = true;
937#endif
Joerg Roedeld3086442008-06-26 21:27:57 +0200938
Joerg Roedel384de722009-05-15 12:30:05 +0200939 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200940 dma_mask, dom->next_address);
Joerg Roedeld3086442008-06-26 21:27:57 +0200941
Joerg Roedel1c655772008-09-04 18:40:05 +0200942 if (address == -1) {
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200943 dom->next_address = 0;
Joerg Roedel384de722009-05-15 12:30:05 +0200944 address = dma_ops_area_alloc(dev, dom, pages, align_mask,
945 dma_mask, 0);
Joerg Roedel1c655772008-09-04 18:40:05 +0200946 dom->need_flush = true;
947 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200948
Joerg Roedel384de722009-05-15 12:30:05 +0200949 if (unlikely(address == -1))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +0900950 address = DMA_ERROR_CODE;
Joerg Roedeld3086442008-06-26 21:27:57 +0200951
952 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
953
954 return address;
955}
956
Joerg Roedel431b2a22008-07-11 17:14:22 +0200957/*
958 * The address free function.
959 *
960 * called with domain->lock held
961 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200962static void dma_ops_free_addresses(struct dma_ops_domain *dom,
963 unsigned long address,
964 unsigned int pages)
965{
Joerg Roedel384de722009-05-15 12:30:05 +0200966 unsigned i = address >> APERTURE_RANGE_SHIFT;
967 struct aperture_range *range = dom->aperture[i];
Joerg Roedel80be3082008-11-06 14:59:05 +0100968
Joerg Roedel384de722009-05-15 12:30:05 +0200969 BUG_ON(i >= APERTURE_MAX_RANGES || range == NULL);
970
Joerg Roedel47bccd62009-05-22 12:40:54 +0200971#ifdef CONFIG_IOMMU_STRESS
972 if (i < 4)
973 return;
974#endif
975
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200976 if (address >= dom->next_address)
Joerg Roedel80be3082008-11-06 14:59:05 +0100977 dom->need_flush = true;
Joerg Roedel384de722009-05-15 12:30:05 +0200978
979 address = (address % APERTURE_RANGE_SIZE) >> PAGE_SHIFT;
Joerg Roedel803b8cb2009-05-18 15:32:48 +0200980
Joerg Roedel384de722009-05-15 12:30:05 +0200981 iommu_area_free(range->bitmap, address, pages);
982
Joerg Roedeld3086442008-06-26 21:27:57 +0200983}
984
Joerg Roedel431b2a22008-07-11 17:14:22 +0200985/****************************************************************************
986 *
987 * The next functions belong to the domain allocation. A domain is
988 * allocated for every IOMMU as the default domain. If device isolation
989 * is enabled, every device get its own domain. The most important thing
990 * about domains is the page table mapping the DMA address space they
991 * contain.
992 *
993 ****************************************************************************/
994
Joerg Roedelaeb26f52009-11-20 16:44:01 +0100995/*
996 * This function adds a protection domain to the global protection domain list
997 */
998static void add_domain_to_list(struct protection_domain *domain)
999{
1000 unsigned long flags;
1001
1002 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1003 list_add(&domain->list, &amd_iommu_pd_list);
1004 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1005}
1006
1007/*
1008 * This function removes a protection domain to the global
1009 * protection domain list
1010 */
1011static void del_domain_from_list(struct protection_domain *domain)
1012{
1013 unsigned long flags;
1014
1015 spin_lock_irqsave(&amd_iommu_pd_lock, flags);
1016 list_del(&domain->list);
1017 spin_unlock_irqrestore(&amd_iommu_pd_lock, flags);
1018}
1019
Joerg Roedelec487d12008-06-26 21:27:58 +02001020static u16 domain_id_alloc(void)
1021{
1022 unsigned long flags;
1023 int id;
1024
1025 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1026 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
1027 BUG_ON(id == 0);
1028 if (id > 0 && id < MAX_DOMAIN_ID)
1029 __set_bit(id, amd_iommu_pd_alloc_bitmap);
1030 else
1031 id = 0;
1032 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1033
1034 return id;
1035}
1036
Joerg Roedela2acfb72008-12-02 18:28:53 +01001037static void domain_id_free(int id)
1038{
1039 unsigned long flags;
1040
1041 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1042 if (id > 0 && id < MAX_DOMAIN_ID)
1043 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
1044 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1045}
Joerg Roedela2acfb72008-12-02 18:28:53 +01001046
Joerg Roedel431b2a22008-07-11 17:14:22 +02001047/*
1048 * Used to reserve address ranges in the aperture (e.g. for exclusion
1049 * ranges.
1050 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001051static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
1052 unsigned long start_page,
1053 unsigned int pages)
1054{
Joerg Roedel384de722009-05-15 12:30:05 +02001055 unsigned int i, last_page = dom->aperture_size >> PAGE_SHIFT;
Joerg Roedelec487d12008-06-26 21:27:58 +02001056
1057 if (start_page + pages > last_page)
1058 pages = last_page - start_page;
1059
Joerg Roedel384de722009-05-15 12:30:05 +02001060 for (i = start_page; i < start_page + pages; ++i) {
1061 int index = i / APERTURE_RANGE_PAGES;
1062 int page = i % APERTURE_RANGE_PAGES;
1063 __set_bit(page, dom->aperture[index]->bitmap);
1064 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001065}
1066
Joerg Roedel86db2e52008-12-02 18:20:21 +01001067static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +02001068{
1069 int i, j;
1070 u64 *p1, *p2, *p3;
1071
Joerg Roedel86db2e52008-12-02 18:20:21 +01001072 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +02001073
1074 if (!p1)
1075 return;
1076
1077 for (i = 0; i < 512; ++i) {
1078 if (!IOMMU_PTE_PRESENT(p1[i]))
1079 continue;
1080
1081 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +01001082 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +02001083 if (!IOMMU_PTE_PRESENT(p2[j]))
1084 continue;
1085 p3 = IOMMU_PTE_PAGE(p2[j]);
1086 free_page((unsigned long)p3);
1087 }
1088
1089 free_page((unsigned long)p2);
1090 }
1091
1092 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +01001093
1094 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001095}
1096
Joerg Roedel431b2a22008-07-11 17:14:22 +02001097/*
1098 * Free a domain, only used if something went wrong in the
1099 * allocation path and we need to free an already allocated page table
1100 */
Joerg Roedelec487d12008-06-26 21:27:58 +02001101static void dma_ops_domain_free(struct dma_ops_domain *dom)
1102{
Joerg Roedel384de722009-05-15 12:30:05 +02001103 int i;
1104
Joerg Roedelec487d12008-06-26 21:27:58 +02001105 if (!dom)
1106 return;
1107
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001108 del_domain_from_list(&dom->domain);
1109
Joerg Roedel86db2e52008-12-02 18:20:21 +01001110 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +02001111
Joerg Roedel384de722009-05-15 12:30:05 +02001112 for (i = 0; i < APERTURE_MAX_RANGES; ++i) {
1113 if (!dom->aperture[i])
1114 continue;
1115 free_page((unsigned long)dom->aperture[i]->bitmap);
1116 kfree(dom->aperture[i]);
1117 }
Joerg Roedelec487d12008-06-26 21:27:58 +02001118
1119 kfree(dom);
1120}
1121
Joerg Roedel431b2a22008-07-11 17:14:22 +02001122/*
1123 * Allocates a new protection domain usable for the dma_ops functions.
1124 * It also intializes the page table and the address allocator data
1125 * structures required for the dma_ops interface
1126 */
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001127static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu)
Joerg Roedelec487d12008-06-26 21:27:58 +02001128{
1129 struct dma_ops_domain *dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001130
1131 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
1132 if (!dma_dom)
1133 return NULL;
1134
1135 spin_lock_init(&dma_dom->domain.lock);
1136
1137 dma_dom->domain.id = domain_id_alloc();
1138 if (dma_dom->domain.id == 0)
1139 goto free_dma_dom;
Joerg Roedel8f7a0172009-09-02 16:55:24 +02001140 dma_dom->domain.mode = PAGE_MODE_2_LEVEL;
Joerg Roedelec487d12008-06-26 21:27:58 +02001141 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
Joerg Roedel9fdb19d2008-12-02 17:46:25 +01001142 dma_dom->domain.flags = PD_DMA_OPS_MASK;
Joerg Roedelec487d12008-06-26 21:27:58 +02001143 dma_dom->domain.priv = dma_dom;
1144 if (!dma_dom->domain.pt_root)
1145 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001146
Joerg Roedel1c655772008-09-04 18:40:05 +02001147 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001148 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +02001149
Joerg Roedelaeb26f52009-11-20 16:44:01 +01001150 add_domain_to_list(&dma_dom->domain);
1151
Joerg Roedel00cd1222009-05-19 09:52:40 +02001152 if (alloc_new_range(iommu, dma_dom, true, GFP_KERNEL))
Joerg Roedelec487d12008-06-26 21:27:58 +02001153 goto free_dma_dom;
Joerg Roedelec487d12008-06-26 21:27:58 +02001154
Joerg Roedel431b2a22008-07-11 17:14:22 +02001155 /*
Joerg Roedelec487d12008-06-26 21:27:58 +02001156 * mark the first page as allocated so we never return 0 as
1157 * a valid dma-address. So we can use 0 as error value
Joerg Roedel431b2a22008-07-11 17:14:22 +02001158 */
Joerg Roedel384de722009-05-15 12:30:05 +02001159 dma_dom->aperture[0]->bitmap[0] = 1;
Joerg Roedel803b8cb2009-05-18 15:32:48 +02001160 dma_dom->next_address = 0;
Joerg Roedelec487d12008-06-26 21:27:58 +02001161
Joerg Roedelec487d12008-06-26 21:27:58 +02001162
1163 return dma_dom;
1164
1165free_dma_dom:
1166 dma_ops_domain_free(dma_dom);
1167
1168 return NULL;
1169}
1170
Joerg Roedel431b2a22008-07-11 17:14:22 +02001171/*
Joerg Roedel5b28df62008-12-02 17:49:42 +01001172 * little helper function to check whether a given protection domain is a
1173 * dma_ops domain
1174 */
1175static bool dma_ops_domain(struct protection_domain *domain)
1176{
1177 return domain->flags & PD_DMA_OPS_MASK;
1178}
1179
1180/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001181 * Find out the protection domain structure for a given PCI device. This
1182 * will give us the pointer to the page table root for example.
1183 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001184static struct protection_domain *domain_for_device(u16 devid)
1185{
1186 struct protection_domain *dom;
1187 unsigned long flags;
1188
1189 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
1190 dom = amd_iommu_pd_table[devid];
1191 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1192
1193 return dom;
1194}
1195
Joerg Roedel407d7332009-09-02 16:07:00 +02001196static void set_dte_entry(u16 devid, struct protection_domain *domain)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001197{
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001198 u64 pte_root = virt_to_phys(domain->pt_root);
Joerg Roedel863c74e2008-12-02 17:56:36 +01001199
Joerg Roedel38ddf412008-09-11 10:38:32 +02001200 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
1201 << DEV_ENTRY_MODE_SHIFT;
1202 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001203
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001204 amd_iommu_dev_table[devid].data[2] = domain->id;
Joerg Roedelaa879ff2009-08-31 16:01:48 +02001205 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
1206 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001207
1208 amd_iommu_pd_table[devid] = domain;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001209}
1210
1211/*
1212 * If a device is not yet associated with a domain, this function does
1213 * assigns it visible for the hardware
1214 */
1215static void __attach_device(struct amd_iommu *iommu,
1216 struct protection_domain *domain,
1217 u16 devid)
1218{
1219 /* lock domain */
1220 spin_lock(&domain->lock);
1221
1222 /* update DTE entry */
1223 set_dte_entry(devid, domain);
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001224
Joerg Roedelc4596112009-11-20 14:57:32 +01001225 /* Do reference counting */
1226 domain->dev_iommu[iommu->index] += 1;
1227 domain->dev_cnt += 1;
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001228
1229 /* ready */
1230 spin_unlock(&domain->lock);
Joerg Roedel0feae532009-08-26 15:26:30 +02001231}
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001232
Joerg Roedel407d7332009-09-02 16:07:00 +02001233/*
1234 * If a device is not yet associated with a domain, this function does
1235 * assigns it visible for the hardware
1236 */
Joerg Roedel0feae532009-08-26 15:26:30 +02001237static void attach_device(struct amd_iommu *iommu,
1238 struct protection_domain *domain,
1239 u16 devid)
1240{
Joerg Roedeleba6ac62009-09-01 12:07:08 +02001241 unsigned long flags;
1242
1243 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel0feae532009-08-26 15:26:30 +02001244 __attach_device(iommu, domain, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001245 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1246
Joerg Roedel0feae532009-08-26 15:26:30 +02001247 /*
1248 * We might boot into a crash-kernel here. The crashed kernel
1249 * left the caches in the IOMMU dirty. So we have to flush
1250 * here to evict all dirty stuff.
1251 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001252 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedeldcd1e922009-11-20 15:30:58 +01001253 iommu_flush_tlb_pde(domain);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001254}
1255
Joerg Roedel355bf552008-12-08 12:02:41 +01001256/*
1257 * Removes a device from a protection domain (unlocked)
1258 */
1259static void __detach_device(struct protection_domain *domain, u16 devid)
1260{
Joerg Roedelc4596112009-11-20 14:57:32 +01001261 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1262
1263 BUG_ON(!iommu);
Joerg Roedel355bf552008-12-08 12:02:41 +01001264
1265 /* lock domain */
1266 spin_lock(&domain->lock);
1267
1268 /* remove domain from the lookup table */
1269 amd_iommu_pd_table[devid] = NULL;
1270
1271 /* remove entry from the device table seen by the hardware */
1272 amd_iommu_dev_table[devid].data[0] = IOMMU_PTE_P | IOMMU_PTE_TV;
1273 amd_iommu_dev_table[devid].data[1] = 0;
1274 amd_iommu_dev_table[devid].data[2] = 0;
1275
Joerg Roedelc5cca142009-10-09 18:31:20 +02001276 amd_iommu_apply_erratum_63(devid);
1277
Joerg Roedelc4596112009-11-20 14:57:32 +01001278 /* decrease reference counters */
1279 domain->dev_iommu[iommu->index] -= 1;
1280 domain->dev_cnt -= 1;
Joerg Roedel355bf552008-12-08 12:02:41 +01001281
1282 /* ready */
1283 spin_unlock(&domain->lock);
Joerg Roedel21129f72009-09-01 11:59:42 +02001284
1285 /*
1286 * If we run in passthrough mode the device must be assigned to the
1287 * passthrough domain if it is detached from any other domain
1288 */
1289 if (iommu_pass_through) {
1290 struct amd_iommu *iommu = amd_iommu_rlookup_table[devid];
1291 __attach_device(iommu, pt_domain, devid);
1292 }
Joerg Roedel355bf552008-12-08 12:02:41 +01001293}
1294
1295/*
1296 * Removes a device from a protection domain (with devtable_lock held)
1297 */
1298static void detach_device(struct protection_domain *domain, u16 devid)
1299{
1300 unsigned long flags;
1301
1302 /* lock device table */
1303 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
1304 __detach_device(domain, devid);
1305 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
1306}
Joerg Roedele275a2a2008-12-10 18:27:25 +01001307
1308static int device_change_notifier(struct notifier_block *nb,
1309 unsigned long action, void *data)
1310{
1311 struct device *dev = data;
1312 struct pci_dev *pdev = to_pci_dev(dev);
1313 u16 devid = calc_devid(pdev->bus->number, pdev->devfn);
1314 struct protection_domain *domain;
1315 struct dma_ops_domain *dma_domain;
1316 struct amd_iommu *iommu;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001317 unsigned long flags;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001318
1319 if (devid > amd_iommu_last_bdf)
1320 goto out;
1321
1322 devid = amd_iommu_alias_table[devid];
1323
1324 iommu = amd_iommu_rlookup_table[devid];
1325 if (iommu == NULL)
1326 goto out;
1327
1328 domain = domain_for_device(devid);
1329
1330 if (domain && !dma_ops_domain(domain))
1331 WARN_ONCE(1, "AMD IOMMU WARNING: device %s already bound "
1332 "to a non-dma-ops domain\n", dev_name(dev));
1333
1334 switch (action) {
Chris Wrightc1eee672009-05-21 00:56:58 -07001335 case BUS_NOTIFY_UNBOUND_DRIVER:
Joerg Roedele275a2a2008-12-10 18:27:25 +01001336 if (!domain)
1337 goto out;
Joerg Roedela1ca3312009-09-01 12:22:22 +02001338 if (iommu_pass_through)
1339 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001340 detach_device(domain, devid);
1341 break;
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001342 case BUS_NOTIFY_ADD_DEVICE:
1343 /* allocate a protection domain if a device is added */
1344 dma_domain = find_protection_domain(devid);
1345 if (dma_domain)
1346 goto out;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02001347 dma_domain = dma_ops_domain_alloc(iommu);
Joerg Roedel1ac4cbb2008-12-10 19:33:26 +01001348 if (!dma_domain)
1349 goto out;
1350 dma_domain->target_dev = devid;
1351
1352 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1353 list_add_tail(&dma_domain->list, &iommu_pd_list);
1354 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1355
1356 break;
Joerg Roedele275a2a2008-12-10 18:27:25 +01001357 default:
1358 goto out;
1359 }
1360
1361 iommu_queue_inv_dev_entry(iommu, devid);
1362 iommu_completion_wait(iommu);
1363
1364out:
1365 return 0;
1366}
1367
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301368static struct notifier_block device_nb = {
Joerg Roedele275a2a2008-12-10 18:27:25 +01001369 .notifier_call = device_change_notifier,
1370};
Joerg Roedel355bf552008-12-08 12:02:41 +01001371
Joerg Roedel431b2a22008-07-11 17:14:22 +02001372/*****************************************************************************
1373 *
1374 * The next functions belong to the dma_ops mapping/unmapping code.
1375 *
1376 *****************************************************************************/
1377
1378/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001379 * This function checks if the driver got a valid device from the caller to
1380 * avoid dereferencing invalid pointers.
1381 */
1382static bool check_device(struct device *dev)
1383{
1384 if (!dev || !dev->dma_mask)
1385 return false;
1386
1387 return true;
1388}
1389
1390/*
Joerg Roedelbd60b732008-09-11 10:24:48 +02001391 * In this function the list of preallocated protection domains is traversed to
1392 * find the domain for a specific device
1393 */
1394static struct dma_ops_domain *find_protection_domain(u16 devid)
1395{
1396 struct dma_ops_domain *entry, *ret = NULL;
1397 unsigned long flags;
1398
1399 if (list_empty(&iommu_pd_list))
1400 return NULL;
1401
1402 spin_lock_irqsave(&iommu_pd_list_lock, flags);
1403
1404 list_for_each_entry(entry, &iommu_pd_list, list) {
1405 if (entry->target_dev == devid) {
1406 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +02001407 break;
1408 }
1409 }
1410
1411 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
1412
1413 return ret;
1414}
1415
1416/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001417 * In the dma_ops path we only have the struct device. This function
1418 * finds the corresponding IOMMU, the protection domain and the
1419 * requestor id for a given device.
1420 * If the device is not yet associated with a domain this is also done
1421 * in this function.
1422 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001423static int get_device_resources(struct device *dev,
1424 struct amd_iommu **iommu,
1425 struct protection_domain **domain,
1426 u16 *bdf)
1427{
1428 struct dma_ops_domain *dma_dom;
1429 struct pci_dev *pcidev;
1430 u16 _bdf;
1431
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001432 *iommu = NULL;
1433 *domain = NULL;
1434 *bdf = 0xffff;
1435
1436 if (dev->bus != &pci_bus_type)
1437 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001438
1439 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +02001440 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001441
Joerg Roedel431b2a22008-07-11 17:14:22 +02001442 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001443 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001444 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001445
1446 *bdf = amd_iommu_alias_table[_bdf];
1447
1448 *iommu = amd_iommu_rlookup_table[*bdf];
1449 if (*iommu == NULL)
1450 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001451 *domain = domain_for_device(*bdf);
1452 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +02001453 dma_dom = find_protection_domain(*bdf);
1454 if (!dma_dom)
1455 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001456 *domain = &dma_dom->domain;
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001457 attach_device(*iommu, *domain, *bdf);
Joerg Roedele9a22a12009-06-09 12:00:37 +02001458 DUMP_printk("Using protection domain %d for device %s\n",
1459 (*domain)->id, dev_name(dev));
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001460 }
1461
Joerg Roedelf91ba192008-11-25 12:56:12 +01001462 if (domain_for_device(_bdf) == NULL)
Joerg Roedelf1179dc2008-12-10 14:39:51 +01001463 attach_device(*iommu, *domain, _bdf);
Joerg Roedelf91ba192008-11-25 12:56:12 +01001464
Joerg Roedelb20ac0d2008-06-26 21:27:59 +02001465 return 1;
1466}
1467
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001468static void update_device_table(struct protection_domain *domain)
1469{
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001470 unsigned long flags;
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001471 int i;
1472
1473 for (i = 0; i <= amd_iommu_last_bdf; ++i) {
1474 if (amd_iommu_pd_table[i] != domain)
1475 continue;
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001476 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001477 set_dte_entry(i, domain);
Joerg Roedel2b681fa2009-09-03 17:14:57 +02001478 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001479 }
1480}
1481
1482static void update_domain(struct protection_domain *domain)
1483{
1484 if (!domain->updated)
1485 return;
1486
1487 update_device_table(domain);
1488 flush_devices_by_domain(domain);
Joerg Roedel601367d2009-11-20 16:08:55 +01001489 iommu_flush_tlb_pde(domain);
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001490
1491 domain->updated = false;
1492}
1493
Joerg Roedel431b2a22008-07-11 17:14:22 +02001494/*
Joerg Roedel50020fb2009-09-02 15:38:40 +02001495 * This function is used to add another level to an IO page table. Adding
1496 * another level increases the size of the address space by 9 bits to a size up
1497 * to 64 bits.
Joerg Roedel8bda3092009-05-12 12:02:46 +02001498 */
Joerg Roedel50020fb2009-09-02 15:38:40 +02001499static bool increase_address_space(struct protection_domain *domain,
1500 gfp_t gfp)
1501{
1502 u64 *pte;
1503
1504 if (domain->mode == PAGE_MODE_6_LEVEL)
1505 /* address space already 64 bit large */
1506 return false;
1507
1508 pte = (void *)get_zeroed_page(gfp);
1509 if (!pte)
1510 return false;
1511
1512 *pte = PM_LEVEL_PDE(domain->mode,
1513 virt_to_phys(domain->pt_root));
1514 domain->pt_root = pte;
1515 domain->mode += 1;
1516 domain->updated = true;
1517
1518 return true;
1519}
1520
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001521static u64 *alloc_pte(struct protection_domain *domain,
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001522 unsigned long address,
1523 int end_lvl,
1524 u64 **pte_page,
1525 gfp_t gfp)
Joerg Roedel8bda3092009-05-12 12:02:46 +02001526{
1527 u64 *pte, *page;
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001528 int level;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001529
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001530 while (address > PM_LEVEL_SIZE(domain->mode))
1531 increase_address_space(domain, gfp);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001532
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001533 level = domain->mode - 1;
1534 pte = &domain->pt_root[PM_LEVEL_INDEX(level, address)];
1535
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001536 while (level > end_lvl) {
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001537 if (!IOMMU_PTE_PRESENT(*pte)) {
1538 page = (u64 *)get_zeroed_page(gfp);
1539 if (!page)
1540 return NULL;
1541 *pte = PM_LEVEL_PDE(level, virt_to_phys(page));
1542 }
1543
1544 level -= 1;
1545
1546 pte = IOMMU_PTE_PAGE(*pte);
1547
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001548 if (pte_page && level == end_lvl)
Joerg Roedel8bc3e122009-09-02 16:48:40 +02001549 *pte_page = pte;
1550
1551 pte = &pte[PM_LEVEL_INDEX(level, address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001552 }
1553
Joerg Roedel8bda3092009-05-12 12:02:46 +02001554 return pte;
1555}
1556
1557/*
1558 * This function fetches the PTE for a given address in the aperture
1559 */
1560static u64* dma_ops_get_pte(struct dma_ops_domain *dom,
1561 unsigned long address)
1562{
Joerg Roedel384de722009-05-15 12:30:05 +02001563 struct aperture_range *aperture;
Joerg Roedel8bda3092009-05-12 12:02:46 +02001564 u64 *pte, *pte_page;
1565
Joerg Roedel384de722009-05-15 12:30:05 +02001566 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1567 if (!aperture)
1568 return NULL;
1569
1570 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
Joerg Roedel8bda3092009-05-12 12:02:46 +02001571 if (!pte) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02001572 pte = alloc_pte(&dom->domain, address, PM_MAP_4k, &pte_page,
1573 GFP_ATOMIC);
Joerg Roedel384de722009-05-15 12:30:05 +02001574 aperture->pte_pages[APERTURE_PAGE_INDEX(address)] = pte_page;
1575 } else
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001576 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001577
Joerg Roedel04bfdd82009-09-02 16:00:23 +02001578 update_domain(&dom->domain);
Joerg Roedel8bda3092009-05-12 12:02:46 +02001579
1580 return pte;
1581}
1582
1583/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001584 * This is the generic map function. It maps one 4kb page at paddr to
1585 * the given address in the DMA address space for the domain.
1586 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001587static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
1588 struct dma_ops_domain *dom,
1589 unsigned long address,
1590 phys_addr_t paddr,
1591 int direction)
1592{
1593 u64 *pte, __pte;
1594
1595 WARN_ON(address > dom->aperture_size);
1596
1597 paddr &= PAGE_MASK;
1598
Joerg Roedel8bda3092009-05-12 12:02:46 +02001599 pte = dma_ops_get_pte(dom, address);
Joerg Roedel53812c12009-05-12 12:17:38 +02001600 if (!pte)
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001601 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001602
1603 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
1604
1605 if (direction == DMA_TO_DEVICE)
1606 __pte |= IOMMU_PTE_IR;
1607 else if (direction == DMA_FROM_DEVICE)
1608 __pte |= IOMMU_PTE_IW;
1609 else if (direction == DMA_BIDIRECTIONAL)
1610 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
1611
1612 WARN_ON(*pte);
1613
1614 *pte = __pte;
1615
1616 return (dma_addr_t)address;
1617}
1618
Joerg Roedel431b2a22008-07-11 17:14:22 +02001619/*
1620 * The generic unmapping function for on page in the DMA address space.
1621 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001622static void dma_ops_domain_unmap(struct amd_iommu *iommu,
1623 struct dma_ops_domain *dom,
1624 unsigned long address)
1625{
Joerg Roedel384de722009-05-15 12:30:05 +02001626 struct aperture_range *aperture;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001627 u64 *pte;
1628
1629 if (address >= dom->aperture_size)
1630 return;
1631
Joerg Roedel384de722009-05-15 12:30:05 +02001632 aperture = dom->aperture[APERTURE_RANGE_INDEX(address)];
1633 if (!aperture)
1634 return;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001635
Joerg Roedel384de722009-05-15 12:30:05 +02001636 pte = aperture->pte_pages[APERTURE_PAGE_INDEX(address)];
1637 if (!pte)
1638 return;
1639
Joerg Roedel8c8c1432009-09-02 17:30:00 +02001640 pte += PM_LEVEL_INDEX(0, address);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001641
1642 WARN_ON(!*pte);
1643
1644 *pte = 0ULL;
1645}
1646
Joerg Roedel431b2a22008-07-11 17:14:22 +02001647/*
1648 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +01001649 * contiguous memory region into DMA address space. It is used by all
1650 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001651 * Must be called with the domain lock held.
1652 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001653static dma_addr_t __map_single(struct device *dev,
1654 struct amd_iommu *iommu,
1655 struct dma_ops_domain *dma_dom,
1656 phys_addr_t paddr,
1657 size_t size,
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001658 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001659 bool align,
1660 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001661{
1662 dma_addr_t offset = paddr & ~PAGE_MASK;
Joerg Roedel53812c12009-05-12 12:17:38 +02001663 dma_addr_t address, start, ret;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001664 unsigned int pages;
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001665 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001666 int i;
1667
Joerg Roedele3c449f2008-10-15 22:02:11 -07001668 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001669 paddr &= PAGE_MASK;
1670
Joerg Roedel8ecaf8f2008-12-12 16:13:04 +01001671 INC_STATS_COUNTER(total_map_requests);
1672
Joerg Roedelc1858972008-12-12 15:42:39 +01001673 if (pages > 1)
1674 INC_STATS_COUNTER(cross_page);
1675
Joerg Roedel6d4f3432008-09-04 19:18:02 +02001676 if (align)
1677 align_mask = (1UL << get_order(size)) - 1;
1678
Joerg Roedel11b83882009-05-19 10:23:15 +02001679retry:
Joerg Roedel832a90c2008-09-18 15:54:23 +02001680 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1681 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001682 if (unlikely(address == DMA_ERROR_CODE)) {
Joerg Roedel11b83882009-05-19 10:23:15 +02001683 /*
1684 * setting next_address here will let the address
1685 * allocator only scan the new allocated range in the
1686 * first run. This is a small optimization.
1687 */
1688 dma_dom->next_address = dma_dom->aperture_size;
1689
1690 if (alloc_new_range(iommu, dma_dom, false, GFP_ATOMIC))
1691 goto out;
1692
1693 /*
1694 * aperture was sucessfully enlarged by 128 MB, try
1695 * allocation again
1696 */
1697 goto retry;
1698 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001699
1700 start = address;
1701 for (i = 0; i < pages; ++i) {
Joerg Roedel53812c12009-05-12 12:17:38 +02001702 ret = dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001703 if (ret == DMA_ERROR_CODE)
Joerg Roedel53812c12009-05-12 12:17:38 +02001704 goto out_unmap;
1705
Joerg Roedelcb76c322008-06-26 21:28:00 +02001706 paddr += PAGE_SIZE;
1707 start += PAGE_SIZE;
1708 }
1709 address += offset;
1710
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001711 ADD_STATS_COUNTER(alloced_io_mem, size);
1712
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001713 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedeldcd1e922009-11-20 15:30:58 +01001714 iommu_flush_tlb(&dma_dom->domain);
Joerg Roedel1c655772008-09-04 18:40:05 +02001715 dma_dom->need_flush = false;
1716 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001717 iommu_flush_pages(&dma_dom->domain, address, size);
Joerg Roedel270cab242008-09-04 15:49:46 +02001718
Joerg Roedelcb76c322008-06-26 21:28:00 +02001719out:
1720 return address;
Joerg Roedel53812c12009-05-12 12:17:38 +02001721
1722out_unmap:
1723
1724 for (--i; i >= 0; --i) {
1725 start -= PAGE_SIZE;
1726 dma_ops_domain_unmap(iommu, dma_dom, start);
1727 }
1728
1729 dma_ops_free_addresses(dma_dom, address, pages);
1730
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001731 return DMA_ERROR_CODE;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001732}
1733
Joerg Roedel431b2a22008-07-11 17:14:22 +02001734/*
1735 * Does the reverse of the __map_single function. Must be called with
1736 * the domain lock held too
1737 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001738static void __unmap_single(struct amd_iommu *iommu,
1739 struct dma_ops_domain *dma_dom,
1740 dma_addr_t dma_addr,
1741 size_t size,
1742 int dir)
1743{
1744 dma_addr_t i, start;
1745 unsigned int pages;
1746
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001747 if ((dma_addr == DMA_ERROR_CODE) ||
Joerg Roedelb8d99052008-12-08 14:40:26 +01001748 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001749 return;
1750
Joerg Roedele3c449f2008-10-15 22:02:11 -07001751 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001752 dma_addr &= PAGE_MASK;
1753 start = dma_addr;
1754
1755 for (i = 0; i < pages; ++i) {
1756 dma_ops_domain_unmap(iommu, dma_dom, start);
1757 start += PAGE_SIZE;
1758 }
1759
Joerg Roedel5774f7c2008-12-12 15:57:30 +01001760 SUB_STATS_COUNTER(alloced_io_mem, size);
1761
Joerg Roedelcb76c322008-06-26 21:28:00 +02001762 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001763
Joerg Roedel80be3082008-11-06 14:59:05 +01001764 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel6de8ad92009-11-23 18:30:32 +01001765 iommu_flush_pages(&dma_dom->domain, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001766 dma_dom->need_flush = false;
1767 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001768}
1769
Joerg Roedel431b2a22008-07-11 17:14:22 +02001770/*
1771 * The exported map_single function for dma_ops.
1772 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001773static dma_addr_t map_page(struct device *dev, struct page *page,
1774 unsigned long offset, size_t size,
1775 enum dma_data_direction dir,
1776 struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001777{
1778 unsigned long flags;
1779 struct amd_iommu *iommu;
1780 struct protection_domain *domain;
1781 u16 devid;
1782 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001783 u64 dma_mask;
FUJITA Tomonori51491362009-01-05 23:47:25 +09001784 phys_addr_t paddr = page_to_phys(page) + offset;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001785
Joerg Roedel0f2a86f2008-12-12 15:05:16 +01001786 INC_STATS_COUNTER(cnt_map_single);
1787
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001788 if (!check_device(dev))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001789 return DMA_ERROR_CODE;
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001790
Joerg Roedel832a90c2008-09-18 15:54:23 +02001791 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001792
1793 get_device_resources(dev, &iommu, &domain, &devid);
1794
1795 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001796 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001797 return (dma_addr_t)paddr;
1798
Joerg Roedel5b28df62008-12-02 17:49:42 +01001799 if (!dma_ops_domain(domain))
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001800 return DMA_ERROR_CODE;
Joerg Roedel5b28df62008-12-02 17:49:42 +01001801
Joerg Roedel4da70b92008-06-26 21:28:01 +02001802 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001803 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1804 dma_mask);
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09001805 if (addr == DMA_ERROR_CODE)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001806 goto out;
1807
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001808 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001809
1810out:
1811 spin_unlock_irqrestore(&domain->lock, flags);
1812
1813 return addr;
1814}
1815
Joerg Roedel431b2a22008-07-11 17:14:22 +02001816/*
1817 * The exported unmap_single function for dma_ops.
1818 */
FUJITA Tomonori51491362009-01-05 23:47:25 +09001819static void unmap_page(struct device *dev, dma_addr_t dma_addr, size_t size,
1820 enum dma_data_direction dir, struct dma_attrs *attrs)
Joerg Roedel4da70b92008-06-26 21:28:01 +02001821{
1822 unsigned long flags;
1823 struct amd_iommu *iommu;
1824 struct protection_domain *domain;
1825 u16 devid;
1826
Joerg Roedel146a6912008-12-12 15:07:12 +01001827 INC_STATS_COUNTER(cnt_unmap_single);
1828
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001829 if (!check_device(dev) ||
1830 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001831 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001832 return;
1833
Joerg Roedel5b28df62008-12-02 17:49:42 +01001834 if (!dma_ops_domain(domain))
1835 return;
1836
Joerg Roedel4da70b92008-06-26 21:28:01 +02001837 spin_lock_irqsave(&domain->lock, flags);
1838
1839 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1840
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001841 iommu_flush_complete(domain);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001842
1843 spin_unlock_irqrestore(&domain->lock, flags);
1844}
1845
Joerg Roedel431b2a22008-07-11 17:14:22 +02001846/*
1847 * This is a special map_sg function which is used if we should map a
1848 * device which is not handled by an AMD IOMMU in the system.
1849 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001850static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1851 int nelems, int dir)
1852{
1853 struct scatterlist *s;
1854 int i;
1855
1856 for_each_sg(sglist, s, nelems, i) {
1857 s->dma_address = (dma_addr_t)sg_phys(s);
1858 s->dma_length = s->length;
1859 }
1860
1861 return nelems;
1862}
1863
Joerg Roedel431b2a22008-07-11 17:14:22 +02001864/*
1865 * The exported map_sg function for dma_ops (handles scatter-gather
1866 * lists).
1867 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001868static int map_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001869 int nelems, enum dma_data_direction dir,
1870 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001871{
1872 unsigned long flags;
1873 struct amd_iommu *iommu;
1874 struct protection_domain *domain;
1875 u16 devid;
1876 int i;
1877 struct scatterlist *s;
1878 phys_addr_t paddr;
1879 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001880 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001881
Joerg Roedeld03f0672008-12-12 15:09:48 +01001882 INC_STATS_COUNTER(cnt_map_sg);
1883
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001884 if (!check_device(dev))
1885 return 0;
1886
Joerg Roedel832a90c2008-09-18 15:54:23 +02001887 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001888
1889 get_device_resources(dev, &iommu, &domain, &devid);
1890
1891 if (!iommu || !domain)
1892 return map_sg_no_iommu(dev, sglist, nelems, dir);
1893
Joerg Roedel5b28df62008-12-02 17:49:42 +01001894 if (!dma_ops_domain(domain))
1895 return 0;
1896
Joerg Roedel65b050a2008-06-26 21:28:02 +02001897 spin_lock_irqsave(&domain->lock, flags);
1898
1899 for_each_sg(sglist, s, nelems, i) {
1900 paddr = sg_phys(s);
1901
1902 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001903 paddr, s->length, dir, false,
1904 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001905
1906 if (s->dma_address) {
1907 s->dma_length = s->length;
1908 mapped_elems++;
1909 } else
1910 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001911 }
1912
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001913 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001914
1915out:
1916 spin_unlock_irqrestore(&domain->lock, flags);
1917
1918 return mapped_elems;
1919unmap:
1920 for_each_sg(sglist, s, mapped_elems, i) {
1921 if (s->dma_address)
1922 __unmap_single(iommu, domain->priv, s->dma_address,
1923 s->dma_length, dir);
1924 s->dma_address = s->dma_length = 0;
1925 }
1926
1927 mapped_elems = 0;
1928
1929 goto out;
1930}
1931
Joerg Roedel431b2a22008-07-11 17:14:22 +02001932/*
1933 * The exported map_sg function for dma_ops (handles scatter-gather
1934 * lists).
1935 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001936static void unmap_sg(struct device *dev, struct scatterlist *sglist,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09001937 int nelems, enum dma_data_direction dir,
1938 struct dma_attrs *attrs)
Joerg Roedel65b050a2008-06-26 21:28:02 +02001939{
1940 unsigned long flags;
1941 struct amd_iommu *iommu;
1942 struct protection_domain *domain;
1943 struct scatterlist *s;
1944 u16 devid;
1945 int i;
1946
Joerg Roedel55877a62008-12-12 15:12:14 +01001947 INC_STATS_COUNTER(cnt_unmap_sg);
1948
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001949 if (!check_device(dev) ||
1950 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001951 return;
1952
Joerg Roedel5b28df62008-12-02 17:49:42 +01001953 if (!dma_ops_domain(domain))
1954 return;
1955
Joerg Roedel65b050a2008-06-26 21:28:02 +02001956 spin_lock_irqsave(&domain->lock, flags);
1957
1958 for_each_sg(sglist, s, nelems, i) {
1959 __unmap_single(iommu, domain->priv, s->dma_address,
1960 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001961 s->dma_address = s->dma_length = 0;
1962 }
1963
Joerg Roedel0518a3a2009-11-20 16:00:05 +01001964 iommu_flush_complete(domain);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001965
1966 spin_unlock_irqrestore(&domain->lock, flags);
1967}
1968
Joerg Roedel431b2a22008-07-11 17:14:22 +02001969/*
1970 * The exported alloc_coherent function for dma_ops.
1971 */
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001972static void *alloc_coherent(struct device *dev, size_t size,
1973 dma_addr_t *dma_addr, gfp_t flag)
1974{
1975 unsigned long flags;
1976 void *virt_addr;
1977 struct amd_iommu *iommu;
1978 struct protection_domain *domain;
1979 u16 devid;
1980 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001981 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001982
Joerg Roedelc8f0fb32008-12-12 15:14:21 +01001983 INC_STATS_COUNTER(cnt_alloc_coherent);
1984
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001985 if (!check_device(dev))
1986 return NULL;
1987
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001988 if (!get_device_resources(dev, &iommu, &domain, &devid))
1989 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1990
Joerg Roedelc97ac532008-09-11 10:59:15 +02001991 flag |= __GFP_ZERO;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001992 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1993 if (!virt_addr)
Jaswinder Singh Rajputb25ae672009-07-01 19:53:14 +05301994 return NULL;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001995
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001996 paddr = virt_to_phys(virt_addr);
1997
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02001998 if (!iommu || !domain) {
1999 *dma_addr = (dma_addr_t)paddr;
2000 return virt_addr;
2001 }
2002
Joerg Roedel5b28df62008-12-02 17:49:42 +01002003 if (!dma_ops_domain(domain))
2004 goto out_free;
2005
Joerg Roedel832a90c2008-09-18 15:54:23 +02002006 if (!dma_mask)
2007 dma_mask = *dev->dma_mask;
2008
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002009 spin_lock_irqsave(&domain->lock, flags);
2010
2011 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02002012 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002013
FUJITA Tomonori8fd524b2009-11-15 21:19:53 +09002014 if (*dma_addr == DMA_ERROR_CODE) {
Jiri Slaby367d04c2009-05-28 09:54:48 +02002015 spin_unlock_irqrestore(&domain->lock, flags);
Joerg Roedel5b28df62008-12-02 17:49:42 +01002016 goto out_free;
Jiri Slaby367d04c2009-05-28 09:54:48 +02002017 }
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002018
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002019 iommu_flush_complete(domain);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002020
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002021 spin_unlock_irqrestore(&domain->lock, flags);
2022
2023 return virt_addr;
Joerg Roedel5b28df62008-12-02 17:49:42 +01002024
2025out_free:
2026
2027 free_pages((unsigned long)virt_addr, get_order(size));
2028
2029 return NULL;
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002030}
2031
Joerg Roedel431b2a22008-07-11 17:14:22 +02002032/*
2033 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02002034 */
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002035static void free_coherent(struct device *dev, size_t size,
2036 void *virt_addr, dma_addr_t dma_addr)
2037{
2038 unsigned long flags;
2039 struct amd_iommu *iommu;
2040 struct protection_domain *domain;
2041 u16 devid;
2042
Joerg Roedel5d31ee72008-12-12 15:16:38 +01002043 INC_STATS_COUNTER(cnt_free_coherent);
2044
Joerg Roedeldbcc1122008-09-04 15:04:26 +02002045 if (!check_device(dev))
2046 return;
2047
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002048 get_device_resources(dev, &iommu, &domain, &devid);
2049
2050 if (!iommu || !domain)
2051 goto free_mem;
2052
Joerg Roedel5b28df62008-12-02 17:49:42 +01002053 if (!dma_ops_domain(domain))
2054 goto free_mem;
2055
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002056 spin_lock_irqsave(&domain->lock, flags);
2057
2058 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002059
Joerg Roedel0518a3a2009-11-20 16:00:05 +01002060 iommu_flush_complete(domain);
Joerg Roedel5d8b53cf32008-06-26 21:28:03 +02002061
2062 spin_unlock_irqrestore(&domain->lock, flags);
2063
2064free_mem:
2065 free_pages((unsigned long)virt_addr, get_order(size));
2066}
2067
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002068/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002069 * This function is called by the DMA layer to find out if we can handle a
2070 * particular device. It is part of the dma_ops.
2071 */
2072static int amd_iommu_dma_supported(struct device *dev, u64 mask)
2073{
2074 u16 bdf;
2075 struct pci_dev *pcidev;
2076
2077 /* No device or no PCI device */
2078 if (!dev || dev->bus != &pci_bus_type)
2079 return 0;
2080
2081 pcidev = to_pci_dev(dev);
2082
2083 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
2084
2085 /* Out of our scope? */
2086 if (bdf > amd_iommu_last_bdf)
2087 return 0;
2088
2089 return 1;
2090}
2091
2092/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02002093 * The function for pre-allocating protection domains.
2094 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002095 * If the driver core informs the DMA layer if a driver grabs a device
2096 * we don't need to preallocate the protection domains anymore.
2097 * For now we have to.
2098 */
Jaswinder Singh Rajput0e93dd82008-12-29 21:45:22 +05302099static void prealloc_protection_domains(void)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002100{
2101 struct pci_dev *dev = NULL;
2102 struct dma_ops_domain *dma_dom;
2103 struct amd_iommu *iommu;
Joerg Roedelbe831292009-11-23 12:50:00 +01002104 u16 devid, __devid;
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002105
2106 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
Joerg Roedelbe831292009-11-23 12:50:00 +01002107 __devid = devid = calc_devid(dev->bus->number, dev->devfn);
Joerg Roedel3a61ec32008-07-25 13:07:50 +02002108 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002109 continue;
2110 devid = amd_iommu_alias_table[devid];
2111 if (domain_for_device(devid))
2112 continue;
2113 iommu = amd_iommu_rlookup_table[devid];
2114 if (!iommu)
2115 continue;
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002116 dma_dom = dma_ops_domain_alloc(iommu);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002117 if (!dma_dom)
2118 continue;
2119 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02002120 dma_dom->target_dev = devid;
2121
Joerg Roedelbe831292009-11-23 12:50:00 +01002122 attach_device(iommu, &dma_dom->domain, devid);
2123 if (__devid != devid)
2124 attach_device(iommu, &dma_dom->domain, __devid);
2125
Joerg Roedelbd60b732008-09-11 10:24:48 +02002126 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02002127 }
2128}
2129
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09002130static struct dma_map_ops amd_iommu_dma_ops = {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002131 .alloc_coherent = alloc_coherent,
2132 .free_coherent = free_coherent,
FUJITA Tomonori51491362009-01-05 23:47:25 +09002133 .map_page = map_page,
2134 .unmap_page = unmap_page,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002135 .map_sg = map_sg,
2136 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02002137 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02002138};
2139
Joerg Roedel431b2a22008-07-11 17:14:22 +02002140/*
2141 * The function which clues the AMD IOMMU driver into dma_ops.
2142 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002143int __init amd_iommu_init_dma_ops(void)
2144{
2145 struct amd_iommu *iommu;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002146 int ret;
2147
Joerg Roedel431b2a22008-07-11 17:14:22 +02002148 /*
2149 * first allocate a default protection domain for every IOMMU we
2150 * found in the system. Devices not assigned to any other
2151 * protection domain will be assigned to the default one.
2152 */
Joerg Roedel3bd22172009-05-04 15:06:20 +02002153 for_each_iommu(iommu) {
Joerg Roedeld9cfed92009-05-19 12:16:29 +02002154 iommu->default_dom = dma_ops_domain_alloc(iommu);
Joerg Roedel6631ee92008-06-26 21:28:05 +02002155 if (iommu->default_dom == NULL)
2156 return -ENOMEM;
Joerg Roedele2dc14a2008-12-10 18:48:59 +01002157 iommu->default_dom->domain.flags |= PD_DEFAULT_MASK;
Joerg Roedel6631ee92008-06-26 21:28:05 +02002158 ret = iommu_init_unity_mappings(iommu);
2159 if (ret)
2160 goto free_domains;
2161 }
2162
Joerg Roedel431b2a22008-07-11 17:14:22 +02002163 /*
2164 * If device isolation is enabled, pre-allocate the protection
2165 * domains for each device.
2166 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002167 if (amd_iommu_isolate)
2168 prealloc_protection_domains();
2169
2170 iommu_detected = 1;
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09002171 swiotlb = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002172#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02002173 gart_iommu_aperture_disabled = 1;
2174 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02002175#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02002176
Joerg Roedel431b2a22008-07-11 17:14:22 +02002177 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02002178 dma_ops = &amd_iommu_dma_ops;
2179
Joerg Roedel26961ef2008-12-03 17:00:17 +01002180 register_iommu(&amd_iommu_ops);
Joerg Roedel26961ef2008-12-03 17:00:17 +01002181
Joerg Roedele275a2a2008-12-10 18:27:25 +01002182 bus_register_notifier(&pci_bus_type, &device_nb);
2183
Joerg Roedel7f265082008-12-12 13:50:21 +01002184 amd_iommu_stats_init();
2185
Joerg Roedel6631ee92008-06-26 21:28:05 +02002186 return 0;
2187
2188free_domains:
2189
Joerg Roedel3bd22172009-05-04 15:06:20 +02002190 for_each_iommu(iommu) {
Joerg Roedel6631ee92008-06-26 21:28:05 +02002191 if (iommu->default_dom)
2192 dma_ops_domain_free(iommu->default_dom);
2193 }
2194
2195 return ret;
2196}
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002197
2198/*****************************************************************************
2199 *
2200 * The following functions belong to the exported interface of AMD IOMMU
2201 *
2202 * This interface allows access to lower level functions of the IOMMU
2203 * like protection domain handling and assignement of devices to domains
2204 * which is not possible with the dma_ops interface.
2205 *
2206 *****************************************************************************/
2207
Joerg Roedel6d98cd82008-12-08 12:05:55 +01002208static void cleanup_domain(struct protection_domain *domain)
2209{
2210 unsigned long flags;
2211 u16 devid;
2212
2213 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
2214
2215 for (devid = 0; devid <= amd_iommu_last_bdf; ++devid)
2216 if (amd_iommu_pd_table[devid] == domain)
2217 __detach_device(domain, devid);
2218
2219 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
2220}
2221
Joerg Roedel26508152009-08-26 16:52:40 +02002222static void protection_domain_free(struct protection_domain *domain)
2223{
2224 if (!domain)
2225 return;
2226
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002227 del_domain_from_list(domain);
2228
Joerg Roedel26508152009-08-26 16:52:40 +02002229 if (domain->id)
2230 domain_id_free(domain->id);
2231
2232 kfree(domain);
2233}
2234
2235static struct protection_domain *protection_domain_alloc(void)
Joerg Roedelc156e342008-12-02 18:13:27 +01002236{
2237 struct protection_domain *domain;
2238
2239 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
2240 if (!domain)
Joerg Roedel26508152009-08-26 16:52:40 +02002241 return NULL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002242
2243 spin_lock_init(&domain->lock);
Joerg Roedelc156e342008-12-02 18:13:27 +01002244 domain->id = domain_id_alloc();
2245 if (!domain->id)
Joerg Roedel26508152009-08-26 16:52:40 +02002246 goto out_err;
2247
Joerg Roedelaeb26f52009-11-20 16:44:01 +01002248 add_domain_to_list(domain);
2249
Joerg Roedel26508152009-08-26 16:52:40 +02002250 return domain;
2251
2252out_err:
2253 kfree(domain);
2254
2255 return NULL;
2256}
2257
2258static int amd_iommu_domain_init(struct iommu_domain *dom)
2259{
2260 struct protection_domain *domain;
2261
2262 domain = protection_domain_alloc();
2263 if (!domain)
Joerg Roedelc156e342008-12-02 18:13:27 +01002264 goto out_free;
Joerg Roedel26508152009-08-26 16:52:40 +02002265
2266 domain->mode = PAGE_MODE_3_LEVEL;
Joerg Roedelc156e342008-12-02 18:13:27 +01002267 domain->pt_root = (void *)get_zeroed_page(GFP_KERNEL);
2268 if (!domain->pt_root)
2269 goto out_free;
2270
2271 dom->priv = domain;
2272
2273 return 0;
2274
2275out_free:
Joerg Roedel26508152009-08-26 16:52:40 +02002276 protection_domain_free(domain);
Joerg Roedelc156e342008-12-02 18:13:27 +01002277
2278 return -ENOMEM;
2279}
2280
Joerg Roedel98383fc2008-12-02 18:34:12 +01002281static void amd_iommu_domain_destroy(struct iommu_domain *dom)
2282{
2283 struct protection_domain *domain = dom->priv;
2284
2285 if (!domain)
2286 return;
2287
2288 if (domain->dev_cnt > 0)
2289 cleanup_domain(domain);
2290
2291 BUG_ON(domain->dev_cnt != 0);
2292
2293 free_pagetable(domain);
2294
2295 domain_id_free(domain->id);
2296
2297 kfree(domain);
2298
2299 dom->priv = NULL;
2300}
2301
Joerg Roedel684f2882008-12-08 12:07:44 +01002302static void amd_iommu_detach_device(struct iommu_domain *dom,
2303 struct device *dev)
2304{
2305 struct protection_domain *domain = dom->priv;
2306 struct amd_iommu *iommu;
2307 struct pci_dev *pdev;
2308 u16 devid;
2309
2310 if (dev->bus != &pci_bus_type)
2311 return;
2312
2313 pdev = to_pci_dev(dev);
2314
2315 devid = calc_devid(pdev->bus->number, pdev->devfn);
2316
2317 if (devid > 0)
2318 detach_device(domain, devid);
2319
2320 iommu = amd_iommu_rlookup_table[devid];
2321 if (!iommu)
2322 return;
2323
2324 iommu_queue_inv_dev_entry(iommu, devid);
2325 iommu_completion_wait(iommu);
2326}
2327
Joerg Roedel01106062008-12-02 19:34:11 +01002328static int amd_iommu_attach_device(struct iommu_domain *dom,
2329 struct device *dev)
2330{
2331 struct protection_domain *domain = dom->priv;
2332 struct protection_domain *old_domain;
2333 struct amd_iommu *iommu;
2334 struct pci_dev *pdev;
2335 u16 devid;
2336
2337 if (dev->bus != &pci_bus_type)
2338 return -EINVAL;
2339
2340 pdev = to_pci_dev(dev);
2341
2342 devid = calc_devid(pdev->bus->number, pdev->devfn);
2343
2344 if (devid >= amd_iommu_last_bdf ||
2345 devid != amd_iommu_alias_table[devid])
2346 return -EINVAL;
2347
2348 iommu = amd_iommu_rlookup_table[devid];
2349 if (!iommu)
2350 return -EINVAL;
2351
2352 old_domain = domain_for_device(devid);
2353 if (old_domain)
Joerg Roedel71ff3bc2009-06-08 13:47:33 -07002354 detach_device(old_domain, devid);
Joerg Roedel01106062008-12-02 19:34:11 +01002355
2356 attach_device(iommu, domain, devid);
2357
2358 iommu_completion_wait(iommu);
2359
2360 return 0;
2361}
2362
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002363static int amd_iommu_map_range(struct iommu_domain *dom,
2364 unsigned long iova, phys_addr_t paddr,
2365 size_t size, int iommu_prot)
2366{
2367 struct protection_domain *domain = dom->priv;
2368 unsigned long i, npages = iommu_num_pages(paddr, size, PAGE_SIZE);
2369 int prot = 0;
2370 int ret;
2371
2372 if (iommu_prot & IOMMU_READ)
2373 prot |= IOMMU_PROT_IR;
2374 if (iommu_prot & IOMMU_WRITE)
2375 prot |= IOMMU_PROT_IW;
2376
2377 iova &= PAGE_MASK;
2378 paddr &= PAGE_MASK;
2379
2380 for (i = 0; i < npages; ++i) {
Joerg Roedelabdc5eb2009-09-03 11:33:51 +02002381 ret = iommu_map_page(domain, iova, paddr, prot, PM_MAP_4k);
Joerg Roedelc6229ca2008-12-02 19:48:43 +01002382 if (ret)
2383 return ret;
2384
2385 iova += PAGE_SIZE;
2386 paddr += PAGE_SIZE;
2387 }
2388
2389 return 0;
2390}
2391
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002392static void amd_iommu_unmap_range(struct iommu_domain *dom,
2393 unsigned long iova, size_t size)
2394{
2395
2396 struct protection_domain *domain = dom->priv;
2397 unsigned long i, npages = iommu_num_pages(iova, size, PAGE_SIZE);
2398
2399 iova &= PAGE_MASK;
2400
2401 for (i = 0; i < npages; ++i) {
Joerg Roedela6b256b2009-09-03 12:21:31 +02002402 iommu_unmap_page(domain, iova, PM_MAP_4k);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002403 iova += PAGE_SIZE;
2404 }
2405
Joerg Roedel601367d2009-11-20 16:08:55 +01002406 iommu_flush_tlb_pde(domain);
Joerg Roedeleb74ff62008-12-02 19:59:10 +01002407}
2408
Joerg Roedel645c4c82008-12-02 20:05:50 +01002409static phys_addr_t amd_iommu_iova_to_phys(struct iommu_domain *dom,
2410 unsigned long iova)
2411{
2412 struct protection_domain *domain = dom->priv;
2413 unsigned long offset = iova & ~PAGE_MASK;
2414 phys_addr_t paddr;
2415 u64 *pte;
2416
Joerg Roedela6b256b2009-09-03 12:21:31 +02002417 pte = fetch_pte(domain, iova, PM_MAP_4k);
Joerg Roedel645c4c82008-12-02 20:05:50 +01002418
Joerg Roedela6d41a42009-09-02 17:08:55 +02002419 if (!pte || !IOMMU_PTE_PRESENT(*pte))
Joerg Roedel645c4c82008-12-02 20:05:50 +01002420 return 0;
2421
2422 paddr = *pte & IOMMU_PAGE_MASK;
2423 paddr |= offset;
2424
2425 return paddr;
2426}
2427
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002428static int amd_iommu_domain_has_cap(struct iommu_domain *domain,
2429 unsigned long cap)
2430{
2431 return 0;
2432}
2433
Joerg Roedel26961ef2008-12-03 17:00:17 +01002434static struct iommu_ops amd_iommu_ops = {
2435 .domain_init = amd_iommu_domain_init,
2436 .domain_destroy = amd_iommu_domain_destroy,
2437 .attach_dev = amd_iommu_attach_device,
2438 .detach_dev = amd_iommu_detach_device,
2439 .map = amd_iommu_map_range,
2440 .unmap = amd_iommu_unmap_range,
2441 .iova_to_phys = amd_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08002442 .domain_has_cap = amd_iommu_domain_has_cap,
Joerg Roedel26961ef2008-12-03 17:00:17 +01002443};
2444
Joerg Roedel0feae532009-08-26 15:26:30 +02002445/*****************************************************************************
2446 *
2447 * The next functions do a basic initialization of IOMMU for pass through
2448 * mode
2449 *
2450 * In passthrough mode the IOMMU is initialized and enabled but not used for
2451 * DMA-API translation.
2452 *
2453 *****************************************************************************/
2454
2455int __init amd_iommu_init_passthrough(void)
2456{
2457 struct pci_dev *dev = NULL;
2458 u16 devid, devid2;
2459
2460 /* allocate passthroug domain */
2461 pt_domain = protection_domain_alloc();
2462 if (!pt_domain)
2463 return -ENOMEM;
2464
2465 pt_domain->mode |= PAGE_MODE_NONE;
2466
2467 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
2468 struct amd_iommu *iommu;
2469
2470 devid = calc_devid(dev->bus->number, dev->devfn);
2471 if (devid > amd_iommu_last_bdf)
2472 continue;
2473
2474 devid2 = amd_iommu_alias_table[devid];
2475
2476 iommu = amd_iommu_rlookup_table[devid2];
2477 if (!iommu)
2478 continue;
2479
2480 __attach_device(iommu, pt_domain, devid);
2481 __attach_device(iommu, pt_domain, devid2);
2482 }
2483
2484 pr_info("AMD-Vi: Initialized for Passthrough Mode\n");
2485
2486 return 0;
2487}