blob: c0f6426cd33703dc3d30c0439effd711fb6b5cca [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Ingo Molnarcdd6c482009-09-21 12:02:48 +020017#include <linux/perf_event.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010019#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010020#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010021#include <linux/clockchips.h>
22#include <linux/interrupt.h>
23#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010024#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010025#include <linux/ioport.h>
26#include <linux/module.h>
27#include <linux/sysdev.h>
28#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053029#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010030#include <linux/dmar.h>
31#include <linux/init.h>
32#include <linux/cpu.h>
33#include <linux/dmi.h>
34#include <linux/nmi.h>
35#include <linux/smp.h>
36#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Ingo Molnarcdd6c482009-09-21 12:02:48 +020038#include <asm/perf_event.h>
Thomas Gleixner736deca2009-08-19 12:35:53 +020039#include <asm/x86_init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010041#include <asm/atomic.h>
42#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070043#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010044#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010045#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020046#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010047#include <asm/desc.h>
48#include <asm/hpet.h>
49#include <asm/idle.h>
50#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053051#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010052#include <asm/mce.h>
Gleb Natapovce69a782009-07-20 15:24:17 +030053#include <asm/kvm_para.h>
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -070054#include <asm/tsc.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Brian Gerstec70de82009-01-27 12:56:47 +090056unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010057
Brian Gerstec70de82009-01-27 12:56:47 +090058unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010059
Brian Gerstec70de82009-01-27 12:56:47 +090060/* Processor that is doing the boot up */
61unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030062
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070063/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010064 * The highest APIC ID seen during enumeration.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070065 */
Brian Gerstec70de82009-01-27 12:56:47 +090066unsigned int max_physical_apicid;
67
Ingo Molnarfdbecd92009-01-31 03:57:12 +010068/*
69 * Bitmask of physically existing CPUs:
70 */
Brian Gerstec70de82009-01-27 12:56:47 +090071physid_mask_t phys_cpu_present_map;
72
73/*
74 * Map cpu index to physical APIC ID
75 */
76DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
77DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
78EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070080
Yinghai Lub3c51172008-08-24 02:01:46 -070081#ifdef CONFIG_X86_32
82/*
83 * Knob to control our willingness to enable the local APIC.
84 *
85 * +1=force-enable
86 */
87static int force_enable_local_apic;
88/*
89 * APIC command line parameters
90 */
91static int __init parse_lapic(char *arg)
92{
93 force_enable_local_apic = 1;
94 return 0;
95}
96early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070097/* Local APIC was disabled by the BIOS and enabled by the kernel */
98static int enabled_via_apicbase;
99
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400100/*
101 * Handle interrupt mode configuration register (IMCR).
102 * This register controls whether the interrupt signals
103 * that reach the BSP come from the master PIC or from the
104 * local APIC. Before entering Symmetric I/O Mode, either
105 * the BIOS or the operating system must switch out of
106 * PIC Mode by changing the IMCR.
107 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200108static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400109{
110 /* select IMCR register */
111 outb(0x70, 0x22);
112 /* NMI and 8259 INTR go through APIC */
113 outb(0x01, 0x23);
114}
115
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200116static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400117{
118 /* select IMCR register */
119 outb(0x70, 0x22);
120 /* NMI and 8259 INTR go directly to BSP */
121 outb(0x00, 0x23);
122}
Yinghai Lub3c51172008-08-24 02:01:46 -0700123#endif
124
125#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200126static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700127static __init int setup_apicpmtimer(char *s)
128{
129 apic_calibrate_pmtmr = 1;
130 notsc_setup(NULL);
131 return 0;
132}
133__setup("apicpmtimer", setup_apicpmtimer);
134#endif
135
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700136int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800137#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700138/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530139static int x2apic_preenabled;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700140static __init int setup_nox2apic(char *str)
141{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700142 if (x2apic_enabled()) {
143 pr_warning("Bios already enabled x2apic, "
144 "can't enforce nox2apic");
145 return 0;
146 }
147
Yinghai Lu49899ea2008-08-24 02:01:47 -0700148 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
149 return 0;
150}
151early_param("nox2apic", setup_nox2apic);
152#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153
Yinghai Lub3c51172008-08-24 02:01:46 -0700154unsigned long mp_lapic_addr;
155int disable_apic;
156/* Disable local APIC timer from the kernel commandline or via dmi quirk */
157static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100158/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700159int local_apic_timer_c2_ok;
160EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
161
Yinghai Luefa25592008-08-19 20:50:36 -0700162int first_system_vector = 0xfe;
163
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100164/*
165 * Debug level, exported for io_apic.c
166 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100167unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100168
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700169int pic_mode;
170
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400171/* Have we found an MP table */
172int smp_found_config;
173
Aaron Durbin39928722006-12-07 02:14:01 +0100174static struct resource lapic_resource = {
175 .name = "Local APIC",
176 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
177};
178
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200179static unsigned int calibration_result;
180
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200181static int lapic_next_event(unsigned long delta,
182 struct clock_event_device *evt);
183static void lapic_timer_setup(enum clock_event_mode mode,
184 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800185static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100186static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200187
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400188/*
189 * The local apic timer can be used for any function which is CPU local.
190 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200191static struct clock_event_device lapic_clockevent = {
192 .name = "lapic",
193 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
194 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
195 .shift = 32,
196 .set_mode = lapic_timer_setup,
197 .set_next_event = lapic_next_event,
198 .broadcast = lapic_timer_broadcast,
199 .rating = 100,
200 .irq = -1,
201};
202static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
203
Andi Kleend3432892008-01-30 13:33:17 +0100204static unsigned long apic_phys;
205
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100206/*
207 * Get the LAPIC version
208 */
209static inline int lapic_get_version(void)
210{
211 return GET_APIC_VERSION(apic_read(APIC_LVR));
212}
213
214/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400215 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100216 */
217static inline int lapic_is_integrated(void)
218{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400219#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100220 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400221#else
222 return APIC_INTEGRATED(lapic_get_version());
223#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100224}
225
226/*
227 * Check, whether this is a modern or a first generation APIC
228 */
229static int modern_apic(void)
230{
231 /* AMD systems use old APIC versions, so check the CPU */
232 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
233 boot_cpu_data.x86 >= 0xf)
234 return 1;
235 return lapic_get_version() >= 0x14;
236}
237
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400238/*
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400239 * right after this call apic become NOOP driven
240 * so apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400241 */
242void apic_disable(void)
243{
Cyrill Gorcunovf88f2b42009-10-15 19:04:16 +0400244 pr_info("APIC: switched to apic NOOP\n");
Cyrill Gorcunova933c612009-10-14 00:07:04 +0400245 apic = &apic_noop;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400246}
247
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800248void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100249{
250 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
251 cpu_relax();
252}
253
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800254u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100255{
256 u32 send_status;
257 int timeout;
258
259 timeout = 0;
260 do {
261 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
262 if (!send_status)
263 break;
264 udelay(100);
265 } while (timeout++ < 1000);
266
267 return send_status;
268}
269
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800270void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700271{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200272 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700273 apic_write(APIC_ICR, low);
274}
275
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800276u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700277{
278 u32 icr1, icr2;
279
280 icr2 = apic_read(APIC_ICR2);
281 icr1 = apic_read(APIC_ICR);
282
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400283 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700284}
285
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100286/**
287 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
288 */
Jan Beuliche9427102008-01-30 13:31:24 +0100289void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100290{
291 unsigned int v;
292
293 /* unmask and set to NMI */
294 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200295
296 /* Level triggered for 82489DX (32bit mode) */
297 if (!lapic_is_integrated())
298 v |= APIC_LVT_LEVEL_TRIGGER;
299
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100300 apic_write(APIC_LVT0, v);
301}
302
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700303#ifdef CONFIG_X86_32
304/**
305 * get_physical_broadcast - Get number of physical broadcast IDs
306 */
307int get_physical_broadcast(void)
308{
309 return modern_apic() ? 0xff : 0xf;
310}
311#endif
312
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100313/**
314 * lapic_get_maxlvt - get the maximum number of local vector table entries
315 */
316int lapic_get_maxlvt(void)
317{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200318 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100319
320 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200321 /*
322 * - we always have APIC integrated on 64bit mode
323 * - 82489DXs do not report # of LVT entries
324 */
325 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100326}
327
328/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400329 * Local APIC timer
330 */
331
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400332/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400333#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200334
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100335/*
336 * This function sets up the local APIC timer, with a timeout of
337 * 'clocks' APIC bus clock. During calibration we actually call
338 * this function twice on the boot CPU, once with a bogus timeout
339 * value, second time for real. The other (noncalibrating) CPUs
340 * call this function only once, with the real, calibrated value.
341 *
342 * We do reads before writes even if unnecessary, to get around the
343 * P5 APIC double write bug.
344 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100345static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
346{
347 unsigned int lvtt_value, tmp_value;
348
349 lvtt_value = LOCAL_TIMER_VECTOR;
350 if (!oneshot)
351 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200352 if (!lapic_is_integrated())
353 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
354
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100355 if (!irqen)
356 lvtt_value |= APIC_LVT_MASKED;
357
358 apic_write(APIC_LVTT, lvtt_value);
359
360 /*
361 * Divide PICLK by 16
362 */
363 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400364 apic_write(APIC_TDCR,
365 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
366 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100367
368 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200369 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100370}
371
372/*
Robert Richtera68c4392010-10-06 12:27:53 +0200373 * Setup extended LVT, AMD specific
Robert Richter7b83dae2008-01-30 13:30:40 +0100374 *
Robert Richtera68c4392010-10-06 12:27:53 +0200375 * Software should use the LVT offsets the BIOS provides. The offsets
376 * are determined by the subsystems using it like those for MCE
377 * threshold or IBS. On K8 only offset 0 (APIC500) and MCE interrupts
378 * are supported. Beginning with family 10h at least 4 offsets are
379 * available.
Robert Richter286f5712008-07-22 21:08:46 +0200380 *
Robert Richtera68c4392010-10-06 12:27:53 +0200381 * Since the offsets must be consistent for all cores, we keep track
382 * of the LVT offsets in software and reserve the offset for the same
383 * vector also to be used on other cores. An offset is freed by
384 * setting the entry to APIC_EILVT_MASKED.
385 *
386 * If the BIOS is right, there should be no conflicts. Otherwise a
387 * "[Firmware Bug]: ..." error message is generated. However, if
388 * software does not properly determines the offsets, it is not
389 * necessarily a BIOS bug.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100390 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100391
Robert Richtera68c4392010-10-06 12:27:53 +0200392static atomic_t eilvt_offsets[APIC_EILVT_NR_MAX];
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100393
Robert Richtera68c4392010-10-06 12:27:53 +0200394static inline int eilvt_entry_is_changeable(unsigned int old, unsigned int new)
395{
396 return (old & APIC_EILVT_MASKED)
397 || (new == APIC_EILVT_MASKED)
398 || ((new & ~APIC_EILVT_MASKED) == old);
399}
400
401static unsigned int reserve_eilvt_offset(int offset, unsigned int new)
402{
403 unsigned int rsvd; /* 0: uninitialized */
404
405 if (offset >= APIC_EILVT_NR_MAX)
406 return ~0;
407
408 rsvd = atomic_read(&eilvt_offsets[offset]) & ~APIC_EILVT_MASKED;
409 do {
410 if (rsvd &&
411 !eilvt_entry_is_changeable(rsvd, new))
412 /* may not change if vectors are different */
413 return rsvd;
414 rsvd = atomic_cmpxchg(&eilvt_offsets[offset], rsvd, new);
415 } while (rsvd != new);
416
417 return new;
418}
419
420/*
421 * If mask=1, the LVT entry does not generate interrupts while mask=0
422 * enables the vector. See also the BKDGs.
423 */
424
Robert Richter27afdf22010-10-06 12:27:54 +0200425int setup_APIC_eilvt(u8 offset, u8 vector, u8 msg_type, u8 mask)
Robert Richtera68c4392010-10-06 12:27:53 +0200426{
427 unsigned long reg = APIC_EILVTn(offset);
428 unsigned int new, old, reserved;
429
430 new = (mask << 16) | (msg_type << 8) | vector;
431 old = apic_read(reg);
432 reserved = reserve_eilvt_offset(offset, new);
433
434 if (reserved != new) {
435 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x, but "
436 "vector 0x%x was already reserved by another core, "
437 "APIC%lX=0x%x\n",
438 smp_processor_id(), new, reserved, reg, old);
439 return -EINVAL;
440 }
441
442 if (!eilvt_entry_is_changeable(old, new)) {
443 pr_err(FW_BUG "cpu %d, try to setup vector 0x%x but "
444 "register already in use, APIC%lX=0x%x\n",
445 smp_processor_id(), new, reg, old);
446 return -EBUSY;
447 }
448
449 apic_write(reg, new);
450
451 return 0;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100452}
Robert Richter27afdf22010-10-06 12:27:54 +0200453EXPORT_SYMBOL_GPL(setup_APIC_eilvt);
Robert Richter7b83dae2008-01-30 13:30:40 +0100454
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100455/*
456 * Program the next event, relative to now
457 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200458static int lapic_next_event(unsigned long delta,
459 struct clock_event_device *evt)
460{
461 apic_write(APIC_TMICT, delta);
462 return 0;
463}
464
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100465/*
466 * Setup the lapic timer in periodic or oneshot mode
467 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200468static void lapic_timer_setup(enum clock_event_mode mode,
469 struct clock_event_device *evt)
470{
471 unsigned long flags;
472 unsigned int v;
473
474 /* Lapic used as dummy for broadcast ? */
475 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
476 return;
477
478 local_irq_save(flags);
479
480 switch (mode) {
481 case CLOCK_EVT_MODE_PERIODIC:
482 case CLOCK_EVT_MODE_ONESHOT:
483 __setup_APIC_LVTT(calibration_result,
484 mode != CLOCK_EVT_MODE_PERIODIC, 1);
485 break;
486 case CLOCK_EVT_MODE_UNUSED:
487 case CLOCK_EVT_MODE_SHUTDOWN:
488 v = apic_read(APIC_LVTT);
489 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
490 apic_write(APIC_LVTT, v);
Andreas Herrmann6f9b4102009-10-27 11:01:38 +0100491 apic_write(APIC_TMICT, 0);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200492 break;
493 case CLOCK_EVT_MODE_RESUME:
494 /* Nothing to do here */
495 break;
496 }
497
498 local_irq_restore(flags);
499}
500
501/*
502 * Local APIC timer broadcast function
503 */
Mike Travis96289372008-12-31 18:08:46 -0800504static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200505{
506#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100507 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200508#endif
509}
510
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100511/*
Uwe Kleine-König421f91d2010-06-11 12:17:00 +0200512 * Setup the local APIC timer for this CPU. Copy the initialized values
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100513 * of the boot CPU and register the clock event in the framework.
514 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700515static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200516{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100517 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
518
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700519 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
520 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
521 /* Make LAPIC timer preferrable over percpu HPET */
522 lapic_clockevent.rating = 150;
523 }
524
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100525 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030526 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100527
528 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200529}
530
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700531/*
532 * In this functions we calibrate APIC bus clocks to the external timer.
533 *
534 * We want to do the calibration only once since we want to have local timer
535 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
536 * frequency.
537 *
538 * This was previously done by reading the PIT/HPET and waiting for a wrap
539 * around to find out, that a tick has elapsed. I have a box, where the PIT
540 * readout is broken, so it never gets out of the wait loop again. This was
541 * also reported by others.
542 *
543 * Monitoring the jiffies value is inaccurate and the clockevents
544 * infrastructure allows us to do a simple substitution of the interrupt
545 * handler.
546 *
547 * The calibration routine also uses the pm_timer when possible, as the PIT
548 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
549 * back to normal later in the boot process).
550 */
551
552#define LAPIC_CAL_LOOPS (HZ/10)
553
554static __initdata int lapic_cal_loops = -1;
555static __initdata long lapic_cal_t1, lapic_cal_t2;
556static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
557static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
558static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
559
560/*
561 * Temporary interrupt handler.
562 */
563static void __init lapic_cal_handler(struct clock_event_device *dev)
564{
565 unsigned long long tsc = 0;
566 long tapic = apic_read(APIC_TMCCT);
567 unsigned long pm = acpi_pm_read_early();
568
569 if (cpu_has_tsc)
570 rdtscll(tsc);
571
572 switch (lapic_cal_loops++) {
573 case 0:
574 lapic_cal_t1 = tapic;
575 lapic_cal_tsc1 = tsc;
576 lapic_cal_pm1 = pm;
577 lapic_cal_j1 = jiffies;
578 break;
579
580 case LAPIC_CAL_LOOPS:
581 lapic_cal_t2 = tapic;
582 lapic_cal_tsc2 = tsc;
583 if (pm < lapic_cal_pm1)
584 pm += ACPI_PM_OVRRUN;
585 lapic_cal_pm2 = pm;
586 lapic_cal_j2 = jiffies;
587 break;
588 }
589}
590
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900591static int __init
592calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400593{
594 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
595 const long pm_thresh = pm_100ms / 100;
596 unsigned long mult;
597 u64 res;
598
599#ifndef CONFIG_X86_PM_TIMER
600 return -1;
601#endif
602
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900603 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400604
605 /* Check, if the PM timer is available */
606 if (!deltapm)
607 return -1;
608
609 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
610
611 if (deltapm > (pm_100ms - pm_thresh) &&
612 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900613 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900614 return 0;
615 }
616
617 res = (((u64)deltapm) * mult) >> 22;
618 do_div(res, 1000000);
619 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900620 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900621
622 /* Correct the lapic counter value */
623 res = (((u64)(*delta)) * pm_100ms);
624 do_div(res, deltapm);
625 pr_info("APIC delta adjusted to PM-Timer: "
626 "%lu (%ld)\n", (unsigned long)res, *delta);
627 *delta = (long)res;
628
629 /* Correct the tsc counter value */
630 if (cpu_has_tsc) {
631 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400632 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900633 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
Frans Pop3235dc32010-02-06 18:47:17 +0100634 "PM-Timer: %lu (%ld)\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900635 (unsigned long)res, *deltatsc);
636 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400637 }
638
639 return 0;
640}
641
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700642static int __init calibrate_APIC_clock(void)
643{
644 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700645 void (*real_handler)(struct clock_event_device *dev);
646 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900647 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700648 int pm_referenced = 0;
649
650 local_irq_disable();
651
652 /* Replace the global interrupt handler */
653 real_handler = global_clock_event->event_handler;
654 global_clock_event->event_handler = lapic_cal_handler;
655
656 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400657 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700658 * can underflow in the 100ms detection time frame
659 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400660 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700661
662 /* Let the interrupts run */
663 local_irq_enable();
664
665 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
666 cpu_relax();
667
668 local_irq_disable();
669
670 /* Restore the real event handler */
671 global_clock_event->event_handler = real_handler;
672
673 /* Build delta t1-t2 as apic timer counts down */
674 delta = lapic_cal_t1 - lapic_cal_t2;
675 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
676
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900677 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
678
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400679 /* we trust the PM based calibration if possible */
680 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900681 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700682
683 /* Calculate the scaled math multiplication factor */
684 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
685 lapic_clockevent.shift);
686 lapic_clockevent.max_delta_ns =
687 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
688 lapic_clockevent.min_delta_ns =
689 clockevent_delta2ns(0xF, &lapic_clockevent);
690
691 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
692
693 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
Thomas Gleixner411462f2009-11-16 11:52:39 +0100694 apic_printk(APIC_VERBOSE, "..... mult: %u\n", lapic_clockevent.mult);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700695 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
696 calibration_result);
697
698 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700699 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
700 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900701 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
702 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700703 }
704
705 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
706 "%u.%04u MHz.\n",
707 calibration_result / (1000000 / HZ),
708 calibration_result % (1000000 / HZ));
709
710 /*
711 * Do a sanity check on the APIC calibration result
712 */
713 if (calibration_result < (1000000 / HZ)) {
714 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100715 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700716 return -1;
717 }
718
719 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
720
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400721 /*
722 * PM timer calibration failed or not turned on
723 * so lets try APIC timer based calibration
724 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700725 if (!pm_referenced) {
726 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
727
728 /*
729 * Setup the apic timer manually
730 */
731 levt->event_handler = lapic_cal_handler;
732 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
733 lapic_cal_loops = -1;
734
735 /* Let the interrupts run */
736 local_irq_enable();
737
738 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
739 cpu_relax();
740
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700741 /* Stop the lapic timer */
742 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
743
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700744 /* Jiffies delta */
745 deltaj = lapic_cal_j2 - lapic_cal_j1;
746 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
747
748 /* Check, if the jiffies result is consistent */
749 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
750 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
751 else
752 levt->features |= CLOCK_EVT_FEAT_DUMMY;
753 } else
754 local_irq_enable();
755
756 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530757 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700758 return -1;
759 }
760
761 return 0;
762}
763
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100764/*
765 * Setup the boot APIC
766 *
767 * Calibrate and verify the result.
768 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100769void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100771 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400772 * The local apic timer can be disabled via the kernel
773 * commandline or from the CPU detection code. Register the lapic
774 * timer as a dummy clock event source on SMP systems, so the
775 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100776 */
777 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100778 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100779 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100780 if (num_possible_cpus() > 1) {
781 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100782 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100783 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100784 return;
785 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200786
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400787 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
788 "calibrating APIC timer ...\n");
789
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400790 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100791 /* No broadcast on UP ! */
792 if (num_possible_cpus() > 1)
793 setup_APIC_timer();
794 return;
795 }
796
797 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100798 * If nmi_watchdog is set to IO_APIC, we need the
799 * PIT/HPET going. Otherwise register lapic as a dummy
800 * device.
801 */
802 if (nmi_watchdog != NMI_IO_APIC)
803 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
804 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100805 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200806 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100807
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400808 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100809 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700810}
811
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100812void __cpuinit setup_secondary_APIC_clock(void)
813{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100814 setup_APIC_timer();
815}
816
817/*
818 * The guts of the apic timer interrupt
819 */
820static void local_apic_timer_interrupt(void)
821{
822 int cpu = smp_processor_id();
823 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
824
825 /*
826 * Normally we should not be here till LAPIC has been initialized but
827 * in some cases like kdump, its possible that there is a pending LAPIC
828 * timer interrupt from previous kernel's context and is delivered in
829 * new kernel the moment interrupts are enabled.
830 *
831 * Interrupts are enabled early and LAPIC is setup much later, hence
832 * its possible that when we get here evt->event_handler is NULL.
833 * Check for event_handler being NULL and discard the interrupt as
834 * spurious.
835 */
836 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100837 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100838 /* Switch it off */
839 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
840 return;
841 }
842
843 /*
844 * the NMI deadlock-detector uses this.
845 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800846 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100847
848 evt->event_handler(evt);
849}
850
851/*
852 * Local APIC timer interrupt. This is the most natural way for doing
853 * local interrupts, but local timer interrupts can be emulated by
854 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
855 *
856 * [ if a single-CPU system runs an SMP kernel then we call the local
857 * interrupt as well. Thus we cannot inline the local irq ... ]
858 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100859void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100860{
861 struct pt_regs *old_regs = set_irq_regs(regs);
862
863 /*
864 * NOTE! We'd better ACK the irq immediately,
865 * because timer handling can be slow.
866 */
867 ack_APIC_irq();
868 /*
869 * update_process_times() expects us to have done irq_enter().
870 * Besides, if we don't timer interrupts ignore the global
871 * interrupt lock, which is the WrongThing (tm) to do.
872 */
873 exit_idle();
874 irq_enter();
875 local_apic_timer_interrupt();
876 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400877
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100878 set_irq_regs(old_regs);
879}
880
881int setup_profiling_timer(unsigned int multiplier)
882{
883 return -EINVAL;
884}
885
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100886/*
887 * Local APIC start and shutdown
888 */
889
890/**
891 * clear_local_APIC - shutdown the local APIC
892 *
893 * This is called, when a CPU is disabled and before rebooting, so the state of
894 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
895 * leftovers during boot.
896 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897void clear_local_APIC(void)
898{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400899 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100900 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901
Andi Kleend3432892008-01-30 13:33:17 +0100902 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700903 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100904 return;
905
906 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200908 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 * if the vector is zero. Mask LVTERR first to prevent this.
910 */
911 if (maxlvt >= 3) {
912 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100913 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 }
915 /*
916 * Careful: we have to set masks only first to deassert
917 * any level-triggered sources.
918 */
919 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100920 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100922 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100924 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 if (maxlvt >= 4) {
926 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100927 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 }
929
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400930 /* lets not touch this if we didn't frob it */
Andi Kleen4efc0672009-04-28 19:07:31 +0200931#ifdef CONFIG_X86_THERMAL_VECTOR
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400932 if (maxlvt >= 5) {
933 v = apic_read(APIC_LVTTHMR);
934 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
935 }
936#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100937#ifdef CONFIG_X86_MCE_INTEL
938 if (maxlvt >= 6) {
939 v = apic_read(APIC_LVTCMCI);
940 if (!(v & APIC_LVT_MASKED))
941 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
942 }
943#endif
944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 /*
946 * Clean APIC state for other OSs:
947 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100948 apic_write(APIC_LVTT, APIC_LVT_MASKED);
949 apic_write(APIC_LVT0, APIC_LVT_MASKED);
950 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100952 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100954 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400955
956 /* Integrated APIC (!82489DX) ? */
957 if (lapic_is_integrated()) {
958 if (maxlvt > 3)
959 /* Clear ESR due to Pentium errata 3AP and 11AP */
960 apic_write(APIC_ESR, 0);
961 apic_read(APIC_ESR);
962 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700963}
964
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100965/**
966 * disable_local_APIC - clear and disable the local APIC
967 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968void disable_local_APIC(void)
969{
970 unsigned int value;
971
Jan Beulich4a13ad02009-01-14 12:28:51 +0000972 /* APIC hasn't been mapped yet */
Yinghai Lufd19dce2010-07-15 00:00:59 -0700973 if (!x2apic_mode && !apic_phys)
Jan Beulich4a13ad02009-01-14 12:28:51 +0000974 return;
975
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 clear_local_APIC();
977
978 /*
979 * Disable APIC (implies clearing of registers
980 * for 82489DX!).
981 */
982 value = apic_read(APIC_SPIV);
983 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100984 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400985
986#ifdef CONFIG_X86_32
987 /*
988 * When LAPIC was disabled by the BIOS and enabled by the kernel,
989 * restore the disabled state.
990 */
991 if (enabled_via_apicbase) {
992 unsigned int l, h;
993
994 rdmsr(MSR_IA32_APICBASE, l, h);
995 l &= ~MSR_IA32_APICBASE_ENABLE;
996 wrmsr(MSR_IA32_APICBASE, l, h);
997 }
998#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999}
1000
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001001/*
1002 * If Linux enabled the LAPIC against the BIOS default disable it down before
1003 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
1004 * not power-off. Additionally clear all LVT entries before disable_local_APIC
1005 * for the case where Linux didn't enable the LAPIC.
1006 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001007void lapic_shutdown(void)
1008{
1009 unsigned long flags;
1010
Cyrill Gorcunov83121362009-09-15 11:12:30 +04001011 if (!cpu_has_apic && !apic_from_smp_config())
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001012 return;
1013
1014 local_irq_save(flags);
1015
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +04001016#ifdef CONFIG_X86_32
1017 if (!enabled_via_apicbase)
1018 clear_local_APIC();
1019 else
1020#endif
1021 disable_local_APIC();
1022
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -07001023
1024 local_irq_restore(flags);
1025}
1026
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027/*
1028 * This is to verify that we're looking at a real local APIC.
1029 * Check these against your board if the CPUs aren't getting
1030 * started for no apparent reason.
1031 */
1032int __init verify_local_APIC(void)
1033{
1034 unsigned int reg0, reg1;
1035
1036 /*
1037 * The version register is read-only in a real APIC.
1038 */
1039 reg0 = apic_read(APIC_LVR);
1040 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1041 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1042 reg1 = apic_read(APIC_LVR);
1043 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1044
1045 /*
1046 * The two version reads above should print the same
1047 * numbers. If the second one is different, then we
1048 * poke at a non-APIC.
1049 */
1050 if (reg1 != reg0)
1051 return 0;
1052
1053 /*
1054 * Check if the version looks reasonably.
1055 */
1056 reg1 = GET_APIC_VERSION(reg0);
1057 if (reg1 == 0x00 || reg1 == 0xff)
1058 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001059 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060 if (reg1 < 0x02 || reg1 == 0xff)
1061 return 0;
1062
1063 /*
1064 * The ID register is read/write in a real APIC.
1065 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001066 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001068 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001069 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1071 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001072 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073 return 0;
1074
1075 /*
1076 * The next two are just to see if we have sane values.
1077 * They're only really relevant if we're in Virtual Wire
1078 * compatibility mode, but most boxes are anymore.
1079 */
1080 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001081 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 reg1 = apic_read(APIC_LVT1);
1083 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1084
1085 return 1;
1086}
1087
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001088/**
1089 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1090 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001091void __init sync_Arb_IDs(void)
1092{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001093 /*
1094 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1095 * needed on AMD.
1096 */
1097 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001098 return;
1099
1100 /*
1101 * Wait for idle.
1102 */
1103 apic_wait_icr_idle();
1104
1105 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001106 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1107 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108}
1109
Linus Torvalds1da177e2005-04-16 15:20:36 -07001110/*
1111 * An initial setup of the virtual wire mode.
1112 */
1113void __init init_bsp_APIC(void)
1114{
Andi Kleen11a8e772006-01-11 22:46:51 +01001115 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116
1117 /*
1118 * Don't do the setup now if we have a SMP BIOS as the
1119 * through-I/O-APIC virtual wire mode might be active.
1120 */
1121 if (smp_found_config || !cpu_has_apic)
1122 return;
1123
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124 /*
1125 * Do not trust the local APIC being empty at bootup.
1126 */
1127 clear_local_APIC();
1128
1129 /*
1130 * Enable APIC.
1131 */
1132 value = apic_read(APIC_SPIV);
1133 value &= ~APIC_VECTOR_MASK;
1134 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001135
1136#ifdef CONFIG_X86_32
1137 /* This bit is reserved on P4/Xeon and should be cleared */
1138 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1139 (boot_cpu_data.x86 == 15))
1140 value &= ~APIC_SPIV_FOCUS_DISABLED;
1141 else
1142#endif
1143 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001145 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001146
1147 /*
1148 * Set up the virtual wire mode.
1149 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001150 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001152 if (!lapic_is_integrated()) /* 82489DX */
1153 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001154 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001155}
1156
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001157static void __cpuinit lapic_setup_esr(void)
1158{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001159 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001160
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001161 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001162 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001163 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001164 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001165
Ingo Molnar08125d32009-01-28 05:08:44 +01001166 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001167 /*
1168 * Something untraceable is creating bad interrupts on
1169 * secondary quads ... for the moment, just leave the
1170 * ESR disabled - we can't do anything useful with the
1171 * errors anyway - mbligh
1172 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001173 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001174 return;
1175 }
1176
1177 maxlvt = lapic_get_maxlvt();
1178 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1179 apic_write(APIC_ESR, 0);
1180 oldvalue = apic_read(APIC_ESR);
1181
1182 /* enables sending errors */
1183 value = ERROR_APIC_VECTOR;
1184 apic_write(APIC_LVTERR, value);
1185
1186 /*
1187 * spec says clear errors after enabling vector.
1188 */
1189 if (maxlvt > 3)
1190 apic_write(APIC_ESR, 0);
1191 value = apic_read(APIC_ESR);
1192 if (value != oldvalue)
1193 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1194 "vector: 0x%08x after: 0x%08x\n",
1195 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001196}
1197
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001198/**
1199 * setup_local_APIC - setup the local APIC
Tejun Heo0aa002f2010-12-09 11:47:21 +01001200 *
1201 * Used to setup local APIC while initializing BSP or bringin up APs.
1202 * Always called with preemption disabled.
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001203 */
1204void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205{
Tejun Heo0aa002f2010-12-09 11:47:21 +01001206 int cpu = smp_processor_id();
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001207 unsigned int value, queued;
1208 int i, j, acked = 0;
1209 unsigned long long tsc = 0, ntsc;
1210 long long max_loops = cpu_khz;
1211
1212 if (cpu_has_tsc)
1213 rdtscll(tsc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
Jan Beulichf1182632009-01-14 12:27:35 +00001215 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001216 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001217 return;
1218 }
1219
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001220#ifdef CONFIG_X86_32
1221 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001222 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001223 apic_write(APIC_ESR, 0);
1224 apic_write(APIC_ESR, 0);
1225 apic_write(APIC_ESR, 0);
1226 apic_write(APIC_ESR, 0);
1227 }
1228#endif
Ingo Molnarcdd6c482009-09-21 12:02:48 +02001229 perf_events_lapic_init();
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001230
Linus Torvalds1da177e2005-04-16 15:20:36 -07001231 /*
1232 * Double-check whether this APIC is really registered.
1233 * This is meaningless in clustered apic mode, so we skip it.
1234 */
Daniel Walkerc2777f92009-09-12 10:40:20 -07001235 BUG_ON(!apic->apic_id_registered());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001236
1237 /*
1238 * Intel recommends to set DFR, LDR and TPR before enabling
1239 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1240 * document number 292116). So here it goes...
1241 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001242 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001243
1244 /*
1245 * Set Task Priority to 'accept all'. We never change this
1246 * later on.
1247 */
1248 value = apic_read(APIC_TASKPRI);
1249 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001250 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251
1252 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001253 * After a crash, we no longer service the interrupts and a pending
1254 * interrupt from previous kernel might still have ISR bit set.
1255 *
1256 * Most probably by now CPU has serviced that pending interrupt and
1257 * it might not have done the ack_APIC_irq() because it thought,
1258 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1259 * does not clear the ISR bit and cpu thinks it has already serivced
1260 * the interrupt. Hence a vector might get locked. It was noticed
1261 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1262 */
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001263 do {
1264 queued = 0;
1265 for (i = APIC_ISR_NR - 1; i >= 0; i--)
1266 queued |= apic_read(APIC_IRR + i*0x10);
1267
1268 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1269 value = apic_read(APIC_ISR + i*0x10);
1270 for (j = 31; j >= 0; j--) {
1271 if (value & (1<<j)) {
1272 ack_APIC_irq();
1273 acked++;
1274 }
1275 }
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001276 }
Kerstin Jonsson8c3ba8d2010-05-24 12:13:15 -07001277 if (acked > 256) {
1278 printk(KERN_ERR "LAPIC pending interrupts after %d EOI\n",
1279 acked);
1280 break;
1281 }
1282 if (cpu_has_tsc) {
1283 rdtscll(ntsc);
1284 max_loops = (cpu_khz << 10) - (ntsc - tsc);
1285 } else
1286 max_loops--;
1287 } while (queued && max_loops > 0);
1288 WARN_ON(max_loops <= 0);
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001289
1290 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 * Now that we are all set up, enable the APIC
1292 */
1293 value = apic_read(APIC_SPIV);
1294 value &= ~APIC_VECTOR_MASK;
1295 /*
1296 * Enable APIC
1297 */
1298 value |= APIC_SPIV_APIC_ENABLED;
1299
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001300#ifdef CONFIG_X86_32
1301 /*
1302 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1303 * certain networking cards. If high frequency interrupts are
1304 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1305 * entry is masked/unmasked at a high rate as well then sooner or
1306 * later IOAPIC line gets 'stuck', no more interrupts are received
1307 * from the device. If focus CPU is disabled then the hang goes
1308 * away, oh well :-(
1309 *
1310 * [ This bug can be reproduced easily with a level-triggered
1311 * PCI Ne2000 networking cards and PII/PIII processors, dual
1312 * BX chipset. ]
1313 */
1314 /*
1315 * Actually disabling the focus CPU check just makes the hang less
1316 * frequent as it makes the interrupt distributon model be more
1317 * like LRU than MRU (the short-term load is more even across CPUs).
1318 * See also the comment in end_level_ioapic_irq(). --macro
1319 */
1320
1321 /*
1322 * - enable focus processor (bit==0)
1323 * - 64bit mode always use processor focus
1324 * so no need to set it
1325 */
1326 value &= ~APIC_SPIV_FOCUS_DISABLED;
1327#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001328
Linus Torvalds1da177e2005-04-16 15:20:36 -07001329 /*
1330 * Set spurious IRQ vector
1331 */
1332 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001333 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334
1335 /*
1336 * Set up LVT0, LVT1:
1337 *
1338 * set up through-local-APIC on the BP's LINT0. This is not
1339 * strictly necessary in pure symmetric-IO mode, but sometimes
1340 * we delegate interrupts to the 8259A.
1341 */
1342 /*
1343 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1344 */
1345 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001346 if (!cpu && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347 value = APIC_DM_EXTINT;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001348 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001349 } else {
1350 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Tejun Heo0aa002f2010-12-09 11:47:21 +01001351 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n", cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001352 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001353 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001354
1355 /*
1356 * only the BP should see the LINT1 NMI signal, obviously.
1357 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001358 if (!cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001359 value = APIC_DM_NMI;
1360 else
1361 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001362 if (!lapic_is_integrated()) /* 82489DX */
1363 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001364 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001365
Andi Kleenbe71b852009-02-12 13:49:38 +01001366#ifdef CONFIG_X86_MCE_INTEL
1367 /* Recheck CMCI information after local APIC is up on CPU #0 */
Tejun Heo0aa002f2010-12-09 11:47:21 +01001368 if (!cpu)
Andi Kleenbe71b852009-02-12 13:49:38 +01001369 cmci_recheck();
1370#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001371}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001372
Andi Kleen739f33b2008-01-30 13:30:40 +01001373void __cpuinit end_local_APIC_setup(void)
1374{
1375 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001376
1377#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001378 {
1379 unsigned int value;
1380 /* Disable the local apic timer */
1381 value = apic_read(APIC_LVTT);
1382 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1383 apic_write(APIC_LVTT, value);
1384 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001385#endif
1386
Don Zickusf2802e72006-09-26 10:52:26 +02001387 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 apic_pm_activate();
1389}
1390
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001391#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001392void check_x2apic(void)
1393{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001394 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001395 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001396 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001397 }
1398}
1399
1400void enable_x2apic(void)
1401{
1402 int msr, msr2;
1403
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001404 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001405 return;
1406
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001407 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1408 if (!(msr & X2APIC_ENABLE)) {
Mike Travis450b1e82009-12-11 08:08:50 -08001409 printk_once(KERN_INFO "Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001410 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1411 }
1412}
Weidong Han93758232009-04-17 16:42:14 +08001413#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001414
Gleb Natapovce69a782009-07-20 15:24:17 +03001415int __init enable_IR(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001416{
1417#ifdef CONFIG_INTR_REMAP
Weidong Han93758232009-04-17 16:42:14 +08001418 if (!intr_remapping_supported()) {
1419 pr_debug("intr-remapping not supported\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001420 return 0;
Weidong Han93758232009-04-17 16:42:14 +08001421 }
1422
Weidong Han93758232009-04-17 16:42:14 +08001423 if (!x2apic_preenabled && skip_ioapic_setup) {
1424 pr_info("Skipped enabling intr-remap because of skipping "
1425 "io-apic setup\n");
Gleb Natapovce69a782009-07-20 15:24:17 +03001426 return 0;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001427 }
1428
Gleb Natapovce69a782009-07-20 15:24:17 +03001429 if (enable_intr_remapping(x2apic_supported()))
1430 return 0;
1431
1432 pr_info("Enabled Interrupt-remapping\n");
1433
1434 return 1;
1435
1436#endif
1437 return 0;
1438}
1439
1440void __init enable_IR_x2apic(void)
1441{
1442 unsigned long flags;
1443 struct IO_APIC_route_entry **ioapic_entries = NULL;
1444 int ret, x2apic_enabled = 0;
Yinghai Lue6707612009-11-21 00:23:37 -08001445 int dmar_table_init_ret;
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001446
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001447 dmar_table_init_ret = dmar_table_init();
Yinghai Lue6707612009-11-21 00:23:37 -08001448 if (dmar_table_init_ret && !x2apic_supported())
1449 return;
Gleb Natapovce69a782009-07-20 15:24:17 +03001450
Fenghua Yub24696b2009-03-27 14:22:44 -07001451 ioapic_entries = alloc_ioapic_entries();
1452 if (!ioapic_entries) {
Gleb Natapovce69a782009-07-20 15:24:17 +03001453 pr_err("Allocate ioapic_entries failed\n");
1454 goto out;
Fenghua Yub24696b2009-03-27 14:22:44 -07001455 }
1456
1457 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001458 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001459 pr_info("Saving IO-APIC state failed: %d\n", ret);
Gleb Natapovce69a782009-07-20 15:24:17 +03001460 goto out;
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001461 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001462
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001463 local_irq_save(flags);
Jacob Panb81bb372009-11-09 11:27:04 -08001464 legacy_pic->mask_all();
Gleb Natapovce69a782009-07-20 15:24:17 +03001465 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001466
Yinghai Lub7f42ab2009-08-17 11:19:40 -07001467 if (dmar_table_init_ret)
1468 ret = 0;
1469 else
1470 ret = enable_IR();
1471
Gleb Natapovce69a782009-07-20 15:24:17 +03001472 if (!ret) {
1473 /* IR is required if there is APIC ID > 255 even when running
1474 * under KVM
1475 */
1476 if (max_physical_apicid > 255 || !kvm_para_available())
1477 goto nox2apic;
1478 /*
1479 * without IR all CPUs can be addressed by IOAPIC/MSI
1480 * only in physical mode
1481 */
1482 x2apic_force_phys();
1483 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001484
Gleb Natapovce69a782009-07-20 15:24:17 +03001485 x2apic_enabled = 1;
Weidong Han93758232009-04-17 16:42:14 +08001486
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001487 if (x2apic_supported() && !x2apic_mode) {
1488 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001489 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001490 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001491 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001492
Gleb Natapovce69a782009-07-20 15:24:17 +03001493nox2apic:
1494 if (!ret) /* IR enabling failed */
Fenghua Yub24696b2009-03-27 14:22:44 -07001495 restore_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08001496 legacy_pic->restore_mask();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001497 local_irq_restore(flags);
1498
Gleb Natapovce69a782009-07-20 15:24:17 +03001499out:
Fenghua Yub24696b2009-03-27 14:22:44 -07001500 if (ioapic_entries)
1501 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001502
Gleb Natapovce69a782009-07-20 15:24:17 +03001503 if (x2apic_enabled)
Weidong Han93758232009-04-17 16:42:14 +08001504 return;
1505
Weidong Han93758232009-04-17 16:42:14 +08001506 if (x2apic_preenabled)
Gleb Natapovce69a782009-07-20 15:24:17 +03001507 panic("x2apic: enabled by BIOS but kernel init failed.");
Weidong Han93758232009-04-17 16:42:14 +08001508 else if (cpu_has_x2apic)
Gleb Natapovce69a782009-07-20 15:24:17 +03001509 pr_info("Not enabling x2apic, Intr-remapping init failed.\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001510}
Weidong Han93758232009-04-17 16:42:14 +08001511
Yinghai Lube7a6562008-08-24 02:01:51 -07001512#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001513/*
1514 * Detect and enable local APICs on non-SMP boards.
1515 * Original code written by Keir Fraser.
1516 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1517 * not correctly set up (usually the APIC timer won't work etc.)
1518 */
1519static int __init detect_init_APIC(void)
1520{
1521 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001522 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001523 return -1;
1524 }
1525
1526 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001527 return 0;
1528}
Yinghai Lube7a6562008-08-24 02:01:51 -07001529#else
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001530
1531static int apic_verify(void)
1532{
1533 u32 features, h, l;
1534
1535 /*
1536 * The APIC feature bit should now be enabled
1537 * in `cpuid'
1538 */
1539 features = cpuid_edx(1);
1540 if (!(features & (1 << X86_FEATURE_APIC))) {
1541 pr_warning("Could not enable APIC!\n");
1542 return -1;
1543 }
1544 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1545 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1546
1547 /* The BIOS may have set up the APIC at some other address */
1548 rdmsr(MSR_IA32_APICBASE, l, h);
1549 if (l & MSR_IA32_APICBASE_ENABLE)
1550 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1551
1552 pr_info("Found and enabled local APIC!\n");
1553 return 0;
1554}
1555
1556int apic_force_enable(void)
1557{
1558 u32 h, l;
1559
1560 if (disable_apic)
1561 return -1;
1562
1563 /*
1564 * Some BIOSes disable the local APIC in the APIC_BASE
1565 * MSR. This can only be done in software for Intel P6 or later
1566 * and AMD K7 (Model > 1) or later.
1567 */
1568 rdmsr(MSR_IA32_APICBASE, l, h);
1569 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
1570 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
1571 l &= ~MSR_IA32_APICBASE_BASE;
1572 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1573 wrmsr(MSR_IA32_APICBASE, l, h);
1574 enabled_via_apicbase = 1;
1575 }
1576 return apic_verify();
1577}
1578
Yinghai Lube7a6562008-08-24 02:01:51 -07001579/*
1580 * Detect and initialize APIC
1581 */
1582static int __init detect_init_APIC(void)
1583{
Yinghai Lube7a6562008-08-24 02:01:51 -07001584 /* Disabled by kernel option? */
1585 if (disable_apic)
1586 return -1;
1587
1588 switch (boot_cpu_data.x86_vendor) {
1589 case X86_VENDOR_AMD:
1590 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001591 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001592 break;
1593 goto no_apic;
1594 case X86_VENDOR_INTEL:
1595 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1596 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1597 break;
1598 goto no_apic;
1599 default:
1600 goto no_apic;
1601 }
1602
1603 if (!cpu_has_apic) {
1604 /*
1605 * Over-ride BIOS and try to enable the local APIC only if
1606 * "lapic" specified.
1607 */
1608 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001609 pr_info("Local APIC disabled by BIOS -- "
1610 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001611 return -1;
1612 }
Thomas Gleixner5a7ae782010-10-19 10:46:28 -07001613 if (apic_force_enable())
1614 return -1;
1615 } else {
1616 if (apic_verify())
1617 return -1;
Yinghai Lube7a6562008-08-24 02:01:51 -07001618 }
Yinghai Lube7a6562008-08-24 02:01:51 -07001619
1620 apic_pm_activate();
1621
1622 return 0;
1623
1624no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001625 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001626 return -1;
1627}
1628#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001629
1630/**
1631 * init_apic_mappings - initialize APIC mappings
1632 */
1633void __init init_apic_mappings(void)
1634{
Yinghai Lu4401da62009-05-02 10:40:57 -07001635 unsigned int new_apicid;
1636
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001637 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001638 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001639 return;
1640 }
1641
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001642 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001643 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001644 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001645 pr_info("APIC: disable apic facility\n");
1646 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001647 } else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001648 apic_phys = mp_lapic_addr;
1649
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001650 /*
1651 * acpi lapic path already maps that address in
1652 * acpi_register_lapic_address()
1653 */
Eric W. Biederman5989cd62010-08-04 13:30:27 -07001654 if (!acpi_lapic && !smp_found_config)
Yinghai Lu326a2e62010-12-07 00:55:38 -08001655 register_lapic_address(apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001656 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001657
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001658 /*
1659 * Fetch the APIC ID of the BSP in case we have a
1660 * default configuration (or the MP table is broken).
1661 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001662 new_apicid = read_apic_id();
1663 if (boot_cpu_physical_apicid != new_apicid) {
1664 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001665 /*
1666 * yeah -- we lie about apic_version
1667 * in case if apic was disabled via boot option
1668 * but it's not a problem for SMP compiled kernel
1669 * since smp_sanity_check is prepared for such a case
1670 * and disable smp mode
1671 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001672 apic_version[new_apicid] =
1673 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001674 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001675}
1676
Yinghai Luc0104d32010-12-07 00:55:17 -08001677void __init register_lapic_address(unsigned long address)
1678{
1679 mp_lapic_addr = address;
1680
Yinghai Lu04501932010-12-07 00:55:56 -08001681 if (!x2apic_mode) {
1682 set_fixmap_nocache(FIX_APIC_BASE, address);
1683 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
1684 APIC_BASE, mp_lapic_addr);
1685 }
Yinghai Luc0104d32010-12-07 00:55:17 -08001686 if (boot_cpu_physical_apicid == -1U) {
1687 boot_cpu_physical_apicid = read_apic_id();
1688 apic_version[boot_cpu_physical_apicid] =
1689 GET_APIC_VERSION(apic_read(APIC_LVR));
1690 }
1691}
1692
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001693/*
1694 * This initializes the IO-APIC and APIC hardware if this is
1695 * a UP kernel.
1696 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001697int apic_version[MAX_APICS];
1698
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001699int __init APIC_init_uniprocessor(void)
1700{
1701 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001702 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001703 return -1;
1704 }
Jan Beulichf1182632009-01-14 12:27:35 +00001705#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001706 if (!cpu_has_apic) {
1707 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001708 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001709 return -1;
1710 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001711#else
1712 if (!smp_found_config && !cpu_has_apic)
1713 return -1;
1714
1715 /*
1716 * Complain if the BIOS pretends there is one.
1717 */
1718 if (!cpu_has_apic &&
1719 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001720 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1721 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001722 return -1;
1723 }
1724#endif
1725
Ingo Molnar72ce0162009-01-28 06:50:47 +01001726 default_setup_apic_routing();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001727
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001728 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001729 connect_bsp_APIC();
1730
Yinghai Lufa2bd352008-08-24 02:01:50 -07001731#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001732 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001733#else
1734 /*
1735 * Hack: In case of kdump, after a crash, kernel might be booting
1736 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1737 * might be zero if read from MP tables. Get it from LAPIC.
1738 */
1739# ifdef CONFIG_CRASH_DUMP
1740 boot_cpu_physical_apicid = read_apic_id();
1741# endif
1742#endif
1743 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001744 setup_local_APIC();
1745
Yinghai Lu88d0f552009-02-14 23:57:28 -08001746#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001747 /*
1748 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001749 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001750 */
1751 if (!skip_ioapic_setup && nr_ioapics)
1752 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001753#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001754
1755 end_local_APIC_setup();
1756
Yinghai Lufa2bd352008-08-24 02:01:50 -07001757#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001758 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1759 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001760 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001761 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001762 localise_nmi_watchdog();
1763 }
1764#else
1765 localise_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001766#endif
1767
Thomas Gleixner736deca2009-08-19 12:35:53 +02001768 x86_init.timers.setup_percpu_clockev();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001769#ifdef CONFIG_X86_64
1770 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001771#endif
1772
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001773 return 0;
1774}
1775
1776/*
1777 * Local APIC interrupts
1778 */
1779
1780/*
1781 * This interrupt should _never_ happen with our APIC/SMP architecture
1782 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001783void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001784{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001785 u32 v;
1786
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001787 exit_idle();
1788 irq_enter();
1789 /*
1790 * Check if this really is a spurious interrupt and ACK it
1791 * if it is a vectored one. Just in case...
1792 * Spurious interrupts should not be ACKed.
1793 */
1794 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1795 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1796 ack_APIC_irq();
1797
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001798 inc_irq_stat(irq_spurious_count);
1799
Yinghai Ludc1528d2008-08-24 02:01:53 -07001800 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001801 pr_info("spurious APIC interrupt on CPU#%d, "
1802 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001803 irq_exit();
1804}
1805
1806/*
1807 * This interrupt should never happen with our APIC/SMP architecture
1808 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001809void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001810{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001811 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001812
1813 exit_idle();
1814 irq_enter();
1815 /* First tickle the hardware, only then report what went on. -- REW */
1816 v = apic_read(APIC_ESR);
1817 apic_write(APIC_ESR, 0);
1818 v1 = apic_read(APIC_ESR);
1819 ack_APIC_irq();
1820 atomic_inc(&irq_err_count);
1821
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001822 /*
1823 * Here is what the APIC error bits mean:
1824 * 0: Send CS error
1825 * 1: Receive CS error
1826 * 2: Send accept error
1827 * 3: Receive accept error
1828 * 4: Reserved
1829 * 5: Send illegal vector
1830 * 6: Received illegal vector
1831 * 7: Illegal register address
1832 */
1833 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001834 smp_processor_id(), v , v1);
1835 irq_exit();
1836}
1837
Glauber Costab5841762008-05-28 13:38:28 -03001838/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001839 * connect_bsp_APIC - attach the APIC to the interrupt system
1840 */
Glauber Costab5841762008-05-28 13:38:28 -03001841void __init connect_bsp_APIC(void)
1842{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001843#ifdef CONFIG_X86_32
1844 if (pic_mode) {
1845 /*
1846 * Do not trust the local APIC being empty at bootup.
1847 */
1848 clear_local_APIC();
1849 /*
1850 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1851 * local APIC to INT and NMI lines.
1852 */
1853 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1854 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001855 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001856 }
1857#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001858 if (apic->enable_apic_mode)
1859 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001860}
1861
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001862/**
1863 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1864 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1865 *
1866 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1867 * APIC is disabled.
1868 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001869void disconnect_bsp_APIC(int virt_wire_setup)
1870{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001871 unsigned int value;
1872
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001873#ifdef CONFIG_X86_32
1874 if (pic_mode) {
1875 /*
1876 * Put the board back into PIC mode (has an effect only on
1877 * certain older boards). Note that APIC interrupts, including
1878 * IPIs, won't work beyond this point! The only exception are
1879 * INIT IPIs.
1880 */
1881 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1882 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001883 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001884 return;
1885 }
1886#endif
1887
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001888 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001889
1890 /* For the spurious interrupt use vector F, and enable it */
1891 value = apic_read(APIC_SPIV);
1892 value &= ~APIC_VECTOR_MASK;
1893 value |= APIC_SPIV_APIC_ENABLED;
1894 value |= 0xf;
1895 apic_write(APIC_SPIV, value);
1896
1897 if (!virt_wire_setup) {
1898 /*
1899 * For LVT0 make it edge triggered, active high,
1900 * external and enabled
1901 */
1902 value = apic_read(APIC_LVT0);
1903 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1904 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1905 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1906 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1907 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1908 apic_write(APIC_LVT0, value);
1909 } else {
1910 /* Disable LVT0 */
1911 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1912 }
1913
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001914 /*
1915 * For LVT1 make it edge triggered, active high,
1916 * nmi and enabled
1917 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001918 value = apic_read(APIC_LVT1);
1919 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1920 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1921 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1922 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1923 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1924 apic_write(APIC_LVT1, value);
1925}
1926
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001927void __cpuinit generic_processor_info(int apicid, int version)
1928{
1929 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001930
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001931 /*
1932 * Validate version
1933 */
1934 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001935 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001936 "fixing up to 0x10. (tell your hw vendor)\n",
1937 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001938 version = 0x10;
1939 }
1940 apic_version[apicid] = version;
1941
Mike Travis3b11ce72008-12-17 15:21:39 -08001942 if (num_processors >= nr_cpu_ids) {
1943 int max = nr_cpu_ids;
1944 int thiscpu = max + disabled_cpus;
1945
1946 pr_warning(
1947 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1948 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1949
1950 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001951 return;
1952 }
1953
1954 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001955 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001956
Mike Travisb2b815d2009-01-16 15:22:16 -08001957 if (version != apic_version[boot_cpu_physical_apicid])
1958 WARN_ONCE(1,
1959 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1960 apic_version[boot_cpu_physical_apicid], cpu, version);
1961
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001962 physid_set(apicid, phys_cpu_present_map);
1963 if (apicid == boot_cpu_physical_apicid) {
1964 /*
1965 * x86_bios_cpu_apicid is required to have processors listed
1966 * in same order as logical cpu numbers. Hence the first
1967 * entry is BSP, and so on.
1968 */
1969 cpu = 0;
1970 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001971 if (apicid > max_physical_apicid)
1972 max_physical_apicid = apicid;
1973
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001974#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001975 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1976 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001977#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001978
Mike Travis1de88cd2008-12-16 17:34:02 -08001979 set_cpu_possible(cpu, true);
1980 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001981}
1982
Suresh Siddha0c81c742008-07-10 11:16:48 -07001983int hard_smp_processor_id(void)
1984{
1985 return read_apic_id();
1986}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001987
1988void default_init_apic_ldr(void)
1989{
1990 unsigned long val;
1991
1992 apic_write(APIC_DFR, APIC_DFR_VALUE);
1993 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1994 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1995 apic_write(APIC_LDR, val);
1996}
1997
1998#ifdef CONFIG_X86_32
1999int default_apicid_to_node(int logical_apicid)
2000{
2001#ifdef CONFIG_SMP
2002 return apicid_2_node[hard_smp_processor_id()];
2003#else
2004 return 0;
2005#endif
2006}
Yinghai Lu34919982008-08-24 02:01:48 -07002007#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07002008
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002009/*
2010 * Power management
2011 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012#ifdef CONFIG_PM
2013
2014static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002015 /*
2016 * 'active' is true if the local APIC was enabled by us and
2017 * not the BIOS; this signifies that we are also responsible
2018 * for disabling it before entering apm/acpi suspend
2019 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002020 int active;
2021 /* r/w apic fields */
2022 unsigned int apic_id;
2023 unsigned int apic_taskpri;
2024 unsigned int apic_ldr;
2025 unsigned int apic_dfr;
2026 unsigned int apic_spiv;
2027 unsigned int apic_lvtt;
2028 unsigned int apic_lvtpc;
2029 unsigned int apic_lvt0;
2030 unsigned int apic_lvt1;
2031 unsigned int apic_lvterr;
2032 unsigned int apic_tmict;
2033 unsigned int apic_tdcr;
2034 unsigned int apic_thmr;
2035} apic_pm_state;
2036
Pavel Machek0b9c33a2005-04-16 15:25:31 -07002037static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002038{
2039 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002040 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002041
2042 if (!apic_pm_state.active)
2043 return 0;
2044
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002045 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002046
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002047 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002048 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2049 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2050 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2051 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2052 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002053 if (maxlvt >= 4)
2054 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2056 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2057 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2058 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2059 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Andi Kleen4efc0672009-04-28 19:07:31 +02002060#ifdef CONFIG_X86_THERMAL_VECTOR
Karsten Wiesef990fff2006-12-07 02:14:11 +01002061 if (maxlvt >= 5)
2062 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2063#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002064
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002065 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002066 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002067
Fenghua Yub24696b2009-03-27 14:22:44 -07002068 if (intr_remapping_enabled)
2069 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002070
Linus Torvalds1da177e2005-04-16 15:20:36 -07002071 local_irq_restore(flags);
2072 return 0;
2073}
2074
2075static int lapic_resume(struct sys_device *dev)
2076{
2077 unsigned int l, h;
2078 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002079 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002080 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002081 struct IO_APIC_route_entry **ioapic_entries = NULL;
2082
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 if (!apic_pm_state.active)
2084 return 0;
2085
Fenghua Yub24696b2009-03-27 14:22:44 -07002086 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002087 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002088 ioapic_entries = alloc_ioapic_entries();
2089 if (!ioapic_entries) {
2090 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002091 ret = -ENOMEM;
2092 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002093 }
2094
2095 ret = save_IO_APIC_setup(ioapic_entries);
2096 if (ret) {
2097 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2098 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002099 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002100 }
2101
2102 mask_IO_APIC_setup(ioapic_entries);
Jacob Panb81bb372009-11-09 11:27:04 -08002103 legacy_pic->mask_all();
Fenghua Yub24696b2009-03-27 14:22:44 -07002104 }
Karsten Wiesef990fff2006-12-07 02:14:11 +01002105
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002106 if (x2apic_mode)
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002107 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002108 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002109 /*
2110 * Make sure the APICBASE points to the right address
2111 *
2112 * FIXME! This will be wrong if we ever support suspend on
2113 * SMP! We'll need to do this as part of the CPU restore!
2114 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002115 rdmsr(MSR_IA32_APICBASE, l, h);
2116 l &= ~MSR_IA32_APICBASE_BASE;
2117 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2118 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002119 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002120
Fenghua Yub24696b2009-03-27 14:22:44 -07002121 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2123 apic_write(APIC_ID, apic_pm_state.apic_id);
2124 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2125 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2126 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2127 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2128 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2129 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002130#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002131 if (maxlvt >= 5)
2132 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2133#endif
2134 if (maxlvt >= 4)
2135 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2137 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2138 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2139 apic_write(APIC_ESR, 0);
2140 apic_read(APIC_ESR);
2141 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2142 apic_write(APIC_ESR, 0);
2143 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002144
Weidong Han9a2755c2009-04-17 16:42:16 +08002145 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002146 reenable_intr_remapping(x2apic_mode);
Jacob Panb81bb372009-11-09 11:27:04 -08002147 legacy_pic->restore_mask();
Fenghua Yub24696b2009-03-27 14:22:44 -07002148 restore_IO_APIC_setup(ioapic_entries);
2149 free_ioapic_entries(ioapic_entries);
2150 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002151restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002153
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002154 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002155}
2156
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002157/*
2158 * This device has no shutdown method - fully functioning local APICs
2159 * are needed on every CPU up until machine_halt/restart/poweroff.
2160 */
2161
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002163 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164 .resume = lapic_resume,
2165 .suspend = lapic_suspend,
2166};
2167
2168static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002169 .id = 0,
2170 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002171};
2172
Ashok Raje6982c62005-06-25 14:54:58 -07002173static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174{
2175 apic_pm_state.active = 1;
2176}
2177
2178static int __init init_lapic_sysfs(void)
2179{
2180 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002181
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 if (!cpu_has_apic)
2183 return 0;
2184 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002185
Linus Torvalds1da177e2005-04-16 15:20:36 -07002186 error = sysdev_class_register(&lapic_sysclass);
2187 if (!error)
2188 error = sysdev_register(&device_lapic);
2189 return error;
2190}
Fenghua Yub24696b2009-03-27 14:22:44 -07002191
2192/* local apic needs to resume before other devices access its registers. */
2193core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194
2195#else /* CONFIG_PM */
2196
2197static void apic_pm_activate(void) { }
2198
2199#endif /* CONFIG_PM */
2200
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002201#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002202
2203static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002204{
2205 int i, clusters, zeros;
2206 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002207 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2209
Mike Travis23ca4bb2008-05-12 21:21:12 +02002210 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002211 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002212
Mike Travis168ef542008-12-16 17:34:01 -08002213 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002214 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002215 if (bios_cpu_apicid) {
2216 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302217 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002218 if (cpu_present(i))
2219 id = per_cpu(x86_bios_cpu_apicid, i);
2220 else
2221 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302222 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002223 break;
2224
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 if (id != BAD_APICID)
2226 __set_bit(APIC_CLUSTERID(id), clustermap);
2227 }
2228
2229 /* Problem: Partially populated chassis may not have CPUs in some of
2230 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002231 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2232 * Since clusters are allocated sequentially, count zeros only if
2233 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 */
2235 clusters = 0;
2236 zeros = 0;
2237 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2238 if (test_bit(i, clustermap)) {
2239 clusters += 1 + zeros;
2240 zeros = 0;
2241 } else
2242 ++zeros;
2243 }
2244
Yinghai Lue0e42142009-04-26 23:39:38 -07002245 return clusters;
2246}
2247
2248static int __cpuinitdata multi_checked;
2249static int __cpuinitdata multi;
2250
2251static int __cpuinit set_multi(const struct dmi_system_id *d)
2252{
2253 if (multi)
2254 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002255 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002256 multi = 1;
2257 return 0;
2258}
2259
2260static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2261 {
2262 .callback = set_multi,
2263 .ident = "IBM System Summit2",
2264 .matches = {
2265 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2266 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2267 },
2268 },
2269 {}
2270};
2271
2272static void __cpuinit dmi_check_multi(void)
2273{
2274 if (multi_checked)
2275 return;
2276
2277 dmi_check_system(multi_dmi_table);
2278 multi_checked = 1;
2279}
2280
2281/*
2282 * apic_is_clustered_box() -- Check if we can expect good TSC
2283 *
2284 * Thus far, the major user of this is IBM's Summit2 series:
2285 * Clustered boxes may have unsynced TSC problems if they are
2286 * multi-chassis.
2287 * Use DMI to check them
2288 */
2289__cpuinit int apic_is_clustered_box(void)
2290{
2291 dmi_check_multi();
2292 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002293 return 1;
2294
Yinghai Lue0e42142009-04-26 23:39:38 -07002295 if (!is_vsmp_box())
2296 return 0;
2297
Linus Torvalds1da177e2005-04-16 15:20:36 -07002298 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002299 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2300 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002301 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002302 if (apic_cluster_num() > 1)
2303 return 1;
2304
2305 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002306}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002307#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002308
2309/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002310 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002311 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002312static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002313{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002314 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002315 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002316 return 0;
2317}
2318early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002319
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002320/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002321static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002322{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002323 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002324}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002325early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002326
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002327static int __init parse_lapic_timer_c2_ok(char *arg)
2328{
2329 local_apic_timer_c2_ok = 1;
2330 return 0;
2331}
2332early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2333
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002334static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002335{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002336 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002337 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002338}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002339early_param("noapictimer", parse_disable_apic_timer);
2340
2341static int __init parse_nolapic_timer(char *arg)
2342{
2343 disable_apic_timer = 1;
2344 return 0;
2345}
2346early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002347
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002348static int __init apic_set_verbosity(char *arg)
2349{
2350 if (!arg) {
2351#ifdef CONFIG_X86_64
2352 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002353 return 0;
2354#endif
2355 return -EINVAL;
2356 }
2357
2358 if (strcmp("debug", arg) == 0)
2359 apic_verbosity = APIC_DEBUG;
2360 else if (strcmp("verbose", arg) == 0)
2361 apic_verbosity = APIC_VERBOSE;
2362 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002363 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002364 " use apic=verbose or apic=debug\n", arg);
2365 return -EINVAL;
2366 }
2367
2368 return 0;
2369}
2370early_param("apic", apic_set_verbosity);
2371
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002372static int __init lapic_insert_resource(void)
2373{
2374 if (!apic_phys)
2375 return -1;
2376
2377 /* Put local APIC into the resource map. */
2378 lapic_resource.start = apic_phys;
2379 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2380 insert_resource(&iomem_resource, &lapic_resource);
2381
2382 return 0;
2383}
2384
2385/*
2386 * need call insert after e820_reserve_resources()
2387 * that is using request_resource
2388 */
2389late_initcall(lapic_insert_resource);