blob: 18124c3bda2fe2b0bb08351ad75371a56b80368e [file] [log] [blame]
Ralf Baechle39b8d522008-04-28 17:14:26 +01001#undef DEBUG
2
3#include <linux/bitmap.h>
4#include <linux/init.h>
Ralf Baechle631330f2009-06-19 14:05:26 +01005#include <linux/smp.h>
David Howellsca4d3e672010-10-07 14:08:54 +01006#include <linux/irq.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +01007
8#include <asm/io.h>
9#include <asm/gic.h>
10#include <asm/gcmpregs.h>
Ralf Baechle39b8d522008-04-28 17:14:26 +010011#include <linux/hardirq.h>
12#include <asm-generic/bitops/find.h>
13
14
Steven J. Hill0b271f52012-08-31 16:05:37 -050015unsigned long _gic_base;
16unsigned int gic_irq_base;
17unsigned int gic_irq_flags[GIC_NUM_INTRS];
Ralf Baechle39b8d522008-04-28 17:14:26 +010018
Steven J. Hill0b271f52012-08-31 16:05:37 -050019static struct gic_pcpu_mask pcpu_masks[NR_CPUS];
Ralf Baechle39b8d522008-04-28 17:14:26 +010020static struct gic_pending_regs pending_regs[NR_CPUS];
21static struct gic_intrmask_regs intrmask_regs[NR_CPUS];
22
Ralf Baechle39b8d522008-04-28 17:14:26 +010023void gic_send_ipi(unsigned int intr)
24{
Ralf Baechle39b8d522008-04-28 17:14:26 +010025 pr_debug("CPU%d: %s status %08x\n", smp_processor_id(), __func__,
26 read_c0_status());
Ralf Baechle39b8d522008-04-28 17:14:26 +010027 GICWRITE(GIC_REG(SHARED, GIC_SH_WEDGE), 0x80000000 | intr);
Ralf Baechle39b8d522008-04-28 17:14:26 +010028}
29
30/* This is Malta specific and needs to be exported */
Chris Dearman7098f742009-07-10 01:54:09 -070031static void __init vpe_local_setup(unsigned int numvpes)
Ralf Baechle39b8d522008-04-28 17:14:26 +010032{
33 int i;
34 unsigned long timer_interrupt = 5, perf_interrupt = 5;
35 unsigned int vpe_ctl;
36
37 /*
38 * Setup the default performance counter timer interrupts
39 * for all VPEs
40 */
41 for (i = 0; i < numvpes; i++) {
42 GICWRITE(GIC_REG(VPE_LOCAL, GIC_VPE_OTHER_ADDR), i);
43
44 /* Are Interrupts locally routable? */
45 GICREAD(GIC_REG(VPE_OTHER, GIC_VPE_CTL), vpe_ctl);
46 if (vpe_ctl & GIC_VPE_CTL_TIMER_RTBL_MSK)
47 GICWRITE(GIC_REG(VPE_OTHER, GIC_VPE_TIMER_MAP),
48 GIC_MAP_TO_PIN_MSK | timer_interrupt);
49
50 if (vpe_ctl & GIC_VPE_CTL_PERFCNT_RTBL_MSK)
51 GICWRITE(GIC_REG(VPE_OTHER, GIC_VPE_PERFCTR_MAP),
52 GIC_MAP_TO_PIN_MSK | perf_interrupt);
53 }
54}
55
56unsigned int gic_get_int(void)
57{
58 unsigned int i;
59 unsigned long *pending, *intrmask, *pcpu_mask;
60 unsigned long *pending_abs, *intrmask_abs;
61
62 /* Get per-cpu bitmaps */
63 pending = pending_regs[smp_processor_id()].pending;
64 intrmask = intrmask_regs[smp_processor_id()].intrmask;
65 pcpu_mask = pcpu_masks[smp_processor_id()].pcpu_mask;
66
67 pending_abs = (unsigned long *) GIC_REG_ABS_ADDR(SHARED,
68 GIC_SH_PEND_31_0_OFS);
69 intrmask_abs = (unsigned long *) GIC_REG_ABS_ADDR(SHARED,
70 GIC_SH_MASK_31_0_OFS);
71
72 for (i = 0; i < BITS_TO_LONGS(GIC_NUM_INTRS); i++) {
73 GICREAD(*pending_abs, pending[i]);
74 GICREAD(*intrmask_abs, intrmask[i]);
75 pending_abs++;
76 intrmask_abs++;
77 }
78
79 bitmap_and(pending, pending, intrmask, GIC_NUM_INTRS);
80 bitmap_and(pending, pending, pcpu_mask, GIC_NUM_INTRS);
81
82 i = find_first_bit(pending, GIC_NUM_INTRS);
83
84 pr_debug("CPU%d: %s pend=%d\n", smp_processor_id(), __func__, i);
85
86 return i;
87}
88
Thomas Gleixner161d0492011-03-23 21:08:58 +000089static void gic_mask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +010090{
Steven J. Hill0b271f52012-08-31 16:05:37 -050091 unsigned int irq = d->irq - gic_irq_base;
Chris Dearman7098f742009-07-10 01:54:09 -070092 pr_debug("CPU%d: %s: irq%d\n", smp_processor_id(), __func__, irq);
93 GIC_CLR_INTR_MASK(irq);
Ralf Baechle39b8d522008-04-28 17:14:26 +010094}
95
Thomas Gleixner161d0492011-03-23 21:08:58 +000096static void gic_unmask_irq(struct irq_data *d)
Ralf Baechle39b8d522008-04-28 17:14:26 +010097{
Steven J. Hill0b271f52012-08-31 16:05:37 -050098 unsigned int irq = d->irq - gic_irq_base;
Chris Dearman7098f742009-07-10 01:54:09 -070099 pr_debug("CPU%d: %s: irq%d\n", smp_processor_id(), __func__, irq);
100 GIC_SET_INTR_MASK(irq);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100101}
102
103#ifdef CONFIG_SMP
104
105static DEFINE_SPINLOCK(gic_lock);
106
Thomas Gleixner161d0492011-03-23 21:08:58 +0000107static int gic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
108 bool force)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100109{
Steven J. Hill0b271f52012-08-31 16:05:37 -0500110 unsigned int irq = d->irq - gic_irq_base;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100111 cpumask_t tmp = CPU_MASK_NONE;
112 unsigned long flags;
113 int i;
114
Joe Perches7dde29c2010-09-11 22:10:52 -0700115 pr_debug("%s(%d) called\n", __func__, irq);
Rusty Russell0de26522008-12-13 21:20:26 +1030116 cpumask_and(&tmp, cpumask, cpu_online_mask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100117 if (cpus_empty(tmp))
Yinghai Lud5dedd42009-04-27 17:59:21 -0700118 return -1;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100119
120 /* Assumption : cpumask refers to a single CPU */
121 spin_lock_irqsave(&gic_lock, flags);
122 for (;;) {
123 /* Re-route this IRQ */
124 GIC_SH_MAP_TO_VPE_SMASK(irq, first_cpu(tmp));
125
Ralf Baechle39b8d522008-04-28 17:14:26 +0100126 /* Update the pcpu_masks */
127 for (i = 0; i < NR_CPUS; i++)
128 clear_bit(irq, pcpu_masks[i].pcpu_mask);
129 set_bit(irq, pcpu_masks[first_cpu(tmp)].pcpu_mask);
130
131 }
Thomas Gleixner161d0492011-03-23 21:08:58 +0000132 cpumask_copy(d->affinity, cpumask);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100133 spin_unlock_irqrestore(&gic_lock, flags);
134
Thomas Gleixner161d0492011-03-23 21:08:58 +0000135 return IRQ_SET_MASK_OK_NOCOPY;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100136}
137#endif
138
139static struct irq_chip gic_irq_controller = {
Thomas Gleixner161d0492011-03-23 21:08:58 +0000140 .name = "MIPS GIC",
141 .irq_ack = gic_irq_ack,
142 .irq_mask = gic_mask_irq,
143 .irq_mask_ack = gic_mask_irq,
144 .irq_unmask = gic_unmask_irq,
145 .irq_eoi = gic_unmask_irq,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100146#ifdef CONFIG_SMP
Thomas Gleixner161d0492011-03-23 21:08:58 +0000147 .irq_set_affinity = gic_set_affinity,
Ralf Baechle39b8d522008-04-28 17:14:26 +0100148#endif
149};
150
Chris Dearman7098f742009-07-10 01:54:09 -0700151static void __init gic_setup_intr(unsigned int intr, unsigned int cpu,
152 unsigned int pin, unsigned int polarity, unsigned int trigtype,
153 unsigned int flags)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100154{
155 /* Setup Intr to Pin mapping */
156 if (pin & GIC_MAP_TO_NMI_MSK) {
157 GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_MAP_TO_PIN(intr)), pin);
158 /* FIXME: hack to route NMI to all cpu's */
159 for (cpu = 0; cpu < NR_CPUS; cpu += 32) {
160 GICWRITE(GIC_REG_ADDR(SHARED,
161 GIC_SH_MAP_TO_VPE_REG_OFF(intr, cpu)),
162 0xffffffff);
163 }
164 } else {
165 GICWRITE(GIC_REG_ADDR(SHARED, GIC_SH_MAP_TO_PIN(intr)),
166 GIC_MAP_TO_PIN_MSK | pin);
167 /* Setup Intr to CPU mapping */
168 GIC_SH_MAP_TO_VPE_SMASK(intr, cpu);
169 }
170
171 /* Setup Intr Polarity */
172 GIC_SET_POLARITY(intr, polarity);
173
174 /* Setup Intr Trigger Type */
175 GIC_SET_TRIGGER(intr, trigtype);
176
177 /* Init Intr Masks */
Chris Dearman7098f742009-07-10 01:54:09 -0700178 GIC_CLR_INTR_MASK(intr);
179 /* Initialise per-cpu Interrupt software masks */
180 if (flags & GIC_FLAG_IPI)
181 set_bit(intr, pcpu_masks[cpu].pcpu_mask);
182 if (flags & GIC_FLAG_TRANSPARENT)
183 GIC_SET_INTR_MASK(intr);
184 if (trigtype == GIC_TRIG_EDGE)
Steven J. Hill0b271f52012-08-31 16:05:37 -0500185 gic_irq_flags[intr] |= GIC_TRIG_EDGE;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100186}
187
Chris Dearman7098f742009-07-10 01:54:09 -0700188static void __init gic_basic_init(int numintrs, int numvpes,
189 struct gic_intr_map *intrmap, int mapsize)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100190{
191 unsigned int i, cpu;
192
193 /* Setup defaults */
Chris Dearman7098f742009-07-10 01:54:09 -0700194 for (i = 0; i < numintrs; i++) {
Ralf Baechle39b8d522008-04-28 17:14:26 +0100195 GIC_SET_POLARITY(i, GIC_POL_POS);
196 GIC_SET_TRIGGER(i, GIC_TRIG_LEVEL);
Chris Dearman7098f742009-07-10 01:54:09 -0700197 GIC_CLR_INTR_MASK(i);
198 if (i < GIC_NUM_INTRS)
199 gic_irq_flags[i] = 0;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100200 }
201
202 /* Setup specifics */
Chris Dearman7098f742009-07-10 01:54:09 -0700203 for (i = 0; i < mapsize; i++) {
204 cpu = intrmap[i].cpunum;
Ralf Baechle863cb9b2010-09-17 17:07:48 +0100205 if (cpu == GIC_UNUSED)
Ralf Baechle39b8d522008-04-28 17:14:26 +0100206 continue;
Chris Dearman7098f742009-07-10 01:54:09 -0700207 if (cpu == 0 && i != 0 && intrmap[i].flags == 0)
Tim Andersona214cef2009-06-17 16:22:25 -0700208 continue;
Chris Dearman7098f742009-07-10 01:54:09 -0700209 gic_setup_intr(i,
210 intrmap[i].cpunum,
211 intrmap[i].pin,
212 intrmap[i].polarity,
213 intrmap[i].trigtype,
214 intrmap[i].flags);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100215 }
216
217 vpe_local_setup(numvpes);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100218}
219
220void __init gic_init(unsigned long gic_base_addr,
221 unsigned long gic_addrspace_size,
222 struct gic_intr_map *intr_map, unsigned int intr_map_size,
223 unsigned int irqbase)
224{
225 unsigned int gicconfig;
Chris Dearman7098f742009-07-10 01:54:09 -0700226 int numvpes, numintrs;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100227
228 _gic_base = (unsigned long) ioremap_nocache(gic_base_addr,
229 gic_addrspace_size);
Steven J. Hill0b271f52012-08-31 16:05:37 -0500230 gic_irq_base = irqbase;
Ralf Baechle39b8d522008-04-28 17:14:26 +0100231
232 GICREAD(GIC_REG(SHARED, GIC_SH_CONFIG), gicconfig);
233 numintrs = (gicconfig & GIC_SH_CONFIG_NUMINTRS_MSK) >>
234 GIC_SH_CONFIG_NUMINTRS_SHF;
235 numintrs = ((numintrs + 1) * 8);
236
237 numvpes = (gicconfig & GIC_SH_CONFIG_NUMVPES_MSK) >>
238 GIC_SH_CONFIG_NUMVPES_SHF;
239
240 pr_debug("%s called\n", __func__);
241
Chris Dearman7098f742009-07-10 01:54:09 -0700242 gic_basic_init(numintrs, numvpes, intr_map, intr_map_size);
Steven J. Hill0b271f52012-08-31 16:05:37 -0500243
244 gic_platform_init(numintrs, &gic_irq_controller);
Ralf Baechle39b8d522008-04-28 17:14:26 +0100245}