blob: 4e1b2e6288dae295a1fb2e1a8699823515d6e163 [file] [log] [blame]
Andrew Victor65dbf342006-04-02 19:18:51 +01001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/at91_mci.c - ATMEL AT91 MCI Driver
Andrew Victor65dbf342006-04-02 19:18:51 +01003 *
4 * Copyright (C) 2005 Cougar Creek Computing Devices Ltd, All Rights Reserved
5 *
6 * Copyright (C) 2006 Malcolm Noyes
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13/*
Andrew Victor99eeb8d2006-12-11 12:40:23 +010014 This is the AT91 MCI driver that has been tested with both MMC cards
Andrew Victor65dbf342006-04-02 19:18:51 +010015 and SD-cards. Boards that support write protect are now supported.
16 The CCAT91SBC001 board does not support SD cards.
17
18 The three entry points are at91_mci_request, at91_mci_set_ios
19 and at91_mci_get_ro.
20
21 SET IOS
22 This configures the device to put it into the correct mode and clock speed
23 required.
24
25 MCI REQUEST
26 MCI request processes the commands sent in the mmc_request structure. This
27 can consist of a processing command and a stop command in the case of
28 multiple block transfers.
29
30 There are three main types of request, commands, reads and writes.
31
32 Commands are straight forward. The command is submitted to the controller and
33 the request function returns. When the controller generates an interrupt to indicate
34 the command is finished, the response to the command are read and the mmc_request_done
35 function called to end the request.
36
37 Reads and writes work in a similar manner to normal commands but involve the PDC (DMA)
38 controller to manage the transfers.
39
40 A read is done from the controller directly to the scatterlist passed in from the request.
Andrew Victor99eeb8d2006-12-11 12:40:23 +010041 Due to a bug in the AT91RM9200 controller, when a read is completed, all the words are byte
42 swapped in the scatterlist buffers. AT91SAM926x are not affected by this bug.
Andrew Victor65dbf342006-04-02 19:18:51 +010043
44 The sequence of read interrupts is: ENDRX, RXBUFF, CMDRDY
45
46 A write is slightly different in that the bytes to write are read from the scatterlist
47 into a dma memory buffer (this is in case the source buffer should be read only). The
48 entire write buffer is then done from this single dma memory buffer.
49
50 The sequence of write interrupts is: ENDTX, TXBUFE, NOTBUSY, CMDRDY
51
52 GET RO
53 Gets the status of the write protect pin, if available.
54*/
55
Andrew Victor65dbf342006-04-02 19:18:51 +010056#include <linux/module.h>
57#include <linux/moduleparam.h>
58#include <linux/init.h>
59#include <linux/ioport.h>
60#include <linux/platform_device.h>
61#include <linux/interrupt.h>
62#include <linux/blkdev.h>
63#include <linux/delay.h>
64#include <linux/err.h>
65#include <linux/dma-mapping.h>
66#include <linux/clk.h>
Andrew Victor93a3ddc2007-02-08 11:31:22 +010067#include <linux/atmel_pdc.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010068
69#include <linux/mmc/host.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010070
71#include <asm/io.h>
72#include <asm/irq.h>
David Brownell6e996ee2008-02-04 18:12:48 +010073#include <asm/gpio.h>
74
Russell Kinga09e64f2008-08-05 16:14:15 +010075#include <mach/board.h>
76#include <mach/cpu.h>
77#include <mach/at91_mci.h>
Andrew Victor65dbf342006-04-02 19:18:51 +010078
79#define DRIVER_NAME "at91_mci"
80
Andrew Victordf05a302006-10-23 14:50:09 +020081#define FL_SENT_COMMAND (1 << 0)
82#define FL_SENT_STOP (1 << 1)
Andrew Victor65dbf342006-04-02 19:18:51 +010083
Andrew Victordf05a302006-10-23 14:50:09 +020084#define AT91_MCI_ERRORS (AT91_MCI_RINDE | AT91_MCI_RDIRE | AT91_MCI_RCRCE \
85 | AT91_MCI_RENDE | AT91_MCI_RTOE | AT91_MCI_DCRCE \
Nicolas Ferre37b758e82007-08-08 12:01:44 +020086 | AT91_MCI_DTOE | AT91_MCI_OVRE | AT91_MCI_UNRE)
Andrew Victor65dbf342006-04-02 19:18:51 +010087
Andrew Victore0b19b82006-10-25 19:42:38 +020088#define at91_mci_read(host, reg) __raw_readl((host)->baseaddr + (reg))
89#define at91_mci_write(host, reg, val) __raw_writel((val), (host)->baseaddr + (reg))
Andrew Victor65dbf342006-04-02 19:18:51 +010090
Andrew Victor65dbf342006-04-02 19:18:51 +010091
92/*
93 * Low level type for this driver
94 */
95struct at91mci_host
96{
97 struct mmc_host *mmc;
98 struct mmc_command *cmd;
99 struct mmc_request *request;
100
Andrew Victore0b19b82006-10-25 19:42:38 +0200101 void __iomem *baseaddr;
Andrew Victor17ea0592006-10-23 14:44:40 +0200102 int irq;
Andrew Victore0b19b82006-10-25 19:42:38 +0200103
Andrew Victor65dbf342006-04-02 19:18:51 +0100104 struct at91_mmc_data *board;
105 int present;
106
Andrew Victor3dd3b032006-10-23 14:46:54 +0200107 struct clk *mci_clk;
108
Andrew Victor65dbf342006-04-02 19:18:51 +0100109 /*
110 * Flag indicating when the command has been sent. This is used to
111 * work out whether or not to send the stop
112 */
113 unsigned int flags;
114 /* flag for current bus settings */
115 u32 bus_mode;
116
117 /* DMA buffer used for transmitting */
118 unsigned int* buffer;
119 dma_addr_t physical_address;
120 unsigned int total_length;
121
122 /* Latest in the scatterlist that has been enabled for transfer, but not freed */
123 int in_use_index;
124
125 /* Latest in the scatterlist that has been enabled for transfer */
126 int transfer_index;
Marc Pignate181dce2008-05-30 14:06:32 +0200127
128 /* Timer for timeouts */
129 struct timer_list timer;
Andrew Victor65dbf342006-04-02 19:18:51 +0100130};
131
Marc Pignatc5a89c62008-05-30 14:07:47 +0200132/*
133 * Reset the controller and restore most of the state
134 */
135static void at91_reset_host(struct at91mci_host *host)
136{
137 unsigned long flags;
138 u32 mr;
139 u32 sdcr;
140 u32 dtor;
141 u32 imr;
142
143 local_irq_save(flags);
144 imr = at91_mci_read(host, AT91_MCI_IMR);
145
146 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
147
148 /* save current state */
149 mr = at91_mci_read(host, AT91_MCI_MR) & 0x7fff;
150 sdcr = at91_mci_read(host, AT91_MCI_SDCR);
151 dtor = at91_mci_read(host, AT91_MCI_DTOR);
152
153 /* reset the controller */
154 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST);
155
156 /* restore state */
157 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
158 at91_mci_write(host, AT91_MCI_MR, mr);
159 at91_mci_write(host, AT91_MCI_SDCR, sdcr);
160 at91_mci_write(host, AT91_MCI_DTOR, dtor);
161 at91_mci_write(host, AT91_MCI_IER, imr);
162
163 /* make sure sdio interrupts will fire */
164 at91_mci_read(host, AT91_MCI_SR);
165
166 local_irq_restore(flags);
167}
168
Marc Pignate181dce2008-05-30 14:06:32 +0200169static void at91_timeout_timer(unsigned long data)
170{
171 struct at91mci_host *host;
172
173 host = (struct at91mci_host *)data;
174
175 if (host->request) {
176 dev_err(host->mmc->parent, "Timeout waiting end of packet\n");
177
178 if (host->cmd && host->cmd->data) {
179 host->cmd->data->error = -ETIMEDOUT;
180 } else {
181 if (host->cmd)
182 host->cmd->error = -ETIMEDOUT;
183 else
184 host->request->cmd->error = -ETIMEDOUT;
185 }
186
Marc Pignatc5a89c62008-05-30 14:07:47 +0200187 at91_reset_host(host);
Marc Pignate181dce2008-05-30 14:06:32 +0200188 mmc_request_done(host->mmc, host->request);
189 }
190}
191
Andrew Victor65dbf342006-04-02 19:18:51 +0100192/*
193 * Copy from sg to a dma block - used for transfers
194 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200195static inline void at91_mci_sg_to_dma(struct at91mci_host *host, struct mmc_data *data)
Andrew Victor65dbf342006-04-02 19:18:51 +0100196{
197 unsigned int len, i, size;
198 unsigned *dmabuf = host->buffer;
199
Ville Syrjala5385edc2008-06-14 20:27:20 +0300200 size = data->blksz * data->blocks;
Andrew Victor65dbf342006-04-02 19:18:51 +0100201 len = data->sg_len;
202
Ville Syrjala5385edc2008-06-14 20:27:20 +0300203 /* AT91SAM926[0/3] Data Write Operation and number of bytes erratum */
204 if (cpu_is_at91sam9260() || cpu_is_at91sam9263())
205 if (host->total_length == 12)
206 memset(dmabuf, 0, 12);
207
Andrew Victor65dbf342006-04-02 19:18:51 +0100208 /*
209 * Just loop through all entries. Size might not
210 * be the entire list though so make sure that
211 * we do not transfer too much.
212 */
213 for (i = 0; i < len; i++) {
214 struct scatterlist *sg;
215 int amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100216 unsigned int *sgbuffer;
217
218 sg = &data->sg[i];
219
Jens Axboe45711f12007-10-22 21:19:53 +0200220 sgbuffer = kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
Andrew Victor65dbf342006-04-02 19:18:51 +0100221 amount = min(size, sg->length);
222 size -= amount;
Andrew Victor65dbf342006-04-02 19:18:51 +0100223
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100224 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
225 int index;
226
227 for (index = 0; index < (amount / 4); index++)
228 *dmabuf++ = swab32(sgbuffer[index]);
Ville Syrjala5385edc2008-06-14 20:27:20 +0300229 } else {
Wolfgang Muees0b3520f2010-03-05 13:43:38 -0800230 char *tmpv = (char *)dmabuf;
231 memcpy(tmpv, sgbuffer, amount);
232 tmpv += amount;
233 dmabuf = (unsigned *)tmpv;
Ville Syrjala5385edc2008-06-14 20:27:20 +0300234 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100235
Wolfgang Muees0b3520f2010-03-05 13:43:38 -0800236 kunmap_atomic(((void *)sgbuffer) - sg->offset, KM_BIO_SRC_IRQ);
Andrew Victor65dbf342006-04-02 19:18:51 +0100237
238 if (size == 0)
239 break;
240 }
241
242 /*
243 * Check that we didn't get a request to transfer
244 * more data than can fit into the SG list.
245 */
246 BUG_ON(size != 0);
247}
248
249/*
250 * Prepare a dma read
251 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200252static void at91_mci_pre_dma_read(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100253{
254 int i;
255 struct scatterlist *sg;
256 struct mmc_command *cmd;
257 struct mmc_data *data;
258
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100259 pr_debug("pre dma read\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100260
261 cmd = host->cmd;
262 if (!cmd) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100263 pr_debug("no command\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100264 return;
265 }
266
267 data = cmd->data;
268 if (!data) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100269 pr_debug("no data\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100270 return;
271 }
272
273 for (i = 0; i < 2; i++) {
274 /* nothing left to transfer */
275 if (host->transfer_index >= data->sg_len) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100276 pr_debug("Nothing left to transfer (index = %d)\n", host->transfer_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100277 break;
278 }
279
280 /* Check to see if this needs filling */
281 if (i == 0) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100282 if (at91_mci_read(host, ATMEL_PDC_RCR) != 0) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100283 pr_debug("Transfer active in current\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100284 continue;
285 }
286 }
287 else {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100288 if (at91_mci_read(host, ATMEL_PDC_RNCR) != 0) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100289 pr_debug("Transfer active in next\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100290 continue;
291 }
292 }
293
294 /* Setup the next transfer */
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100295 pr_debug("Using transfer index %d\n", host->transfer_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100296
297 sg = &data->sg[host->transfer_index++];
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100298 pr_debug("sg = %p\n", sg);
Andrew Victor65dbf342006-04-02 19:18:51 +0100299
Jens Axboe45711f12007-10-22 21:19:53 +0200300 sg->dma_address = dma_map_page(NULL, sg_page(sg), sg->offset, sg->length, DMA_FROM_DEVICE);
Andrew Victor65dbf342006-04-02 19:18:51 +0100301
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100302 pr_debug("dma address = %08X, length = %d\n", sg->dma_address, sg->length);
Andrew Victor65dbf342006-04-02 19:18:51 +0100303
304 if (i == 0) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100305 at91_mci_write(host, ATMEL_PDC_RPR, sg->dma_address);
Marc Pignat80f92542008-05-30 14:05:24 +0200306 at91_mci_write(host, ATMEL_PDC_RCR, (data->blksz & 0x3) ? sg->length : sg->length / 4);
Andrew Victor65dbf342006-04-02 19:18:51 +0100307 }
308 else {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100309 at91_mci_write(host, ATMEL_PDC_RNPR, sg->dma_address);
Marc Pignat80f92542008-05-30 14:05:24 +0200310 at91_mci_write(host, ATMEL_PDC_RNCR, (data->blksz & 0x3) ? sg->length : sg->length / 4);
Andrew Victor65dbf342006-04-02 19:18:51 +0100311 }
312 }
313
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100314 pr_debug("pre dma read done\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100315}
316
317/*
318 * Handle after a dma read
319 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200320static void at91_mci_post_dma_read(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100321{
322 struct mmc_command *cmd;
323 struct mmc_data *data;
324
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100325 pr_debug("post dma read\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100326
327 cmd = host->cmd;
328 if (!cmd) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100329 pr_debug("no command\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100330 return;
331 }
332
333 data = cmd->data;
334 if (!data) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100335 pr_debug("no data\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100336 return;
337 }
338
339 while (host->in_use_index < host->transfer_index) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100340 struct scatterlist *sg;
341
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100342 pr_debug("finishing index %d\n", host->in_use_index);
Andrew Victor65dbf342006-04-02 19:18:51 +0100343
344 sg = &data->sg[host->in_use_index++];
345
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100346 pr_debug("Unmapping page %08X\n", sg->dma_address);
Andrew Victor65dbf342006-04-02 19:18:51 +0100347
348 dma_unmap_page(NULL, sg->dma_address, sg->length, DMA_FROM_DEVICE);
349
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100350 if (cpu_is_at91rm9200()) { /* AT91RM9200 errata */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200351 unsigned int *buffer;
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100352 int index;
Andrew Victor65dbf342006-04-02 19:18:51 +0100353
Nicolas Ferreed99c542007-07-09 14:58:16 +0200354 /* Swap the contents of the buffer */
Jens Axboe45711f12007-10-22 21:19:53 +0200355 buffer = kmap_atomic(sg_page(sg), KM_BIO_SRC_IRQ) + sg->offset;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200356 pr_debug("buffer = %p, length = %d\n", buffer, sg->length);
357
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100358 for (index = 0; index < (sg->length / 4); index++)
359 buffer[index] = swab32(buffer[index]);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200360
361 kunmap_atomic(buffer, KM_BIO_SRC_IRQ);
Andrew Victor65dbf342006-04-02 19:18:51 +0100362 }
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100363
Jens Axboe45711f12007-10-22 21:19:53 +0200364 flush_dcache_page(sg_page(sg));
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200365
366 data->bytes_xfered += sg->length;
Andrew Victor65dbf342006-04-02 19:18:51 +0100367 }
368
369 /* Is there another transfer to trigger? */
370 if (host->transfer_index < data->sg_len)
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200371 at91_mci_pre_dma_read(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100372 else {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200373 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_ENDRX);
Andrew Victore0b19b82006-10-25 19:42:38 +0200374 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_RXBUFF);
Andrew Victor65dbf342006-04-02 19:18:51 +0100375 }
376
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100377 pr_debug("post dma read done\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100378}
379
380/*
381 * Handle transmitted data
382 */
383static void at91_mci_handle_transmitted(struct at91mci_host *host)
384{
385 struct mmc_command *cmd;
386 struct mmc_data *data;
387
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100388 pr_debug("Handling the transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100389
390 /* Disable the transfer */
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100391 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100392
393 /* Now wait for cmd ready */
Andrew Victore0b19b82006-10-25 19:42:38 +0200394 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_TXBUFE);
Andrew Victor65dbf342006-04-02 19:18:51 +0100395
396 cmd = host->cmd;
397 if (!cmd) return;
398
399 data = cmd->data;
400 if (!data) return;
401
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200402 if (cmd->data->blocks > 1) {
Nicolas Ferreed99c542007-07-09 14:58:16 +0200403 pr_debug("multiple write : wait for BLKE...\n");
404 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_BLKE);
405 } else
406 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
Andrew Victor65dbf342006-04-02 19:18:51 +0100407}
408
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200409/*
410 * Update bytes tranfered count during a write operation
411 */
412static void at91_mci_update_bytes_xfered(struct at91mci_host *host)
413{
414 struct mmc_data *data;
415
416 /* always deal with the effective request (and not the current cmd) */
417
418 if (host->request->cmd && host->request->cmd->error != 0)
419 return;
420
421 if (host->request->data) {
422 data = host->request->data;
423 if (data->flags & MMC_DATA_WRITE) {
424 /* card is in IDLE mode now */
425 pr_debug("-> bytes_xfered %d, total_length = %d\n",
426 data->bytes_xfered, host->total_length);
Ville Syrjala5385edc2008-06-14 20:27:20 +0300427 data->bytes_xfered = data->blksz * data->blocks;
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200428 }
429 }
430}
431
432
Nicolas Ferreed99c542007-07-09 14:58:16 +0200433/*Handle after command sent ready*/
434static int at91_mci_handle_cmdrdy(struct at91mci_host *host)
435{
436 if (!host->cmd)
437 return 1;
438 else if (!host->cmd->data) {
439 if (host->flags & FL_SENT_STOP) {
440 /*After multi block write, we must wait for NOTBUSY*/
441 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
442 } else return 1;
443 } else if (host->cmd->data->flags & MMC_DATA_WRITE) {
444 /*After sendding multi-block-write command, start DMA transfer*/
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200445 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_TXBUFE | AT91_MCI_BLKE);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200446 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTEN);
447 }
448
449 /* command not completed, have to wait */
450 return 0;
451}
452
453
Andrew Victor65dbf342006-04-02 19:18:51 +0100454/*
455 * Enable the controller
456 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200457static void at91_mci_enable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100458{
Nicolas Ferreed99c542007-07-09 14:58:16 +0200459 unsigned int mr;
460
Andrew Victore0b19b82006-10-25 19:42:38 +0200461 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200462 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff);
Andrew Victore0b19b82006-10-25 19:42:38 +0200463 at91_mci_write(host, AT91_MCI_DTOR, AT91_MCI_DTOMUL_1M | AT91_MCI_DTOCYC);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200464 mr = AT91_MCI_PDCMODE | 0x34a;
465
466 if (cpu_is_at91sam9260() || cpu_is_at91sam9263())
467 mr |= AT91_MCI_RDPROOF | AT91_MCI_WRPROOF;
468
469 at91_mci_write(host, AT91_MCI_MR, mr);
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100470
471 /* use Slot A or B (only one at same time) */
472 at91_mci_write(host, AT91_MCI_SDCR, host->board->slot_b);
Andrew Victor65dbf342006-04-02 19:18:51 +0100473}
474
475/*
476 * Disable the controller
477 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200478static void at91_mci_disable(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100479{
Andrew Victore0b19b82006-10-25 19:42:38 +0200480 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS | AT91_MCI_SWRST);
Andrew Victor65dbf342006-04-02 19:18:51 +0100481}
482
483/*
484 * Send a command
Andrew Victor65dbf342006-04-02 19:18:51 +0100485 */
Nicolas Ferreed99c542007-07-09 14:58:16 +0200486static void at91_mci_send_command(struct at91mci_host *host, struct mmc_command *cmd)
Andrew Victor65dbf342006-04-02 19:18:51 +0100487{
488 unsigned int cmdr, mr;
489 unsigned int block_length;
490 struct mmc_data *data = cmd->data;
491
492 unsigned int blocks;
493 unsigned int ier = 0;
494
495 host->cmd = cmd;
496
Nicolas Ferreed99c542007-07-09 14:58:16 +0200497 /* Needed for leaving busy state before CMD1 */
Andrew Victore0b19b82006-10-25 19:42:38 +0200498 if ((at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_RTOE) && (cmd->opcode == 1)) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100499 pr_debug("Clearing timeout\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200500 at91_mci_write(host, AT91_MCI_ARGR, 0);
501 at91_mci_write(host, AT91_MCI_CMDR, AT91_MCI_OPDCMD);
502 while (!(at91_mci_read(host, AT91_MCI_SR) & AT91_MCI_CMDRDY)) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100503 /* spin */
Andrew Victore0b19b82006-10-25 19:42:38 +0200504 pr_debug("Clearing: SR = %08X\n", at91_mci_read(host, AT91_MCI_SR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100505 }
506 }
Nicolas Ferreed99c542007-07-09 14:58:16 +0200507
Andrew Victor65dbf342006-04-02 19:18:51 +0100508 cmdr = cmd->opcode;
509
510 if (mmc_resp_type(cmd) == MMC_RSP_NONE)
511 cmdr |= AT91_MCI_RSPTYP_NONE;
512 else {
513 /* if a response is expected then allow maximum response latancy */
514 cmdr |= AT91_MCI_MAXLAT;
515 /* set 136 bit response for R2, 48 bit response otherwise */
516 if (mmc_resp_type(cmd) == MMC_RSP_R2)
517 cmdr |= AT91_MCI_RSPTYP_136;
518 else
519 cmdr |= AT91_MCI_RSPTYP_48;
520 }
521
522 if (data) {
Marc Pignat1d4de9e2007-08-09 13:56:29 +0200523
Ville Syrjala9da3cba2008-06-09 22:06:44 +0300524 if (cpu_is_at91rm9200() || cpu_is_at91sam9261()) {
525 if (data->blksz & 0x3) {
526 pr_debug("Unsupported block size\n");
527 cmd->error = -EINVAL;
528 mmc_request_done(host->mmc, host->request);
529 return;
530 }
531 if (data->flags & MMC_DATA_STREAM) {
532 pr_debug("Stream commands not supported\n");
533 cmd->error = -EINVAL;
534 mmc_request_done(host->mmc, host->request);
535 return;
536 }
Marc Pignat1d4de9e2007-08-09 13:56:29 +0200537 }
538
Russell Kinga3fd4a12006-06-04 17:51:15 +0100539 block_length = data->blksz;
Andrew Victor65dbf342006-04-02 19:18:51 +0100540 blocks = data->blocks;
541
542 /* always set data start - also set direction flag for read */
543 if (data->flags & MMC_DATA_READ)
544 cmdr |= (AT91_MCI_TRDIR | AT91_MCI_TRCMD_START);
545 else if (data->flags & MMC_DATA_WRITE)
546 cmdr |= AT91_MCI_TRCMD_START;
547
548 if (data->flags & MMC_DATA_STREAM)
549 cmdr |= AT91_MCI_TRTYP_STREAM;
Pierre Ossmanbe0192a2007-07-24 21:11:47 +0200550 if (data->blocks > 1)
Andrew Victor65dbf342006-04-02 19:18:51 +0100551 cmdr |= AT91_MCI_TRTYP_MULTIPLE;
552 }
553 else {
554 block_length = 0;
555 blocks = 0;
556 }
557
Marc Pignatb6cedb32007-06-06 20:27:59 +0200558 if (host->flags & FL_SENT_STOP)
Andrew Victor65dbf342006-04-02 19:18:51 +0100559 cmdr |= AT91_MCI_TRCMD_STOP;
560
561 if (host->bus_mode == MMC_BUSMODE_OPENDRAIN)
562 cmdr |= AT91_MCI_OPDCMD;
563
564 /*
565 * Set the arguments and send the command
566 */
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200567 pr_debug("Sending command %d as %08X, arg = %08X, blocks = %d, length = %d (MR = %08X)\n",
Andrew Victore0b19b82006-10-25 19:42:38 +0200568 cmd->opcode, cmdr, cmd->arg, blocks, block_length, at91_mci_read(host, AT91_MCI_MR));
Andrew Victor65dbf342006-04-02 19:18:51 +0100569
570 if (!data) {
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100571 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_TXTDIS | ATMEL_PDC_RXTDIS);
572 at91_mci_write(host, ATMEL_PDC_RPR, 0);
573 at91_mci_write(host, ATMEL_PDC_RCR, 0);
574 at91_mci_write(host, ATMEL_PDC_RNPR, 0);
575 at91_mci_write(host, ATMEL_PDC_RNCR, 0);
576 at91_mci_write(host, ATMEL_PDC_TPR, 0);
577 at91_mci_write(host, ATMEL_PDC_TCR, 0);
578 at91_mci_write(host, ATMEL_PDC_TNPR, 0);
579 at91_mci_write(host, ATMEL_PDC_TNCR, 0);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200580 ier = AT91_MCI_CMDRDY;
581 } else {
582 /* zero block length and PDC mode */
Ville Syrjala12bd2572008-06-09 22:06:45 +0300583 mr = at91_mci_read(host, AT91_MCI_MR) & 0x5fff;
Marc Pignat80f92542008-05-30 14:05:24 +0200584 mr |= (data->blksz & 0x3) ? AT91_MCI_PDCFBYTE : 0;
585 mr |= (block_length << 16);
586 mr |= AT91_MCI_PDCMODE;
587 at91_mci_write(host, AT91_MCI_MR, mr);
Andrew Victor65dbf342006-04-02 19:18:51 +0100588
Ville Syrjala9da3cba2008-06-09 22:06:44 +0300589 if (!(cpu_is_at91rm9200() || cpu_is_at91sam9261()))
Marc Pignatc5a89c62008-05-30 14:07:47 +0200590 at91_mci_write(host, AT91_MCI_BLKR,
591 AT91_MCI_BLKR_BCNT(blocks) |
592 AT91_MCI_BLKR_BLKLEN(block_length));
593
Nicolas Ferreed99c542007-07-09 14:58:16 +0200594 /*
595 * Disable the PDC controller
596 */
597 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100598
Nicolas Ferreed99c542007-07-09 14:58:16 +0200599 if (cmdr & AT91_MCI_TRCMD_START) {
600 data->bytes_xfered = 0;
601 host->transfer_index = 0;
602 host->in_use_index = 0;
603 if (cmdr & AT91_MCI_TRDIR) {
604 /*
605 * Handle a read
606 */
607 host->buffer = NULL;
608 host->total_length = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100609
Nicolas Ferreed99c542007-07-09 14:58:16 +0200610 at91_mci_pre_dma_read(host);
611 ier = AT91_MCI_ENDRX /* | AT91_MCI_RXBUFF */;
612 }
613 else {
614 /*
615 * Handle a write
616 */
617 host->total_length = block_length * blocks;
Ville Syrjala5385edc2008-06-14 20:27:20 +0300618 /*
619 * AT91SAM926[0/3] Data Write Operation and
620 * number of bytes erratum
621 */
622 if (cpu_is_at91sam9260 () || cpu_is_at91sam9263())
623 if (host->total_length < 12)
624 host->total_length = 12;
David Brownelle385ea62008-09-02 14:35:46 -0700625
626 host->buffer = kmalloc(host->total_length, GFP_KERNEL);
627 if (!host->buffer) {
628 pr_debug("Can't alloc tx buffer\n");
629 cmd->error = -ENOMEM;
630 mmc_request_done(host->mmc, host->request);
631 return;
632 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100633
Nicolas Ferreed99c542007-07-09 14:58:16 +0200634 at91_mci_sg_to_dma(host, data);
Andrew Victor65dbf342006-04-02 19:18:51 +0100635
David Brownelle385ea62008-09-02 14:35:46 -0700636 host->physical_address = dma_map_single(NULL,
637 host->buffer, host->total_length,
638 DMA_TO_DEVICE);
639
Nicolas Ferreed99c542007-07-09 14:58:16 +0200640 pr_debug("Transmitting %d bytes\n", host->total_length);
Andrew Victor65dbf342006-04-02 19:18:51 +0100641
Nicolas Ferreed99c542007-07-09 14:58:16 +0200642 at91_mci_write(host, ATMEL_PDC_TPR, host->physical_address);
Marc Pignat80f92542008-05-30 14:05:24 +0200643 at91_mci_write(host, ATMEL_PDC_TCR, (data->blksz & 0x3) ?
644 host->total_length : host->total_length / 4);
645
Nicolas Ferreed99c542007-07-09 14:58:16 +0200646 ier = AT91_MCI_CMDRDY;
647 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100648 }
649 }
650
651 /*
652 * Send the command and then enable the PDC - not the other way round as
653 * the data sheet says
654 */
655
Andrew Victore0b19b82006-10-25 19:42:38 +0200656 at91_mci_write(host, AT91_MCI_ARGR, cmd->arg);
657 at91_mci_write(host, AT91_MCI_CMDR, cmdr);
Andrew Victor65dbf342006-04-02 19:18:51 +0100658
659 if (cmdr & AT91_MCI_TRCMD_START) {
660 if (cmdr & AT91_MCI_TRDIR)
Andrew Victor93a3ddc2007-02-08 11:31:22 +0100661 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100662 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100663
Nicolas Ferreed99c542007-07-09 14:58:16 +0200664 /* Enable selected interrupts */
Andrew Victordf05a302006-10-23 14:50:09 +0200665 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_ERRORS | ier);
Andrew Victor65dbf342006-04-02 19:18:51 +0100666}
667
668/*
669 * Process the next step in the request
670 */
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200671static void at91_mci_process_next(struct at91mci_host *host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100672{
673 if (!(host->flags & FL_SENT_COMMAND)) {
674 host->flags |= FL_SENT_COMMAND;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200675 at91_mci_send_command(host, host->request->cmd);
Andrew Victor65dbf342006-04-02 19:18:51 +0100676 }
677 else if ((!(host->flags & FL_SENT_STOP)) && host->request->stop) {
678 host->flags |= FL_SENT_STOP;
Nicolas Ferreed99c542007-07-09 14:58:16 +0200679 at91_mci_send_command(host, host->request->stop);
Marc Pignate181dce2008-05-30 14:06:32 +0200680 } else {
681 del_timer(&host->timer);
Marc Pignatc5a89c62008-05-30 14:07:47 +0200682 /* the at91rm9200 mci controller hangs after some transfers,
683 * and the workaround is to reset it after each transfer.
684 */
685 if (cpu_is_at91rm9200())
686 at91_reset_host(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100687 mmc_request_done(host->mmc, host->request);
Marc Pignate181dce2008-05-30 14:06:32 +0200688 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100689}
690
691/*
692 * Handle a command that has been completed
693 */
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200694static void at91_mci_completed_command(struct at91mci_host *host, unsigned int status)
Andrew Victor65dbf342006-04-02 19:18:51 +0100695{
696 struct mmc_command *cmd = host->cmd;
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200697 struct mmc_data *data = cmd->data;
Andrew Victor65dbf342006-04-02 19:18:51 +0100698
Eric Benard7a6588b2008-05-30 14:26:05 +0200699 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Andrew Victor65dbf342006-04-02 19:18:51 +0100700
Andrew Victore0b19b82006-10-25 19:42:38 +0200701 cmd->resp[0] = at91_mci_read(host, AT91_MCI_RSPR(0));
702 cmd->resp[1] = at91_mci_read(host, AT91_MCI_RSPR(1));
703 cmd->resp[2] = at91_mci_read(host, AT91_MCI_RSPR(2));
704 cmd->resp[3] = at91_mci_read(host, AT91_MCI_RSPR(3));
Andrew Victor65dbf342006-04-02 19:18:51 +0100705
706 if (host->buffer) {
David Brownelle385ea62008-09-02 14:35:46 -0700707 dma_unmap_single(NULL,
708 host->physical_address, host->total_length,
709 DMA_TO_DEVICE);
710 kfree(host->buffer);
Andrew Victor65dbf342006-04-02 19:18:51 +0100711 host->buffer = NULL;
712 }
713
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200714 pr_debug("Status = %08X/%08x [%08X %08X %08X %08X]\n",
715 status, at91_mci_read(host, AT91_MCI_SR),
716 cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3]);
Andrew Victor65dbf342006-04-02 19:18:51 +0100717
Andrew Victor9e3866b2007-10-17 11:53:40 +0200718 if (status & AT91_MCI_ERRORS) {
Marc Pignatb6cedb32007-06-06 20:27:59 +0200719 if ((status & AT91_MCI_RCRCE) && !(mmc_resp_type(cmd) & MMC_RSP_CRC)) {
Pierre Ossman17b04292007-07-22 22:18:46 +0200720 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100721 }
722 else {
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200723 if (status & (AT91_MCI_DTOE | AT91_MCI_DCRCE)) {
724 if (data) {
725 if (status & AT91_MCI_DTOE)
726 data->error = -ETIMEDOUT;
727 else if (status & AT91_MCI_DCRCE)
728 data->error = -EILSEQ;
729 }
730 } else {
731 if (status & AT91_MCI_RTOE)
732 cmd->error = -ETIMEDOUT;
733 else if (status & AT91_MCI_RCRCE)
734 cmd->error = -EILSEQ;
735 else
736 cmd->error = -EIO;
737 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100738
Nicolas Ferrefa1fe012008-06-10 11:27:29 +0200739 pr_debug("Error detected and set to %d/%d (cmd = %d, retries = %d)\n",
740 cmd->error, data ? data->error : 0,
741 cmd->opcode, cmd->retries);
Andrew Victor65dbf342006-04-02 19:18:51 +0100742 }
743 }
744 else
Pierre Ossman17b04292007-07-22 22:18:46 +0200745 cmd->error = 0;
Andrew Victor65dbf342006-04-02 19:18:51 +0100746
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200747 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100748}
749
750/*
751 * Handle an MMC request
752 */
753static void at91_mci_request(struct mmc_host *mmc, struct mmc_request *mrq)
754{
755 struct at91mci_host *host = mmc_priv(mmc);
756 host->request = mrq;
757 host->flags = 0;
758
Marc Pignate181dce2008-05-30 14:06:32 +0200759 mod_timer(&host->timer, jiffies + HZ);
760
Nicolas Ferree8d04d32007-06-19 18:32:34 +0200761 at91_mci_process_next(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100762}
763
764/*
765 * Set the IOS
766 */
767static void at91_mci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
768{
769 int clkdiv;
770 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor3dd3b032006-10-23 14:46:54 +0200771 unsigned long at91_master_clock = clk_get_rate(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +0100772
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100773 host->bus_mode = ios->bus_mode;
Andrew Victor65dbf342006-04-02 19:18:51 +0100774
775 if (ios->clock == 0) {
776 /* Disable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200777 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIDIS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100778 clkdiv = 0;
779 }
780 else {
781 /* Enable the MCI controller */
Andrew Victore0b19b82006-10-25 19:42:38 +0200782 at91_mci_write(host, AT91_MCI_CR, AT91_MCI_MCIEN);
Andrew Victor65dbf342006-04-02 19:18:51 +0100783
784 if ((at91_master_clock % (ios->clock * 2)) == 0)
785 clkdiv = ((at91_master_clock / ios->clock) / 2) - 1;
786 else
787 clkdiv = (at91_master_clock / ios->clock) / 2;
788
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100789 pr_debug("clkdiv = %d. mcck = %ld\n", clkdiv,
Andrew Victor65dbf342006-04-02 19:18:51 +0100790 at91_master_clock / (2 * (clkdiv + 1)));
791 }
792 if (ios->bus_width == MMC_BUS_WIDTH_4 && host->board->wire4) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100793 pr_debug("MMC: Setting controller bus width to 4\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200794 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) | AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100795 }
796 else {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100797 pr_debug("MMC: Setting controller bus width to 1\n");
Andrew Victore0b19b82006-10-25 19:42:38 +0200798 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100799 }
800
801 /* Set the clock divider */
Andrew Victore0b19b82006-10-25 19:42:38 +0200802 at91_mci_write(host, AT91_MCI_MR, (at91_mci_read(host, AT91_MCI_MR) & ~AT91_MCI_CLKDIV) | clkdiv);
Andrew Victor65dbf342006-04-02 19:18:51 +0100803
804 /* maybe switch power to the card */
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100805 if (host->board->vcc_pin) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100806 switch (ios->power_mode) {
807 case MMC_POWER_OFF:
David Brownell6e996ee2008-02-04 18:12:48 +0100808 gpio_set_value(host->board->vcc_pin, 0);
Andrew Victor65dbf342006-04-02 19:18:51 +0100809 break;
810 case MMC_POWER_UP:
David Brownell6e996ee2008-02-04 18:12:48 +0100811 gpio_set_value(host->board->vcc_pin, 1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100812 break;
Marc Pignate5c0ef92008-05-09 11:07:07 +0200813 case MMC_POWER_ON:
814 break;
815 default:
816 WARN_ON(1);
Andrew Victor65dbf342006-04-02 19:18:51 +0100817 }
818 }
819}
820
821/*
822 * Handle an interrupt
823 */
David Howells7d12e782006-10-05 14:55:46 +0100824static irqreturn_t at91_mci_irq(int irq, void *devid)
Andrew Victor65dbf342006-04-02 19:18:51 +0100825{
826 struct at91mci_host *host = devid;
827 int completed = 0;
Andrew Victordf05a302006-10-23 14:50:09 +0200828 unsigned int int_status, int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100829
Andrew Victore0b19b82006-10-25 19:42:38 +0200830 int_status = at91_mci_read(host, AT91_MCI_SR);
Andrew Victordf05a302006-10-23 14:50:09 +0200831 int_mask = at91_mci_read(host, AT91_MCI_IMR);
Nicolas Ferre37b758e82007-08-08 12:01:44 +0200832
Andrew Victorf3a8efa2006-10-23 14:53:20 +0200833 pr_debug("MCI irq: status = %08X, %08X, %08X\n", int_status, int_mask,
Andrew Victordf05a302006-10-23 14:50:09 +0200834 int_status & int_mask);
Nicolas Ferre37b758e82007-08-08 12:01:44 +0200835
Andrew Victordf05a302006-10-23 14:50:09 +0200836 int_status = int_status & int_mask;
Andrew Victor65dbf342006-04-02 19:18:51 +0100837
Andrew Victordf05a302006-10-23 14:50:09 +0200838 if (int_status & AT91_MCI_ERRORS) {
Andrew Victor65dbf342006-04-02 19:18:51 +0100839 completed = 1;
Nicolas Ferre37b758e82007-08-08 12:01:44 +0200840
Andrew Victordf05a302006-10-23 14:50:09 +0200841 if (int_status & AT91_MCI_UNRE)
842 pr_debug("MMC: Underrun error\n");
843 if (int_status & AT91_MCI_OVRE)
844 pr_debug("MMC: Overrun error\n");
845 if (int_status & AT91_MCI_DTOE)
846 pr_debug("MMC: Data timeout\n");
847 if (int_status & AT91_MCI_DCRCE)
848 pr_debug("MMC: CRC error in data\n");
849 if (int_status & AT91_MCI_RTOE)
850 pr_debug("MMC: Response timeout\n");
851 if (int_status & AT91_MCI_RENDE)
852 pr_debug("MMC: Response end bit error\n");
853 if (int_status & AT91_MCI_RCRCE)
854 pr_debug("MMC: Response CRC error\n");
855 if (int_status & AT91_MCI_RDIRE)
856 pr_debug("MMC: Response direction error\n");
857 if (int_status & AT91_MCI_RINDE)
858 pr_debug("MMC: Response index error\n");
859 } else {
860 /* Only continue processing if no errors */
Andrew Victor65dbf342006-04-02 19:18:51 +0100861
Andrew Victor65dbf342006-04-02 19:18:51 +0100862 if (int_status & AT91_MCI_TXBUFE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100863 pr_debug("TX buffer empty\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100864 at91_mci_handle_transmitted(host);
865 }
866
Nicolas Ferreed99c542007-07-09 14:58:16 +0200867 if (int_status & AT91_MCI_ENDRX) {
868 pr_debug("ENDRX\n");
869 at91_mci_post_dma_read(host);
870 }
871
Andrew Victor65dbf342006-04-02 19:18:51 +0100872 if (int_status & AT91_MCI_RXBUFF) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100873 pr_debug("RX buffer full\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200874 at91_mci_write(host, ATMEL_PDC_PTCR, ATMEL_PDC_RXTDIS | ATMEL_PDC_TXTDIS);
875 at91_mci_write(host, AT91_MCI_IDR, AT91_MCI_RXBUFF | AT91_MCI_ENDRX);
876 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100877 }
878
Andrew Victordf05a302006-10-23 14:50:09 +0200879 if (int_status & AT91_MCI_ENDTX)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100880 pr_debug("Transmit has ended\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100881
Andrew Victor65dbf342006-04-02 19:18:51 +0100882 if (int_status & AT91_MCI_NOTBUSY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100883 pr_debug("Card is ready\n");
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200884 at91_mci_update_bytes_xfered(host);
Nicolas Ferreed99c542007-07-09 14:58:16 +0200885 completed = 1;
Andrew Victor65dbf342006-04-02 19:18:51 +0100886 }
887
Andrew Victordf05a302006-10-23 14:50:09 +0200888 if (int_status & AT91_MCI_DTIP)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100889 pr_debug("Data transfer in progress\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100890
Nicolas Ferreed99c542007-07-09 14:58:16 +0200891 if (int_status & AT91_MCI_BLKE) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100892 pr_debug("Block transfer has ended\n");
Nicolas Ferre4ac24a82008-05-30 14:18:57 +0200893 if (host->request->data && host->request->data->blocks > 1) {
894 /* multi block write : complete multi write
895 * command and send stop */
896 completed = 1;
897 } else {
898 at91_mci_write(host, AT91_MCI_IER, AT91_MCI_NOTBUSY);
899 }
Nicolas Ferreed99c542007-07-09 14:58:16 +0200900 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100901
Eric Benard7a6588b2008-05-30 14:26:05 +0200902 if (int_status & AT91_MCI_SDIOIRQA)
903 mmc_signal_sdio_irq(host->mmc);
904
905 if (int_status & AT91_MCI_SDIOIRQB)
906 mmc_signal_sdio_irq(host->mmc);
907
Andrew Victordf05a302006-10-23 14:50:09 +0200908 if (int_status & AT91_MCI_TXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100909 pr_debug("Ready to transmit\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100910
Andrew Victordf05a302006-10-23 14:50:09 +0200911 if (int_status & AT91_MCI_RXRDY)
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100912 pr_debug("Ready to receive\n");
Andrew Victor65dbf342006-04-02 19:18:51 +0100913
914 if (int_status & AT91_MCI_CMDRDY) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100915 pr_debug("Command ready\n");
Nicolas Ferreed99c542007-07-09 14:58:16 +0200916 completed = at91_mci_handle_cmdrdy(host);
Andrew Victor65dbf342006-04-02 19:18:51 +0100917 }
918 }
Andrew Victor65dbf342006-04-02 19:18:51 +0100919
920 if (completed) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100921 pr_debug("Completed command\n");
Eric Benard7a6588b2008-05-30 14:26:05 +0200922 at91_mci_write(host, AT91_MCI_IDR, 0xffffffff & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Nicolas Ferreba7deee2008-05-30 14:28:45 +0200923 at91_mci_completed_command(host, int_status);
Andrew Victordf05a302006-10-23 14:50:09 +0200924 } else
Eric Benard7a6588b2008-05-30 14:26:05 +0200925 at91_mci_write(host, AT91_MCI_IDR, int_status & ~(AT91_MCI_SDIOIRQA | AT91_MCI_SDIOIRQB));
Andrew Victor65dbf342006-04-02 19:18:51 +0100926
927 return IRQ_HANDLED;
928}
929
David Howells7d12e782006-10-05 14:55:46 +0100930static irqreturn_t at91_mmc_det_irq(int irq, void *_host)
Andrew Victor65dbf342006-04-02 19:18:51 +0100931{
932 struct at91mci_host *host = _host;
David Brownell6e996ee2008-02-04 18:12:48 +0100933 int present = !gpio_get_value(irq_to_gpio(irq));
Andrew Victor65dbf342006-04-02 19:18:51 +0100934
935 /*
936 * we expect this irq on both insert and remove,
937 * and use a short delay to debounce.
938 */
939 if (present != host->present) {
940 host->present = present;
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100941 pr_debug("%s: card %s\n", mmc_hostname(host->mmc),
Andrew Victor65dbf342006-04-02 19:18:51 +0100942 present ? "insert" : "remove");
943 if (!present) {
Andrew Victorb44fb7a2006-06-19 13:06:05 +0100944 pr_debug("****** Resetting SD-card bus width ******\n");
Andrew Victor99eeb8d2006-12-11 12:40:23 +0100945 at91_mci_write(host, AT91_MCI_SDCR, at91_mci_read(host, AT91_MCI_SDCR) & ~AT91_MCI_SDCBUS);
Andrew Victor65dbf342006-04-02 19:18:51 +0100946 }
947 mmc_detect_change(host->mmc, msecs_to_jiffies(100));
948 }
949 return IRQ_HANDLED;
950}
951
David Brownella26b4982006-12-26 14:45:26 -0800952static int at91_mci_get_ro(struct mmc_host *mmc)
Andrew Victor65dbf342006-04-02 19:18:51 +0100953{
Andrew Victor65dbf342006-04-02 19:18:51 +0100954 struct at91mci_host *host = mmc_priv(mmc);
955
Anton Vorontsov08f80bb2008-06-17 18:17:39 +0400956 if (host->board->wp_pin)
957 return !!gpio_get_value(host->board->wp_pin);
958 /*
959 * Board doesn't support read only detection; let the mmc core
960 * decide what to do.
961 */
962 return -ENOSYS;
Andrew Victor65dbf342006-04-02 19:18:51 +0100963}
964
Eric Benard7a6588b2008-05-30 14:26:05 +0200965static void at91_mci_enable_sdio_irq(struct mmc_host *mmc, int enable)
966{
967 struct at91mci_host *host = mmc_priv(mmc);
968
969 pr_debug("%s: sdio_irq %c : %s\n", mmc_hostname(host->mmc),
970 host->board->slot_b ? 'B':'A', enable ? "enable" : "disable");
971 at91_mci_write(host, enable ? AT91_MCI_IER : AT91_MCI_IDR,
972 host->board->slot_b ? AT91_MCI_SDIOIRQB : AT91_MCI_SDIOIRQA);
973
974}
975
David Brownellab7aefd2006-11-12 17:55:30 -0800976static const struct mmc_host_ops at91_mci_ops = {
Andrew Victor65dbf342006-04-02 19:18:51 +0100977 .request = at91_mci_request,
978 .set_ios = at91_mci_set_ios,
979 .get_ro = at91_mci_get_ro,
Eric Benard7a6588b2008-05-30 14:26:05 +0200980 .enable_sdio_irq = at91_mci_enable_sdio_irq,
Andrew Victor65dbf342006-04-02 19:18:51 +0100981};
982
983/*
984 * Probe for the device
985 */
David Brownella26b4982006-12-26 14:45:26 -0800986static int __init at91_mci_probe(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +0100987{
988 struct mmc_host *mmc;
989 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +0200990 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +0100991 int ret;
992
Andrew Victor17ea0592006-10-23 14:44:40 +0200993 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
994 if (!res)
995 return -ENXIO;
996
997 if (!request_mem_region(res->start, res->end - res->start + 1, DRIVER_NAME))
998 return -EBUSY;
999
Andrew Victor65dbf342006-04-02 19:18:51 +01001000 mmc = mmc_alloc_host(sizeof(struct at91mci_host), &pdev->dev);
1001 if (!mmc) {
David Brownell6e996ee2008-02-04 18:12:48 +01001002 ret = -ENOMEM;
1003 dev_dbg(&pdev->dev, "couldn't allocate mmc host\n");
1004 goto fail6;
Andrew Victor65dbf342006-04-02 19:18:51 +01001005 }
1006
1007 mmc->ops = &at91_mci_ops;
1008 mmc->f_min = 375000;
1009 mmc->f_max = 25000000;
1010 mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
Pierre Ossman23af6032008-07-06 01:10:27 +02001011 mmc->caps = MMC_CAP_SDIO_IRQ;
Andrew Victor65dbf342006-04-02 19:18:51 +01001012
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001013 mmc->max_blk_size = 4095;
Pierre Ossman55db8902006-11-21 17:55:45 +01001014 mmc->max_blk_count = mmc->max_req_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01001015
Andrew Victor65dbf342006-04-02 19:18:51 +01001016 host = mmc_priv(mmc);
1017 host->mmc = mmc;
1018 host->buffer = NULL;
1019 host->bus_mode = 0;
1020 host->board = pdev->dev.platform_data;
1021 if (host->board->wire4) {
Nicolas Ferreed99c542007-07-09 14:58:16 +02001022 if (cpu_is_at91sam9260() || cpu_is_at91sam9263())
1023 mmc->caps |= MMC_CAP_4_BIT_DATA;
1024 else
David Brownell6e996ee2008-02-04 18:12:48 +01001025 dev_warn(&pdev->dev, "4 wire bus mode not supported"
Nicolas Ferreed99c542007-07-09 14:58:16 +02001026 " - using 1 wire\n");
Andrew Victor65dbf342006-04-02 19:18:51 +01001027 }
1028
1029 /*
David Brownell6e996ee2008-02-04 18:12:48 +01001030 * Reserve GPIOs ... board init code makes sure these pins are set
1031 * up as GPIOs with the right direction (input, except for vcc)
1032 */
1033 if (host->board->det_pin) {
1034 ret = gpio_request(host->board->det_pin, "mmc_detect");
1035 if (ret < 0) {
1036 dev_dbg(&pdev->dev, "couldn't claim card detect pin\n");
1037 goto fail5;
1038 }
1039 }
1040 if (host->board->wp_pin) {
1041 ret = gpio_request(host->board->wp_pin, "mmc_wp");
1042 if (ret < 0) {
1043 dev_dbg(&pdev->dev, "couldn't claim wp sense pin\n");
1044 goto fail4;
1045 }
1046 }
1047 if (host->board->vcc_pin) {
1048 ret = gpio_request(host->board->vcc_pin, "mmc_vcc");
1049 if (ret < 0) {
1050 dev_dbg(&pdev->dev, "couldn't claim vcc switch pin\n");
1051 goto fail3;
1052 }
1053 }
1054
1055 /*
Andrew Victor65dbf342006-04-02 19:18:51 +01001056 * Get Clock
1057 */
Andrew Victor3dd3b032006-10-23 14:46:54 +02001058 host->mci_clk = clk_get(&pdev->dev, "mci_clk");
1059 if (IS_ERR(host->mci_clk)) {
David Brownell6e996ee2008-02-04 18:12:48 +01001060 ret = -ENODEV;
1061 dev_dbg(&pdev->dev, "no mci_clk?\n");
1062 goto fail2;
Andrew Victor65dbf342006-04-02 19:18:51 +01001063 }
Andrew Victor65dbf342006-04-02 19:18:51 +01001064
Andrew Victor17ea0592006-10-23 14:44:40 +02001065 /*
1066 * Map I/O region
1067 */
1068 host->baseaddr = ioremap(res->start, res->end - res->start + 1);
1069 if (!host->baseaddr) {
David Brownell6e996ee2008-02-04 18:12:48 +01001070 ret = -ENOMEM;
1071 goto fail1;
Andrew Victor17ea0592006-10-23 14:44:40 +02001072 }
Andrew Victore0b19b82006-10-25 19:42:38 +02001073
1074 /*
1075 * Reset hardware
1076 */
Andrew Victor3dd3b032006-10-23 14:46:54 +02001077 clk_enable(host->mci_clk); /* Enable the peripheral clock */
Andrew Victore0b19b82006-10-25 19:42:38 +02001078 at91_mci_disable(host);
1079 at91_mci_enable(host);
1080
Andrew Victor65dbf342006-04-02 19:18:51 +01001081 /*
1082 * Allocate the MCI interrupt
1083 */
Andrew Victor17ea0592006-10-23 14:44:40 +02001084 host->irq = platform_get_irq(pdev, 0);
David Brownell6e996ee2008-02-04 18:12:48 +01001085 ret = request_irq(host->irq, at91_mci_irq, IRQF_SHARED,
1086 mmc_hostname(mmc), host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001087 if (ret) {
David Brownell6e996ee2008-02-04 18:12:48 +01001088 dev_dbg(&pdev->dev, "request MCI interrupt failed\n");
1089 goto fail0;
Andrew Victor65dbf342006-04-02 19:18:51 +01001090 }
1091
Nicolas Ferre99ba0402008-11-27 17:23:49 +01001092 setup_timer(&host->timer, at91_timeout_timer, (unsigned long)host);
1093
Andrew Victor65dbf342006-04-02 19:18:51 +01001094 platform_set_drvdata(pdev, mmc);
1095
1096 /*
1097 * Add host to MMC layer
1098 */
Marc Pignat63b66432007-07-16 11:07:02 +02001099 if (host->board->det_pin) {
David Brownell6e996ee2008-02-04 18:12:48 +01001100 host->present = !gpio_get_value(host->board->det_pin);
Marc Pignat63b66432007-07-16 11:07:02 +02001101 }
Andrew Victor65dbf342006-04-02 19:18:51 +01001102 else
1103 host->present = -1;
1104
1105 mmc_add_host(mmc);
1106
1107 /*
1108 * monitor card insertion/removal if we can
1109 */
1110 if (host->board->det_pin) {
David Brownell6e996ee2008-02-04 18:12:48 +01001111 ret = request_irq(gpio_to_irq(host->board->det_pin),
1112 at91_mmc_det_irq, 0, mmc_hostname(mmc), host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001113 if (ret)
David Brownell6e996ee2008-02-04 18:12:48 +01001114 dev_warn(&pdev->dev, "request MMC detect irq failed\n");
1115 else
1116 device_init_wakeup(&pdev->dev, 1);
Andrew Victor65dbf342006-04-02 19:18:51 +01001117 }
1118
Andrew Victorf3a8efa2006-10-23 14:53:20 +02001119 pr_debug("Added MCI driver\n");
Andrew Victor65dbf342006-04-02 19:18:51 +01001120
1121 return 0;
David Brownell6e996ee2008-02-04 18:12:48 +01001122
1123fail0:
1124 clk_disable(host->mci_clk);
1125 iounmap(host->baseaddr);
1126fail1:
1127 clk_put(host->mci_clk);
1128fail2:
1129 if (host->board->vcc_pin)
1130 gpio_free(host->board->vcc_pin);
1131fail3:
1132 if (host->board->wp_pin)
1133 gpio_free(host->board->wp_pin);
1134fail4:
1135 if (host->board->det_pin)
1136 gpio_free(host->board->det_pin);
1137fail5:
1138 mmc_free_host(mmc);
1139fail6:
1140 release_mem_region(res->start, res->end - res->start + 1);
1141 dev_err(&pdev->dev, "probe failed, err %d\n", ret);
1142 return ret;
Andrew Victor65dbf342006-04-02 19:18:51 +01001143}
1144
1145/*
1146 * Remove a device
1147 */
David Brownella26b4982006-12-26 14:45:26 -08001148static int __exit at91_mci_remove(struct platform_device *pdev)
Andrew Victor65dbf342006-04-02 19:18:51 +01001149{
1150 struct mmc_host *mmc = platform_get_drvdata(pdev);
1151 struct at91mci_host *host;
Andrew Victor17ea0592006-10-23 14:44:40 +02001152 struct resource *res;
Andrew Victor65dbf342006-04-02 19:18:51 +01001153
1154 if (!mmc)
1155 return -1;
1156
1157 host = mmc_priv(mmc);
1158
Anti Sulline0cda542007-08-30 16:15:16 +02001159 if (host->board->det_pin) {
David Brownell6e996ee2008-02-04 18:12:48 +01001160 if (device_can_wakeup(&pdev->dev))
1161 free_irq(gpio_to_irq(host->board->det_pin), host);
Marc Pignat63b66432007-07-16 11:07:02 +02001162 device_init_wakeup(&pdev->dev, 0);
David Brownell6e996ee2008-02-04 18:12:48 +01001163 gpio_free(host->board->det_pin);
Andrew Victor65dbf342006-04-02 19:18:51 +01001164 }
1165
Andrew Victore0b19b82006-10-25 19:42:38 +02001166 at91_mci_disable(host);
Marc Pignate181dce2008-05-30 14:06:32 +02001167 del_timer_sync(&host->timer);
Andrew Victor17ea0592006-10-23 14:44:40 +02001168 mmc_remove_host(mmc);
1169 free_irq(host->irq, host);
Andrew Victor65dbf342006-04-02 19:18:51 +01001170
Andrew Victor3dd3b032006-10-23 14:46:54 +02001171 clk_disable(host->mci_clk); /* Disable the peripheral clock */
1172 clk_put(host->mci_clk);
Andrew Victor65dbf342006-04-02 19:18:51 +01001173
David Brownell6e996ee2008-02-04 18:12:48 +01001174 if (host->board->vcc_pin)
1175 gpio_free(host->board->vcc_pin);
1176 if (host->board->wp_pin)
1177 gpio_free(host->board->wp_pin);
1178
Andrew Victor17ea0592006-10-23 14:44:40 +02001179 iounmap(host->baseaddr);
1180 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1181 release_mem_region(res->start, res->end - res->start + 1);
Andrew Victor65dbf342006-04-02 19:18:51 +01001182
Andrew Victor17ea0592006-10-23 14:44:40 +02001183 mmc_free_host(mmc);
1184 platform_set_drvdata(pdev, NULL);
Andrew Victorb44fb7a2006-06-19 13:06:05 +01001185 pr_debug("MCI Removed\n");
Andrew Victor65dbf342006-04-02 19:18:51 +01001186
1187 return 0;
1188}
1189
1190#ifdef CONFIG_PM
1191static int at91_mci_suspend(struct platform_device *pdev, pm_message_t state)
1192{
1193 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +02001194 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +01001195 int ret = 0;
1196
Anti Sulline0cda542007-08-30 16:15:16 +02001197 if (host->board->det_pin && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +02001198 enable_irq_wake(host->board->det_pin);
1199
Andrew Victor65dbf342006-04-02 19:18:51 +01001200 if (mmc)
1201 ret = mmc_suspend_host(mmc, state);
1202
1203 return ret;
1204}
1205
1206static int at91_mci_resume(struct platform_device *pdev)
1207{
1208 struct mmc_host *mmc = platform_get_drvdata(pdev);
Marc Pignat63b66432007-07-16 11:07:02 +02001209 struct at91mci_host *host = mmc_priv(mmc);
Andrew Victor65dbf342006-04-02 19:18:51 +01001210 int ret = 0;
1211
Anti Sulline0cda542007-08-30 16:15:16 +02001212 if (host->board->det_pin && device_may_wakeup(&pdev->dev))
Marc Pignat63b66432007-07-16 11:07:02 +02001213 disable_irq_wake(host->board->det_pin);
1214
Andrew Victor65dbf342006-04-02 19:18:51 +01001215 if (mmc)
1216 ret = mmc_resume_host(mmc);
1217
1218 return ret;
1219}
1220#else
1221#define at91_mci_suspend NULL
1222#define at91_mci_resume NULL
1223#endif
1224
1225static struct platform_driver at91_mci_driver = {
David Brownella26b4982006-12-26 14:45:26 -08001226 .remove = __exit_p(at91_mci_remove),
Andrew Victor65dbf342006-04-02 19:18:51 +01001227 .suspend = at91_mci_suspend,
1228 .resume = at91_mci_resume,
1229 .driver = {
1230 .name = DRIVER_NAME,
1231 .owner = THIS_MODULE,
1232 },
1233};
1234
1235static int __init at91_mci_init(void)
1236{
David Brownella26b4982006-12-26 14:45:26 -08001237 return platform_driver_probe(&at91_mci_driver, at91_mci_probe);
Andrew Victor65dbf342006-04-02 19:18:51 +01001238}
1239
1240static void __exit at91_mci_exit(void)
1241{
1242 platform_driver_unregister(&at91_mci_driver);
1243}
1244
1245module_init(at91_mci_init);
1246module_exit(at91_mci_exit);
1247
1248MODULE_DESCRIPTION("AT91 Multimedia Card Interface driver");
1249MODULE_AUTHOR("Nick Randell");
1250MODULE_LICENSE("GPL");
Kay Sieversbc65c722008-04-15 14:34:28 -07001251MODULE_ALIAS("platform:at91_mci");