blob: 96d0024ada4078507d456e2b3ba384b60d2b3ccf [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044#include <plat/clock.h>
45
46#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053047#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048
49/*#define VERBOSE_IRQ*/
50#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020052struct dsi_reg { u16 idx; };
53
54#define DSI_REG(idx) ((const struct dsi_reg) { idx })
55
56#define DSI_SZ_REGS SZ_1K
57/* DSI Protocol Engine */
58
59#define DSI_REVISION DSI_REG(0x0000)
60#define DSI_SYSCONFIG DSI_REG(0x0010)
61#define DSI_SYSSTATUS DSI_REG(0x0014)
62#define DSI_IRQSTATUS DSI_REG(0x0018)
63#define DSI_IRQENABLE DSI_REG(0x001C)
64#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053065#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020066#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
67#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
68#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
69#define DSI_CLK_CTRL DSI_REG(0x0054)
70#define DSI_TIMING1 DSI_REG(0x0058)
71#define DSI_TIMING2 DSI_REG(0x005C)
72#define DSI_VM_TIMING1 DSI_REG(0x0060)
73#define DSI_VM_TIMING2 DSI_REG(0x0064)
74#define DSI_VM_TIMING3 DSI_REG(0x0068)
75#define DSI_CLK_TIMING DSI_REG(0x006C)
76#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
77#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
78#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
79#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
80#define DSI_VM_TIMING4 DSI_REG(0x0080)
81#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
82#define DSI_VM_TIMING5 DSI_REG(0x0088)
83#define DSI_VM_TIMING6 DSI_REG(0x008C)
84#define DSI_VM_TIMING7 DSI_REG(0x0090)
85#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
86#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
87#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
88#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
89#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
90#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
91#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
92#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
93
94/* DSIPHY_SCP */
95
96#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
97#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
98#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
99#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +0300100#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200101
102/* DSI_PLL_CTRL_SCP */
103
104#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
105#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
106#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
107#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
108#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
109
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530110#define REG_GET(dsidev, idx, start, end) \
111 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200112
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530113#define REG_FLD_MOD(dsidev, idx, val, start, end) \
114 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200115
116/* Global interrupts */
117#define DSI_IRQ_VC0 (1 << 0)
118#define DSI_IRQ_VC1 (1 << 1)
119#define DSI_IRQ_VC2 (1 << 2)
120#define DSI_IRQ_VC3 (1 << 3)
121#define DSI_IRQ_WAKEUP (1 << 4)
122#define DSI_IRQ_RESYNC (1 << 5)
123#define DSI_IRQ_PLL_LOCK (1 << 7)
124#define DSI_IRQ_PLL_UNLOCK (1 << 8)
125#define DSI_IRQ_PLL_RECALL (1 << 9)
126#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
127#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
128#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
129#define DSI_IRQ_TE_TRIGGER (1 << 16)
130#define DSI_IRQ_ACK_TRIGGER (1 << 17)
131#define DSI_IRQ_SYNC_LOST (1 << 18)
132#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
133#define DSI_IRQ_TA_TIMEOUT (1 << 20)
134#define DSI_IRQ_ERROR_MASK \
135 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530136 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200137#define DSI_IRQ_CHANNEL_MASK 0xf
138
139/* Virtual channel interrupts */
140#define DSI_VC_IRQ_CS (1 << 0)
141#define DSI_VC_IRQ_ECC_CORR (1 << 1)
142#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
143#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
144#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
145#define DSI_VC_IRQ_BTA (1 << 5)
146#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
147#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
148#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
149#define DSI_VC_IRQ_ERROR_MASK \
150 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
151 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
152 DSI_VC_IRQ_FIFO_TX_UDF)
153
154/* ComplexIO interrupts */
155#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
156#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
157#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200158#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
159#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200160#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
161#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
162#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200163#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
164#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200165#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
166#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
167#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
169#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
171#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
172#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
174#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
183#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
184#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
186#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300187#define DSI_CIO_IRQ_ERROR_MASK \
188 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200189 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
190 DSI_CIO_IRQ_ERRSYNCESC5 | \
191 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
192 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
193 DSI_CIO_IRQ_ERRESC5 | \
194 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
195 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
196 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
200 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
201 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200202
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200203typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
204
205#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300206#define DSI_MAX_NR_LANES 5
207
208enum dsi_lane_function {
209 DSI_LANE_UNUSED = 0,
210 DSI_LANE_CLK,
211 DSI_LANE_DATA1,
212 DSI_LANE_DATA2,
213 DSI_LANE_DATA3,
214 DSI_LANE_DATA4,
215};
216
217struct dsi_lane_config {
218 enum dsi_lane_function function;
219 u8 polarity;
220};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200221
222struct dsi_isr_data {
223 omap_dsi_isr_t isr;
224 void *arg;
225 u32 mask;
226};
227
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200228enum fifo_size {
229 DSI_FIFO_SIZE_0 = 0,
230 DSI_FIFO_SIZE_32 = 1,
231 DSI_FIFO_SIZE_64 = 2,
232 DSI_FIFO_SIZE_96 = 3,
233 DSI_FIFO_SIZE_128 = 4,
234};
235
Archit Tanejad6049142011-08-22 11:58:08 +0530236enum dsi_vc_source {
237 DSI_VC_SOURCE_L4 = 0,
238 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200239};
240
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200241struct dsi_irq_stats {
242 unsigned long last_reset;
243 unsigned irq_count;
244 unsigned dsi_irqs[32];
245 unsigned vc_irqs[4][32];
246 unsigned cio_irqs[32];
247};
248
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200249struct dsi_isr_tables {
250 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
251 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
252 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
253};
254
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530255struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000256 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200257 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300258
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200259 int module_id;
260
archit tanejaaffe3602011-02-23 08:41:03 +0000261 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200262
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 struct clk *dss_clk;
264 struct clk *sys_clk;
265
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200266 struct dsi_clock_info current_cinfo;
267
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300268 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200269 struct regulator *vdds_dsi_reg;
270
271 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530272 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200273 struct omap_dss_device *dssdev;
274 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530275 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200276 } vc[4];
277
278 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200279 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200280
281 unsigned pll_locked;
282
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200283 spinlock_t irq_lock;
284 struct dsi_isr_tables isr_tables;
285 /* space for a copy used by the interrupt handler */
286 struct dsi_isr_tables isr_tables_copy;
287
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200288 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200289#ifdef DEBUG
290 unsigned update_bytes;
291#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200292
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200293 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300294 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200295
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200296 void (*framedone_callback)(int, void *);
297 void *framedone_data;
298
299 struct delayed_work framedone_timeout_work;
300
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301#ifdef DSI_CATCH_MISSING_TE
302 struct timer_list te_timer;
303#endif
304
305 unsigned long cache_req_pck;
306 unsigned long cache_clk_freq;
307 struct dsi_clock_info cache_cinfo;
308
309 u32 errors;
310 spinlock_t errors_lock;
311#ifdef DEBUG
312 ktime_t perf_setup_time;
313 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200314#endif
315 int debug_read;
316 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200317
318#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
319 spinlock_t irq_stats_lock;
320 struct dsi_irq_stats irq_stats;
321#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500322 /* DSI PLL Parameter Ranges */
323 unsigned long regm_max, regn_max;
324 unsigned long regm_dispc_max, regm_dsi_max;
325 unsigned long fint_min, fint_max;
326 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300327
Tomi Valkeinend9820852011-10-12 15:05:59 +0300328 unsigned num_lanes_supported;
Archit Taneja75d72472011-05-16 15:17:08 +0530329
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300330 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
331 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300332
333 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530334
335 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530336 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530337 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530338 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530339 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530340};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200341
Archit Taneja2e868db2011-05-12 17:26:28 +0530342struct dsi_packet_sent_handler_data {
343 struct platform_device *dsidev;
344 struct completion *completion;
345};
346
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530347static struct platform_device *dsi_pdev_map[MAX_NUM_DSI];
348
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200349#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030350static bool dsi_perf;
351module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352#endif
353
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530354static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
355{
356 return dev_get_drvdata(&dsidev->dev);
357}
358
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530359static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
360{
361 return dsi_pdev_map[dssdev->phy.dsi.module];
362}
363
364struct platform_device *dsi_get_dsidev_from_id(int module)
365{
366 return dsi_pdev_map[module];
367}
368
369static inline void dsi_write_reg(struct platform_device *dsidev,
370 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200371{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
373
374 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200375}
376
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530377static inline u32 dsi_read_reg(struct platform_device *dsidev,
378 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200379{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530380 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
381
382 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200383}
384
Archit Taneja1ffefe72011-05-12 17:26:24 +0530385void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530387 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
388 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
389
390 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200391}
392EXPORT_SYMBOL(dsi_bus_lock);
393
Archit Taneja1ffefe72011-05-12 17:26:24 +0530394void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530396 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
398
399 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200400}
401EXPORT_SYMBOL(dsi_bus_unlock);
402
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530403static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200404{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
406
407 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200408}
409
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200410static void dsi_completion_handler(void *data, u32 mask)
411{
412 complete((struct completion *)data);
413}
414
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530415static inline int wait_for_bit_change(struct platform_device *dsidev,
416 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200417{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300418 unsigned long timeout;
419 ktime_t wait;
420 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200421
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300422 /* first busyloop to see if the bit changes right away */
423 t = 100;
424 while (t-- > 0) {
425 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
426 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200427 }
428
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300429 /* then loop for 500ms, sleeping for 1ms in between */
430 timeout = jiffies + msecs_to_jiffies(500);
431 while (time_before(jiffies, timeout)) {
432 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
433 return value;
434
435 wait = ns_to_ktime(1000 * 1000);
436 set_current_state(TASK_UNINTERRUPTIBLE);
437 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
438 }
439
440 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200441}
442
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530443u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
444{
445 switch (fmt) {
446 case OMAP_DSS_DSI_FMT_RGB888:
447 case OMAP_DSS_DSI_FMT_RGB666:
448 return 24;
449 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
450 return 18;
451 case OMAP_DSS_DSI_FMT_RGB565:
452 return 16;
453 default:
454 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300455 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530456 }
457}
458
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200459#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530460static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200461{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530462 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
463 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530466static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200467{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530468 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
469 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200470}
471
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530472static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200473{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530474 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475 ktime_t t, setup_time, trans_time;
476 u32 total_bytes;
477 u32 setup_us, trans_us, total_us;
478
479 if (!dsi_perf)
480 return;
481
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482 t = ktime_get();
483
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530484 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485 setup_us = (u32)ktime_to_us(setup_time);
486 if (setup_us == 0)
487 setup_us = 1;
488
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530489 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490 trans_us = (u32)ktime_to_us(trans_time);
491 if (trans_us == 0)
492 trans_us = 1;
493
494 total_us = setup_us + trans_us;
495
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200496 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200497
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200498 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
499 "%u bytes, %u kbytes/sec\n",
500 name,
501 setup_us,
502 trans_us,
503 total_us,
504 1000*1000 / total_us,
505 total_bytes,
506 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200507}
508#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300509static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
510{
511}
512
513static inline void dsi_perf_mark_start(struct platform_device *dsidev)
514{
515}
516
517static inline void dsi_perf_show(struct platform_device *dsidev,
518 const char *name)
519{
520}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200521#endif
522
523static void print_irq_status(u32 status)
524{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200525 if (status == 0)
526 return;
527
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200528#ifndef VERBOSE_IRQ
529 if ((status & ~DSI_IRQ_CHANNEL_MASK) == 0)
530 return;
531#endif
532 printk(KERN_DEBUG "DSI IRQ: 0x%x: ", status);
533
534#define PIS(x) \
535 if (status & DSI_IRQ_##x) \
536 printk(#x " ");
537#ifdef VERBOSE_IRQ
538 PIS(VC0);
539 PIS(VC1);
540 PIS(VC2);
541 PIS(VC3);
542#endif
543 PIS(WAKEUP);
544 PIS(RESYNC);
545 PIS(PLL_LOCK);
546 PIS(PLL_UNLOCK);
547 PIS(PLL_RECALL);
548 PIS(COMPLEXIO_ERR);
549 PIS(HS_TX_TIMEOUT);
550 PIS(LP_RX_TIMEOUT);
551 PIS(TE_TRIGGER);
552 PIS(ACK_TRIGGER);
553 PIS(SYNC_LOST);
554 PIS(LDO_POWER_GOOD);
555 PIS(TA_TIMEOUT);
556#undef PIS
557
558 printk("\n");
559}
560
561static void print_irq_status_vc(int channel, u32 status)
562{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200563 if (status == 0)
564 return;
565
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200566#ifndef VERBOSE_IRQ
567 if ((status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
568 return;
569#endif
570 printk(KERN_DEBUG "DSI VC(%d) IRQ 0x%x: ", channel, status);
571
572#define PIS(x) \
573 if (status & DSI_VC_IRQ_##x) \
574 printk(#x " ");
575 PIS(CS);
576 PIS(ECC_CORR);
577#ifdef VERBOSE_IRQ
578 PIS(PACKET_SENT);
579#endif
580 PIS(FIFO_TX_OVF);
581 PIS(FIFO_RX_OVF);
582 PIS(BTA);
583 PIS(ECC_NO_CORR);
584 PIS(FIFO_TX_UDF);
585 PIS(PP_BUSY_CHANGE);
586#undef PIS
587 printk("\n");
588}
589
590static void print_irq_status_cio(u32 status)
591{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200592 if (status == 0)
593 return;
594
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200595 printk(KERN_DEBUG "DSI CIO IRQ 0x%x: ", status);
596
597#define PIS(x) \
598 if (status & DSI_CIO_IRQ_##x) \
599 printk(#x " ");
600 PIS(ERRSYNCESC1);
601 PIS(ERRSYNCESC2);
602 PIS(ERRSYNCESC3);
603 PIS(ERRESC1);
604 PIS(ERRESC2);
605 PIS(ERRESC3);
606 PIS(ERRCONTROL1);
607 PIS(ERRCONTROL2);
608 PIS(ERRCONTROL3);
609 PIS(STATEULPS1);
610 PIS(STATEULPS2);
611 PIS(STATEULPS3);
612 PIS(ERRCONTENTIONLP0_1);
613 PIS(ERRCONTENTIONLP1_1);
614 PIS(ERRCONTENTIONLP0_2);
615 PIS(ERRCONTENTIONLP1_2);
616 PIS(ERRCONTENTIONLP0_3);
617 PIS(ERRCONTENTIONLP1_3);
618 PIS(ULPSACTIVENOT_ALL0);
619 PIS(ULPSACTIVENOT_ALL1);
620#undef PIS
621
622 printk("\n");
623}
624
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200625#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530626static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
627 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200628{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530629 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200630 int i;
631
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530632 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200633
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530634 dsi->irq_stats.irq_count++;
635 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200636
637 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530638 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200639
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530640 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200641
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530642 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200643}
644#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530645#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200646#endif
647
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648static int debug_irq;
649
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530650static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
651 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200652{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530653 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200654 int i;
655
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200656 if (irqstatus & DSI_IRQ_ERROR_MASK) {
657 DSSERR("DSI error, irqstatus %x\n", irqstatus);
658 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530659 spin_lock(&dsi->errors_lock);
660 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
661 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200662 } else if (debug_irq) {
663 print_irq_status(irqstatus);
664 }
665
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200666 for (i = 0; i < 4; ++i) {
667 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
668 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
669 i, vcstatus[i]);
670 print_irq_status_vc(i, vcstatus[i]);
671 } else if (debug_irq) {
672 print_irq_status_vc(i, vcstatus[i]);
673 }
674 }
675
676 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
677 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
678 print_irq_status_cio(ciostatus);
679 } else if (debug_irq) {
680 print_irq_status_cio(ciostatus);
681 }
682}
683
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200684static void dsi_call_isrs(struct dsi_isr_data *isr_array,
685 unsigned isr_array_size, u32 irqstatus)
686{
687 struct dsi_isr_data *isr_data;
688 int i;
689
690 for (i = 0; i < isr_array_size; i++) {
691 isr_data = &isr_array[i];
692 if (isr_data->isr && isr_data->mask & irqstatus)
693 isr_data->isr(isr_data->arg, irqstatus);
694 }
695}
696
697static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
698 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
699{
700 int i;
701
702 dsi_call_isrs(isr_tables->isr_table,
703 ARRAY_SIZE(isr_tables->isr_table),
704 irqstatus);
705
706 for (i = 0; i < 4; ++i) {
707 if (vcstatus[i] == 0)
708 continue;
709 dsi_call_isrs(isr_tables->isr_table_vc[i],
710 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
711 vcstatus[i]);
712 }
713
714 if (ciostatus != 0)
715 dsi_call_isrs(isr_tables->isr_table_cio,
716 ARRAY_SIZE(isr_tables->isr_table_cio),
717 ciostatus);
718}
719
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200720static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
721{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530722 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530723 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724 u32 irqstatus, vcstatus[4], ciostatus;
725 int i;
726
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530727 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530728 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530729
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530730 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200731
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530732 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200733
734 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200735 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530736 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200737 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200738 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200739
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530740 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200741 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530742 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200743
744 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745 if ((irqstatus & (1 << i)) == 0) {
746 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200747 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300748 }
749
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530750 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200751
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200753 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530754 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200755 }
756
757 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530758 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530760 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200761 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200763 } else {
764 ciostatus = 0;
765 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200766
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200767#ifdef DSI_CATCH_MISSING_TE
768 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530769 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200770#endif
771
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200772 /* make a copy and unlock, so that isrs can unregister
773 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530774 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
775 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200776
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530777 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200778
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530779 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200780
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530781 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200782
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530783 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200784
archit tanejaaffe3602011-02-23 08:41:03 +0000785 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200786}
787
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530788/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530789static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
790 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200791 unsigned isr_array_size, u32 default_mask,
792 const struct dsi_reg enable_reg,
793 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200794{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200795 struct dsi_isr_data *isr_data;
796 u32 mask;
797 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200798 int i;
799
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200800 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200801
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200802 for (i = 0; i < isr_array_size; i++) {
803 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200804
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200805 if (isr_data->isr == NULL)
806 continue;
807
808 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200809 }
810
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530811 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
814 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200815
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530817 dsi_read_reg(dsidev, enable_reg);
818 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819}
820
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530821/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530822static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200823{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530824 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200825 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200827 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200828#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530829 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
830 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831 DSI_IRQENABLE, DSI_IRQSTATUS);
832}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200833
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530834/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200836{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530837 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
838
839 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
840 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200841 DSI_VC_IRQ_ERROR_MASK,
842 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
843}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200844
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530845/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530846static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200847{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530848 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
849
850 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
851 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200852 DSI_CIO_IRQ_ERROR_MASK,
853 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
854}
855
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530856static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859 unsigned long flags;
860 int vc;
861
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530862 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200863
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530864 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200865
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530866 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200867 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868 _omap_dsi_set_irqs_vc(dsidev, vc);
869 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200870
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530871 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872}
873
874static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
875 struct dsi_isr_data *isr_array, unsigned isr_array_size)
876{
877 struct dsi_isr_data *isr_data;
878 int free_idx;
879 int i;
880
881 BUG_ON(isr == NULL);
882
883 /* check for duplicate entry and find a free slot */
884 free_idx = -1;
885 for (i = 0; i < isr_array_size; i++) {
886 isr_data = &isr_array[i];
887
888 if (isr_data->isr == isr && isr_data->arg == arg &&
889 isr_data->mask == mask) {
890 return -EINVAL;
891 }
892
893 if (isr_data->isr == NULL && free_idx == -1)
894 free_idx = i;
895 }
896
897 if (free_idx == -1)
898 return -EBUSY;
899
900 isr_data = &isr_array[free_idx];
901 isr_data->isr = isr;
902 isr_data->arg = arg;
903 isr_data->mask = mask;
904
905 return 0;
906}
907
908static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
909 struct dsi_isr_data *isr_array, unsigned isr_array_size)
910{
911 struct dsi_isr_data *isr_data;
912 int i;
913
914 for (i = 0; i < isr_array_size; i++) {
915 isr_data = &isr_array[i];
916 if (isr_data->isr != isr || isr_data->arg != arg ||
917 isr_data->mask != mask)
918 continue;
919
920 isr_data->isr = NULL;
921 isr_data->arg = NULL;
922 isr_data->mask = 0;
923
924 return 0;
925 }
926
927 return -EINVAL;
928}
929
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530930static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
931 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530933 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200934 unsigned long flags;
935 int r;
936
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
940 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200941
942 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530943 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946
947 return r;
948}
949
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530950static int dsi_unregister_isr(struct platform_device *dsidev,
951 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200952{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530953 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200954 unsigned long flags;
955 int r;
956
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530957 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530959 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
960 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200961
962 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530963 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530965 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966
967 return r;
968}
969
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530970static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
971 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200972{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530973 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200974 unsigned long flags;
975 int r;
976
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530977 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978
979 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530980 dsi->isr_tables.isr_table_vc[channel],
981 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200982
983 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530984 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200985
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530986 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200987
988 return r;
989}
990
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530991static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
992 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200993{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530994 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200995 unsigned long flags;
996 int r;
997
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
1000 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301001 dsi->isr_tables.isr_table_vc[channel],
1002 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001003
1004 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301005 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001006
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301007 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001008
1009 return r;
1010}
1011
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301012static int dsi_register_isr_cio(struct platform_device *dsidev,
1013 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301015 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001016 unsigned long flags;
1017 int r;
1018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301019 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301021 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1022 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001023
1024 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301025 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301027 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001028
1029 return r;
1030}
1031
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301032static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1033 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301035 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001036 unsigned long flags;
1037 int r;
1038
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301039 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301041 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1042 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001043
1044 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301045 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301047 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001048
1049 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001050}
1051
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301052static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001053{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001055 unsigned long flags;
1056 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301057 spin_lock_irqsave(&dsi->errors_lock, flags);
1058 e = dsi->errors;
1059 dsi->errors = 0;
1060 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001061 return e;
1062}
1063
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001064int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001066 int r;
1067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1068
1069 DSSDBG("dsi_runtime_get\n");
1070
1071 r = pm_runtime_get_sync(&dsi->pdev->dev);
1072 WARN_ON(r < 0);
1073 return r < 0 ? r : 0;
1074}
1075
1076void dsi_runtime_put(struct platform_device *dsidev)
1077{
1078 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1079 int r;
1080
1081 DSSDBG("dsi_runtime_put\n");
1082
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001083 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001084 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001085}
1086
1087/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301088static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1089 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001090{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301091 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1092
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001093 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301094 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001095 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301096 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001097
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301098 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301099 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001100 DSSERR("cannot lock PLL when enabling clocks\n");
1101 }
1102}
1103
1104#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301105static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001106{
1107 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001108 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109
1110 if (!dss_debug)
1111 return;
1112
1113 /* A dummy read using the SCP interface to any DSIPHY register is
1114 * required after DSIPHY reset to complete the reset of the DSI complex
1115 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301116 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001117
1118 printk(KERN_DEBUG "DSI resets: ");
1119
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301120 l = dsi_read_reg(dsidev, DSI_PLL_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121 printk("PLL (%d) ", FLD_GET(l, 0, 0));
1122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301123 l = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001124 printk("CIO (%d) ", FLD_GET(l, 29, 29));
1125
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001126 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1127 b0 = 28;
1128 b1 = 27;
1129 b2 = 26;
1130 } else {
1131 b0 = 24;
1132 b1 = 25;
1133 b2 = 26;
1134 }
1135
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301136 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001137 printk("PHY (%x%x%x, %d, %d, %d)\n",
1138 FLD_GET(l, b0, b0),
1139 FLD_GET(l, b1, b1),
1140 FLD_GET(l, b2, b2),
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001141 FLD_GET(l, 29, 29),
1142 FLD_GET(l, 30, 30),
1143 FLD_GET(l, 31, 31));
1144}
1145#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301146#define _dsi_print_reset_status(x)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001147#endif
1148
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301149static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150{
1151 DSSDBG("dsi_if_enable(%d)\n", enable);
1152
1153 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301154 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001155
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301156 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001157 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1158 return -EIO;
1159 }
1160
1161 return 0;
1162}
1163
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301164unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001165{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301166 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1167
1168 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001169}
1170
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301171static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1174
1175 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001176}
1177
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301178static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301180 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1181
1182 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001183}
1184
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301185static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186{
1187 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001188 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001190 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301191 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001192 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001193 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301194 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301195 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 }
1197
1198 return r;
1199}
1200
1201static int dsi_set_lp_clk_divisor(struct omap_dss_device *dssdev)
1202{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 unsigned long dsi_fclk;
1206 unsigned lp_clk_div;
1207 unsigned long lp_clk;
1208
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02001209 lp_clk_div = dssdev->clocks.dsi.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001210
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301211 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 return -EINVAL;
1213
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301214 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001215
1216 lp_clk = dsi_fclk / 2 / lp_clk_div;
1217
1218 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301219 dsi->current_cinfo.lp_clk = lp_clk;
1220 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301222 /* LP_CLK_DIVISOR */
1223 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001224
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301225 /* LP_RX_SYNCHRO_ENABLE */
1226 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001227
1228 return 0;
1229}
1230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301231static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001232{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301233 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1234
1235 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301236 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001237}
1238
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301239static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001240{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301241 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1242
1243 WARN_ON(dsi->scp_clk_refcount == 0);
1244 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301245 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001246}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001247
1248enum dsi_pll_power_state {
1249 DSI_PLL_POWER_OFF = 0x0,
1250 DSI_PLL_POWER_ON_HSCLK = 0x1,
1251 DSI_PLL_POWER_ON_ALL = 0x2,
1252 DSI_PLL_POWER_ON_DIV = 0x3,
1253};
1254
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301255static int dsi_pll_power(struct platform_device *dsidev,
1256 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001257{
1258 int t = 0;
1259
Tomi Valkeinenc94dfe02011-04-15 10:42:59 +03001260 /* DSI-PLL power command 0x3 is not working */
1261 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1262 state == DSI_PLL_POWER_ON_DIV)
1263 state = DSI_PLL_POWER_ON_ALL;
1264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301265 /* PLL_PWR_CMD */
1266 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267
1268 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301269 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001270 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271 DSSERR("Failed to set DSI PLL power mode to %d\n",
1272 state);
1273 return -ENODEV;
1274 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001275 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001276 }
1277
1278 return 0;
1279}
1280
1281/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001282static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001283 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301285 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1286
1287 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 return -EINVAL;
1289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301290 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 return -EINVAL;
1292
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301293 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001294 return -EINVAL;
1295
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301296 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001297 return -EINVAL;
1298
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001299 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1300 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001301
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301302 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001303 return -EINVAL;
1304
1305 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1306
1307 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1308 return -EINVAL;
1309
Archit Taneja1bb47832011-02-24 14:17:30 +05301310 if (cinfo->regm_dispc > 0)
1311 cinfo->dsi_pll_hsdiv_dispc_clk =
1312 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001313 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301314 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001315
Archit Taneja1bb47832011-02-24 14:17:30 +05301316 if (cinfo->regm_dsi > 0)
1317 cinfo->dsi_pll_hsdiv_dsi_clk =
1318 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001319 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301320 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001321
1322 return 0;
1323}
1324
Archit Taneja6d523e72012-06-21 09:33:55 +05301325int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301326 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001327 struct dispc_clock_info *dispc_cinfo)
1328{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301329 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001330 struct dsi_clock_info cur, best;
1331 struct dispc_clock_info best_dispc;
1332 int min_fck_per_pck;
1333 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301334 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001335
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001336 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
Taneja, Archit31ef8232011-03-14 23:28:22 -05001338 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301339
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301340 if (req_pck == dsi->cache_req_pck &&
1341 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301343 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301344 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1345 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001346 return 0;
1347 }
1348
1349 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1350
1351 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301352 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001353 DSSERR("Requested pixel clock not possible with the current "
1354 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1355 "the constraint off.\n");
1356 min_fck_per_pck = 0;
1357 }
1358
1359 DSSDBG("dsi_pll_calc\n");
1360
1361retry:
1362 memset(&best, 0, sizeof(best));
1363 memset(&best_dispc, 0, sizeof(best_dispc));
1364
1365 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301366 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001367
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001368 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001369 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301370 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001371 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301373 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 continue;
1375
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001376 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301377 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378 unsigned long a, b;
1379
1380 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001381 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001382 cur.clkin4ddr = a / b * 1000;
1383
1384 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1385 break;
1386
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1388 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301389 for (cur.regm_dispc = 1; cur.regm_dispc <
1390 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001391 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301392 cur.dsi_pll_hsdiv_dispc_clk =
1393 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001394
1395 /* this will narrow down the search a bit,
1396 * but still give pixclocks below what was
1397 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301398 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001399 break;
1400
Archit Taneja1bb47832011-02-24 14:17:30 +05301401 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001402 continue;
1403
1404 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406 req_pck * min_fck_per_pck)
1407 continue;
1408
1409 match = 1;
1410
Archit Taneja6d523e72012-06-21 09:33:55 +05301411 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301412 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413 &cur_dispc);
1414
1415 if (abs(cur_dispc.pck - req_pck) <
1416 abs(best_dispc.pck - req_pck)) {
1417 best = cur;
1418 best_dispc = cur_dispc;
1419
1420 if (cur_dispc.pck == req_pck)
1421 goto found;
1422 }
1423 }
1424 }
1425 }
1426found:
1427 if (!match) {
1428 if (min_fck_per_pck) {
1429 DSSERR("Could not find suitable clock settings.\n"
1430 "Turning FCK/PCK constraint off and"
1431 "trying again.\n");
1432 min_fck_per_pck = 0;
1433 goto retry;
1434 }
1435
1436 DSSERR("Could not find suitable clock settings.\n");
1437
1438 return -EINVAL;
1439 }
1440
Archit Taneja1bb47832011-02-24 14:17:30 +05301441 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1442 best.regm_dsi = 0;
1443 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001444
1445 if (dsi_cinfo)
1446 *dsi_cinfo = best;
1447 if (dispc_cinfo)
1448 *dispc_cinfo = best_dispc;
1449
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301450 dsi->cache_req_pck = req_pck;
1451 dsi->cache_clk_freq = 0;
1452 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001453
1454 return 0;
1455}
1456
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301457int dsi_pll_set_clock_div(struct platform_device *dsidev,
1458 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001459{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001461 int r = 0;
1462 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001463 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001464 u8 regn_start, regn_end, regm_start, regm_end;
1465 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001466
1467 DSSDBGF();
1468
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001469 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301470 dsi->current_cinfo.fint = cinfo->fint;
1471 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1472 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301473 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301474 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301475 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001476
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301477 dsi->current_cinfo.regn = cinfo->regn;
1478 dsi->current_cinfo.regm = cinfo->regm;
1479 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1480 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481
1482 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1483
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001484 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485
1486 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001487 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001488 cinfo->regm,
1489 cinfo->regn,
1490 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001491 cinfo->clkin4ddr);
1492
1493 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1494 cinfo->clkin4ddr / 1000 / 1000 / 2);
1495
1496 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1497
Archit Taneja1bb47832011-02-24 14:17:30 +05301498 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301499 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1500 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301501 cinfo->dsi_pll_hsdiv_dispc_clk);
1502 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301503 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1504 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301505 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001506
Taneja, Archit49641112011-03-14 23:28:23 -05001507 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1508 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1509 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1510 &regm_dispc_end);
1511 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1512 &regm_dsi_end);
1513
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301514 /* DSI_PLL_AUTOMODE = manual */
1515 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001516
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301517 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001518 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001519 /* DSI_PLL_REGN */
1520 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1521 /* DSI_PLL_REGM */
1522 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1523 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301524 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001525 regm_dispc_start, regm_dispc_end);
1526 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301527 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001528 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301529 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001530
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301531 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001532
1533 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1534 f = cinfo->fint < 1000000 ? 0x3 :
1535 cinfo->fint < 1250000 ? 0x4 :
1536 cinfo->fint < 1500000 ? 0x5 :
1537 cinfo->fint < 1750000 ? 0x6 :
1538 0x7;
1539 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301541 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Archit Taneja9613c022011-03-22 06:33:36 -05001542
1543 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL))
1544 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1546 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1547 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301548 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001549
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301550 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001551
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301552 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001553 DSSERR("dsi pll go bit not going down.\n");
1554 r = -EIO;
1555 goto err;
1556 }
1557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301558 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559 DSSERR("cannot lock PLL\n");
1560 r = -EIO;
1561 goto err;
1562 }
1563
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301564 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301566 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001567 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1568 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1569 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1570 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1571 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1572 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1573 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1574 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1575 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1576 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1577 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1578 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1579 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1580 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301581 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001582
1583 DSSDBG("PLL config done\n");
1584err:
1585 return r;
1586}
1587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301588int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1589 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001590{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301591 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001592 int r = 0;
1593 enum dsi_pll_power_state pwstate;
1594
1595 DSSDBG("PLL init\n");
1596
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301597 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001598 struct regulator *vdds_dsi;
1599
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301600 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001601
1602 if (IS_ERR(vdds_dsi)) {
1603 DSSERR("can't get VDDS_DSI regulator\n");
1604 return PTR_ERR(vdds_dsi);
1605 }
1606
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301607 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001608 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301610 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001611 /*
1612 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1613 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301614 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301616 if (!dsi->vdds_dsi_enabled) {
1617 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001618 if (r)
1619 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301620 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001621 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622
1623 /* XXX PLL does not come out of reset without this... */
1624 dispc_pck_free_enable(1);
1625
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301626 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001627 DSSERR("PLL not coming out of reset.\n");
1628 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001629 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001630 goto err1;
1631 }
1632
1633 /* XXX ... but if left on, we get problems when planes do not
1634 * fill the whole display. No idea about this */
1635 dispc_pck_free_enable(0);
1636
1637 if (enable_hsclk && enable_hsdiv)
1638 pwstate = DSI_PLL_POWER_ON_ALL;
1639 else if (enable_hsclk)
1640 pwstate = DSI_PLL_POWER_ON_HSCLK;
1641 else if (enable_hsdiv)
1642 pwstate = DSI_PLL_POWER_ON_DIV;
1643 else
1644 pwstate = DSI_PLL_POWER_OFF;
1645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301646 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647
1648 if (r)
1649 goto err1;
1650
1651 DSSDBG("PLL init done\n");
1652
1653 return 0;
1654err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301655 if (dsi->vdds_dsi_enabled) {
1656 regulator_disable(dsi->vdds_dsi_reg);
1657 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001658 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001659err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301660 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301661 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001662 return r;
1663}
1664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301665void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001666{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301667 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1668
1669 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301670 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001671 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301672 WARN_ON(!dsi->vdds_dsi_enabled);
1673 regulator_disable(dsi->vdds_dsi_reg);
1674 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001675 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001676
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301678 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001679
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001680 DSSDBG("PLL uninit done\n");
1681}
1682
Archit Taneja5a8b5722011-05-12 17:26:29 +05301683static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1684 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301686 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1687 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301688 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001689 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301690
1691 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301692 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001694 if (dsi_runtime_get(dsidev))
1695 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001696
Archit Taneja5a8b5722011-05-12 17:26:29 +05301697 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001698
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001699 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001700
1701 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1702
1703 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1704 cinfo->clkin4ddr, cinfo->regm);
1705
Archit Taneja84309f12011-12-12 11:47:41 +05301706 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1707 dss_feat_get_clk_source_name(dsi_module == 0 ?
1708 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1709 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301710 cinfo->dsi_pll_hsdiv_dispc_clk,
1711 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301712 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001713 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714
Archit Taneja84309f12011-12-12 11:47:41 +05301715 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1716 dss_feat_get_clk_source_name(dsi_module == 0 ?
1717 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1718 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301719 cinfo->dsi_pll_hsdiv_dsi_clk,
1720 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301721 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001722 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001723
Archit Taneja5a8b5722011-05-12 17:26:29 +05301724 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001725
Archit Taneja067a57e2011-03-02 11:57:25 +05301726 seq_printf(s, "dsi fclk source = %s (%s)\n",
1727 dss_get_generic_clk_source_name(dsi_clk_src),
1728 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301730 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731
1732 seq_printf(s, "DDR_CLK\t\t%lu\n",
1733 cinfo->clkin4ddr / 4);
1734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001736
1737 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1738
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001739 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001740}
1741
Archit Taneja5a8b5722011-05-12 17:26:29 +05301742void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001743{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301744 struct platform_device *dsidev;
1745 int i;
1746
1747 for (i = 0; i < MAX_NUM_DSI; i++) {
1748 dsidev = dsi_get_dsidev_from_id(i);
1749 if (dsidev)
1750 dsi_dump_dsidev_clocks(dsidev, s);
1751 }
1752}
1753
1754#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1755static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1756 struct seq_file *s)
1757{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301758 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001759 unsigned long flags;
1760 struct dsi_irq_stats stats;
1761
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301762 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001763
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301764 stats = dsi->irq_stats;
1765 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1766 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001767
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301768 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001769
1770 seq_printf(s, "period %u ms\n",
1771 jiffies_to_msecs(jiffies - stats.last_reset));
1772
1773 seq_printf(s, "irqs %d\n", stats.irq_count);
1774#define PIS(x) \
1775 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1776
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001777 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001778 PIS(VC0);
1779 PIS(VC1);
1780 PIS(VC2);
1781 PIS(VC3);
1782 PIS(WAKEUP);
1783 PIS(RESYNC);
1784 PIS(PLL_LOCK);
1785 PIS(PLL_UNLOCK);
1786 PIS(PLL_RECALL);
1787 PIS(COMPLEXIO_ERR);
1788 PIS(HS_TX_TIMEOUT);
1789 PIS(LP_RX_TIMEOUT);
1790 PIS(TE_TRIGGER);
1791 PIS(ACK_TRIGGER);
1792 PIS(SYNC_LOST);
1793 PIS(LDO_POWER_GOOD);
1794 PIS(TA_TIMEOUT);
1795#undef PIS
1796
1797#define PIS(x) \
1798 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1799 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1800 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1801 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1802 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1803
1804 seq_printf(s, "-- VC interrupts --\n");
1805 PIS(CS);
1806 PIS(ECC_CORR);
1807 PIS(PACKET_SENT);
1808 PIS(FIFO_TX_OVF);
1809 PIS(FIFO_RX_OVF);
1810 PIS(BTA);
1811 PIS(ECC_NO_CORR);
1812 PIS(FIFO_TX_UDF);
1813 PIS(PP_BUSY_CHANGE);
1814#undef PIS
1815
1816#define PIS(x) \
1817 seq_printf(s, "%-20s %10d\n", #x, \
1818 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1819
1820 seq_printf(s, "-- CIO interrupts --\n");
1821 PIS(ERRSYNCESC1);
1822 PIS(ERRSYNCESC2);
1823 PIS(ERRSYNCESC3);
1824 PIS(ERRESC1);
1825 PIS(ERRESC2);
1826 PIS(ERRESC3);
1827 PIS(ERRCONTROL1);
1828 PIS(ERRCONTROL2);
1829 PIS(ERRCONTROL3);
1830 PIS(STATEULPS1);
1831 PIS(STATEULPS2);
1832 PIS(STATEULPS3);
1833 PIS(ERRCONTENTIONLP0_1);
1834 PIS(ERRCONTENTIONLP1_1);
1835 PIS(ERRCONTENTIONLP0_2);
1836 PIS(ERRCONTENTIONLP1_2);
1837 PIS(ERRCONTENTIONLP0_3);
1838 PIS(ERRCONTENTIONLP1_3);
1839 PIS(ULPSACTIVENOT_ALL0);
1840 PIS(ULPSACTIVENOT_ALL1);
1841#undef PIS
1842}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001843
Archit Taneja5a8b5722011-05-12 17:26:29 +05301844static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001845{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301846 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1847
Archit Taneja5a8b5722011-05-12 17:26:29 +05301848 dsi_dump_dsidev_irqs(dsidev, s);
1849}
1850
1851static void dsi2_dump_irqs(struct seq_file *s)
1852{
1853 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1854
1855 dsi_dump_dsidev_irqs(dsidev, s);
1856}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301857#endif
1858
1859static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1860 struct seq_file *s)
1861{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301862#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001863
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001864 if (dsi_runtime_get(dsidev))
1865 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301866 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001867
1868 DUMPREG(DSI_REVISION);
1869 DUMPREG(DSI_SYSCONFIG);
1870 DUMPREG(DSI_SYSSTATUS);
1871 DUMPREG(DSI_IRQSTATUS);
1872 DUMPREG(DSI_IRQENABLE);
1873 DUMPREG(DSI_CTRL);
1874 DUMPREG(DSI_COMPLEXIO_CFG1);
1875 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1876 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1877 DUMPREG(DSI_CLK_CTRL);
1878 DUMPREG(DSI_TIMING1);
1879 DUMPREG(DSI_TIMING2);
1880 DUMPREG(DSI_VM_TIMING1);
1881 DUMPREG(DSI_VM_TIMING2);
1882 DUMPREG(DSI_VM_TIMING3);
1883 DUMPREG(DSI_CLK_TIMING);
1884 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1885 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1886 DUMPREG(DSI_COMPLEXIO_CFG2);
1887 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1888 DUMPREG(DSI_VM_TIMING4);
1889 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1890 DUMPREG(DSI_VM_TIMING5);
1891 DUMPREG(DSI_VM_TIMING6);
1892 DUMPREG(DSI_VM_TIMING7);
1893 DUMPREG(DSI_STOPCLK_TIMING);
1894
1895 DUMPREG(DSI_VC_CTRL(0));
1896 DUMPREG(DSI_VC_TE(0));
1897 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1898 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1899 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1900 DUMPREG(DSI_VC_IRQSTATUS(0));
1901 DUMPREG(DSI_VC_IRQENABLE(0));
1902
1903 DUMPREG(DSI_VC_CTRL(1));
1904 DUMPREG(DSI_VC_TE(1));
1905 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1906 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1907 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1908 DUMPREG(DSI_VC_IRQSTATUS(1));
1909 DUMPREG(DSI_VC_IRQENABLE(1));
1910
1911 DUMPREG(DSI_VC_CTRL(2));
1912 DUMPREG(DSI_VC_TE(2));
1913 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1914 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1915 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1916 DUMPREG(DSI_VC_IRQSTATUS(2));
1917 DUMPREG(DSI_VC_IRQENABLE(2));
1918
1919 DUMPREG(DSI_VC_CTRL(3));
1920 DUMPREG(DSI_VC_TE(3));
1921 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1922 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1923 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1924 DUMPREG(DSI_VC_IRQSTATUS(3));
1925 DUMPREG(DSI_VC_IRQENABLE(3));
1926
1927 DUMPREG(DSI_DSIPHY_CFG0);
1928 DUMPREG(DSI_DSIPHY_CFG1);
1929 DUMPREG(DSI_DSIPHY_CFG2);
1930 DUMPREG(DSI_DSIPHY_CFG5);
1931
1932 DUMPREG(DSI_PLL_CONTROL);
1933 DUMPREG(DSI_PLL_STATUS);
1934 DUMPREG(DSI_PLL_GO);
1935 DUMPREG(DSI_PLL_CONFIGURATION1);
1936 DUMPREG(DSI_PLL_CONFIGURATION2);
1937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301938 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001939 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001940#undef DUMPREG
1941}
1942
Archit Taneja5a8b5722011-05-12 17:26:29 +05301943static void dsi1_dump_regs(struct seq_file *s)
1944{
1945 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1946
1947 dsi_dump_dsidev_regs(dsidev, s);
1948}
1949
1950static void dsi2_dump_regs(struct seq_file *s)
1951{
1952 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1953
1954 dsi_dump_dsidev_regs(dsidev, s);
1955}
1956
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03001957enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001958 DSI_COMPLEXIO_POWER_OFF = 0x0,
1959 DSI_COMPLEXIO_POWER_ON = 0x1,
1960 DSI_COMPLEXIO_POWER_ULPS = 0x2,
1961};
1962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301963static int dsi_cio_power(struct platform_device *dsidev,
1964 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001965{
1966 int t = 0;
1967
1968 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301969 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001970
1971 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301972 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
1973 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001974 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001975 DSSERR("failed to set complexio power state to "
1976 "%d\n", state);
1977 return -ENODEV;
1978 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001979 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001980 }
1981
1982 return 0;
1983}
1984
Archit Taneja0c656222011-05-16 15:17:09 +05301985static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
1986{
1987 int val;
1988
1989 /* line buffer on OMAP3 is 1024 x 24bits */
1990 /* XXX: for some reason using full buffer size causes
1991 * considerable TX slowdown with update sizes that fill the
1992 * whole buffer */
1993 if (!dss_has_feature(FEAT_DSI_GNQ))
1994 return 1023 * 3;
1995
1996 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
1997
1998 switch (val) {
1999 case 1:
2000 return 512 * 3; /* 512x24 bits */
2001 case 2:
2002 return 682 * 3; /* 682x24 bits */
2003 case 3:
2004 return 853 * 3; /* 853x24 bits */
2005 case 4:
2006 return 1024 * 3; /* 1024x24 bits */
2007 case 5:
2008 return 1194 * 3; /* 1194x24 bits */
2009 case 6:
2010 return 1365 * 3; /* 1365x24 bits */
2011 default:
2012 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002013 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302014 }
2015}
2016
Tomi Valkeinen48368392011-10-13 11:22:39 +03002017static int dsi_set_lane_config(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002018{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302019 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002020 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2021 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2022 static const enum dsi_lane_function functions[] = {
2023 DSI_LANE_CLK,
2024 DSI_LANE_DATA1,
2025 DSI_LANE_DATA2,
2026 DSI_LANE_DATA3,
2027 DSI_LANE_DATA4,
2028 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002029 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002030 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002031
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302032 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302033
Tomi Valkeinen48368392011-10-13 11:22:39 +03002034 for (i = 0; i < dsi->num_lanes_used; ++i) {
2035 unsigned offset = offsets[i];
2036 unsigned polarity, lane_number;
2037 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302038
Tomi Valkeinen48368392011-10-13 11:22:39 +03002039 for (t = 0; t < dsi->num_lanes_supported; ++t)
2040 if (dsi->lanes[t].function == functions[i])
2041 break;
2042
2043 if (t == dsi->num_lanes_supported)
2044 return -EINVAL;
2045
2046 lane_number = t;
2047 polarity = dsi->lanes[t].polarity;
2048
2049 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2050 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302051 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002052
2053 /* clear the unused lanes */
2054 for (; i < dsi->num_lanes_supported; ++i) {
2055 unsigned offset = offsets[i];
2056
2057 r = FLD_MOD(r, 0, offset + 2, offset);
2058 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2059 }
2060
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302061 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002062
Tomi Valkeinen48368392011-10-13 11:22:39 +03002063 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002064}
2065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302066static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002067{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302068 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2069
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002070 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302071 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002072 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2073}
2074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302075static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002076{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302077 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2078
2079 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002080 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2081}
2082
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302083static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002084{
2085 u32 r;
2086 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2087 u32 tlpx_half, tclk_trail, tclk_zero;
2088 u32 tclk_prepare;
2089
2090 /* calculate timings */
2091
2092 /* 1 * DDR_CLK = 2 * UI */
2093
2094 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302095 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002096
2097 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302098 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002099
2100 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302101 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002102
2103 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302104 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002105
2106 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302107 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002108
2109 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302110 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002111
2112 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302113 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114
2115 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302116 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002117
2118 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302119 ths_prepare, ddr2ns(dsidev, ths_prepare),
2120 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002121 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302122 ths_trail, ddr2ns(dsidev, ths_trail),
2123 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002124
2125 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2126 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302127 tlpx_half, ddr2ns(dsidev, tlpx_half),
2128 tclk_trail, ddr2ns(dsidev, tclk_trail),
2129 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002130 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302131 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002132
2133 /* program timings */
2134
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302135 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002136 r = FLD_MOD(r, ths_prepare, 31, 24);
2137 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2138 r = FLD_MOD(r, ths_trail, 15, 8);
2139 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302140 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302142 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143 r = FLD_MOD(r, tlpx_half, 22, 16);
2144 r = FLD_MOD(r, tclk_trail, 15, 8);
2145 r = FLD_MOD(r, tclk_zero, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302146 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002147
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302148 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002149 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302150 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002151}
2152
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002153/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002154static void dsi_cio_enable_lane_override(struct omap_dss_device *dssdev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002155 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002156{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302157 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja75d72472011-05-16 15:17:08 +05302158 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002159 int i;
2160 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002161 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002162
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002163 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002164
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002165 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2166 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002167
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002168 if (mask_p & (1 << i))
2169 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002170
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002171 if (mask_n & (1 << i))
2172 l |= 1 << (i * 2 + (p ? 1 : 0));
2173 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002174
2175 /*
2176 * Bits in REGLPTXSCPDAT4TO0DXDY:
2177 * 17: DY0 18: DX0
2178 * 19: DY1 20: DX1
2179 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302180 * 23: DY3 24: DX3
2181 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002182 */
2183
2184 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302185
2186 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302187 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002188
2189 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302190
2191 /* ENLPTXSCPDAT */
2192 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002193}
2194
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002196{
2197 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302198 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002199 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302200 /* REGLPTXSCPDAT4TO0DXDY */
2201 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002202}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002203
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002204static int dsi_cio_wait_tx_clk_esc_reset(struct omap_dss_device *dssdev)
2205{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002207 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2208 int t, i;
2209 bool in_use[DSI_MAX_NR_LANES];
2210 static const u8 offsets_old[] = { 28, 27, 26 };
2211 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2212 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002213
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002214 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2215 offsets = offsets_old;
2216 else
2217 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002218
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002219 for (i = 0; i < dsi->num_lanes_supported; ++i)
2220 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002221
2222 t = 100000;
2223 while (true) {
2224 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002225 int ok;
2226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302227 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002228
2229 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002230 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2231 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002232 ok++;
2233 }
2234
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002235 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002236 break;
2237
2238 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002239 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2240 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002241 continue;
2242
2243 DSSERR("CIO TXCLKESC%d domain not coming " \
2244 "out of reset\n", i);
2245 }
2246 return -EIO;
2247 }
2248 }
2249
2250 return 0;
2251}
2252
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002253/* return bitmask of enabled lanes, lane0 being the lsb */
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002254static unsigned dsi_get_lane_mask(struct omap_dss_device *dssdev)
2255{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002256 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
2257 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2258 unsigned mask = 0;
2259 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002260
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002261 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2262 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2263 mask |= 1 << i;
2264 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002265
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002266 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002267}
2268
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002269static int dsi_cio_init(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002270{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302271 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302272 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002273 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002274 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002275
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002276 DSSDBGF();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002277
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002278 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002279 if (r)
2280 return r;
Tomi Valkeinend1f58572010-07-30 11:57:57 +03002281
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002283
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002284 /* A dummy read using the SCP interface to any DSIPHY register is
2285 * required after DSIPHY reset to complete the reset of the DSI complex
2286 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302287 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002288
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002290 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2291 r = -EIO;
2292 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002293 }
2294
Tomi Valkeinen48368392011-10-13 11:22:39 +03002295 r = dsi_set_lane_config(dssdev);
2296 if (r)
2297 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002298
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002299 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302300 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002301 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2302 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2303 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2304 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302305 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002306
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302307 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002308 unsigned mask_p;
2309 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302310
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002311 DSSDBG("manual ulps exit\n");
2312
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002313 /* ULPS is exited by Mark-1 state for 1ms, followed by
2314 * stop state. DSS HW cannot do this via the normal
2315 * ULPS exit sequence, as after reset the DSS HW thinks
2316 * that we are not in ULPS mode, and refuses to send the
2317 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002318 * manually by setting positive lines high and negative lines
2319 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002320 */
2321
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002322 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302323
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002324 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2325 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2326 continue;
2327 mask_p |= 1 << i;
2328 }
Archit Taneja75d72472011-05-16 15:17:08 +05302329
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002330 dsi_cio_enable_lane_override(dssdev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002331 }
2332
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002334 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002335 goto err_cio_pwr;
2336
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302337 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002338 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2339 r = -ENODEV;
2340 goto err_cio_pwr_dom;
2341 }
2342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302343 dsi_if_enable(dsidev, true);
2344 dsi_if_enable(dsidev, false);
2345 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002346
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002347 r = dsi_cio_wait_tx_clk_esc_reset(dssdev);
2348 if (r)
2349 goto err_tx_clk_esc_rst;
2350
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302351 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002352 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2353 ktime_t wait = ns_to_ktime(1000 * 1000);
2354 set_current_state(TASK_UNINTERRUPTIBLE);
2355 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2356
2357 /* Disable the override. The lanes should be set to Mark-11
2358 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302359 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002360 }
2361
2362 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302363 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002364
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302365 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002366
Archit Tanejadca2b152012-08-16 18:02:00 +05302367 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302368 /* DDR_CLK_ALWAYS_ON */
2369 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302370 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302371 }
2372
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302373 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002374
2375 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002376
2377 return 0;
2378
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002379err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302380 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002381err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302382 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002383err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302384 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302385 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002386err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302387 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002388 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002389 return r;
2390}
2391
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002392static void dsi_cio_uninit(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002393{
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002394 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002395 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302396
Archit Taneja8af6ff02011-09-05 16:48:27 +05302397 /* DDR_CLK_ALWAYS_ON */
2398 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2399
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302400 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2401 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002402 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dssdev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002403}
2404
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302405static void dsi_config_tx_fifo(struct platform_device *dsidev,
2406 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002407 enum fifo_size size3, enum fifo_size size4)
2408{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302409 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002410 u32 r = 0;
2411 int add = 0;
2412 int i;
2413
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302414 dsi->vc[0].fifo_size = size1;
2415 dsi->vc[1].fifo_size = size2;
2416 dsi->vc[2].fifo_size = size3;
2417 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002418
2419 for (i = 0; i < 4; i++) {
2420 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302421 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002422
2423 if (add + size > 4) {
2424 DSSERR("Illegal FIFO configuration\n");
2425 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002426 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002427 }
2428
2429 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2430 r |= v << (8 * i);
2431 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2432 add += size;
2433 }
2434
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302435 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002436}
2437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302438static void dsi_config_rx_fifo(struct platform_device *dsidev,
2439 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002440 enum fifo_size size3, enum fifo_size size4)
2441{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302442 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002443 u32 r = 0;
2444 int add = 0;
2445 int i;
2446
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302447 dsi->vc[0].fifo_size = size1;
2448 dsi->vc[1].fifo_size = size2;
2449 dsi->vc[2].fifo_size = size3;
2450 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002451
2452 for (i = 0; i < 4; i++) {
2453 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302454 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002455
2456 if (add + size > 4) {
2457 DSSERR("Illegal FIFO configuration\n");
2458 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002459 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460 }
2461
2462 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2463 r |= v << (8 * i);
2464 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2465 add += size;
2466 }
2467
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469}
2470
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302471static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002472{
2473 u32 r;
2474
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302475 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002476 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302477 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002478
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302479 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002480 DSSERR("TX_STOP bit not going down\n");
2481 return -EIO;
2482 }
2483
2484 return 0;
2485}
2486
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302487static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002488{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302489 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002490}
2491
2492static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2493{
Archit Taneja2e868db2011-05-12 17:26:28 +05302494 struct dsi_packet_sent_handler_data *vp_data =
2495 (struct dsi_packet_sent_handler_data *) data;
2496 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302497 const int channel = dsi->update_channel;
2498 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002499
Archit Taneja2e868db2011-05-12 17:26:28 +05302500 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2501 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002502}
2503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002505{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302506 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302507 DECLARE_COMPLETION_ONSTACK(completion);
2508 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002509 int r = 0;
2510 u8 bit;
2511
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302512 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002513
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302514 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302515 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002516 if (r)
2517 goto err0;
2518
2519 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302520 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002521 if (wait_for_completion_timeout(&completion,
2522 msecs_to_jiffies(10)) == 0) {
2523 DSSERR("Failed to complete previous frame transfer\n");
2524 r = -EIO;
2525 goto err1;
2526 }
2527 }
2528
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302529 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302530 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002531
2532 return 0;
2533err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302534 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302535 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002536err0:
2537 return r;
2538}
2539
2540static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2541{
Archit Taneja2e868db2011-05-12 17:26:28 +05302542 struct dsi_packet_sent_handler_data *l4_data =
2543 (struct dsi_packet_sent_handler_data *) data;
2544 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302545 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002546
Archit Taneja2e868db2011-05-12 17:26:28 +05302547 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2548 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002549}
2550
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302551static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002552{
Archit Taneja2e868db2011-05-12 17:26:28 +05302553 DECLARE_COMPLETION_ONSTACK(completion);
2554 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002555 int r = 0;
2556
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302557 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302558 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002559 if (r)
2560 goto err0;
2561
2562 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302563 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002564 if (wait_for_completion_timeout(&completion,
2565 msecs_to_jiffies(10)) == 0) {
2566 DSSERR("Failed to complete previous l4 transfer\n");
2567 r = -EIO;
2568 goto err1;
2569 }
2570 }
2571
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302572 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302573 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002574
2575 return 0;
2576err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302577 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302578 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002579err0:
2580 return r;
2581}
2582
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302583static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002584{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302585 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2586
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302587 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002588
2589 WARN_ON(in_interrupt());
2590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302591 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002592 return 0;
2593
Archit Tanejad6049142011-08-22 11:58:08 +05302594 switch (dsi->vc[channel].source) {
2595 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302596 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302597 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302598 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002599 default:
2600 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002601 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002602 }
2603}
2604
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302605static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2606 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002607{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002608 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2609 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002610
2611 enable = enable ? 1 : 0;
2612
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302613 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002614
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302615 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2616 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002617 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2618 return -EIO;
2619 }
2620
2621 return 0;
2622}
2623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002625{
2626 u32 r;
2627
2628 DSSDBGF("%d", channel);
2629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302630 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631
2632 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2633 DSSERR("VC(%d) busy when trying to configure it!\n",
2634 channel);
2635
2636 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2637 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2638 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2639 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2640 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2641 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2642 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002643 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2644 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002645
2646 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2647 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002650}
2651
Archit Tanejad6049142011-08-22 11:58:08 +05302652static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2653 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002654{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302655 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2656
Archit Tanejad6049142011-08-22 11:58:08 +05302657 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002658 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
2660 DSSDBGF("%d", channel);
2661
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002663
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002665
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002666 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002668 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002669 return -EIO;
2670 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002671
Archit Tanejad6049142011-08-22 11:58:08 +05302672 /* SOURCE, 0 = L4, 1 = video port */
2673 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002674
Archit Taneja9613c022011-03-22 06:33:36 -05002675 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302676 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2677 bool enable = source == DSI_VC_SOURCE_VP;
2678 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2679 }
Archit Taneja9613c022011-03-22 06:33:36 -05002680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002682
Archit Tanejad6049142011-08-22 11:58:08 +05302683 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002684
2685 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002686}
2687
Archit Taneja1ffefe72011-05-12 17:26:24 +05302688void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2689 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002690{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302692 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302693
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302696 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002697
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302698 dsi_vc_enable(dsidev, channel, 0);
2699 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002700
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302701 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002702
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302703 dsi_vc_enable(dsidev, channel, 1);
2704 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302707
2708 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302709 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302710 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002712EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302718 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2720 (val >> 0) & 0xff,
2721 (val >> 8) & 0xff,
2722 (val >> 16) & 0xff,
2723 (val >> 24) & 0xff);
2724 }
2725}
2726
2727static void dsi_show_rx_ack_with_err(u16 err)
2728{
2729 DSSERR("\tACK with ERROR (%#x):\n", err);
2730 if (err & (1 << 0))
2731 DSSERR("\t\tSoT Error\n");
2732 if (err & (1 << 1))
2733 DSSERR("\t\tSoT Sync Error\n");
2734 if (err & (1 << 2))
2735 DSSERR("\t\tEoT Sync Error\n");
2736 if (err & (1 << 3))
2737 DSSERR("\t\tEscape Mode Entry Command Error\n");
2738 if (err & (1 << 4))
2739 DSSERR("\t\tLP Transmit Sync Error\n");
2740 if (err & (1 << 5))
2741 DSSERR("\t\tHS Receive Timeout Error\n");
2742 if (err & (1 << 6))
2743 DSSERR("\t\tFalse Control Error\n");
2744 if (err & (1 << 7))
2745 DSSERR("\t\t(reserved7)\n");
2746 if (err & (1 << 8))
2747 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2748 if (err & (1 << 9))
2749 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2750 if (err & (1 << 10))
2751 DSSERR("\t\tChecksum Error\n");
2752 if (err & (1 << 11))
2753 DSSERR("\t\tData type not recognized\n");
2754 if (err & (1 << 12))
2755 DSSERR("\t\tInvalid VC ID\n");
2756 if (err & (1 << 13))
2757 DSSERR("\t\tInvalid Transmission Length\n");
2758 if (err & (1 << 14))
2759 DSSERR("\t\t(reserved14)\n");
2760 if (err & (1 << 15))
2761 DSSERR("\t\tDSI Protocol Violation\n");
2762}
2763
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302764static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2765 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002766{
2767 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769 u32 val;
2770 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002772 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302774 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002775 u16 err = FLD_GET(val, 23, 8);
2776 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302777 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002778 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002779 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302780 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002781 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302783 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002784 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787 } else {
2788 DSSERR("\tunknown datatype 0x%02x\n", dt);
2789 }
2790 }
2791 return 0;
2792}
2793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302794static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002795{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302796 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2797
2798 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002799 DSSDBG("dsi_vc_send_bta %d\n", channel);
2800
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302801 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002802
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302803 /* RX_FIFO_NOT_EMPTY */
2804 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302806 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002807 }
2808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302809 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002810
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002811 /* flush posted write */
2812 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2813
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814 return 0;
2815}
2816
Archit Taneja1ffefe72011-05-12 17:26:24 +05302817int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002818{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302819 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002820 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002821 int r = 0;
2822 u32 err;
2823
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302824 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002825 &completion, DSI_VC_IRQ_BTA);
2826 if (r)
2827 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002828
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302829 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002830 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002831 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002832 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002833
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302834 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002835 if (r)
2836 goto err2;
2837
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002838 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002839 msecs_to_jiffies(500)) == 0) {
2840 DSSERR("Failed to receive BTA\n");
2841 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002842 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 }
2844
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302845 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002846 if (err) {
2847 DSSERR("Error while sending BTA: %x\n", err);
2848 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002849 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002851err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002853 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002854err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302855 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002856 &completion, DSI_VC_IRQ_BTA);
2857err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002858 return r;
2859}
2860EXPORT_SYMBOL(dsi_vc_send_bta_sync);
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2863 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302865 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002866 u32 val;
2867 u8 data_id;
2868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302871 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002872
2873 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2874 FLD_VAL(ecc, 31, 24);
2875
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302876 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877}
2878
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302879static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2880 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881{
2882 u32 val;
2883
2884 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2885
2886/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2887 b1, b2, b3, b4, val); */
2888
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890}
2891
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2893 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894{
2895 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302896 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897 int i;
2898 u8 *p;
2899 int r = 0;
2900 u8 b1, b2, b3, b4;
2901
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302902 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002903 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2904
2905 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302906 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907 DSSERR("unable to send long packet: packet too long.\n");
2908 return -EINVAL;
2909 }
2910
Archit Tanejad6049142011-08-22 11:58:08 +05302911 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002912
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002915 p = data;
2916 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302917 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919
2920 b1 = *p++;
2921 b2 = *p++;
2922 b3 = *p++;
2923 b4 = *p++;
2924
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302925 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 }
2927
2928 i = len % 4;
2929 if (i) {
2930 b1 = 0; b2 = 0; b3 = 0;
2931
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302932 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933 DSSDBG("\tsending remainder bytes %d\n", i);
2934
2935 switch (i) {
2936 case 3:
2937 b1 = *p++;
2938 b2 = *p++;
2939 b3 = *p++;
2940 break;
2941 case 2:
2942 b1 = *p++;
2943 b2 = *p++;
2944 break;
2945 case 1:
2946 b1 = *p++;
2947 break;
2948 }
2949
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951 }
2952
2953 return r;
2954}
2955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
2957 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302959 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960 u32 r;
2961 u8 data_id;
2962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302965 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
2967 channel,
2968 data_type, data & 0xff, (data >> 8) & 0xff);
2969
Archit Tanejad6049142011-08-22 11:58:08 +05302970 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302972 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002973 DSSERR("ERROR FIFO FULL, aborting transfer\n");
2974 return -EINVAL;
2975 }
2976
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302977 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002978
2979 r = (data_id << 0) | (data << 8) | (ecc << 24);
2980
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302981 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982
2983 return 0;
2984}
2985
Archit Taneja1ffefe72011-05-12 17:26:24 +05302986int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002987{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302988 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302989
Archit Taneja18b7d092011-09-05 17:01:08 +05302990 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
2991 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992}
2993EXPORT_SYMBOL(dsi_vc_send_null);
2994
Archit Taneja6ff8aa32011-08-25 18:35:58 +05302995static int dsi_vc_write_nosync_common(struct omap_dss_device *dssdev,
2996 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302998 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999 int r;
3000
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303001 if (len == 0) {
3002 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303003 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303004 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3005 } else if (len == 1) {
3006 r = dsi_vc_send_short(dsidev, channel,
3007 type == DSS_DSI_CONTENT_GENERIC ?
3008 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303009 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003010 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303011 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303012 type == DSS_DSI_CONTENT_GENERIC ?
3013 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303014 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015 data[0] | (data[1] << 8), 0);
3016 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303017 r = dsi_vc_send_long(dsidev, channel,
3018 type == DSS_DSI_CONTENT_GENERIC ?
3019 MIPI_DSI_GENERIC_LONG_WRITE :
3020 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003021 }
3022
3023 return r;
3024}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303025
3026int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3027 u8 *data, int len)
3028{
3029 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3030 DSS_DSI_CONTENT_DCS);
3031}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003032EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3033
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303034int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3035 u8 *data, int len)
3036{
3037 return dsi_vc_write_nosync_common(dssdev, channel, data, len,
3038 DSS_DSI_CONTENT_GENERIC);
3039}
3040EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3041
3042static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3043 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003044{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303045 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003046 int r;
3047
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303048 r = dsi_vc_write_nosync_common(dssdev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003050 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003051
Archit Taneja1ffefe72011-05-12 17:26:24 +05303052 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003053 if (r)
3054 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003055
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303056 /* RX_FIFO_NOT_EMPTY */
3057 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003058 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303059 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003060 r = -EIO;
3061 goto err;
3062 }
3063
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003064 return 0;
3065err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303066 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003067 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068 return r;
3069}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303070
3071int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3072 int len)
3073{
3074 return dsi_vc_write_common(dssdev, channel, data, len,
3075 DSS_DSI_CONTENT_DCS);
3076}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077EXPORT_SYMBOL(dsi_vc_dcs_write);
3078
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303079int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3080 int len)
3081{
3082 return dsi_vc_write_common(dssdev, channel, data, len,
3083 DSS_DSI_CONTENT_GENERIC);
3084}
3085EXPORT_SYMBOL(dsi_vc_generic_write);
3086
Archit Taneja1ffefe72011-05-12 17:26:24 +05303087int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003088{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303089 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003090}
3091EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3092
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303093int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3094{
3095 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3096}
3097EXPORT_SYMBOL(dsi_vc_generic_write_0);
3098
Archit Taneja1ffefe72011-05-12 17:26:24 +05303099int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3100 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003101{
3102 u8 buf[2];
3103 buf[0] = dcs_cmd;
3104 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303105 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003106}
3107EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3108
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303109int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3110 u8 param)
3111{
3112 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3113}
3114EXPORT_SYMBOL(dsi_vc_generic_write_1);
3115
3116int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3117 u8 param1, u8 param2)
3118{
3119 u8 buf[2];
3120 buf[0] = param1;
3121 buf[1] = param2;
3122 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3123}
3124EXPORT_SYMBOL(dsi_vc_generic_write_2);
3125
Archit Tanejab8509752011-08-30 15:48:23 +05303126static int dsi_vc_dcs_send_read_request(struct omap_dss_device *dssdev,
3127 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003128{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303129 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303130 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303131 int r;
3132
3133 if (dsi->debug_read)
3134 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3135 channel, dcs_cmd);
3136
3137 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3138 if (r) {
3139 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3140 " failed\n", channel, dcs_cmd);
3141 return r;
3142 }
3143
3144 return 0;
3145}
3146
Archit Tanejab3b89c02011-08-30 16:07:39 +05303147static int dsi_vc_generic_send_read_request(struct omap_dss_device *dssdev,
3148 int channel, u8 *reqdata, int reqlen)
3149{
3150 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3152 u16 data;
3153 u8 data_type;
3154 int r;
3155
3156 if (dsi->debug_read)
3157 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3158 channel, reqlen);
3159
3160 if (reqlen == 0) {
3161 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3162 data = 0;
3163 } else if (reqlen == 1) {
3164 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3165 data = reqdata[0];
3166 } else if (reqlen == 2) {
3167 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3168 data = reqdata[0] | (reqdata[1] << 8);
3169 } else {
3170 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003171 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303172 }
3173
3174 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3175 if (r) {
3176 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3177 " failed\n", channel, reqlen);
3178 return r;
3179 }
3180
3181 return 0;
3182}
3183
3184static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3185 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303186{
3187 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003188 u32 val;
3189 u8 dt;
3190 int r;
3191
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003192 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303193 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003194 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003195 r = -EIO;
3196 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003197 }
3198
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303199 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303200 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003201 DSSDBG("\theader: %08x\n", val);
3202 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303203 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204 u16 err = FLD_GET(val, 23, 8);
3205 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003206 r = -EIO;
3207 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003208
Archit Tanejab3b89c02011-08-30 16:07:39 +05303209 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3210 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3211 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003212 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303213 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303214 DSSDBG("\t%s short response, 1 byte: %02x\n",
3215 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3216 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003217
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003218 if (buflen < 1) {
3219 r = -EIO;
3220 goto err;
3221 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222
3223 buf[0] = data;
3224
3225 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303226 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3227 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3228 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003229 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303230 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303231 DSSDBG("\t%s short response, 2 byte: %04x\n",
3232 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3233 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003235 if (buflen < 2) {
3236 r = -EIO;
3237 goto err;
3238 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003239
3240 buf[0] = data & 0xff;
3241 buf[1] = (data >> 8) & 0xff;
3242
3243 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303244 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3245 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3246 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003247 int w;
3248 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303249 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303250 DSSDBG("\t%s long response, len %d\n",
3251 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3252 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003254 if (len > buflen) {
3255 r = -EIO;
3256 goto err;
3257 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258
3259 /* two byte checksum ends the packet, not included in len */
3260 for (w = 0; w < len + 2;) {
3261 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303262 val = dsi_read_reg(dsidev,
3263 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303264 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003265 DSSDBG("\t\t%02x %02x %02x %02x\n",
3266 (val >> 0) & 0xff,
3267 (val >> 8) & 0xff,
3268 (val >> 16) & 0xff,
3269 (val >> 24) & 0xff);
3270
3271 for (b = 0; b < 4; ++b) {
3272 if (w < len)
3273 buf[w] = (val >> (b * 8)) & 0xff;
3274 /* we discard the 2 byte checksum */
3275 ++w;
3276 }
3277 }
3278
3279 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003280 } else {
3281 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003282 r = -EIO;
3283 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003284 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003285
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003286err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303287 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3288 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003289
Archit Tanejab8509752011-08-30 15:48:23 +05303290 return r;
3291}
3292
3293int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3294 u8 *buf, int buflen)
3295{
3296 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3297 int r;
3298
3299 r = dsi_vc_dcs_send_read_request(dssdev, channel, dcs_cmd);
3300 if (r)
3301 goto err;
3302
3303 r = dsi_vc_send_bta_sync(dssdev, channel);
3304 if (r)
3305 goto err;
3306
Archit Tanejab3b89c02011-08-30 16:07:39 +05303307 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3308 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303309 if (r < 0)
3310 goto err;
3311
3312 if (r != buflen) {
3313 r = -EIO;
3314 goto err;
3315 }
3316
3317 return 0;
3318err:
3319 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3320 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003321}
3322EXPORT_SYMBOL(dsi_vc_dcs_read);
3323
Archit Tanejab3b89c02011-08-30 16:07:39 +05303324static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3325 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3326{
3327 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3328 int r;
3329
3330 r = dsi_vc_generic_send_read_request(dssdev, channel, reqdata, reqlen);
3331 if (r)
3332 return r;
3333
3334 r = dsi_vc_send_bta_sync(dssdev, channel);
3335 if (r)
3336 return r;
3337
3338 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3339 DSS_DSI_CONTENT_GENERIC);
3340 if (r < 0)
3341 return r;
3342
3343 if (r != buflen) {
3344 r = -EIO;
3345 return r;
3346 }
3347
3348 return 0;
3349}
3350
3351int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3352 int buflen)
3353{
3354 int r;
3355
3356 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3357 if (r) {
3358 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3359 return r;
3360 }
3361
3362 return 0;
3363}
3364EXPORT_SYMBOL(dsi_vc_generic_read_0);
3365
3366int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3367 u8 *buf, int buflen)
3368{
3369 int r;
3370
3371 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3372 if (r) {
3373 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3374 return r;
3375 }
3376
3377 return 0;
3378}
3379EXPORT_SYMBOL(dsi_vc_generic_read_1);
3380
3381int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3382 u8 param1, u8 param2, u8 *buf, int buflen)
3383{
3384 int r;
3385 u8 reqdata[2];
3386
3387 reqdata[0] = param1;
3388 reqdata[1] = param2;
3389
3390 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3391 if (r) {
3392 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3393 return r;
3394 }
3395
3396 return 0;
3397}
3398EXPORT_SYMBOL(dsi_vc_generic_read_2);
3399
Archit Taneja1ffefe72011-05-12 17:26:24 +05303400int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3401 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003402{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303403 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3404
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303405 return dsi_vc_send_short(dsidev, channel,
3406 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003407}
3408EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3409
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303410static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303412 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003413 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003414 int r, i;
3415 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003416
3417 DSSDBGF();
3418
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303419 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003420
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303421 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003422
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303423 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003424 return 0;
3425
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003426 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303427 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003428 dsi_if_enable(dsidev, 0);
3429 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3430 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003431 }
3432
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303433 dsi_sync_vc(dsidev, 0);
3434 dsi_sync_vc(dsidev, 1);
3435 dsi_sync_vc(dsidev, 2);
3436 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003439
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303440 dsi_vc_enable(dsidev, 0, false);
3441 dsi_vc_enable(dsidev, 1, false);
3442 dsi_vc_enable(dsidev, 2, false);
3443 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003444
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303445 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003446 DSSERR("HS busy when enabling ULPS\n");
3447 return -EIO;
3448 }
3449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303450 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003451 DSSERR("LP busy when enabling ULPS\n");
3452 return -EIO;
3453 }
3454
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303455 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003456 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3457 if (r)
3458 return r;
3459
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003460 mask = 0;
3461
3462 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3463 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3464 continue;
3465 mask |= 1 << i;
3466 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003467 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3468 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003469 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003470
Tomi Valkeinena702c852011-10-12 10:10:21 +03003471 /* flush posted write and wait for SCP interface to finish the write */
3472 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003473
3474 if (wait_for_completion_timeout(&completion,
3475 msecs_to_jiffies(1000)) == 0) {
3476 DSSERR("ULPS enable timeout\n");
3477 r = -EIO;
3478 goto err;
3479 }
3480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303481 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003482 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3483
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003484 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003485 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003486
Tomi Valkeinena702c852011-10-12 10:10:21 +03003487 /* flush posted write and wait for SCP interface to finish the write */
3488 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003489
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303490 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003491
3492 dsi_if_enable(dsidev, false);
3493
3494 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303495
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003496 return 0;
3497
3498err:
3499 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3501 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003503
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003504static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3505 unsigned ticks, bool x4, bool x16)
3506{
3507 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003508 unsigned long total_ticks;
3509 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303510
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003511 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003514 fck = dsi_fclk_rate(dsidev);
3515
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303517 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003519 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3520 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3521 dsi_write_reg(dsidev, DSI_TIMING2, r);
3522
3523 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3524
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3526 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303527 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3528 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003529}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003531static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3532 bool x8, bool x16)
3533{
3534 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535 unsigned long total_ticks;
3536 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303537
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003538 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003541 fck = dsi_fclk_rate(dsidev);
3542
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303544 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003546 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3547 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3548 dsi_write_reg(dsidev, DSI_TIMING1, r);
3549
3550 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3553 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303554 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3555 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003556}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003557
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003558static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3559 unsigned ticks, bool x4, bool x16)
3560{
3561 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003562 unsigned long total_ticks;
3563 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003568 fck = dsi_fclk_rate(dsidev);
3569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003573 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3574 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3575 dsi_write_reg(dsidev, DSI_TIMING1, r);
3576
3577 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3578
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3580 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303581 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3582 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003584
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003585static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3586 unsigned ticks, bool x4, bool x16)
3587{
3588 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003589 unsigned long total_ticks;
3590 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003592 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003594 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003595 fck = dsi_get_txbyteclkhs(dsidev);
3596
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003597 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303598 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003600 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3601 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3602 dsi_write_reg(dsidev, DSI_TIMING2, r);
3603
3604 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3605
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003606 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3607 total_ticks,
3608 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303609 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003610}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303611
3612static void dsi_config_vp_num_line_buffers(struct omap_dss_device *dssdev)
3613{
3614 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05303615 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303616 int num_line_buffers;
3617
Archit Tanejadca2b152012-08-16 18:02:00 +05303618 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05303619 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05303620 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303621 unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Tanejae67458a2012-08-13 14:17:30 +05303622 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303623 /*
3624 * Don't use line buffers if width is greater than the video
3625 * port's line buffer size
3626 */
3627 if (line_buf_size <= timings->x_res * bpp / 8)
3628 num_line_buffers = 0;
3629 else
3630 num_line_buffers = 2;
3631 } else {
3632 /* Use maximum number of line buffers in command mode */
3633 num_line_buffers = 2;
3634 }
3635
3636 /* LINE_BUFFER */
3637 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3638}
3639
3640static void dsi_config_vp_sync_events(struct omap_dss_device *dssdev)
3641{
3642 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303643 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3644 bool vsync_end = dsi->vm_timings.vp_vsync_end;
3645 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303646 u32 r;
3647
3648 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303649 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3650 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3651 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303652 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
3653 r = FLD_MOD(r, vsync_end, 16, 16); /* VP_VSYNC_END */
3654 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
3655 r = FLD_MOD(r, hsync_end, 18, 18); /* VP_HSYNC_END */
3656 dsi_write_reg(dsidev, DSI_CTRL, r);
3657}
3658
3659static void dsi_config_blanking_modes(struct omap_dss_device *dssdev)
3660{
3661 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303662 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3663 int blanking_mode = dsi->vm_timings.blanking_mode;
3664 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3665 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3666 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303667 u32 r;
3668
3669 /*
3670 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3671 * 1 = Long blanking packets are sent in corresponding blanking periods
3672 */
3673 r = dsi_read_reg(dsidev, DSI_CTRL);
3674 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3675 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3676 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3677 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3678 dsi_write_reg(dsidev, DSI_CTRL, r);
3679}
3680
Archit Taneja6f28c292012-05-15 11:32:18 +05303681/*
3682 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3683 * results in maximum transition time for data and clock lanes to enter and
3684 * exit HS mode. Hence, this is the scenario where the least amount of command
3685 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3686 * clock cycles that can be used to interleave command mode data in HS so that
3687 * all scenarios are satisfied.
3688 */
3689static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3690 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3691{
3692 int transition;
3693
3694 /*
3695 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3696 * time of data lanes only, if it isn't set, we need to consider HS
3697 * transition time of both data and clock lanes. HS transition time
3698 * of Scenario 3 is considered.
3699 */
3700 if (ddr_alwon) {
3701 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3702 } else {
3703 int trans1, trans2;
3704 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3705 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3706 enter_hs + 1;
3707 transition = max(trans1, trans2);
3708 }
3709
3710 return blank > transition ? blank - transition : 0;
3711}
3712
3713/*
3714 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3715 * results in maximum transition time for data lanes to enter and exit LP mode.
3716 * Hence, this is the scenario where the least amount of command mode data can
3717 * be interleaved. We program the minimum amount of bytes that can be
3718 * interleaved in LP so that all scenarios are satisfied.
3719 */
3720static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3721 int lp_clk_div, int tdsi_fclk)
3722{
3723 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3724 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3725 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3726 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3727 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3728
3729 /* maximum LP transition time according to Scenario 1 */
3730 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3731
3732 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3733 tlp_avail = thsbyte_clk * (blank - trans_lp);
3734
Archit Taneja2e063c32012-06-04 13:36:34 +05303735 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303736
3737 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3738 26) / 16;
3739
3740 return max(lp_inter, 0);
3741}
3742
3743static void dsi_config_cmd_mode_interleaving(struct omap_dss_device *dssdev)
3744{
3745 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3746 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3747 int blanking_mode;
3748 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3749 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3750 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3751 int tclk_trail, ths_exit, exiths_clk;
3752 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303753 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303754 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303755 int ndl = dsi->num_lanes_used - 1;
3756 int dsi_fclk_hsdiv = dssdev->clocks.dsi.regm_dsi + 1;
3757 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3758 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3759 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3760 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3761 u32 r;
3762
3763 r = dsi_read_reg(dsidev, DSI_CTRL);
3764 blanking_mode = FLD_GET(r, 20, 20);
3765 hfp_blanking_mode = FLD_GET(r, 21, 21);
3766 hbp_blanking_mode = FLD_GET(r, 22, 22);
3767 hsa_blanking_mode = FLD_GET(r, 23, 23);
3768
3769 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3770 hbp = FLD_GET(r, 11, 0);
3771 hfp = FLD_GET(r, 23, 12);
3772 hsa = FLD_GET(r, 31, 24);
3773
3774 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3775 ddr_clk_post = FLD_GET(r, 7, 0);
3776 ddr_clk_pre = FLD_GET(r, 15, 8);
3777
3778 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3779 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3780 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3781
3782 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3783 lp_clk_div = FLD_GET(r, 12, 0);
3784 ddr_alwon = FLD_GET(r, 13, 13);
3785
3786 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3787 ths_exit = FLD_GET(r, 7, 0);
3788
3789 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3790 tclk_trail = FLD_GET(r, 15, 8);
3791
3792 exiths_clk = ths_exit + tclk_trail;
3793
3794 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3795 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3796
3797 if (!hsa_blanking_mode) {
3798 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3799 enter_hs_mode_lat, exit_hs_mode_lat,
3800 exiths_clk, ddr_clk_pre, ddr_clk_post);
3801 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3802 enter_hs_mode_lat, exit_hs_mode_lat,
3803 lp_clk_div, dsi_fclk_hsdiv);
3804 }
3805
3806 if (!hfp_blanking_mode) {
3807 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3808 enter_hs_mode_lat, exit_hs_mode_lat,
3809 exiths_clk, ddr_clk_pre, ddr_clk_post);
3810 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3811 enter_hs_mode_lat, exit_hs_mode_lat,
3812 lp_clk_div, dsi_fclk_hsdiv);
3813 }
3814
3815 if (!hbp_blanking_mode) {
3816 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3817 enter_hs_mode_lat, exit_hs_mode_lat,
3818 exiths_clk, ddr_clk_pre, ddr_clk_post);
3819
3820 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3821 enter_hs_mode_lat, exit_hs_mode_lat,
3822 lp_clk_div, dsi_fclk_hsdiv);
3823 }
3824
3825 if (!blanking_mode) {
3826 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3827 enter_hs_mode_lat, exit_hs_mode_lat,
3828 exiths_clk, ddr_clk_pre, ddr_clk_post);
3829
3830 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3831 enter_hs_mode_lat, exit_hs_mode_lat,
3832 lp_clk_div, dsi_fclk_hsdiv);
3833 }
3834
3835 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3836 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3837 bl_interleave_hs);
3838
3839 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3840 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3841 bl_interleave_lp);
3842
3843 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3844 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3845 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3846 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3847 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3848
3849 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3850 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3851 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3852 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3853 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3854
3855 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3856 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3857 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3858 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3859}
3860
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003861static int dsi_proto_config(struct omap_dss_device *dssdev)
3862{
3863 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja02c39602012-08-10 15:01:33 +05303864 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003865 u32 r;
3866 int buswidth = 0;
3867
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303868 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003869 DSI_FIFO_SIZE_32,
3870 DSI_FIFO_SIZE_32,
3871 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003872
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303873 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003874 DSI_FIFO_SIZE_32,
3875 DSI_FIFO_SIZE_32,
3876 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003877
3878 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303879 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3880 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3881 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3882 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003883
Archit Taneja02c39602012-08-10 15:01:33 +05303884 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885 case 16:
3886 buswidth = 0;
3887 break;
3888 case 18:
3889 buswidth = 1;
3890 break;
3891 case 24:
3892 buswidth = 2;
3893 break;
3894 default:
3895 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003896 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003897 }
3898
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303899 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003900 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3901 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3902 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3903 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3904 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3905 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003906 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3907 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003908 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3909 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3910 /* DCS_CMD_CODE, 1=start, 0=continue */
3911 r = FLD_MOD(r, 0, 25, 25);
3912 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003913
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303914 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003915
Archit Taneja8af6ff02011-09-05 16:48:27 +05303916 dsi_config_vp_num_line_buffers(dssdev);
3917
Archit Tanejadca2b152012-08-16 18:02:00 +05303918 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303919 dsi_config_vp_sync_events(dssdev);
3920 dsi_config_blanking_modes(dssdev);
Archit Taneja6f28c292012-05-15 11:32:18 +05303921 dsi_config_cmd_mode_interleaving(dssdev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303922 }
3923
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303924 dsi_vc_initial_config(dsidev, 0);
3925 dsi_vc_initial_config(dsidev, 1);
3926 dsi_vc_initial_config(dsidev, 2);
3927 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928
3929 return 0;
3930}
3931
3932static void dsi_proto_timings(struct omap_dss_device *dssdev)
3933{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303934 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinendb186442011-10-13 16:12:29 +03003935 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3937 unsigned tclk_pre, tclk_post;
3938 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3939 unsigned ths_trail, ths_exit;
3940 unsigned ddr_clk_pre, ddr_clk_post;
3941 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3942 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003943 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003944 u32 r;
3945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303946 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003947 ths_prepare = FLD_GET(r, 31, 24);
3948 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3949 ths_zero = ths_prepare_ths_zero - ths_prepare;
3950 ths_trail = FLD_GET(r, 15, 8);
3951 ths_exit = FLD_GET(r, 7, 0);
3952
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303953 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003954 tlpx = FLD_GET(r, 22, 16) * 2;
3955 tclk_trail = FLD_GET(r, 15, 8);
3956 tclk_zero = FLD_GET(r, 7, 0);
3957
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303958 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003959 tclk_prepare = FLD_GET(r, 7, 0);
3960
3961 /* min 8*UI */
3962 tclk_pre = 20;
3963 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303964 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003965
Archit Taneja8af6ff02011-09-05 16:48:27 +05303966 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003967
3968 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3969 4);
3970 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3971
3972 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3973 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3974
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303975 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003976 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3977 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303978 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003979
3980 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3981 ddr_clk_pre,
3982 ddr_clk_post);
3983
3984 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3985 DIV_ROUND_UP(ths_prepare, 4) +
3986 DIV_ROUND_UP(ths_zero + 3, 4);
3987
3988 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3989
3990 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3991 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303992 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003993
3994 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3995 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303996
Archit Tanejadca2b152012-08-16 18:02:00 +05303997 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303998 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303999 int hsa = dsi->vm_timings.hsa;
4000 int hfp = dsi->vm_timings.hfp;
4001 int hbp = dsi->vm_timings.hbp;
4002 int vsa = dsi->vm_timings.vsa;
4003 int vfp = dsi->vm_timings.vfp;
4004 int vbp = dsi->vm_timings.vbp;
4005 int window_sync = dsi->vm_timings.window_sync;
4006 bool hsync_end = dsi->vm_timings.vp_hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304007 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304008 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304009 int tl, t_he, width_bytes;
4010
4011 t_he = hsync_end ?
4012 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4013
4014 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4015
4016 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4017 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4018 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4019
4020 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4021 hfp, hsync_end ? hsa : 0, tl);
4022 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4023 vsa, timings->y_res);
4024
4025 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4026 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4027 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4028 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4029 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4030
4031 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4032 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4033 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4034 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4035 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4036 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4037
4038 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4039 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4040 r = FLD_MOD(r, tl, 31, 16); /* TL */
4041 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4042 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004043}
4044
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004045int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4046 const struct omap_dsi_pin_config *pin_cfg)
4047{
4048 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4049 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4050 int num_pins;
4051 const int *pins;
4052 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4053 int num_lanes;
4054 int i;
4055
4056 static const enum dsi_lane_function functions[] = {
4057 DSI_LANE_CLK,
4058 DSI_LANE_DATA1,
4059 DSI_LANE_DATA2,
4060 DSI_LANE_DATA3,
4061 DSI_LANE_DATA4,
4062 };
4063
4064 num_pins = pin_cfg->num_pins;
4065 pins = pin_cfg->pins;
4066
4067 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4068 || num_pins % 2 != 0)
4069 return -EINVAL;
4070
4071 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4072 lanes[i].function = DSI_LANE_UNUSED;
4073
4074 num_lanes = 0;
4075
4076 for (i = 0; i < num_pins; i += 2) {
4077 u8 lane, pol;
4078 int dx, dy;
4079
4080 dx = pins[i];
4081 dy = pins[i + 1];
4082
4083 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4084 return -EINVAL;
4085
4086 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4087 return -EINVAL;
4088
4089 if (dx & 1) {
4090 if (dy != dx - 1)
4091 return -EINVAL;
4092 pol = 1;
4093 } else {
4094 if (dy != dx + 1)
4095 return -EINVAL;
4096 pol = 0;
4097 }
4098
4099 lane = dx / 2;
4100
4101 lanes[lane].function = functions[i / 2];
4102 lanes[lane].polarity = pol;
4103 num_lanes++;
4104 }
4105
4106 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4107 dsi->num_lanes_used = num_lanes;
4108
4109 return 0;
4110}
4111EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4112
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004113int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304114{
4115 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304116 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja02c39602012-08-10 15:01:33 +05304117 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304118 u8 data_type;
4119 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004120 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304121
Archit Tanejadca2b152012-08-16 18:02:00 +05304122 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304123 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004124 case OMAP_DSS_DSI_FMT_RGB888:
4125 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4126 break;
4127 case OMAP_DSS_DSI_FMT_RGB666:
4128 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4129 break;
4130 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4131 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4132 break;
4133 case OMAP_DSS_DSI_FMT_RGB565:
4134 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4135 break;
4136 default:
4137 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004138 return -EINVAL;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004139 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304140
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004141 dsi_if_enable(dsidev, false);
4142 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304143
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004144 /* MODE, 1 = video mode */
4145 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304146
Archit Tanejae67458a2012-08-13 14:17:30 +05304147 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304148
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004149 dsi_vc_write_long_header(dsidev, channel, data_type,
4150 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304151
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004152 dsi_vc_enable(dsidev, channel, true);
4153 dsi_if_enable(dsidev, true);
4154 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304155
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004156 r = dss_mgr_enable(dssdev->manager);
4157 if (r) {
Archit Tanejadca2b152012-08-16 18:02:00 +05304158 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004159 dsi_if_enable(dsidev, false);
4160 dsi_vc_enable(dsidev, channel, false);
4161 }
4162
4163 return r;
4164 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304165
4166 return 0;
4167}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004168EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304169
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004170void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304171{
4172 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304174
Archit Tanejadca2b152012-08-16 18:02:00 +05304175 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004176 dsi_if_enable(dsidev, false);
4177 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304178
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004179 /* MODE, 0 = command mode */
4180 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304181
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004182 dsi_vc_enable(dsidev, channel, true);
4183 dsi_if_enable(dsidev, true);
4184 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304185
Tomi Valkeinen7797c6d2011-11-04 10:22:46 +02004186 dss_mgr_disable(dssdev->manager);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304187}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004188EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304189
Archit Taneja55cd63a2012-08-09 15:41:13 +05304190static void dsi_update_screen_dispc(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304192 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304193 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004194 unsigned bytespp;
4195 unsigned bytespl;
4196 unsigned bytespf;
4197 unsigned total_len;
4198 unsigned packet_payload;
4199 unsigned packet_len;
4200 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004201 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304202 const unsigned channel = dsi->update_channel;
Archit Taneja0c656222011-05-16 15:17:09 +05304203 const unsigned line_buf_size = dsi_get_line_buf_size(dsidev);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304204 u16 w = dsi->timings.x_res;
4205 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004207 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004208
Archit Tanejad6049142011-08-22 11:58:08 +05304209 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004210
Archit Taneja02c39602012-08-10 15:01:33 +05304211 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004212 bytespl = w * bytespp;
4213 bytespf = bytespl * h;
4214
4215 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4216 * number of lines in a packet. See errata about VP_CLK_RATIO */
4217
4218 if (bytespf < line_buf_size)
4219 packet_payload = bytespf;
4220 else
4221 packet_payload = (line_buf_size) / bytespl * bytespl;
4222
4223 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4224 total_len = (bytespf / packet_payload) * packet_len;
4225
4226 if (bytespf % packet_payload)
4227 total_len += (bytespf % packet_payload) + 1;
4228
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004229 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304230 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004231
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304232 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304233 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004234
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304235 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004236 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4237 else
4238 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304239 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004240
4241 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4242 * because DSS interrupts are not capable of waking up the CPU and the
4243 * framedone interrupt could be delayed for quite a long time. I think
4244 * the same goes for any DSS interrupts, but for some reason I have not
4245 * seen the problem anywhere else than here.
4246 */
4247 dispc_disable_sidle();
4248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304249 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004250
Archit Taneja49dbf582011-05-16 15:17:07 +05304251 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4252 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004253 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004254
Archit Taneja55cd63a2012-08-09 15:41:13 +05304255 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
4256
Tomi Valkeinen1cb00172011-11-18 11:14:01 +02004257 dss_mgr_start_update(dssdev->manager);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004258
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304259 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004260 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4261 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304262 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304264 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004265
4266#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304267 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004268#endif
4269 }
4270}
4271
4272#ifdef DSI_CATCH_MISSING_TE
4273static void dsi_te_timeout(unsigned long arg)
4274{
4275 DSSERR("TE not received for 250ms!\n");
4276}
4277#endif
4278
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304279static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004280{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304281 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4282
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004283 /* SIDLEMODE back to smart-idle */
4284 dispc_enable_sidle();
4285
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304286 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004287 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304288 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004289 }
4290
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304291 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004292
4293 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304294 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004295}
4296
4297static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4298{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304299 struct dsi_data *dsi = container_of(work, struct dsi_data,
4300 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004301 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4302 * 250ms which would conflict with this timeout work. What should be
4303 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004304 * possibly scheduled framedone work. However, cancelling the transfer
4305 * on the HW is buggy, and would probably require resetting the whole
4306 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004307
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004308 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004309
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304310 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004311}
4312
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004313static void dsi_framedone_irq_callback(void *data, u32 mask)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004314{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304315 struct omap_dss_device *dssdev = (struct omap_dss_device *) data;
4316 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4318
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004319 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4320 * turns itself off. However, DSI still has the pixels in its buffers,
4321 * and is sending the data.
4322 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004323
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304324 __cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304326 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004327}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004328
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004329int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004330 void (*callback)(int, void *), void *data)
4331{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304332 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304333 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004334 u16 dw, dh;
4335
4336 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304337
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304338 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004339
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004340 dsi->framedone_callback = callback;
4341 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004342
Archit Tanejae3525742012-08-09 15:23:43 +05304343 dw = dsi->timings.x_res;
4344 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004345
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004346#ifdef DEBUG
4347 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304348 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004349#endif
Archit Taneja55cd63a2012-08-09 15:41:13 +05304350 dsi_update_screen_dispc(dssdev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004351
4352 return 0;
4353}
4354EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004355
4356/* Display funcs */
4357
Archit Taneja7d2572f2012-06-29 14:31:07 +05304358static int dsi_configure_dispc_clocks(struct omap_dss_device *dssdev)
4359{
4360 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4361 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4362 struct dispc_clock_info dispc_cinfo;
4363 int r;
4364 unsigned long long fck;
4365
4366 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4367
4368 dispc_cinfo.lck_div = dssdev->clocks.dispc.channel.lck_div;
4369 dispc_cinfo.pck_div = dssdev->clocks.dispc.channel.pck_div;
4370
4371 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4372 if (r) {
4373 DSSERR("Failed to calc dispc clocks\n");
4374 return r;
4375 }
4376
4377 dsi->mgr_config.clock_info = dispc_cinfo;
4378
4379 return 0;
4380}
4381
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004382static int dsi_display_init_dispc(struct omap_dss_device *dssdev)
4383{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304384 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4385 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304386 int r;
4387 u32 irq = 0;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304388
Archit Tanejadca2b152012-08-16 18:02:00 +05304389 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304390 dsi->timings.hsw = 1;
4391 dsi->timings.hfp = 1;
4392 dsi->timings.hbp = 1;
4393 dsi->timings.vsw = 1;
4394 dsi->timings.vfp = 0;
4395 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004396
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304397 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304398
4399 r = omap_dispc_register_isr(dsi_framedone_irq_callback,
4400 (void *) dssdev, irq);
4401 if (r) {
4402 DSSERR("can't get FRAMEDONE irq\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304403 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304404 }
4405
Archit Taneja7d2572f2012-06-29 14:31:07 +05304406 dsi->mgr_config.stallmode = true;
4407 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304408 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304409 dsi->mgr_config.stallmode = false;
4410 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004411 }
4412
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304413 /*
4414 * override interlace, logic level and edge related parameters in
4415 * omap_video_timings with default values
4416 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304417 dsi->timings.interlace = false;
4418 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4419 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4420 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4421 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4422 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304423
Archit Tanejae67458a2012-08-13 14:17:30 +05304424 dss_mgr_set_timings(dssdev->manager, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304425
Archit Taneja7d2572f2012-06-29 14:31:07 +05304426 r = dsi_configure_dispc_clocks(dssdev);
4427 if (r)
4428 goto err1;
4429
4430 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4431 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304432 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304433 dsi->mgr_config.lcden_sig_polarity = 0;
4434
Archit Tanejaf476ae92012-06-29 14:37:03 +05304435 dss_mgr_set_lcd_config(dssdev->manager, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304436
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004437 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304438err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304439 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304440 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4441 (void *) dssdev, irq);
4442err:
4443 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004444}
4445
4446static void dsi_display_uninit_dispc(struct omap_dss_device *dssdev)
4447{
Archit Tanejadca2b152012-08-16 18:02:00 +05304448 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4449 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4450
4451 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304452 u32 irq;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304453
Chandrabhanu Mahapatraefa70b32012-06-21 11:07:44 +05304454 irq = dispc_mgr_get_framedone_irq(dssdev->manager->id);
Archit Taneja5a8b5722011-05-12 17:26:29 +05304455
Archit Taneja8af6ff02011-09-05 16:48:27 +05304456 omap_dispc_unregister_isr(dsi_framedone_irq_callback,
4457 (void *) dssdev, irq);
4458 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459}
4460
4461static int dsi_configure_dsi_clocks(struct omap_dss_device *dssdev)
4462{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304463 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464 struct dsi_clock_info cinfo;
4465 int r;
4466
Tomi Valkeinenc6940a32011-02-22 13:36:10 +02004467 cinfo.regn = dssdev->clocks.dsi.regn;
4468 cinfo.regm = dssdev->clocks.dsi.regm;
4469 cinfo.regm_dispc = dssdev->clocks.dsi.regm_dispc;
4470 cinfo.regm_dsi = dssdev->clocks.dsi.regm_dsi;
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004471 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004472 if (r) {
4473 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004474 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004475 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004476
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304477 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478 if (r) {
4479 DSSERR("Failed to set dsi clocks\n");
4480 return r;
4481 }
4482
4483 return 0;
4484}
4485
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486static int dsi_display_init_dsi(struct omap_dss_device *dssdev)
4487{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304488 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004489 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004490 int r;
4491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304492 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004493 if (r)
4494 goto err0;
4495
4496 r = dsi_configure_dsi_clocks(dssdev);
4497 if (r)
4498 goto err1;
4499
Archit Tanejae8881662011-04-12 13:52:24 +05304500 dss_select_dispc_clk_source(dssdev->clocks.dispc.dispc_fclk_src);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004501 dss_select_dsi_clk_source(dsi->module_id, dssdev->clocks.dsi.dsi_fclk_src);
Archit Taneja9613c022011-03-22 06:33:36 -05004502 dss_select_lcd_clk_source(dssdev->manager->id,
Archit Tanejae8881662011-04-12 13:52:24 +05304503 dssdev->clocks.dispc.channel.lcd_clk_src);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504
4505 DSSDBG("PLL OK\n");
4506
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03004507 r = dsi_cio_init(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508 if (r)
4509 goto err2;
4510
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304511 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004512
4513 dsi_proto_timings(dssdev);
4514 dsi_set_lp_clk_divisor(dssdev);
4515
4516 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304517 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004518
4519 r = dsi_proto_config(dssdev);
4520 if (r)
4521 goto err3;
4522
4523 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304524 dsi_vc_enable(dsidev, 0, 1);
4525 dsi_vc_enable(dsidev, 1, 1);
4526 dsi_vc_enable(dsidev, 2, 1);
4527 dsi_vc_enable(dsidev, 3, 1);
4528 dsi_if_enable(dsidev, 1);
4529 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004531 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532err3:
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004533 dsi_cio_uninit(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004534err2:
Archit Taneja89a35e52011-04-12 13:52:23 +05304535 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004536 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004537 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
4538
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004539err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304540 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004541err0:
4542 return r;
4543}
4544
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004545static void dsi_display_uninit_dsi(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004546 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004547{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304548 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304549 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304550
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304551 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304552 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004553
Ville Syrjäläd7370102010-04-22 22:50:09 +02004554 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304555 dsi_if_enable(dsidev, 0);
4556 dsi_vc_enable(dsidev, 0, 0);
4557 dsi_vc_enable(dsidev, 1, 0);
4558 dsi_vc_enable(dsidev, 2, 0);
4559 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004560
Archit Taneja89a35e52011-04-12 13:52:23 +05304561 dss_select_dispc_clk_source(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004562 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5e785092011-08-10 11:25:36 +03004563 dss_select_lcd_clk_source(dssdev->manager->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03004564 dsi_cio_uninit(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304565 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004566}
4567
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004568int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004569{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304570 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304571 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004572 int r = 0;
4573
4574 DSSDBG("dsi_display_enable\n");
4575
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304576 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004577
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304578 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004579
Tomi Valkeinen05e1d602011-06-23 16:38:21 +03004580 if (dssdev->manager == NULL) {
4581 DSSERR("failed to enable display: no manager\n");
4582 r = -ENODEV;
4583 goto err_start_dev;
4584 }
4585
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004586 r = omap_dss_start_device(dssdev);
4587 if (r) {
4588 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004589 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590 }
4591
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004592 r = dsi_runtime_get(dsidev);
4593 if (r)
4594 goto err_get_dsi;
4595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304596 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004597
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004598 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004599
4600 r = dsi_display_init_dispc(dssdev);
4601 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004602 goto err_init_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004603
4604 r = dsi_display_init_dsi(dssdev);
4605 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004606 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004607
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304608 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004609
4610 return 0;
4611
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004612err_init_dsi:
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004613 dsi_display_uninit_dispc(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004614err_init_dispc:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304615 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004616 dsi_runtime_put(dsidev);
4617err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004618 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004619err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304620 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004621 DSSDBG("dsi_display_enable FAILED\n");
4622 return r;
4623}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004624EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004625
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004626void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004627 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004628{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304629 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304630 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304631
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004632 DSSDBG("dsi_display_disable\n");
4633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304634 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004635
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304636 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004637
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004638 dsi_sync_vc(dsidev, 0);
4639 dsi_sync_vc(dsidev, 1);
4640 dsi_sync_vc(dsidev, 2);
4641 dsi_sync_vc(dsidev, 3);
4642
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004643 dsi_display_uninit_dispc(dssdev);
4644
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004645 dsi_display_uninit_dsi(dssdev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004646
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004647 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304648 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004649
4650 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004651
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304652 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004653}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004654EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004655
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004656int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004657{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304658 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4659 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4660
4661 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004662 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004663}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004664EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004665
Archit Tanejae67458a2012-08-13 14:17:30 +05304666void omapdss_dsi_set_timings(struct omap_dss_device *dssdev,
4667 struct omap_video_timings *timings)
4668{
4669 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4670 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4671
4672 mutex_lock(&dsi->lock);
4673
4674 dsi->timings = *timings;
4675
4676 mutex_unlock(&dsi->lock);
4677}
4678EXPORT_SYMBOL(omapdss_dsi_set_timings);
4679
Archit Tanejae3525742012-08-09 15:23:43 +05304680void omapdss_dsi_set_size(struct omap_dss_device *dssdev, u16 w, u16 h)
4681{
4682 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4683 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4684
4685 mutex_lock(&dsi->lock);
4686
4687 dsi->timings.x_res = w;
4688 dsi->timings.y_res = h;
4689
4690 mutex_unlock(&dsi->lock);
4691}
4692EXPORT_SYMBOL(omapdss_dsi_set_size);
4693
Archit Taneja02c39602012-08-10 15:01:33 +05304694void omapdss_dsi_set_pixel_format(struct omap_dss_device *dssdev,
4695 enum omap_dss_dsi_pixel_format fmt)
4696{
4697 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4698 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4699
4700 mutex_lock(&dsi->lock);
4701
4702 dsi->pix_fmt = fmt;
4703
4704 mutex_unlock(&dsi->lock);
4705}
4706EXPORT_SYMBOL(omapdss_dsi_set_pixel_format);
4707
Archit Tanejadca2b152012-08-16 18:02:00 +05304708void omapdss_dsi_set_operation_mode(struct omap_dss_device *dssdev,
4709 enum omap_dss_dsi_mode mode)
4710{
4711 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4712 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4713
4714 mutex_lock(&dsi->lock);
4715
4716 dsi->mode = mode;
4717
4718 mutex_unlock(&dsi->lock);
4719}
4720EXPORT_SYMBOL(omapdss_dsi_set_operation_mode);
4721
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304722void omapdss_dsi_set_videomode_timings(struct omap_dss_device *dssdev,
4723 struct omap_dss_dsi_videomode_timings *timings)
4724{
4725 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4726 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4727
4728 mutex_lock(&dsi->lock);
4729
4730 dsi->vm_timings = *timings;
4731
4732 mutex_unlock(&dsi->lock);
4733}
4734EXPORT_SYMBOL(omapdss_dsi_set_videomode_timings);
4735
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02004736static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004737{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304738 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4739 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4740
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741 DSSDBG("DSI init\n");
4742
Archit Tanejadca2b152012-08-16 18:02:00 +05304743 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Taneja7e951ee2011-07-22 12:45:04 +05304744 dssdev->caps = OMAP_DSS_DISPLAY_CAP_MANUAL_UPDATE |
4745 OMAP_DSS_DISPLAY_CAP_TEAR_ELIM;
4746 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004747
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304748 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004749 struct regulator *vdds_dsi;
4750
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304751 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004752
4753 if (IS_ERR(vdds_dsi)) {
4754 DSSERR("can't get VDDS_DSI regulator\n");
4755 return PTR_ERR(vdds_dsi);
4756 }
4757
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304758 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02004759 }
4760
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004761 return 0;
4762}
4763
Archit Taneja5ee3c142011-03-02 12:35:53 +05304764int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
4765{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304766 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4767 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05304768 int i;
4769
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304770 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
4771 if (!dsi->vc[i].dssdev) {
4772 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304773 *channel = i;
4774 return 0;
4775 }
4776 }
4777
4778 DSSERR("cannot get VC for display %s", dssdev->name);
4779 return -ENOSPC;
4780}
4781EXPORT_SYMBOL(omap_dsi_request_vc);
4782
4783int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
4784{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304785 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4786 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4787
Archit Taneja5ee3c142011-03-02 12:35:53 +05304788 if (vc_id < 0 || vc_id > 3) {
4789 DSSERR("VC ID out of range\n");
4790 return -EINVAL;
4791 }
4792
4793 if (channel < 0 || channel > 3) {
4794 DSSERR("Virtual Channel out of range\n");
4795 return -EINVAL;
4796 }
4797
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304798 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05304799 DSSERR("Virtual Channel not allocated to display %s\n",
4800 dssdev->name);
4801 return -EINVAL;
4802 }
4803
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304804 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304805
4806 return 0;
4807}
4808EXPORT_SYMBOL(omap_dsi_set_vc_id);
4809
4810void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
4811{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304812 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4813 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4814
Archit Taneja5ee3c142011-03-02 12:35:53 +05304815 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304816 dsi->vc[channel].dssdev == dssdev) {
4817 dsi->vc[channel].dssdev = NULL;
4818 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304819 }
4820}
4821EXPORT_SYMBOL(omap_dsi_release_vc);
4822
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304823void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004824{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304825 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304826 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304827 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
4828 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004829}
4830
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304831void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03004832{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304833 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05304834 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05304835 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
4836 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03004837}
4838
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304839static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05004840{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304841 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4842
4843 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
4844 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
4845 dsi->regm_dispc_max =
4846 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
4847 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
4848 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
4849 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
4850 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05004851}
4852
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004853static int dsi_get_clocks(struct platform_device *dsidev)
4854{
4855 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4856 struct clk *clk;
4857
4858 clk = clk_get(&dsidev->dev, "fck");
4859 if (IS_ERR(clk)) {
4860 DSSERR("can't get fck\n");
4861 return PTR_ERR(clk);
4862 }
4863
4864 dsi->dss_clk = clk;
4865
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03004866 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004867 if (IS_ERR(clk)) {
4868 DSSERR("can't get sys_clk\n");
4869 clk_put(dsi->dss_clk);
4870 dsi->dss_clk = NULL;
4871 return PTR_ERR(clk);
4872 }
4873
4874 dsi->sys_clk = clk;
4875
4876 return 0;
4877}
4878
4879static void dsi_put_clocks(struct platform_device *dsidev)
4880{
4881 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4882
4883 if (dsi->dss_clk)
4884 clk_put(dsi->dss_clk);
4885 if (dsi->sys_clk)
4886 clk_put(dsi->sys_clk);
4887}
4888
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03004889static void __init dsi_probe_pdata(struct platform_device *dsidev)
4890{
4891 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4892 struct omap_dss_board_info *pdata = dsidev->dev.platform_data;
4893 int i, r;
4894
4895 for (i = 0; i < pdata->num_devices; ++i) {
4896 struct omap_dss_device *dssdev = pdata->devices[i];
4897
4898 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
4899 continue;
4900
4901 if (dssdev->phy.dsi.module != dsi->module_id)
4902 continue;
4903
4904 r = dsi_init_display(dssdev);
4905 if (r) {
4906 DSSERR("device %s init failed: %d\n", dssdev->name, r);
4907 continue;
4908 }
4909
4910 r = omap_dss_register_device(dssdev, &dsidev->dev, i);
4911 if (r)
4912 DSSERR("device %s register failed: %d\n",
4913 dssdev->name, r);
4914 }
4915}
4916
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03004917/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02004918static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004919{
4920 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004921 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00004922 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304923 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004924
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004925 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004926 if (!dsi)
4927 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304928
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004929 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304930 dsi->pdev = dsidev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004931 dsi_pdev_map[dsi->module_id] = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304932 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304933
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304934 spin_lock_init(&dsi->irq_lock);
4935 spin_lock_init(&dsi->errors_lock);
4936 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004937
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004938#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304939 spin_lock_init(&dsi->irq_stats_lock);
4940 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02004941#endif
4942
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304943 mutex_init(&dsi->lock);
4944 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004945
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304946 INIT_DELAYED_WORK_DEFERRABLE(&dsi->framedone_timeout_work,
4947 dsi_framedone_timeout_work_callback);
4948
4949#ifdef DSI_CATCH_MISSING_TE
4950 init_timer(&dsi->te_timer);
4951 dsi->te_timer.function = dsi_te_timeout;
4952 dsi->te_timer.data = 0;
4953#endif
4954 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
4955 if (!dsi_mem) {
4956 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004957 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00004958 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004959
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004960 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
4961 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304962 if (!dsi->base) {
4963 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004964 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304965 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004966
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304967 dsi->irq = platform_get_irq(dsi->pdev, 0);
4968 if (dsi->irq < 0) {
4969 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004970 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304971 }
archit tanejaaffe3602011-02-23 08:41:03 +00004972
Julia Lawall6e2a14d2012-01-24 14:00:45 +01004973 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
4974 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00004975 if (r < 0) {
4976 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004977 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00004978 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004979
Archit Taneja5ee3c142011-03-02 12:35:53 +05304980 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304981 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05304982 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304983 dsi->vc[i].dssdev = NULL;
4984 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05304985 }
4986
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304987 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05004988
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004989 r = dsi_get_clocks(dsidev);
4990 if (r)
4991 return r;
4992
4993 pm_runtime_enable(&dsidev->dev);
4994
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004995 r = dsi_runtime_get(dsidev);
4996 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02004997 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004998
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304999 rev = dsi_read_reg(dsidev, DSI_REVISION);
5000 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005001 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5002
Tomi Valkeinend9820852011-10-12 15:05:59 +03005003 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5004 * of data to 3 by default */
5005 if (dss_has_feature(FEAT_DSI_GNQ))
5006 /* NB_DATA_LANES */
5007 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5008 else
5009 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305010
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005011 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005012
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005013 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005014
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005015 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005016 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005017 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005018 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5019
5020#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005021 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005022 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005023 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005024 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5025#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005026 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005027
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005028err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005029 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005030 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005031 return r;
5032}
5033
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005034static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005035{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305036 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5037
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005038 WARN_ON(dsi->scp_clk_refcount > 0);
5039
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005040 omap_dss_unregister_child_devices(&dsidev->dev);
5041
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005042 pm_runtime_disable(&dsidev->dev);
5043
5044 dsi_put_clocks(dsidev);
5045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305046 if (dsi->vdds_dsi_reg != NULL) {
5047 if (dsi->vdds_dsi_enabled) {
5048 regulator_disable(dsi->vdds_dsi_reg);
5049 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005050 }
5051
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305052 regulator_put(dsi->vdds_dsi_reg);
5053 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005054 }
5055
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005056 return 0;
5057}
5058
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005059static int dsi_runtime_suspend(struct device *dev)
5060{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005061 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005062
5063 return 0;
5064}
5065
5066static int dsi_runtime_resume(struct device *dev)
5067{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005068 int r;
5069
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005070 r = dispc_runtime_get();
5071 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005072 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005073
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005074 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005075}
5076
5077static const struct dev_pm_ops dsi_pm_ops = {
5078 .runtime_suspend = dsi_runtime_suspend,
5079 .runtime_resume = dsi_runtime_resume,
5080};
5081
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005082static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005083 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005084 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005085 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005086 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005087 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005088 },
5089};
5090
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005091int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005092{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005093 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005094}
5095
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005096void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005097{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005098 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005099}