blob: e0ada05f2df31f16f61e07259bce6d4549d8aa25 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * FPU support code, moved here from head.S so that it can be used
3 * by chips which use other head-whatever.S files.
4 *
Paul Mackerrasfea23bf2006-08-30 14:45:35 +10005 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
6 * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
7 * Copyright (C) 1996 Paul Mackerras.
8 * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
9 *
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 */
16
Paul Mackerrasb3b8dc62005-10-10 22:20:10 +100017#include <asm/reg.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100018#include <asm/page.h>
19#include <asm/mmu.h>
20#include <asm/pgtable.h>
21#include <asm/cputable.h>
22#include <asm/cache.h>
23#include <asm/thread_info.h>
24#include <asm/ppc_asm.h>
25#include <asm/asm-offsets.h>
Stephen Rothwell46f52212010-11-18 15:06:17 +000026#include <asm/ptrace.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100027
Michael Neuling72ffff52008-06-25 14:07:18 +100028#ifdef CONFIG_VSX
Michael Neuling0b7673c2012-06-25 13:33:23 +000029#define __REST_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100030BEGIN_FTR_SECTION \
31 b 2f; \
32END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
33 REST_32FPRS(n,base); \
34 b 3f; \
352: REST_32VSRS(n,c,base); \
363:
37
Michael Neuling0b7673c2012-06-25 13:33:23 +000038#define __SAVE_32FPVSRS(n,c,base) \
Michael Neuling72ffff52008-06-25 14:07:18 +100039BEGIN_FTR_SECTION \
40 b 2f; \
41END_FTR_SECTION_IFSET(CPU_FTR_VSX); \
42 SAVE_32FPRS(n,base); \
43 b 3f; \
442: SAVE_32VSRS(n,c,base); \
453:
46#else
Michael Neuling0b7673c2012-06-25 13:33:23 +000047#define __REST_32FPVSRS(n,b,base) REST_32FPRS(n, base)
48#define __SAVE_32FPVSRS(n,b,base) SAVE_32FPRS(n, base)
Michael Neuling72ffff52008-06-25 14:07:18 +100049#endif
Michael Neuling0b7673c2012-06-25 13:33:23 +000050#define REST_32FPVSRS(n,c,base) __REST_32FPVSRS(n,__REG_##c,__REG_##base)
51#define SAVE_32FPVSRS(n,c,base) __SAVE_32FPVSRS(n,__REG_##c,__REG_##base)
Michael Neuling72ffff52008-06-25 14:07:18 +100052
Paul Mackerras14cf11a2005-09-26 16:04:21 +100053/*
54 * This task wants to use the FPU now.
55 * On UP, disable FP for the task which had the FPU previously,
56 * and save its floating-point registers in its thread_struct.
57 * Load up this task's FP registers from its thread_struct,
58 * enable the FPU for the current task and return to the task.
59 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100060_GLOBAL(load_up_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100061 mfmsr r5
62 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +100063#ifdef CONFIG_VSX
64BEGIN_FTR_SECTION
65 oris r5,r5,MSR_VSX@h
66END_FTR_SECTION_IFSET(CPU_FTR_VSX)
67#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100068 SYNC
69 MTMSRD(r5) /* enable use of fpu now */
70 isync
71/*
72 * For SMP, we don't do lazy FPU switching because it just gets too
73 * horrendously complex, especially when a task switches from one CPU
74 * to another. Instead we call giveup_fpu in switch_to.
75 */
76#ifndef CONFIG_SMP
David Gibsone58c3492006-01-13 14:56:25 +110077 LOAD_REG_ADDRBASE(r3, last_task_used_math)
Paul Mackerras63162222005-10-27 22:44:39 +100078 toreal(r3)
David Gibsone58c3492006-01-13 14:56:25 +110079 PPC_LL r4,ADDROFF(last_task_used_math)(r3)
David Gibson3ddfbcf2005-11-10 12:56:55 +110080 PPC_LCMPI 0,r4,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +100081 beq 1f
Paul Mackerras63162222005-10-27 22:44:39 +100082 toreal(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100083 addi r4,r4,THREAD /* want last_task_used_math->thread */
Michael Neuling0b7673c2012-06-25 13:33:23 +000084 SAVE_32FPVSRS(0, R5, R4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100085 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +100086 stfd fr0,THREAD_FPSCR(r4)
David Gibson3ddfbcf2005-11-10 12:56:55 +110087 PPC_LL r5,PT_REGS(r4)
Paul Mackerras63162222005-10-27 22:44:39 +100088 toreal(r5)
David Gibson3ddfbcf2005-11-10 12:56:55 +110089 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +100090 li r10,MSR_FP|MSR_FE0|MSR_FE1
91 andc r4,r4,r10 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +110092 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000931:
94#endif /* CONFIG_SMP */
95 /* enable use of FP after return */
Paul Mackerrasb85a0462005-10-06 10:59:19 +100096#ifdef CONFIG_PPC32
Benjamin Herrenschmidtee43eb72009-07-14 20:52:54 +000097 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
Paul Mackerras14cf11a2005-09-26 16:04:21 +100098 lwz r4,THREAD_FPEXC_MODE(r5)
99 ori r9,r9,MSR_FP /* enable FP for current */
100 or r9,r9,r4
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000101#else
102 ld r4,PACACURRENT(r13)
103 addi r5,r4,THREAD /* Get THREAD */
Paul Mackerrase2f5a3c2006-02-07 13:55:30 +1100104 lwz r4,THREAD_FPEXC_MODE(r5)
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000105 ori r12,r12,MSR_FP
106 or r12,r12,r4
107 std r12,_MSR(r1)
108#endif
David Gibson25c8a782005-10-27 16:27:25 +1000109 lfd fr0,THREAD_FPSCR(r5)
Anton Blanchard3a2c48c2006-06-10 20:18:39 +1000110 MTFSF_L(fr0)
Michael Neulingc75df6f2012-06-25 13:33:10 +0000111 REST_32FPVSRS(0, R4, R5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000112#ifndef CONFIG_SMP
113 subi r4,r5,THREAD
Paul Mackerras63162222005-10-27 22:44:39 +1000114 fromreal(r4)
David Gibsone58c3492006-01-13 14:56:25 +1100115 PPC_STL r4,ADDROFF(last_task_used_math)(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000116#endif /* CONFIG_SMP */
117 /* restore registers and return */
118 /* we haven't used ctr or xer or lr */
Michael Neuling6f3d8e62008-06-25 14:07:18 +1000119 blr
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000120
121/*
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000122 * giveup_fpu(tsk)
123 * Disable FP for the task given as the argument,
124 * and save the floating-point registers in its thread_struct.
125 * Enables the FPU for use in the kernel on return.
126 */
Paul Mackerrasb85a0462005-10-06 10:59:19 +1000127_GLOBAL(giveup_fpu)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000128 mfmsr r5
129 ori r5,r5,MSR_FP
Michael Neulingce48b212008-06-25 14:07:18 +1000130#ifdef CONFIG_VSX
131BEGIN_FTR_SECTION
132 oris r5,r5,MSR_VSX@h
133END_FTR_SECTION_IFSET(CPU_FTR_VSX)
134#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000135 SYNC_601
136 ISYNC_601
137 MTMSRD(r5) /* enable use of fpu now */
138 SYNC_601
139 isync
David Gibson3ddfbcf2005-11-10 12:56:55 +1100140 PPC_LCMPI 0,r3,0
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000141 beqlr- /* if no previous owner, done */
142 addi r3,r3,THREAD /* want THREAD of task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100143 PPC_LL r5,PT_REGS(r3)
144 PPC_LCMPI 0,r5,0
Michael Neulingc75df6f2012-06-25 13:33:10 +0000145 SAVE_32FPVSRS(0, R4 ,R3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000146 mffs fr0
David Gibson25c8a782005-10-27 16:27:25 +1000147 stfd fr0,THREAD_FPSCR(r3)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000148 beq 1f
David Gibson3ddfbcf2005-11-10 12:56:55 +1100149 PPC_LL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000150 li r3,MSR_FP|MSR_FE0|MSR_FE1
Michael Neuling7e875e92009-04-01 18:02:42 +0000151#ifdef CONFIG_VSX
152BEGIN_FTR_SECTION
153 oris r3,r3,MSR_VSX@h
154END_FTR_SECTION_IFSET(CPU_FTR_VSX)
155#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000156 andc r4,r4,r3 /* disable FP for previous task */
David Gibson3ddfbcf2005-11-10 12:56:55 +1100157 PPC_STL r4,_MSR-STACK_FRAME_OVERHEAD(r5)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001581:
159#ifndef CONFIG_SMP
160 li r5,0
David Gibsone58c3492006-01-13 14:56:25 +1100161 LOAD_REG_ADDRBASE(r4,last_task_used_math)
162 PPC_STL r5,ADDROFF(last_task_used_math)(r4)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000163#endif /* CONFIG_SMP */
164 blr
David Gibson25c8a782005-10-27 16:27:25 +1000165
166/*
167 * These are used in the alignment trap handler when emulating
168 * single-precision loads and stores.
David Gibson25c8a782005-10-27 16:27:25 +1000169 */
170
171_GLOBAL(cvt_fd)
David Gibson25c8a782005-10-27 16:27:25 +1000172 lfs 0,0(r3)
173 stfd 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000174 blr
175
176_GLOBAL(cvt_df)
David Gibson25c8a782005-10-27 16:27:25 +1000177 lfd 0,0(r3)
178 stfs 0,0(r4)
David Gibson25c8a782005-10-27 16:27:25 +1000179 blr