blob: 063e7da0438a3cac9f2efe552249a4d47547b0ea [file] [log] [blame]
viresh kumarbc4e8142010-04-01 12:30:58 +01001/*
2 * arch/arm/mach-spear3xx/spear310.c
3 *
4 * SPEAr310 machine source file
5 *
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +05306 * Copyright (C) 2009-2012 ST Microelectronics
7 * Viresh Kumar <viresh.kumar@st.com>
viresh kumarbc4e8142010-04-01 12:30:58 +01008 *
9 * This file is licensed under the terms of the GNU General Public
10 * License version 2. This program is licensed "as is" without any
11 * warranty of any kind, whether express or implied.
12 */
13
Viresh Kumar5fb00f92012-03-26 10:39:43 +053014#define pr_fmt(fmt) "SPEAr310: " fmt
15
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +053016#include <linux/amba/pl08x.h>
17#include <linux/amba/serial.h>
18#include <linux/of_platform.h>
19#include <asm/hardware/vic.h>
20#include <asm/mach/arch.h>
viresh kumar410782b2011-03-07 05:57:01 +010021#include <plat/shirq.h>
viresh kumarbc4e8142010-04-01 12:30:58 +010022#include <mach/generic.h>
viresh kumar02aa06b2011-03-07 05:57:02 +010023#include <mach/hardware.h>
viresh kumarbc4e8142010-04-01 12:30:58 +010024
viresh kumar70f4c0b2010-04-01 12:31:29 +010025/* pad multiplexing support */
26/* muxing registers */
27#define PAD_MUX_CONFIG_REG 0x08
28
29/* devices */
Ryan Mallon6618c3a2011-05-20 08:34:22 +010030static struct pmx_dev_mode pmx_emi_cs_0_1_4_5_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010031 {
32 .ids = 0x00,
33 .mask = PMX_TIMER_3_4_MASK,
34 },
35};
36
Ryan Mallon6618c3a2011-05-20 08:34:22 +010037struct pmx_dev spear310_pmx_emi_cs_0_1_4_5 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010038 .name = "emi_cs_0_1_4_5",
39 .modes = pmx_emi_cs_0_1_4_5_modes,
40 .mode_count = ARRAY_SIZE(pmx_emi_cs_0_1_4_5_modes),
41 .enb_on_reset = 1,
42};
43
Ryan Mallon6618c3a2011-05-20 08:34:22 +010044static struct pmx_dev_mode pmx_emi_cs_2_3_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010045 {
46 .ids = 0x00,
47 .mask = PMX_TIMER_1_2_MASK,
48 },
49};
50
Ryan Mallon6618c3a2011-05-20 08:34:22 +010051struct pmx_dev spear310_pmx_emi_cs_2_3 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010052 .name = "emi_cs_2_3",
53 .modes = pmx_emi_cs_2_3_modes,
54 .mode_count = ARRAY_SIZE(pmx_emi_cs_2_3_modes),
55 .enb_on_reset = 1,
56};
57
Ryan Mallon6618c3a2011-05-20 08:34:22 +010058static struct pmx_dev_mode pmx_uart1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010059 {
60 .ids = 0x00,
61 .mask = PMX_FIRDA_MASK,
62 },
63};
64
Ryan Mallon6618c3a2011-05-20 08:34:22 +010065struct pmx_dev spear310_pmx_uart1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010066 .name = "uart1",
67 .modes = pmx_uart1_modes,
68 .mode_count = ARRAY_SIZE(pmx_uart1_modes),
69 .enb_on_reset = 1,
70};
71
Ryan Mallon6618c3a2011-05-20 08:34:22 +010072static struct pmx_dev_mode pmx_uart2_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010073 {
74 .ids = 0x00,
75 .mask = PMX_TIMER_1_2_MASK,
76 },
77};
78
Ryan Mallon6618c3a2011-05-20 08:34:22 +010079struct pmx_dev spear310_pmx_uart2 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010080 .name = "uart2",
81 .modes = pmx_uart2_modes,
82 .mode_count = ARRAY_SIZE(pmx_uart2_modes),
83 .enb_on_reset = 1,
84};
85
Ryan Mallon6618c3a2011-05-20 08:34:22 +010086static struct pmx_dev_mode pmx_uart3_4_5_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010087 {
88 .ids = 0x00,
89 .mask = PMX_UART0_MODEM_MASK,
90 },
91};
92
Ryan Mallon6618c3a2011-05-20 08:34:22 +010093struct pmx_dev spear310_pmx_uart3_4_5 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +010094 .name = "uart3_4_5",
95 .modes = pmx_uart3_4_5_modes,
96 .mode_count = ARRAY_SIZE(pmx_uart3_4_5_modes),
97 .enb_on_reset = 1,
98};
99
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100100static struct pmx_dev_mode pmx_fsmc_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100101 {
102 .ids = 0x00,
103 .mask = PMX_SSP_CS_MASK,
104 },
105};
106
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100107struct pmx_dev spear310_pmx_fsmc = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100108 .name = "fsmc",
109 .modes = pmx_fsmc_modes,
110 .mode_count = ARRAY_SIZE(pmx_fsmc_modes),
111 .enb_on_reset = 1,
112};
113
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100114static struct pmx_dev_mode pmx_rs485_0_1_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100115 {
116 .ids = 0x00,
117 .mask = PMX_MII_MASK,
118 },
119};
120
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100121struct pmx_dev spear310_pmx_rs485_0_1 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100122 .name = "rs485_0_1",
123 .modes = pmx_rs485_0_1_modes,
124 .mode_count = ARRAY_SIZE(pmx_rs485_0_1_modes),
125 .enb_on_reset = 1,
126};
127
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100128static struct pmx_dev_mode pmx_tdm0_modes[] = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100129 {
130 .ids = 0x00,
131 .mask = PMX_MII_MASK,
132 },
133};
134
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100135struct pmx_dev spear310_pmx_tdm0 = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100136 .name = "tdm0",
137 .modes = pmx_tdm0_modes,
138 .mode_count = ARRAY_SIZE(pmx_tdm0_modes),
139 .enb_on_reset = 1,
140};
141
142/* pmx driver structure */
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100143static struct pmx_driver pmx_driver = {
viresh kumar70f4c0b2010-04-01 12:31:29 +0100144 .mux_reg = {.offset = PAD_MUX_CONFIG_REG, .mask = 0x00007fff},
145};
146
viresh kumar4c18e772010-05-03 09:24:30 +0100147/* spear3xx shared irq */
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100148static struct shirq_dev_config shirq_ras1_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100149 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100150 .virq = SPEAR310_VIRQ_SMII0,
151 .status_mask = SPEAR310_SMII0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100152 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100153 .virq = SPEAR310_VIRQ_SMII1,
154 .status_mask = SPEAR310_SMII1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100155 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100156 .virq = SPEAR310_VIRQ_SMII2,
157 .status_mask = SPEAR310_SMII2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100158 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100159 .virq = SPEAR310_VIRQ_SMII3,
160 .status_mask = SPEAR310_SMII3_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100161 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100162 .virq = SPEAR310_VIRQ_WAKEUP_SMII0,
163 .status_mask = SPEAR310_WAKEUP_SMII0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100164 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100165 .virq = SPEAR310_VIRQ_WAKEUP_SMII1,
166 .status_mask = SPEAR310_WAKEUP_SMII1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100167 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100168 .virq = SPEAR310_VIRQ_WAKEUP_SMII2,
169 .status_mask = SPEAR310_WAKEUP_SMII2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100170 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100171 .virq = SPEAR310_VIRQ_WAKEUP_SMII3,
172 .status_mask = SPEAR310_WAKEUP_SMII3_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100173 },
174};
175
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100176static struct spear_shirq shirq_ras1 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100177 .irq = SPEAR3XX_IRQ_GEN_RAS_1,
viresh kumar4c18e772010-05-03 09:24:30 +0100178 .dev_config = shirq_ras1_config,
179 .dev_count = ARRAY_SIZE(shirq_ras1_config),
180 .regs = {
181 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100182 .status_reg = SPEAR310_INT_STS_MASK_REG,
183 .status_reg_mask = SPEAR310_SHIRQ_RAS1_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100184 .clear_reg = -1,
185 },
186};
187
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100188static struct shirq_dev_config shirq_ras2_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100189 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100190 .virq = SPEAR310_VIRQ_UART1,
191 .status_mask = SPEAR310_UART1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100192 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100193 .virq = SPEAR310_VIRQ_UART2,
194 .status_mask = SPEAR310_UART2_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100195 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100196 .virq = SPEAR310_VIRQ_UART3,
197 .status_mask = SPEAR310_UART3_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100198 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100199 .virq = SPEAR310_VIRQ_UART4,
200 .status_mask = SPEAR310_UART4_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100201 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100202 .virq = SPEAR310_VIRQ_UART5,
203 .status_mask = SPEAR310_UART5_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100204 },
205};
206
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100207static struct spear_shirq shirq_ras2 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100208 .irq = SPEAR3XX_IRQ_GEN_RAS_2,
viresh kumar4c18e772010-05-03 09:24:30 +0100209 .dev_config = shirq_ras2_config,
210 .dev_count = ARRAY_SIZE(shirq_ras2_config),
211 .regs = {
212 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100213 .status_reg = SPEAR310_INT_STS_MASK_REG,
214 .status_reg_mask = SPEAR310_SHIRQ_RAS2_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100215 .clear_reg = -1,
216 },
217};
218
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100219static struct shirq_dev_config shirq_ras3_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100220 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100221 .virq = SPEAR310_VIRQ_EMI,
222 .status_mask = SPEAR310_EMI_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100223 },
224};
225
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100226static struct spear_shirq shirq_ras3 = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100227 .irq = SPEAR3XX_IRQ_GEN_RAS_3,
viresh kumar4c18e772010-05-03 09:24:30 +0100228 .dev_config = shirq_ras3_config,
229 .dev_count = ARRAY_SIZE(shirq_ras3_config),
230 .regs = {
231 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100232 .status_reg = SPEAR310_INT_STS_MASK_REG,
233 .status_reg_mask = SPEAR310_SHIRQ_RAS3_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100234 .clear_reg = -1,
235 },
236};
237
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100238static struct shirq_dev_config shirq_intrcomm_ras_config[] = {
viresh kumar4c18e772010-05-03 09:24:30 +0100239 {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100240 .virq = SPEAR310_VIRQ_TDM_HDLC,
241 .status_mask = SPEAR310_TDM_HDLC_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100242 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100243 .virq = SPEAR310_VIRQ_RS485_0,
244 .status_mask = SPEAR310_RS485_0_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100245 }, {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100246 .virq = SPEAR310_VIRQ_RS485_1,
247 .status_mask = SPEAR310_RS485_1_IRQ_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100248 },
249};
250
Ryan Mallonf6558bf2011-05-20 08:34:20 +0100251static struct spear_shirq shirq_intrcomm_ras = {
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100252 .irq = SPEAR3XX_IRQ_INTRCOMM_RAS_ARM,
viresh kumar4c18e772010-05-03 09:24:30 +0100253 .dev_config = shirq_intrcomm_ras_config,
254 .dev_count = ARRAY_SIZE(shirq_intrcomm_ras_config),
255 .regs = {
256 .enb_reg = -1,
Ryan Mallon61e72bc2011-05-20 08:34:21 +0100257 .status_reg = SPEAR310_INT_STS_MASK_REG,
258 .status_reg_mask = SPEAR310_SHIRQ_INTRCOMM_RAS_MASK,
viresh kumar4c18e772010-05-03 09:24:30 +0100259 .clear_reg = -1,
260 },
261};
262
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530263/* padmux devices to enable */
264static struct pmx_dev *spear310_evb_pmx_devs[] = {
265 /* spear3xx specific devices */
266 &spear3xx_pmx_i2c,
267 &spear3xx_pmx_ssp,
268 &spear3xx_pmx_gpio_pin0,
269 &spear3xx_pmx_gpio_pin1,
270 &spear3xx_pmx_gpio_pin2,
271 &spear3xx_pmx_gpio_pin3,
272 &spear3xx_pmx_gpio_pin4,
273 &spear3xx_pmx_gpio_pin5,
274 &spear3xx_pmx_uart0,
viresh kumarc2c07832011-03-07 05:57:05 +0100275
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530276 /* spear310 specific devices */
277 &spear310_pmx_emi_cs_0_1_4_5,
278 &spear310_pmx_emi_cs_2_3,
279 &spear310_pmx_uart1,
280 &spear310_pmx_uart2,
281 &spear310_pmx_uart3_4_5,
282 &spear310_pmx_fsmc,
283 &spear310_pmx_rs485_0_1,
284 &spear310_pmx_tdm0,
285};
286
Viresh Kumar0b7ee712012-03-26 10:29:23 +0530287/* DMAC platform data's slave info */
288struct pl08x_channel_data spear310_dma_info[] = {
289 {
290 .bus_id = "uart0_rx",
291 .min_signal = 2,
292 .max_signal = 2,
293 .muxval = 0,
294 .cctl = 0,
295 .periph_buses = PL08X_AHB1,
296 }, {
297 .bus_id = "uart0_tx",
298 .min_signal = 3,
299 .max_signal = 3,
300 .muxval = 0,
301 .cctl = 0,
302 .periph_buses = PL08X_AHB1,
303 }, {
304 .bus_id = "ssp0_rx",
305 .min_signal = 8,
306 .max_signal = 8,
307 .muxval = 0,
308 .cctl = 0,
309 .periph_buses = PL08X_AHB1,
310 }, {
311 .bus_id = "ssp0_tx",
312 .min_signal = 9,
313 .max_signal = 9,
314 .muxval = 0,
315 .cctl = 0,
316 .periph_buses = PL08X_AHB1,
317 }, {
318 .bus_id = "i2c_rx",
319 .min_signal = 10,
320 .max_signal = 10,
321 .muxval = 0,
322 .cctl = 0,
323 .periph_buses = PL08X_AHB1,
324 }, {
325 .bus_id = "i2c_tx",
326 .min_signal = 11,
327 .max_signal = 11,
328 .muxval = 0,
329 .cctl = 0,
330 .periph_buses = PL08X_AHB1,
331 }, {
332 .bus_id = "irda",
333 .min_signal = 12,
334 .max_signal = 12,
335 .muxval = 0,
336 .cctl = 0,
337 .periph_buses = PL08X_AHB1,
338 }, {
339 .bus_id = "adc",
340 .min_signal = 13,
341 .max_signal = 13,
342 .muxval = 0,
343 .cctl = 0,
344 .periph_buses = PL08X_AHB1,
345 }, {
346 .bus_id = "to_jpeg",
347 .min_signal = 14,
348 .max_signal = 14,
349 .muxval = 0,
350 .cctl = 0,
351 .periph_buses = PL08X_AHB1,
352 }, {
353 .bus_id = "from_jpeg",
354 .min_signal = 15,
355 .max_signal = 15,
356 .muxval = 0,
357 .cctl = 0,
358 .periph_buses = PL08X_AHB1,
359 }, {
360 .bus_id = "uart1_rx",
361 .min_signal = 0,
362 .max_signal = 0,
363 .muxval = 1,
364 .cctl = 0,
365 .periph_buses = PL08X_AHB1,
366 }, {
367 .bus_id = "uart1_tx",
368 .min_signal = 1,
369 .max_signal = 1,
370 .muxval = 1,
371 .cctl = 0,
372 .periph_buses = PL08X_AHB1,
373 }, {
374 .bus_id = "uart2_rx",
375 .min_signal = 2,
376 .max_signal = 2,
377 .muxval = 1,
378 .cctl = 0,
379 .periph_buses = PL08X_AHB1,
380 }, {
381 .bus_id = "uart2_tx",
382 .min_signal = 3,
383 .max_signal = 3,
384 .muxval = 1,
385 .cctl = 0,
386 .periph_buses = PL08X_AHB1,
387 }, {
388 .bus_id = "uart3_rx",
389 .min_signal = 4,
390 .max_signal = 4,
391 .muxval = 1,
392 .cctl = 0,
393 .periph_buses = PL08X_AHB1,
394 }, {
395 .bus_id = "uart3_tx",
396 .min_signal = 5,
397 .max_signal = 5,
398 .muxval = 1,
399 .cctl = 0,
400 .periph_buses = PL08X_AHB1,
401 }, {
402 .bus_id = "uart4_rx",
403 .min_signal = 6,
404 .max_signal = 6,
405 .muxval = 1,
406 .cctl = 0,
407 .periph_buses = PL08X_AHB1,
408 }, {
409 .bus_id = "uart4_tx",
410 .min_signal = 7,
411 .max_signal = 7,
412 .muxval = 1,
413 .cctl = 0,
414 .periph_buses = PL08X_AHB1,
415 }, {
416 .bus_id = "uart5_rx",
417 .min_signal = 8,
418 .max_signal = 8,
419 .muxval = 1,
420 .cctl = 0,
421 .periph_buses = PL08X_AHB1,
422 }, {
423 .bus_id = "uart5_tx",
424 .min_signal = 9,
425 .max_signal = 9,
426 .muxval = 1,
427 .cctl = 0,
428 .periph_buses = PL08X_AHB1,
429 }, {
430 .bus_id = "ras5_rx",
431 .min_signal = 10,
432 .max_signal = 10,
433 .muxval = 1,
434 .cctl = 0,
435 .periph_buses = PL08X_AHB1,
436 }, {
437 .bus_id = "ras5_tx",
438 .min_signal = 11,
439 .max_signal = 11,
440 .muxval = 1,
441 .cctl = 0,
442 .periph_buses = PL08X_AHB1,
443 }, {
444 .bus_id = "ras6_rx",
445 .min_signal = 12,
446 .max_signal = 12,
447 .muxval = 1,
448 .cctl = 0,
449 .periph_buses = PL08X_AHB1,
450 }, {
451 .bus_id = "ras6_tx",
452 .min_signal = 13,
453 .max_signal = 13,
454 .muxval = 1,
455 .cctl = 0,
456 .periph_buses = PL08X_AHB1,
457 }, {
458 .bus_id = "ras7_rx",
459 .min_signal = 14,
460 .max_signal = 14,
461 .muxval = 1,
462 .cctl = 0,
463 .periph_buses = PL08X_AHB1,
464 }, {
465 .bus_id = "ras7_tx",
466 .min_signal = 15,
467 .max_signal = 15,
468 .muxval = 1,
469 .cctl = 0,
470 .periph_buses = PL08X_AHB1,
471 },
472};
473
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530474/* uart devices plat data */
475static struct amba_pl011_data spear310_uart_data[] = {
476 {
477 .dma_filter = pl08x_filter_id,
478 .dma_tx_param = "uart1_tx",
479 .dma_rx_param = "uart1_rx",
480 }, {
481 .dma_filter = pl08x_filter_id,
482 .dma_tx_param = "uart2_tx",
483 .dma_rx_param = "uart2_rx",
484 }, {
485 .dma_filter = pl08x_filter_id,
486 .dma_tx_param = "uart3_tx",
487 .dma_rx_param = "uart3_rx",
488 }, {
489 .dma_filter = pl08x_filter_id,
490 .dma_tx_param = "uart4_tx",
491 .dma_rx_param = "uart4_rx",
492 }, {
493 .dma_filter = pl08x_filter_id,
494 .dma_tx_param = "uart5_tx",
495 .dma_rx_param = "uart5_rx",
496 },
497};
498
499/* Add SPEAr310 auxdata to pass platform data */
500static struct of_dev_auxdata spear310_auxdata_lookup[] __initdata = {
501 OF_DEV_AUXDATA("arm,pl022", SPEAR3XX_ICM1_SSP_BASE, NULL,
502 &pl022_plat_data),
Viresh Kumar0b7ee712012-03-26 10:29:23 +0530503 OF_DEV_AUXDATA("arm,pl080", SPEAR3XX_ICM3_DMA_BASE, NULL,
504 &pl080_plat_data),
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530505 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART1_BASE, NULL,
506 &spear310_uart_data[0]),
507 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART2_BASE, NULL,
508 &spear310_uart_data[1]),
509 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART3_BASE, NULL,
510 &spear310_uart_data[2]),
511 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART4_BASE, NULL,
512 &spear310_uart_data[3]),
513 OF_DEV_AUXDATA("arm,pl011", SPEAR310_UART5_BASE, NULL,
514 &spear310_uart_data[4]),
515 {}
516};
517
518static void __init spear310_dt_init(void)
viresh kumarbc4e8142010-04-01 12:30:58 +0100519{
viresh kumar4c18e772010-05-03 09:24:30 +0100520 void __iomem *base;
521 int ret = 0;
522
Viresh Kumar0b7ee712012-03-26 10:29:23 +0530523 pl080_plat_data.slave_channels = spear310_dma_info;
524 pl080_plat_data.num_slave_channels = ARRAY_SIZE(spear310_dma_info);
525
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530526 of_platform_populate(NULL, of_default_bus_match_table,
527 spear310_auxdata_lookup, NULL);
viresh kumar4c18e772010-05-03 09:24:30 +0100528
Uwe Kleine-Königb5950762010-11-01 15:38:34 -0400529 /* shared irq registration */
viresh kumar53821162011-03-07 05:57:06 +0100530 base = ioremap(SPEAR310_SOC_CONFIG_BASE, SZ_4K);
viresh kumar4c18e772010-05-03 09:24:30 +0100531 if (base) {
532 /* shirq 1 */
533 shirq_ras1.regs.base = base;
534 ret = spear_shirq_register(&shirq_ras1);
535 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530536 pr_err("Error registering Shared IRQ 1\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100537
538 /* shirq 2 */
539 shirq_ras2.regs.base = base;
540 ret = spear_shirq_register(&shirq_ras2);
541 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530542 pr_err("Error registering Shared IRQ 2\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100543
544 /* shirq 3 */
545 shirq_ras3.regs.base = base;
546 ret = spear_shirq_register(&shirq_ras3);
547 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530548 pr_err("Error registering Shared IRQ 3\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100549
550 /* shirq 4 */
551 shirq_intrcomm_ras.regs.base = base;
552 ret = spear_shirq_register(&shirq_intrcomm_ras);
553 if (ret)
Viresh Kumar5fb00f92012-03-26 10:39:43 +0530554 pr_err("Error registering Shared IRQ 4\n");
viresh kumar4c18e772010-05-03 09:24:30 +0100555 }
viresh kumar70f4c0b2010-04-01 12:31:29 +0100556
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530557 if (of_machine_is_compatible("st,spear310-evb")) {
558 /* pmx initialization */
559 pmx_driver.base = base;
560 pmx_driver.mode = NULL;
561 pmx_driver.devs = spear310_evb_pmx_devs;
562 pmx_driver.devs_count = ARRAY_SIZE(spear310_evb_pmx_devs);
Ryan Mallon6618c3a2011-05-20 08:34:22 +0100563
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530564 ret = pmx_register(&pmx_driver);
565 if (ret)
566 pr_err("padmux: registration failed. err no: %d\n",
567 ret);
568 }
viresh kumar70f4c0b2010-04-01 12:31:29 +0100569}
Viresh Kumarc5fa4fd2012-03-23 00:17:43 +0530570
571static const char * const spear310_dt_board_compat[] = {
572 "st,spear310",
573 "st,spear310-evb",
574 NULL,
575};
576
577static void __init spear310_map_io(void)
578{
579 spear3xx_map_io();
580 spear310_clk_init();
581}
582
583DT_MACHINE_START(SPEAR310_DT, "ST SPEAr310 SoC with Flattened Device Tree")
584 .map_io = spear310_map_io,
585 .init_irq = spear3xx_dt_init_irq,
586 .handle_irq = vic_handle_irq,
587 .timer = &spear3xx_timer,
588 .init_machine = spear310_dt_init,
589 .restart = spear_restart,
590 .dt_compat = spear310_dt_board_compat,
591MACHINE_END