blob: a82a8873840ec333825f6008a4ea5c2e7efead4c [file] [log] [blame]
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +05301/*
2 * linux/arch/arm/mach-omap2/cpuidle34xx.c
3 *
4 * OMAP3 CPU IDLE Routines
5 *
6 * Copyright (C) 2008 Texas Instruments, Inc.
7 * Rajendra Nayak <rnayak@ti.com>
8 *
9 * Copyright (C) 2007 Texas Instruments, Inc.
10 * Karthik Dasu <karthik-dp@ti.com>
11 *
12 * Copyright (C) 2006 Nokia Corporation
13 * Tony Lindgren <tony@atomide.com>
14 *
15 * Copyright (C) 2005 Texas Instruments, Inc.
16 * Richard Woodruff <r-woodruff2@ti.com>
17 *
18 * Based on pm.c for omap2
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License version 2 as
22 * published by the Free Software Foundation.
23 */
24
Tero Kristocf228542009-03-20 15:21:02 +020025#include <linux/sched.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053026#include <linux/cpuidle.h>
Kevin Hilman5698eb42011-11-07 15:58:40 -080027#include <linux/export.h>
Santosh Shilimkarff819da2011-09-03 22:38:27 +053028#include <linux/cpu_pm.h>
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053029
30#include <plat/prcm.h>
Rajendra Nayak20b01662008-10-08 17:31:22 +053031#include <plat/irqs.h>
Paul Walmsley72e06d02010-12-21 21:05:16 -070032#include "powerdomain.h"
Paul Walmsley1540f2142010-12-21 21:05:15 -070033#include "clockdomain.h"
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053034
Kevin Hilmanc98e2232008-10-28 17:30:07 -070035#include "pm.h"
Paul Walmsley4814ced2010-10-08 11:40:20 -060036#include "control.h"
Santosh Shilimkarba8bb182011-12-05 09:46:24 +010037#include "common.h"
Kevin Hilmanc98e2232008-10-28 17:30:07 -070038
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053039#ifdef CONFIG_CPU_IDLE
40
Jean Pihetbadc3032011-05-09 12:02:14 +020041/* Mach specific information to be recorded in the C-state driver_data */
42struct omap3_idle_statedata {
43 u32 mpu_state;
44 u32 core_state;
Jean Pihetbadc3032011-05-09 12:02:14 +020045};
Daniel Lezcano0c2487f2012-04-24 16:05:33 +020046
47#define OMAP3_NUM_STATES 7
48
Jean Pihetbadc3032011-05-09 12:02:14 +020049struct omap3_idle_statedata omap3_idle_data[OMAP3_NUM_STATES];
50
51struct powerdomain *mpu_pd, *core_pd, *per_pd, *cam_pd;
Kevin Hilmanbb4de3d2009-12-15 16:37:18 -080052
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020053static int _cpuidle_allow_idle(struct powerdomain *pwrdm,
54 struct clockdomain *clkdm)
55{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070056 clkdm_allow_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020057 return 0;
58}
59
60static int _cpuidle_deny_idle(struct powerdomain *pwrdm,
61 struct clockdomain *clkdm)
62{
Rajendra Nayak5cd19372011-02-25 16:06:48 -070063 clkdm_deny_idle(clkdm);
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020064 return 0;
65}
66
Robert Lee6da45dc2012-03-20 15:22:46 -050067static int __omap3_enter_idle(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +053068 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +053069 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053070{
Deepthi Dharware978aa72011-10-28 16:20:09 +053071 struct omap3_idle_statedata *cx =
Deepthi Dharwar42027352011-10-28 16:20:33 +053072 cpuidle_get_statedata(&dev->states_usage[index]);
Kevin Hilmanc98e2232008-10-28 17:30:07 -070073 u32 mpu_state = cx->mpu_state, core_state = cx->core_state;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053074
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053075 local_fiq_disable();
76
Jouni Hogander71391782008-10-28 10:59:05 +020077 pwrdm_set_next_pwrst(mpu_pd, mpu_state);
78 pwrdm_set_next_pwrst(core_pd, core_state);
Rajendra Nayak20b01662008-10-08 17:31:22 +053079
Tero Kristocf228542009-03-20 15:21:02 +020080 if (omap_irq_pending() || need_resched())
Rajendra Nayak20b01662008-10-08 17:31:22 +053081 goto return_sleep_time;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053082
Jean Pihetbadc3032011-05-09 12:02:14 +020083 /* Deny idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +053084 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +020085 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_deny_idle);
86 pwrdm_for_each_clkdm(core_pd, _cpuidle_deny_idle);
87 }
88
Santosh Shilimkarff819da2011-09-03 22:38:27 +053089 /*
90 * Call idle CPU PM enter notifier chain so that
91 * VFP context is saved.
92 */
93 if (mpu_state == PWRDM_POWER_OFF)
94 cpu_pm_enter();
95
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +053096 /* Execute ARM wfi */
97 omap_sram_idle();
98
Santosh Shilimkarff819da2011-09-03 22:38:27 +053099 /*
100 * Call idle CPU PM enter notifier chain to restore
101 * VFP context.
102 */
103 if (pwrdm_read_prev_pwrst(mpu_pd) == PWRDM_POWER_OFF)
104 cpu_pm_exit();
105
Jean Pihetbadc3032011-05-09 12:02:14 +0200106 /* Re-allow idle for C1 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530107 if (index == 0) {
Peter 'p2' De Schrijver06d8f062009-03-13 18:19:16 +0200108 pwrdm_for_each_clkdm(mpu_pd, _cpuidle_allow_idle);
109 pwrdm_for_each_clkdm(core_pd, _cpuidle_allow_idle);
110 }
111
Rajendra Nayak20b01662008-10-08 17:31:22 +0530112return_sleep_time:
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530113
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530114 local_fiq_enable();
115
Deepthi Dharware978aa72011-10-28 16:20:09 +0530116 return index;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530117}
118
119/**
Robert Lee6da45dc2012-03-20 15:22:46 -0500120 * omap3_enter_idle - Programs OMAP3 to enter the specified state
121 * @dev: cpuidle device
122 * @drv: cpuidle driver
123 * @index: the index of state to be entered
124 *
125 * Called from the CPUidle framework to program the device to the
126 * specified target state selected by the governor.
127 */
128static inline int omap3_enter_idle(struct cpuidle_device *dev,
129 struct cpuidle_driver *drv,
130 int index)
131{
132 return cpuidle_wrap_enter(dev, drv, index, __omap3_enter_idle);
133}
134
135/**
Jean Pihet04908912011-05-09 12:02:16 +0200136 * next_valid_state - Find next valid C-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530137 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530138 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530139 * @index: Index of currently selected c-state
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530140 *
Deepthi Dharware978aa72011-10-28 16:20:09 +0530141 * If the state corresponding to index is valid, index is returned back
142 * to the caller. Else, this function searches for a lower c-state which is
143 * still valid (as defined in omap3_power_states[]) and returns its index.
Jean Pihet04908912011-05-09 12:02:16 +0200144 *
145 * A state is valid if the 'valid' field is enabled and
146 * if it satisfies the enable_off_mode condition.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530147 */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530148static int next_valid_state(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530149 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530150 int index)
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530151{
Deepthi Dharwar42027352011-10-28 16:20:33 +0530152 struct cpuidle_state_usage *curr_usage = &dev->states_usage[index];
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530153 struct cpuidle_state *curr = &drv->states[index];
Deepthi Dharwar42027352011-10-28 16:20:33 +0530154 struct omap3_idle_statedata *cx = cpuidle_get_statedata(curr_usage);
Jean Pihet04908912011-05-09 12:02:16 +0200155 u32 mpu_deepest_state = PWRDM_POWER_RET;
156 u32 core_deepest_state = PWRDM_POWER_RET;
Deepthi Dharware978aa72011-10-28 16:20:09 +0530157 int next_index = -1;
Jean Pihet04908912011-05-09 12:02:16 +0200158
159 if (enable_off_mode) {
160 mpu_deepest_state = PWRDM_POWER_OFF;
161 /*
162 * Erratum i583: valable for ES rev < Es1.2 on 3630.
163 * CORE OFF mode is not supported in a stable form, restrict
164 * instead the CORE state to RET.
165 */
166 if (!IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583))
167 core_deepest_state = PWRDM_POWER_OFF;
168 }
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530169
170 /* Check if current state is valid */
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200171 if ((cx->mpu_state >= mpu_deepest_state) &&
Jean Pihet04908912011-05-09 12:02:16 +0200172 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530173 return index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530174 } else {
Jean Pihetbadc3032011-05-09 12:02:14 +0200175 int idx = OMAP3_NUM_STATES - 1;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530176
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200177 /* Reach the current state starting at highest C-state */
Jean Pihetbadc3032011-05-09 12:02:14 +0200178 for (; idx >= 0; idx--) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530179 if (&drv->states[idx] == curr) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530180 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530181 break;
182 }
183 }
184
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200185 /* Should never hit this condition */
Deepthi Dharware978aa72011-10-28 16:20:09 +0530186 WARN_ON(next_index == -1);
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530187
188 /*
189 * Drop to next valid state.
190 * Start search from the next (lower) state.
191 */
192 idx--;
Jean Pihetbadc3032011-05-09 12:02:14 +0200193 for (; idx >= 0; idx--) {
Deepthi Dharwar42027352011-10-28 16:20:33 +0530194 cx = cpuidle_get_statedata(&dev->states_usage[idx]);
Daniel Lezcanof79b5d82012-04-24 16:05:32 +0200195 if ((cx->mpu_state >= mpu_deepest_state) &&
Jean Pihet04908912011-05-09 12:02:16 +0200196 (cx->core_state >= core_deepest_state)) {
Deepthi Dharware978aa72011-10-28 16:20:09 +0530197 next_index = idx;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530198 break;
199 }
200 }
201 /*
Jean Pihetbadc3032011-05-09 12:02:14 +0200202 * C1 is always valid.
Deepthi Dharware978aa72011-10-28 16:20:09 +0530203 * So, no need to check for 'next_index == -1' outside
204 * this loop.
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530205 */
206 }
207
Deepthi Dharware978aa72011-10-28 16:20:09 +0530208 return next_index;
Sanjeev Premi6af83b32010-01-28 23:16:43 +0530209}
210
211/**
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530212 * omap3_enter_idle_bm - Checks for any bus activity
213 * @dev: cpuidle device
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530214 * @drv: cpuidle driver
Deepthi Dharware978aa72011-10-28 16:20:09 +0530215 * @index: array index of target state to be programmed
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530216 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200217 * This function checks for any pending activity and then programs
218 * the device to the specified or a safer state.
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530219 */
220static int omap3_enter_idle_bm(struct cpuidle_device *dev,
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530221 struct cpuidle_driver *drv,
Deepthi Dharware978aa72011-10-28 16:20:09 +0530222 int index)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530223{
Deepthi Dharware978aa72011-10-28 16:20:09 +0530224 int new_state_idx;
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200225 u32 core_next_state, per_next_state = 0, per_saved_state = 0, cam_state;
Jean Pihetbadc3032011-05-09 12:02:14 +0200226 struct omap3_idle_statedata *cx;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700227 int ret;
Kevin Hilman0f724ed2008-10-28 17:32:11 -0700228
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700229 /*
230 * Prevent idle completely if CAM is active.
231 * CAM does not have wakeup capability in OMAP3.
232 */
233 cam_state = pwrdm_read_pwrst(cam_pd);
234 if (cam_state == PWRDM_POWER_ON) {
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530235 new_state_idx = drv->safe_state_index;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700236 goto select_state;
237 }
238
239 /*
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200240 * FIXME: we currently manage device-specific idle states
241 * for PER and CORE in combination with CPU-specific
242 * idle states. This is wrong, and device-specific
243 * idle management needs to be separated out into
244 * its own code.
245 */
246
247 /*
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700248 * Prevent PER off if CORE is not in retention or off as this
249 * would disable PER wakeups completely.
250 */
Deepthi Dharwar42027352011-10-28 16:20:33 +0530251 cx = cpuidle_get_statedata(&dev->states_usage[index]);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200252 core_next_state = cx->core_state;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700253 per_next_state = per_saved_state = pwrdm_read_next_pwrst(per_pd);
254 if ((per_next_state == PWRDM_POWER_OFF) &&
Kevin Hilman65707fb2010-10-01 08:35:47 -0700255 (core_next_state > PWRDM_POWER_RET))
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700256 per_next_state = PWRDM_POWER_RET;
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700257
258 /* Are we changing PER target state? */
259 if (per_next_state != per_saved_state)
260 pwrdm_set_next_pwrst(per_pd, per_next_state);
261
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530262 new_state_idx = next_valid_state(dev, drv, index);
Jean Pihetc6cd91d2011-05-09 12:02:15 +0200263
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700264select_state:
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530265 ret = omap3_enter_idle(dev, drv, new_state_idx);
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700266
267 /* Restore original PER state if it was modified */
268 if (per_next_state != per_saved_state)
269 pwrdm_set_next_pwrst(per_pd, per_saved_state);
270
271 return ret;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530272}
273
274DEFINE_PER_CPU(struct cpuidle_device, omap3_idle_dev);
275
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530276struct cpuidle_driver omap3_idle_driver = {
277 .name = "omap3_idle",
278 .owner = THIS_MODULE,
Daniel Lezcano200dd522012-04-24 16:05:30 +0200279 .states = {
280 {
281 .enter = omap3_enter_idle,
282 .exit_latency = 2 + 2,
283 .target_residency = 5,
284 .flags = CPUIDLE_FLAG_TIME_VALID,
285 .name = "C1",
286 .desc = "MPU ON + CORE ON",
287 },
288 {
289 .enter = omap3_enter_idle_bm,
290 .exit_latency = 10 + 10,
291 .target_residency = 30,
292 .flags = CPUIDLE_FLAG_TIME_VALID,
293 .name = "C2",
294 .desc = "MPU ON + CORE ON",
295 },
296 {
297 .enter = omap3_enter_idle_bm,
298 .exit_latency = 50 + 50,
299 .target_residency = 300,
300 .flags = CPUIDLE_FLAG_TIME_VALID,
301 .name = "C3",
302 .desc = "MPU RET + CORE ON",
303 },
304 {
305 .enter = omap3_enter_idle_bm,
306 .exit_latency = 1500 + 1800,
307 .target_residency = 4000,
308 .flags = CPUIDLE_FLAG_TIME_VALID,
309 .name = "C4",
310 .desc = "MPU OFF + CORE ON",
311 },
312 {
313 .enter = omap3_enter_idle_bm,
314 .exit_latency = 2500 + 7500,
315 .target_residency = 12000,
316 .flags = CPUIDLE_FLAG_TIME_VALID,
317 .name = "C5",
318 .desc = "MPU RET + CORE RET",
319 },
320 {
321 .enter = omap3_enter_idle_bm,
322 .exit_latency = 3000 + 8500,
323 .target_residency = 15000,
324 .flags = CPUIDLE_FLAG_TIME_VALID,
325 .name = "C6",
326 .desc = "MPU OFF + CORE RET",
327 },
328 {
329 .enter = omap3_enter_idle_bm,
330 .exit_latency = 10000 + 30000,
331 .target_residency = 30000,
332 .flags = CPUIDLE_FLAG_TIME_VALID,
333 .name = "C7",
334 .desc = "MPU OFF + CORE OFF",
335 },
336 },
337 .state_count = OMAP3_NUM_STATES,
338 .safe_state_index = 0,
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530339};
340
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530341/* Helper to register the driver_data */
342static inline struct omap3_idle_statedata *_fill_cstate_usage(
343 struct cpuidle_device *dev,
344 int idx)
345{
346 struct omap3_idle_statedata *cx = &omap3_idle_data[idx];
347 struct cpuidle_state_usage *state_usage = &dev->states_usage[idx];
348
Deepthi Dharwar42027352011-10-28 16:20:33 +0530349 cpuidle_set_statedata(state_usage, cx);
Jean Pihetbadc3032011-05-09 12:02:14 +0200350
351 return cx;
352}
353
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530354/**
355 * omap3_idle_init - Init routine for OMAP3 idle
356 *
Jean Pihetbadc3032011-05-09 12:02:14 +0200357 * Registers the OMAP3 specific cpuidle driver to the cpuidle
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530358 * framework with the valid set of states.
359 */
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300360int __init omap3_idle_init(void)
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530361{
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530362 struct cpuidle_device *dev;
Jean Pihetbadc3032011-05-09 12:02:14 +0200363 struct omap3_idle_statedata *cx;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530364
365 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Rajendra Nayak20b01662008-10-08 17:31:22 +0530366 core_pd = pwrdm_lookup("core_pwrdm");
Kevin Hilmane7410cf2010-09-08 16:37:42 -0700367 per_pd = pwrdm_lookup("per_pwrdm");
368 cam_pd = pwrdm_lookup("cam_pwrdm");
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530369
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530370
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530371 dev = &per_cpu(omap3_idle_dev, smp_processor_id());
372
Jean Pihetbadc3032011-05-09 12:02:14 +0200373 /* C1 . MPU WFI + Core active */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530374 cx = _fill_cstate_usage(dev, 0);
Jean Pihetbadc3032011-05-09 12:02:14 +0200375 cx->mpu_state = PWRDM_POWER_ON;
376 cx->core_state = PWRDM_POWER_ON;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530377
Jean Pihetbadc3032011-05-09 12:02:14 +0200378 /* C2 . MPU WFI + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530379 cx = _fill_cstate_usage(dev, 1);
Jean Pihetbadc3032011-05-09 12:02:14 +0200380 cx->mpu_state = PWRDM_POWER_ON;
381 cx->core_state = PWRDM_POWER_ON;
382
383 /* C3 . MPU CSWR + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530384 cx = _fill_cstate_usage(dev, 2);
Jean Pihetbadc3032011-05-09 12:02:14 +0200385 cx->mpu_state = PWRDM_POWER_RET;
386 cx->core_state = PWRDM_POWER_ON;
387
388 /* C4 . MPU OFF + Core inactive */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530389 cx = _fill_cstate_usage(dev, 3);
Jean Pihetbadc3032011-05-09 12:02:14 +0200390 cx->mpu_state = PWRDM_POWER_OFF;
391 cx->core_state = PWRDM_POWER_ON;
392
393 /* C5 . MPU RET + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530394 cx = _fill_cstate_usage(dev, 4);
Jean Pihetbadc3032011-05-09 12:02:14 +0200395 cx->mpu_state = PWRDM_POWER_RET;
396 cx->core_state = PWRDM_POWER_RET;
397
398 /* C6 . MPU OFF + Core RET */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530399 cx = _fill_cstate_usage(dev, 5);
Jean Pihetbadc3032011-05-09 12:02:14 +0200400 cx->mpu_state = PWRDM_POWER_OFF;
401 cx->core_state = PWRDM_POWER_RET;
402
403 /* C7 . MPU OFF + Core OFF */
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530404 cx = _fill_cstate_usage(dev, 6);
Jean Pihetbadc3032011-05-09 12:02:14 +0200405 cx->mpu_state = PWRDM_POWER_OFF;
406 cx->core_state = PWRDM_POWER_OFF;
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530407
Deepthi Dharwar46bcfad2011-10-28 16:20:42 +0530408 cpuidle_register_driver(&omap3_idle_driver);
409
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530410 if (cpuidle_register_device(dev)) {
411 printk(KERN_ERR "%s: CPUidle register device failed\n",
412 __func__);
413 return -EIO;
414 }
415
416 return 0;
417}
Kalle Jokiniemi03433712008-09-26 11:04:20 +0300418#else
419int __init omap3_idle_init(void)
420{
421 return 0;
422}
Rajendra Nayak99e6a4d2008-10-08 17:30:58 +0530423#endif /* CONFIG_CPU_IDLE */