blob: fe1851914dac5df811c321bbcbbdff502dea839a [file] [log] [blame]
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001/* linux/arch/arm/mach-exynos4/clock.c
Changhwan Younc8bef142010-07-27 17:52:39 +09002 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09003 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
Changhwan Younc8bef142010-07-27 17:52:39 +09005 *
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09006 * EXYNOS4 - Clock support
Changhwan Younc8bef142010-07-27 17:52:39 +09007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11*/
12
13#include <linux/kernel.h>
14#include <linux/err.h>
15#include <linux/io.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090016#include <linux/syscore_ops.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090017
18#include <plat/cpu-freq.h>
19#include <plat/clock.h>
20#include <plat/cpu.h>
21#include <plat/pll.h>
22#include <plat/s5p-clock.h>
23#include <plat/clock-clksrc.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090024#include <plat/exynos4.h>
Jonghwan Choiacd35612011-08-24 21:52:45 +090025#include <plat/pm.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090026
27#include <mach/map.h>
28#include <mach/regs-clock.h>
KyongHo Chob0b6ff02011-03-07 09:10:24 +090029#include <mach/sysmmu.h>
Kukjin Kim2bc02c02011-08-24 17:25:09 +090030#include <mach/exynos4-clock.h>
Changhwan Younc8bef142010-07-27 17:52:39 +090031
Jonghwan Choiacd35612011-08-24 21:52:45 +090032static struct sleep_save exynos4_clock_save[] = {
33 SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
34 SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
35 SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
36 SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
37 SAVE_ITEM(S5P_CLKSRC_TOP0),
38 SAVE_ITEM(S5P_CLKSRC_TOP1),
39 SAVE_ITEM(S5P_CLKSRC_CAM),
40 SAVE_ITEM(S5P_CLKSRC_TV),
41 SAVE_ITEM(S5P_CLKSRC_MFC),
42 SAVE_ITEM(S5P_CLKSRC_G3D),
43 SAVE_ITEM(S5P_CLKSRC_LCD0),
44 SAVE_ITEM(S5P_CLKSRC_MAUDIO),
45 SAVE_ITEM(S5P_CLKSRC_FSYS),
46 SAVE_ITEM(S5P_CLKSRC_PERIL0),
47 SAVE_ITEM(S5P_CLKSRC_PERIL1),
48 SAVE_ITEM(S5P_CLKDIV_CAM),
49 SAVE_ITEM(S5P_CLKDIV_TV),
50 SAVE_ITEM(S5P_CLKDIV_MFC),
51 SAVE_ITEM(S5P_CLKDIV_G3D),
52 SAVE_ITEM(S5P_CLKDIV_LCD0),
53 SAVE_ITEM(S5P_CLKDIV_MAUDIO),
54 SAVE_ITEM(S5P_CLKDIV_FSYS0),
55 SAVE_ITEM(S5P_CLKDIV_FSYS1),
56 SAVE_ITEM(S5P_CLKDIV_FSYS2),
57 SAVE_ITEM(S5P_CLKDIV_FSYS3),
58 SAVE_ITEM(S5P_CLKDIV_PERIL0),
59 SAVE_ITEM(S5P_CLKDIV_PERIL1),
60 SAVE_ITEM(S5P_CLKDIV_PERIL2),
61 SAVE_ITEM(S5P_CLKDIV_PERIL3),
62 SAVE_ITEM(S5P_CLKDIV_PERIL4),
63 SAVE_ITEM(S5P_CLKDIV_PERIL5),
64 SAVE_ITEM(S5P_CLKDIV_TOP),
65 SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
66 SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
67 SAVE_ITEM(S5P_CLKSRC_MASK_TV),
68 SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
69 SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
70 SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
71 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
72 SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
73 SAVE_ITEM(S5P_CLKDIV2_RATIO),
74 SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
75 SAVE_ITEM(S5P_CLKGATE_IP_CAM),
76 SAVE_ITEM(S5P_CLKGATE_IP_TV),
77 SAVE_ITEM(S5P_CLKGATE_IP_MFC),
78 SAVE_ITEM(S5P_CLKGATE_IP_G3D),
79 SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
80 SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
81 SAVE_ITEM(S5P_CLKGATE_IP_GPS),
82 SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
83 SAVE_ITEM(S5P_CLKGATE_BLOCK),
84 SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
85 SAVE_ITEM(S5P_CLKSRC_DMC),
86 SAVE_ITEM(S5P_CLKDIV_DMC0),
87 SAVE_ITEM(S5P_CLKDIV_DMC1),
88 SAVE_ITEM(S5P_CLKGATE_IP_DMC),
89 SAVE_ITEM(S5P_CLKSRC_CPU),
90 SAVE_ITEM(S5P_CLKDIV_CPU),
91 SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
92 SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
93 SAVE_ITEM(S5P_CLKGATE_IP_CPU),
94};
95
Kukjin Kim2bc02c02011-08-24 17:25:09 +090096struct clk clk_sclk_hdmi27m = {
Changhwan Younc8bef142010-07-27 17:52:39 +090097 .name = "sclk_hdmi27m",
Changhwan Younc8bef142010-07-27 17:52:39 +090098 .rate = 27000000,
99};
100
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900101struct clk clk_sclk_hdmiphy = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900102 .name = "sclk_hdmiphy",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900103};
104
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900105struct clk clk_sclk_usbphy0 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900106 .name = "sclk_usbphy0",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900107 .rate = 27000000,
108};
109
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900110struct clk clk_sclk_usbphy1 = {
Jongpill Leeb99380e2010-08-18 22:16:45 +0900111 .name = "sclk_usbphy1",
Jongpill Leeb99380e2010-08-18 22:16:45 +0900112};
113
Boojin Kimbf856fb2011-09-02 09:44:36 +0900114static struct clk dummy_apb_pclk = {
115 .name = "apb_pclk",
116 .id = -1,
117};
118
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900119static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
Jongpill Lee37e01722010-08-18 22:33:43 +0900120{
121 return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
122}
123
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900124static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900125{
126 return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
127}
128
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900129static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900130{
131 return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
132}
133
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900134int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900135{
136 return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
137}
138
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900139static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
Jongpill Lee3297c2e2010-08-27 17:53:26 +0900140{
141 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
142}
143
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900144static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
Jongpill Lee33f469d2010-08-18 22:54:48 +0900145{
146 return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
147}
148
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900149static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
150{
151 return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
152}
153
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900154static int exynos4_clksrc_mask_tv_ctrl(struct clk *clk, int enable)
155{
156 return s5p_gatectrl(S5P_CLKSRC_MASK_TV, clk, enable);
157}
158
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900159static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900160{
161 return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
162}
163
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900164static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
165{
166 return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
167}
168
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900169static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900170{
171 return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
172}
173
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900174static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900175{
176 return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
177}
178
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900179int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900180{
181 return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
182}
183
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900184int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900185{
186 return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
187}
188
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900189static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
Jongpill Lee5a847b42010-08-27 16:50:47 +0900190{
191 return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
192}
193
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900194static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
Jongpill Lee82260bf2010-08-18 22:49:24 +0900195{
196 return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
197}
198
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900199static int exynos4_clk_hdmiphy_ctrl(struct clk *clk, int enable)
200{
201 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
202}
203
204static int exynos4_clk_dac_ctrl(struct clk *clk, int enable)
205{
206 return s5p_gatectrl(S5P_DAC_PHY_CONTROL, clk, enable);
207}
208
Changhwan Younc8bef142010-07-27 17:52:39 +0900209/* Core list of CMU_CPU side */
210
211static struct clksrc_clk clk_mout_apll = {
212 .clk = {
213 .name = "mout_apll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900214 },
215 .sources = &clk_src_apll,
216 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
Jongpill Lee3ff31022010-08-18 22:20:31 +0900217};
218
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900219struct clksrc_clk clk_sclk_apll = {
Jongpill Lee3ff31022010-08-18 22:20:31 +0900220 .clk = {
221 .name = "sclk_apll",
Jongpill Lee3ff31022010-08-18 22:20:31 +0900222 .parent = &clk_mout_apll.clk,
223 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900224 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
225};
226
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900227struct clksrc_clk clk_mout_epll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900228 .clk = {
229 .name = "mout_epll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900230 },
231 .sources = &clk_src_epll,
232 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
233};
234
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900235struct clksrc_clk clk_mout_mpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900236 .clk = {
237 .name = "mout_mpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900238 },
239 .sources = &clk_src_mpll,
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900240
241 /* reg_src will be added in each SoCs' clock */
Changhwan Younc8bef142010-07-27 17:52:39 +0900242};
243
244static struct clk *clkset_moutcore_list[] = {
Jaecheol Lee8f3b9cf2010-09-18 10:50:46 +0900245 [0] = &clk_mout_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900246 [1] = &clk_mout_mpll.clk,
247};
248
249static struct clksrc_sources clkset_moutcore = {
250 .sources = clkset_moutcore_list,
251 .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
252};
253
254static struct clksrc_clk clk_moutcore = {
255 .clk = {
256 .name = "moutcore",
Changhwan Younc8bef142010-07-27 17:52:39 +0900257 },
258 .sources = &clkset_moutcore,
259 .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
260};
261
262static struct clksrc_clk clk_coreclk = {
263 .clk = {
264 .name = "core_clk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900265 .parent = &clk_moutcore.clk,
266 },
267 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
268};
269
270static struct clksrc_clk clk_armclk = {
271 .clk = {
272 .name = "armclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900273 .parent = &clk_coreclk.clk,
274 },
275};
276
277static struct clksrc_clk clk_aclk_corem0 = {
278 .clk = {
279 .name = "aclk_corem0",
Changhwan Younc8bef142010-07-27 17:52:39 +0900280 .parent = &clk_coreclk.clk,
281 },
282 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
283};
284
285static struct clksrc_clk clk_aclk_cores = {
286 .clk = {
287 .name = "aclk_cores",
Changhwan Younc8bef142010-07-27 17:52:39 +0900288 .parent = &clk_coreclk.clk,
289 },
290 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
291};
292
293static struct clksrc_clk clk_aclk_corem1 = {
294 .clk = {
295 .name = "aclk_corem1",
Changhwan Younc8bef142010-07-27 17:52:39 +0900296 .parent = &clk_coreclk.clk,
297 },
298 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
299};
300
301static struct clksrc_clk clk_periphclk = {
302 .clk = {
303 .name = "periphclk",
Changhwan Younc8bef142010-07-27 17:52:39 +0900304 .parent = &clk_coreclk.clk,
305 },
306 .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
307};
308
Changhwan Younc8bef142010-07-27 17:52:39 +0900309/* Core list of CMU_CORE side */
310
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900311struct clk *clkset_corebus_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900312 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900313 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900314};
315
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900316struct clksrc_sources clkset_mout_corebus = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900317 .sources = clkset_corebus_list,
318 .nr_sources = ARRAY_SIZE(clkset_corebus_list),
319};
320
321static struct clksrc_clk clk_mout_corebus = {
322 .clk = {
323 .name = "mout_corebus",
Changhwan Younc8bef142010-07-27 17:52:39 +0900324 },
325 .sources = &clkset_mout_corebus,
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900326 .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900327};
328
329static struct clksrc_clk clk_sclk_dmc = {
330 .clk = {
331 .name = "sclk_dmc",
Changhwan Younc8bef142010-07-27 17:52:39 +0900332 .parent = &clk_mout_corebus.clk,
333 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900334 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900335};
336
337static struct clksrc_clk clk_aclk_cored = {
338 .clk = {
339 .name = "aclk_cored",
Changhwan Younc8bef142010-07-27 17:52:39 +0900340 .parent = &clk_sclk_dmc.clk,
341 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900342 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900343};
344
345static struct clksrc_clk clk_aclk_corep = {
346 .clk = {
347 .name = "aclk_corep",
Changhwan Younc8bef142010-07-27 17:52:39 +0900348 .parent = &clk_aclk_cored.clk,
349 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900350 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900351};
352
353static struct clksrc_clk clk_aclk_acp = {
354 .clk = {
355 .name = "aclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900356 .parent = &clk_mout_corebus.clk,
357 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900358 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900359};
360
361static struct clksrc_clk clk_pclk_acp = {
362 .clk = {
363 .name = "pclk_acp",
Changhwan Younc8bef142010-07-27 17:52:39 +0900364 .parent = &clk_aclk_acp.clk,
365 },
Sunyoung Kang7af36b92010-09-18 10:59:31 +0900366 .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
Changhwan Younc8bef142010-07-27 17:52:39 +0900367};
368
369/* Core list of CMU_TOP side */
370
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900371struct clk *clkset_aclk_top_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900372 [0] = &clk_mout_mpll.clk,
Jongpill Lee3ff31022010-08-18 22:20:31 +0900373 [1] = &clk_sclk_apll.clk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900374};
375
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900376struct clksrc_sources clkset_aclk = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900377 .sources = clkset_aclk_top_list,
378 .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
379};
380
381static struct clksrc_clk clk_aclk_200 = {
382 .clk = {
383 .name = "aclk_200",
Changhwan Younc8bef142010-07-27 17:52:39 +0900384 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900385 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900386 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
387 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
388};
389
Changhwan Younc8bef142010-07-27 17:52:39 +0900390static struct clksrc_clk clk_aclk_100 = {
391 .clk = {
392 .name = "aclk_100",
Changhwan Younc8bef142010-07-27 17:52:39 +0900393 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900394 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900395 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
396 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
397};
398
Changhwan Younc8bef142010-07-27 17:52:39 +0900399static struct clksrc_clk clk_aclk_160 = {
400 .clk = {
401 .name = "aclk_160",
Changhwan Younc8bef142010-07-27 17:52:39 +0900402 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900403 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900404 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
405 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
406};
407
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900408struct clksrc_clk clk_aclk_133 = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900409 .clk = {
410 .name = "aclk_133",
Changhwan Younc8bef142010-07-27 17:52:39 +0900411 },
Kukjin Kim9e235522010-08-18 22:06:02 +0900412 .sources = &clkset_aclk,
Changhwan Younc8bef142010-07-27 17:52:39 +0900413 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
414 .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
415};
416
417static struct clk *clkset_vpllsrc_list[] = {
418 [0] = &clk_fin_vpll,
419 [1] = &clk_sclk_hdmi27m,
420};
421
422static struct clksrc_sources clkset_vpllsrc = {
423 .sources = clkset_vpllsrc_list,
424 .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
425};
426
427static struct clksrc_clk clk_vpllsrc = {
428 .clk = {
429 .name = "vpll_src",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900430 .enable = exynos4_clksrc_mask_top_ctrl,
Jongpill Lee37e01722010-08-18 22:33:43 +0900431 .ctrlbit = (1 << 0),
Changhwan Younc8bef142010-07-27 17:52:39 +0900432 },
433 .sources = &clkset_vpllsrc,
434 .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
435};
436
437static struct clk *clkset_sclk_vpll_list[] = {
438 [0] = &clk_vpllsrc.clk,
439 [1] = &clk_fout_vpll,
440};
441
442static struct clksrc_sources clkset_sclk_vpll = {
443 .sources = clkset_sclk_vpll_list,
444 .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
445};
446
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900447struct clksrc_clk clk_sclk_vpll = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900448 .clk = {
449 .name = "sclk_vpll",
Changhwan Younc8bef142010-07-27 17:52:39 +0900450 },
451 .sources = &clkset_sclk_vpll,
452 .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
453};
454
Kukjin Kim957c4612011-01-04 17:58:22 +0900455static struct clk init_clocks_off[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900456 {
457 .name = "timers",
Changhwan Younc8bef142010-07-27 17:52:39 +0900458 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900459 .enable = exynos4_clk_ip_peril_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +0900460 .ctrlbit = (1<<24),
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900461 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900462 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900463 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900464 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900465 .ctrlbit = (1 << 4),
466 }, {
467 .name = "csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900468 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900469 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900470 .ctrlbit = (1 << 5),
471 }, {
472 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900473 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900474 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900475 .ctrlbit = (1 << 0),
476 }, {
477 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900478 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900479 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900480 .ctrlbit = (1 << 1),
481 }, {
482 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900483 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900484 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900485 .ctrlbit = (1 << 2),
486 }, {
487 .name = "fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900488 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900489 .enable = exynos4_clk_ip_cam_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900490 .ctrlbit = (1 << 3),
491 }, {
492 .name = "fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +0900493 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900494 .enable = exynos4_clk_ip_lcd0_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900495 .ctrlbit = (1 << 0),
496 }, {
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900497 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900498 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900499 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900500 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900501 .ctrlbit = (1 << 5),
502 }, {
503 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900504 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900505 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900506 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900507 .ctrlbit = (1 << 6),
508 }, {
509 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900510 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900511 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900512 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900513 .ctrlbit = (1 << 7),
514 }, {
515 .name = "hsmmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900516 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900517 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900518 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900519 .ctrlbit = (1 << 8),
520 }, {
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900521 .name = "dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900522 .parent = &clk_aclk_133.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900523 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900524 .ctrlbit = (1 << 9),
Jongpill Lee82260bf2010-08-18 22:49:24 +0900525 }, {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900526 .name = "dac",
527 .devname = "s5p-sdo",
528 .enable = exynos4_clk_ip_tv_ctrl,
529 .ctrlbit = (1 << 2),
530 }, {
531 .name = "mixer",
532 .devname = "s5p-mixer",
533 .enable = exynos4_clk_ip_tv_ctrl,
534 .ctrlbit = (1 << 1),
535 }, {
536 .name = "vp",
537 .devname = "s5p-mixer",
538 .enable = exynos4_clk_ip_tv_ctrl,
539 .ctrlbit = (1 << 0),
540 }, {
541 .name = "hdmi",
542 .devname = "exynos4-hdmi",
543 .enable = exynos4_clk_ip_tv_ctrl,
544 .ctrlbit = (1 << 3),
545 }, {
546 .name = "hdmiphy",
547 .devname = "exynos4-hdmi",
548 .enable = exynos4_clk_hdmiphy_ctrl,
549 .ctrlbit = (1 << 0),
550 }, {
551 .name = "dacphy",
552 .devname = "s5p-sdo",
553 .enable = exynos4_clk_dac_ctrl,
554 .ctrlbit = (1 << 0),
555 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900556 .name = "dma",
Vladimir Zapolskiy2c929422011-08-18 19:24:54 +0900557 .devname = "dma-pl330.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900558 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900559 .ctrlbit = (1 << 0),
560 }, {
Boojin Kimbf856fb2011-09-02 09:44:36 +0900561 .name = "dma",
Vladimir Zapolskiy2c929422011-08-18 19:24:54 +0900562 .devname = "dma-pl330.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900563 .enable = exynos4_clk_ip_fsys_ctrl,
Jassi Brar3055c6d2010-12-21 09:54:35 +0900564 .ctrlbit = (1 << 1),
565 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900566 .name = "adc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900567 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900568 .ctrlbit = (1 << 15),
569 }, {
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900570 .name = "keypad",
Naveen Krishna Chf9d7bcb2011-02-22 17:13:42 +0900571 .enable = exynos4_clk_ip_perir_ctrl,
572 .ctrlbit = (1 << 16),
573 }, {
Changhwan Youncdff6e62010-09-20 15:25:51 +0900574 .name = "rtc",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900575 .enable = exynos4_clk_ip_perir_ctrl,
Changhwan Youncdff6e62010-09-20 15:25:51 +0900576 .ctrlbit = (1 << 15),
577 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900578 .name = "watchdog",
Inderpal Singhf5fb4a22011-03-08 07:13:45 +0900579 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900580 .enable = exynos4_clk_ip_perir_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900581 .ctrlbit = (1 << 14),
582 }, {
583 .name = "usbhost",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900584 .enable = exynos4_clk_ip_fsys_ctrl ,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900585 .ctrlbit = (1 << 12),
586 }, {
587 .name = "otg",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900588 .enable = exynos4_clk_ip_fsys_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900589 .ctrlbit = (1 << 13),
590 }, {
591 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900592 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900593 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900594 .ctrlbit = (1 << 16),
595 }, {
596 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900597 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900598 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900599 .ctrlbit = (1 << 17),
600 }, {
601 .name = "spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900602 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900603 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900604 .ctrlbit = (1 << 18),
605 }, {
Jassi Brar2d270432010-12-21 09:57:03 +0900606 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900607 .devname = "samsung-i2s.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900608 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900609 .ctrlbit = (1 << 19),
610 }, {
611 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900612 .devname = "samsung-i2s.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900613 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900614 .ctrlbit = (1 << 20),
615 }, {
616 .name = "iis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900617 .devname = "samsung-i2s.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900618 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Brar2d270432010-12-21 09:57:03 +0900619 .ctrlbit = (1 << 21),
620 }, {
Jassi Braraa227552010-12-21 09:54:57 +0900621 .name = "ac97",
Jonghwan Choiaf8a9f62011-08-12 18:15:42 +0900622 .devname = "samsung-ac97",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900623 .enable = exynos4_clk_ip_peril_ctrl,
Jassi Braraa227552010-12-21 09:54:57 +0900624 .ctrlbit = (1 << 27),
625 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900626 .name = "fimg2d",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900627 .enable = exynos4_clk_ip_image_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900628 .ctrlbit = (1 << 0),
629 }, {
Kamil Debski0f75a962011-07-21 16:42:30 +0900630 .name = "mfc",
631 .devname = "s5p-mfc",
632 .enable = exynos4_clk_ip_mfc_ctrl,
633 .ctrlbit = (1 << 0),
634 }, {
Jongpill Lee82260bf2010-08-18 22:49:24 +0900635 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900636 .devname = "s3c2440-i2c.0",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900637 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900638 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900639 .ctrlbit = (1 << 6),
640 }, {
641 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900642 .devname = "s3c2440-i2c.1",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900643 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900644 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900645 .ctrlbit = (1 << 7),
646 }, {
647 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900648 .devname = "s3c2440-i2c.2",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900649 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900650 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900651 .ctrlbit = (1 << 8),
652 }, {
653 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900654 .devname = "s3c2440-i2c.3",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900655 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900656 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900657 .ctrlbit = (1 << 9),
658 }, {
659 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900660 .devname = "s3c2440-i2c.4",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900661 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900662 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900663 .ctrlbit = (1 << 10),
664 }, {
665 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900666 .devname = "s3c2440-i2c.5",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900667 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900668 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900669 .ctrlbit = (1 << 11),
670 }, {
671 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900672 .devname = "s3c2440-i2c.6",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900673 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900674 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900675 .ctrlbit = (1 << 12),
676 }, {
677 .name = "i2c",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900678 .devname = "s3c2440-i2c.7",
Jongpill Lee82260bf2010-08-18 22:49:24 +0900679 .parent = &clk_aclk_100.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900680 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee82260bf2010-08-18 22:49:24 +0900681 .ctrlbit = (1 << 13),
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900682 }, {
Tomasz Stanislawskic40e7e02011-09-16 18:44:36 +0900683 .name = "i2c",
684 .devname = "s3c2440-hdmiphy-i2c",
685 .parent = &clk_aclk_100.clk,
686 .enable = exynos4_clk_ip_peril_ctrl,
687 .ctrlbit = (1 << 14),
688 }, {
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900689 .name = "SYSMMU_MDMA",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900690 .enable = exynos4_clk_ip_image_ctrl,
691 .ctrlbit = (1 << 5),
692 }, {
693 .name = "SYSMMU_FIMC0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900694 .enable = exynos4_clk_ip_cam_ctrl,
695 .ctrlbit = (1 << 7),
696 }, {
697 .name = "SYSMMU_FIMC1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900698 .enable = exynos4_clk_ip_cam_ctrl,
699 .ctrlbit = (1 << 8),
700 }, {
701 .name = "SYSMMU_FIMC2",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900702 .enable = exynos4_clk_ip_cam_ctrl,
703 .ctrlbit = (1 << 9),
704 }, {
705 .name = "SYSMMU_FIMC3",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900706 .enable = exynos4_clk_ip_cam_ctrl,
707 .ctrlbit = (1 << 10),
708 }, {
709 .name = "SYSMMU_JPEG",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900710 .enable = exynos4_clk_ip_cam_ctrl,
711 .ctrlbit = (1 << 11),
712 }, {
713 .name = "SYSMMU_FIMD0",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900714 .enable = exynos4_clk_ip_lcd0_ctrl,
715 .ctrlbit = (1 << 4),
716 }, {
717 .name = "SYSMMU_FIMD1",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900718 .enable = exynos4_clk_ip_lcd1_ctrl,
719 .ctrlbit = (1 << 4),
720 }, {
721 .name = "SYSMMU_PCIe",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900722 .enable = exynos4_clk_ip_fsys_ctrl,
723 .ctrlbit = (1 << 18),
724 }, {
725 .name = "SYSMMU_G2D",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900726 .enable = exynos4_clk_ip_image_ctrl,
727 .ctrlbit = (1 << 3),
728 }, {
729 .name = "SYSMMU_ROTATOR",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900730 .enable = exynos4_clk_ip_image_ctrl,
731 .ctrlbit = (1 << 4),
732 }, {
733 .name = "SYSMMU_TV",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900734 .enable = exynos4_clk_ip_tv_ctrl,
735 .ctrlbit = (1 << 4),
736 }, {
737 .name = "SYSMMU_MFC_L",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900738 .enable = exynos4_clk_ip_mfc_ctrl,
739 .ctrlbit = (1 << 1),
740 }, {
741 .name = "SYSMMU_MFC_R",
KyongHo Chob0b6ff02011-03-07 09:10:24 +0900742 .enable = exynos4_clk_ip_mfc_ctrl,
743 .ctrlbit = (1 << 2),
744 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900745};
746
747static struct clk init_clocks[] = {
Jongpill Lee5a847b42010-08-27 16:50:47 +0900748 {
749 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900750 .devname = "s5pv210-uart.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900751 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900752 .ctrlbit = (1 << 0),
753 }, {
754 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900755 .devname = "s5pv210-uart.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900756 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900757 .ctrlbit = (1 << 1),
758 }, {
759 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900760 .devname = "s5pv210-uart.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900761 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900762 .ctrlbit = (1 << 2),
763 }, {
764 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900765 .devname = "s5pv210-uart.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900766 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900767 .ctrlbit = (1 << 3),
768 }, {
769 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900770 .devname = "s5pv210-uart.4",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900771 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900772 .ctrlbit = (1 << 4),
773 }, {
774 .name = "uart",
Thomas Abrahambadc4f22011-06-14 19:12:27 +0900775 .devname = "s5pv210-uart.5",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +0900776 .enable = exynos4_clk_ip_peril_ctrl,
Jongpill Lee5a847b42010-08-27 16:50:47 +0900777 .ctrlbit = (1 << 5),
778 }
Changhwan Younc8bef142010-07-27 17:52:39 +0900779};
780
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900781struct clk *clkset_group_list[] = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900782 [0] = &clk_ext_xtal_mux,
783 [1] = &clk_xusbxti,
784 [2] = &clk_sclk_hdmi27m,
Jongpill Leeb99380e2010-08-18 22:16:45 +0900785 [3] = &clk_sclk_usbphy0,
786 [4] = &clk_sclk_usbphy1,
787 [5] = &clk_sclk_hdmiphy,
Changhwan Younc8bef142010-07-27 17:52:39 +0900788 [6] = &clk_mout_mpll.clk,
789 [7] = &clk_mout_epll.clk,
790 [8] = &clk_sclk_vpll.clk,
791};
792
Kukjin Kim2bc02c02011-08-24 17:25:09 +0900793struct clksrc_sources clkset_group = {
Changhwan Younc8bef142010-07-27 17:52:39 +0900794 .sources = clkset_group_list,
795 .nr_sources = ARRAY_SIZE(clkset_group_list),
796};
797
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900798static struct clk *clkset_mout_g2d0_list[] = {
799 [0] = &clk_mout_mpll.clk,
800 [1] = &clk_sclk_apll.clk,
801};
802
803static struct clksrc_sources clkset_mout_g2d0 = {
804 .sources = clkset_mout_g2d0_list,
805 .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
806};
807
808static struct clksrc_clk clk_mout_g2d0 = {
809 .clk = {
810 .name = "mout_g2d0",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900811 },
812 .sources = &clkset_mout_g2d0,
813 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
814};
815
816static struct clk *clkset_mout_g2d1_list[] = {
817 [0] = &clk_mout_epll.clk,
818 [1] = &clk_sclk_vpll.clk,
819};
820
821static struct clksrc_sources clkset_mout_g2d1 = {
822 .sources = clkset_mout_g2d1_list,
823 .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
824};
825
826static struct clksrc_clk clk_mout_g2d1 = {
827 .clk = {
828 .name = "mout_g2d1",
Jongpill Lee06cba8d2010-08-18 22:51:23 +0900829 },
830 .sources = &clkset_mout_g2d1,
831 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
832};
833
834static struct clk *clkset_mout_g2d_list[] = {
835 [0] = &clk_mout_g2d0.clk,
836 [1] = &clk_mout_g2d1.clk,
837};
838
839static struct clksrc_sources clkset_mout_g2d = {
840 .sources = clkset_mout_g2d_list,
841 .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
842};
843
Kamil Debski0f75a962011-07-21 16:42:30 +0900844static struct clk *clkset_mout_mfc0_list[] = {
845 [0] = &clk_mout_mpll.clk,
846 [1] = &clk_sclk_apll.clk,
847};
848
849static struct clksrc_sources clkset_mout_mfc0 = {
850 .sources = clkset_mout_mfc0_list,
851 .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
852};
853
854static struct clksrc_clk clk_mout_mfc0 = {
855 .clk = {
856 .name = "mout_mfc0",
857 },
858 .sources = &clkset_mout_mfc0,
859 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
860};
861
862static struct clk *clkset_mout_mfc1_list[] = {
863 [0] = &clk_mout_epll.clk,
864 [1] = &clk_sclk_vpll.clk,
865};
866
867static struct clksrc_sources clkset_mout_mfc1 = {
868 .sources = clkset_mout_mfc1_list,
869 .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
870};
871
872static struct clksrc_clk clk_mout_mfc1 = {
873 .clk = {
874 .name = "mout_mfc1",
875 },
876 .sources = &clkset_mout_mfc1,
877 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
878};
879
880static struct clk *clkset_mout_mfc_list[] = {
881 [0] = &clk_mout_mfc0.clk,
882 [1] = &clk_mout_mfc1.clk,
883};
884
885static struct clksrc_sources clkset_mout_mfc = {
886 .sources = clkset_mout_mfc_list,
887 .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
888};
889
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +0900890static struct clk *clkset_sclk_dac_list[] = {
891 [0] = &clk_sclk_vpll.clk,
892 [1] = &clk_sclk_hdmiphy,
893};
894
895static struct clksrc_sources clkset_sclk_dac = {
896 .sources = clkset_sclk_dac_list,
897 .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
898};
899
900static struct clksrc_clk clk_sclk_dac = {
901 .clk = {
902 .name = "sclk_dac",
903 .enable = exynos4_clksrc_mask_tv_ctrl,
904 .ctrlbit = (1 << 8),
905 },
906 .sources = &clkset_sclk_dac,
907 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 8, .size = 1 },
908};
909
910static struct clksrc_clk clk_sclk_pixel = {
911 .clk = {
912 .name = "sclk_pixel",
913 .parent = &clk_sclk_vpll.clk,
914 },
915 .reg_div = { .reg = S5P_CLKDIV_TV, .shift = 0, .size = 4 },
916};
917
918static struct clk *clkset_sclk_hdmi_list[] = {
919 [0] = &clk_sclk_pixel.clk,
920 [1] = &clk_sclk_hdmiphy,
921};
922
923static struct clksrc_sources clkset_sclk_hdmi = {
924 .sources = clkset_sclk_hdmi_list,
925 .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
926};
927
928static struct clksrc_clk clk_sclk_hdmi = {
929 .clk = {
930 .name = "sclk_hdmi",
931 .enable = exynos4_clksrc_mask_tv_ctrl,
932 .ctrlbit = (1 << 0),
933 },
934 .sources = &clkset_sclk_hdmi,
935 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 0, .size = 1 },
936};
937
938static struct clk *clkset_sclk_mixer_list[] = {
939 [0] = &clk_sclk_dac.clk,
940 [1] = &clk_sclk_hdmi.clk,
941};
942
943static struct clksrc_sources clkset_sclk_mixer = {
944 .sources = clkset_sclk_mixer_list,
945 .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
946};
947
948static struct clksrc_clk clk_sclk_mixer = {
949 .clk = {
950 .name = "sclk_mixer",
951 .enable = exynos4_clksrc_mask_tv_ctrl,
952 .ctrlbit = (1 << 4),
953 },
954 .sources = &clkset_sclk_mixer,
955 .reg_src = { .reg = S5P_CLKSRC_TV, .shift = 4, .size = 1 },
956};
957
958static struct clksrc_clk *sclk_tv[] = {
959 &clk_sclk_dac,
960 &clk_sclk_pixel,
961 &clk_sclk_hdmi,
962 &clk_sclk_mixer,
963};
964
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900965static struct clksrc_clk clk_dout_mmc0 = {
966 .clk = {
967 .name = "dout_mmc0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900968 },
969 .sources = &clkset_group,
970 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
971 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
972};
973
974static struct clksrc_clk clk_dout_mmc1 = {
975 .clk = {
976 .name = "dout_mmc1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900977 },
978 .sources = &clkset_group,
979 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
980 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
981};
982
983static struct clksrc_clk clk_dout_mmc2 = {
984 .clk = {
985 .name = "dout_mmc2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900986 },
987 .sources = &clkset_group,
988 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
989 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
990};
991
992static struct clksrc_clk clk_dout_mmc3 = {
993 .clk = {
994 .name = "dout_mmc3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +0900995 },
996 .sources = &clkset_group,
997 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
998 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
999};
1000
1001static struct clksrc_clk clk_dout_mmc4 = {
1002 .clk = {
1003 .name = "dout_mmc4",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001004 },
1005 .sources = &clkset_group,
1006 .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
1007 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
1008};
1009
Changhwan Younc8bef142010-07-27 17:52:39 +09001010static struct clksrc_clk clksrcs[] = {
1011 {
Changhwan Younc8bef142010-07-27 17:52:39 +09001012 .clk = {
1013 .name = "sclk_pwm",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001014 .enable = exynos4_clksrc_mask_peril0_ctrl,
Changhwan Younc8bef142010-07-27 17:52:39 +09001015 .ctrlbit = (1 << 24),
1016 },
1017 .sources = &clkset_group,
1018 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
1019 .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001020 }, {
1021 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001022 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001023 .devname = "s5p-mipi-csis.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001024 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001025 .ctrlbit = (1 << 24),
1026 },
1027 .sources = &clkset_group,
1028 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
1029 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
1030 }, {
1031 .clk = {
1032 .name = "sclk_csis",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001033 .devname = "s5p-mipi-csis.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001034 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001035 .ctrlbit = (1 << 28),
1036 },
1037 .sources = &clkset_group,
1038 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
1039 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
1040 }, {
1041 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001042 .name = "sclk_cam0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001043 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001044 .ctrlbit = (1 << 16),
1045 },
1046 .sources = &clkset_group,
1047 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
1048 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
1049 }, {
1050 .clk = {
Sylwester Nawrocki00aaad22011-09-27 07:00:59 +09001051 .name = "sclk_cam1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001052 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001053 .ctrlbit = (1 << 20),
1054 },
1055 .sources = &clkset_group,
1056 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
1057 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
1058 }, {
1059 .clk = {
1060 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001061 .devname = "exynos4-fimc.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001062 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001063 .ctrlbit = (1 << 0),
1064 },
1065 .sources = &clkset_group,
1066 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
1067 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
1068 }, {
1069 .clk = {
1070 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001071 .devname = "exynos4-fimc.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001072 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001073 .ctrlbit = (1 << 4),
1074 },
1075 .sources = &clkset_group,
1076 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
1077 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
1078 }, {
1079 .clk = {
1080 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001081 .devname = "exynos4-fimc.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001082 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001083 .ctrlbit = (1 << 8),
1084 },
1085 .sources = &clkset_group,
1086 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
1087 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
1088 }, {
1089 .clk = {
1090 .name = "sclk_fimc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001091 .devname = "exynos4-fimc.3",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001092 .enable = exynos4_clksrc_mask_cam_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001093 .ctrlbit = (1 << 12),
1094 },
1095 .sources = &clkset_group,
1096 .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
1097 .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
1098 }, {
1099 .clk = {
1100 .name = "sclk_fimd",
Jingoo Han268a7ef2011-07-21 15:42:38 +09001101 .devname = "exynos4-fb.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001102 .enable = exynos4_clksrc_mask_lcd0_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001103 .ctrlbit = (1 << 0),
1104 },
1105 .sources = &clkset_group,
1106 .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
1107 .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
1108 }, {
1109 .clk = {
Jongpill Lee33f469d2010-08-18 22:54:48 +09001110 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001111 .devname = "s3c64xx-spi.0",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001112 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001113 .ctrlbit = (1 << 16),
1114 },
1115 .sources = &clkset_group,
1116 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
1117 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
1118 }, {
1119 .clk = {
1120 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001121 .devname = "s3c64xx-spi.1",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001122 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001123 .ctrlbit = (1 << 20),
1124 },
1125 .sources = &clkset_group,
1126 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
1127 .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
1128 }, {
1129 .clk = {
1130 .name = "sclk_spi",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001131 .devname = "s3c64xx-spi.2",
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001132 .enable = exynos4_clksrc_mask_peril1_ctrl,
Jongpill Lee33f469d2010-08-18 22:54:48 +09001133 .ctrlbit = (1 << 24),
1134 },
1135 .sources = &clkset_group,
1136 .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
1137 .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
1138 }, {
1139 .clk = {
1140 .name = "sclk_fimg2d",
Jongpill Lee33f469d2010-08-18 22:54:48 +09001141 },
1142 .sources = &clkset_mout_g2d,
1143 .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
1144 .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
1145 }, {
1146 .clk = {
Kamil Debski0f75a962011-07-21 16:42:30 +09001147 .name = "sclk_mfc",
1148 .devname = "s5p-mfc",
1149 },
1150 .sources = &clkset_mout_mfc,
1151 .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
1152 .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
1153 }, {
1154 .clk = {
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001155 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001156 .devname = "s3c-sdhci.0",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001157 .parent = &clk_dout_mmc0.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001158 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001159 .ctrlbit = (1 << 0),
1160 },
1161 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1162 }, {
1163 .clk = {
1164 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001165 .devname = "s3c-sdhci.1",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001166 .parent = &clk_dout_mmc1.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001167 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001168 .ctrlbit = (1 << 4),
1169 },
1170 .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1171 }, {
1172 .clk = {
1173 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001174 .devname = "s3c-sdhci.2",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001175 .parent = &clk_dout_mmc2.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001176 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001177 .ctrlbit = (1 << 8),
1178 },
1179 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1180 }, {
1181 .clk = {
1182 .name = "sclk_mmc",
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001183 .devname = "s3c-sdhci.3",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001184 .parent = &clk_dout_mmc3.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001185 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001186 .ctrlbit = (1 << 12),
1187 },
1188 .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1189 }, {
1190 .clk = {
Thomas Abrahambadc4f22011-06-14 19:12:27 +09001191 .name = "sclk_dwmmc",
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001192 .parent = &clk_dout_mmc4.clk,
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001193 .enable = exynos4_clksrc_mask_fsys_ctrl,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001194 .ctrlbit = (1 << 16),
1195 },
1196 .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
1197 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001198};
1199
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001200static struct clksrc_clk clk_sclk_uart0 = {
1201 .clk = {
1202 .name = "uclk1",
1203 .devname = "exynos4210-uart.0",
1204 .enable = exynos4_clksrc_mask_peril0_ctrl,
1205 .ctrlbit = (1 << 0),
1206 },
1207 .sources = &clkset_group,
1208 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
1209 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
1210};
1211
1212static struct clksrc_clk clk_sclk_uart1 = {
1213 .clk = {
1214 .name = "uclk1",
1215 .devname = "exynos4210-uart.1",
1216 .enable = exynos4_clksrc_mask_peril0_ctrl,
1217 .ctrlbit = (1 << 4),
1218 },
1219 .sources = &clkset_group,
1220 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
1221 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
1222};
1223
1224static struct clksrc_clk clk_sclk_uart2 = {
1225 .clk = {
1226 .name = "uclk1",
1227 .devname = "exynos4210-uart.2",
1228 .enable = exynos4_clksrc_mask_peril0_ctrl,
1229 .ctrlbit = (1 << 8),
1230 },
1231 .sources = &clkset_group,
1232 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
1233 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
1234};
1235
1236static struct clksrc_clk clk_sclk_uart3 = {
1237 .clk = {
1238 .name = "uclk1",
1239 .devname = "exynos4210-uart.3",
1240 .enable = exynos4_clksrc_mask_peril0_ctrl,
1241 .ctrlbit = (1 << 12),
1242 },
1243 .sources = &clkset_group,
1244 .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
1245 .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
1246};
1247
Changhwan Younc8bef142010-07-27 17:52:39 +09001248/* Clock initialization code */
1249static struct clksrc_clk *sysclks[] = {
1250 &clk_mout_apll,
Jongpill Lee3ff31022010-08-18 22:20:31 +09001251 &clk_sclk_apll,
Changhwan Younc8bef142010-07-27 17:52:39 +09001252 &clk_mout_epll,
1253 &clk_mout_mpll,
1254 &clk_moutcore,
1255 &clk_coreclk,
1256 &clk_armclk,
1257 &clk_aclk_corem0,
1258 &clk_aclk_cores,
1259 &clk_aclk_corem1,
1260 &clk_periphclk,
Changhwan Younc8bef142010-07-27 17:52:39 +09001261 &clk_mout_corebus,
1262 &clk_sclk_dmc,
1263 &clk_aclk_cored,
1264 &clk_aclk_corep,
1265 &clk_aclk_acp,
1266 &clk_pclk_acp,
1267 &clk_vpllsrc,
1268 &clk_sclk_vpll,
1269 &clk_aclk_200,
1270 &clk_aclk_100,
1271 &clk_aclk_160,
1272 &clk_aclk_133,
Jongpill Lee340ea1e2010-08-18 22:39:26 +09001273 &clk_dout_mmc0,
1274 &clk_dout_mmc1,
1275 &clk_dout_mmc2,
1276 &clk_dout_mmc3,
1277 &clk_dout_mmc4,
Kamil Debski0f75a962011-07-21 16:42:30 +09001278 &clk_mout_mfc0,
1279 &clk_mout_mfc1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001280};
1281
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001282static struct clksrc_clk *clksrc_cdev[] = {
1283 &clk_sclk_uart0,
1284 &clk_sclk_uart1,
1285 &clk_sclk_uart2,
1286 &clk_sclk_uart3,
1287};
1288
1289static struct clk_lookup exynos4_clk_lookup[] = {
1290 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &clk_sclk_uart0.clk),
1291 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &clk_sclk_uart1.clk),
1292 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &clk_sclk_uart2.clk),
1293 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &clk_sclk_uart3.clk),
1294};
1295
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001296static int xtal_rate;
1297
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001298static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001299{
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001300 if (soc_is_exynos4210())
1301 return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
1302 pll_4508);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001303 else if (soc_is_exynos4212() || soc_is_exynos4412())
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001304 return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
1305 else
1306 return 0;
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001307}
1308
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001309static struct clk_ops exynos4_fout_apll_ops = {
1310 .get_rate = exynos4_fout_apll_get_rate,
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001311};
1312
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001313static u32 vpll_div[][8] = {
1314 { 54000000, 3, 53, 3, 1024, 0, 17, 0 },
1315 { 108000000, 3, 53, 2, 1024, 0, 17, 0 },
1316};
1317
1318static unsigned long exynos4_vpll_get_rate(struct clk *clk)
1319{
1320 return clk->rate;
1321}
1322
1323static int exynos4_vpll_set_rate(struct clk *clk, unsigned long rate)
1324{
1325 unsigned int vpll_con0, vpll_con1 = 0;
1326 unsigned int i;
1327
1328 /* Return if nothing changed */
1329 if (clk->rate == rate)
1330 return 0;
1331
1332 vpll_con0 = __raw_readl(S5P_VPLL_CON0);
1333 vpll_con0 &= ~(0x1 << 27 | \
1334 PLL90XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1335 PLL90XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1336 PLL90XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1337
1338 vpll_con1 = __raw_readl(S5P_VPLL_CON1);
1339 vpll_con1 &= ~(PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT | \
1340 PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT | \
1341 PLL4650C_KDIV_MASK << PLL46XX_KDIV_SHIFT);
1342
1343 for (i = 0; i < ARRAY_SIZE(vpll_div); i++) {
1344 if (vpll_div[i][0] == rate) {
1345 vpll_con0 |= vpll_div[i][1] << PLL46XX_PDIV_SHIFT;
1346 vpll_con0 |= vpll_div[i][2] << PLL46XX_MDIV_SHIFT;
1347 vpll_con0 |= vpll_div[i][3] << PLL46XX_SDIV_SHIFT;
1348 vpll_con1 |= vpll_div[i][4] << PLL46XX_KDIV_SHIFT;
1349 vpll_con1 |= vpll_div[i][5] << PLL46XX_MFR_SHIFT;
1350 vpll_con1 |= vpll_div[i][6] << PLL46XX_MRR_SHIFT;
1351 vpll_con0 |= vpll_div[i][7] << 27;
1352 break;
1353 }
1354 }
1355
1356 if (i == ARRAY_SIZE(vpll_div)) {
1357 printk(KERN_ERR "%s: Invalid Clock VPLL Frequency\n",
1358 __func__);
1359 return -EINVAL;
1360 }
1361
1362 __raw_writel(vpll_con0, S5P_VPLL_CON0);
1363 __raw_writel(vpll_con1, S5P_VPLL_CON1);
1364
1365 /* Wait for VPLL lock */
1366 while (!(__raw_readl(S5P_VPLL_CON0) & (1 << PLL46XX_LOCKED_SHIFT)))
1367 continue;
1368
1369 clk->rate = rate;
1370 return 0;
1371}
1372
1373static struct clk_ops exynos4_vpll_ops = {
1374 .get_rate = exynos4_vpll_get_rate,
1375 .set_rate = exynos4_vpll_set_rate,
1376};
1377
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001378void __init_or_cpufreq exynos4_setup_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001379{
1380 struct clk *xtal_clk;
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001381 unsigned long apll = 0;
1382 unsigned long mpll = 0;
1383 unsigned long epll = 0;
1384 unsigned long vpll = 0;
Changhwan Younc8bef142010-07-27 17:52:39 +09001385 unsigned long vpllsrc;
1386 unsigned long xtal;
1387 unsigned long armclk;
Changhwan Younc8bef142010-07-27 17:52:39 +09001388 unsigned long sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001389 unsigned long aclk_200;
1390 unsigned long aclk_100;
1391 unsigned long aclk_160;
1392 unsigned long aclk_133;
Changhwan Younc8bef142010-07-27 17:52:39 +09001393 unsigned int ptr;
1394
1395 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1396
1397 xtal_clk = clk_get(NULL, "xtal");
1398 BUG_ON(IS_ERR(xtal_clk));
1399
1400 xtal = clk_get_rate(xtal_clk);
Jaecheol Lee877d1b52010-12-23 14:25:31 +09001401
1402 xtal_rate = xtal;
1403
Changhwan Younc8bef142010-07-27 17:52:39 +09001404 clk_put(xtal_clk);
1405
1406 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1407
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001408 if (soc_is_exynos4210()) {
1409 apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
1410 pll_4508);
1411 mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
1412 pll_4508);
1413 epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
1414 __raw_readl(S5P_EPLL_CON1), pll_4600);
Changhwan Younc8bef142010-07-27 17:52:39 +09001415
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001416 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1417 vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1418 __raw_readl(S5P_VPLL_CON1), pll_4650c);
Changhwan Younb88b1cc2011-10-04 17:08:56 +09001419 } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
Kukjin Kim2bc02c02011-08-24 17:25:09 +09001420 apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
1421 mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
1422 epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
1423 __raw_readl(S5P_EPLL_CON1));
1424
1425 vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
1426 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
1427 __raw_readl(S5P_VPLL_CON1));
1428 } else {
1429 /* nothing */
1430 }
Changhwan Younc8bef142010-07-27 17:52:39 +09001431
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001432 clk_fout_apll.ops = &exynos4_fout_apll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001433 clk_fout_mpll.rate = mpll;
1434 clk_fout_epll.rate = epll;
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001435 clk_fout_vpll.ops = &exynos4_vpll_ops;
Changhwan Younc8bef142010-07-27 17:52:39 +09001436 clk_fout_vpll.rate = vpll;
1437
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001438 printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
Changhwan Younc8bef142010-07-27 17:52:39 +09001439 apll, mpll, epll, vpll);
1440
1441 armclk = clk_get_rate(&clk_armclk.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001442 sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
Changhwan Younc8bef142010-07-27 17:52:39 +09001443
Jongpill Lee228ef982010-08-18 22:24:53 +09001444 aclk_200 = clk_get_rate(&clk_aclk_200.clk);
1445 aclk_100 = clk_get_rate(&clk_aclk_100.clk);
1446 aclk_160 = clk_get_rate(&clk_aclk_160.clk);
1447 aclk_133 = clk_get_rate(&clk_aclk_133.clk);
1448
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001449 printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
Jongpill Lee228ef982010-08-18 22:24:53 +09001450 "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
1451 armclk, sclk_dmc, aclk_200,
1452 aclk_100, aclk_160, aclk_133);
Changhwan Younc8bef142010-07-27 17:52:39 +09001453
1454 clk_f.rate = armclk;
1455 clk_h.rate = sclk_dmc;
Jongpill Lee228ef982010-08-18 22:24:53 +09001456 clk_p.rate = aclk_100;
Changhwan Younc8bef142010-07-27 17:52:39 +09001457
1458 for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
1459 s3c_set_clksrc(&clksrcs[ptr], true);
1460}
1461
1462static struct clk *clks[] __initdata = {
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001463 &clk_sclk_hdmi27m,
1464 &clk_sclk_hdmiphy,
1465 &clk_sclk_usbphy0,
1466 &clk_sclk_usbphy1,
Changhwan Younc8bef142010-07-27 17:52:39 +09001467};
1468
Jonghwan Choiacd35612011-08-24 21:52:45 +09001469#ifdef CONFIG_PM_SLEEP
1470static int exynos4_clock_suspend(void)
1471{
1472 s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1473 return 0;
1474}
1475
1476static void exynos4_clock_resume(void)
1477{
1478 s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
1479}
1480
1481#else
1482#define exynos4_clock_suspend NULL
1483#define exynos4_clock_resume NULL
1484#endif
1485
1486struct syscore_ops exynos4_clock_syscore_ops = {
1487 .suspend = exynos4_clock_suspend,
1488 .resume = exynos4_clock_resume,
1489};
1490
Kukjin Kimb3ed3a12011-02-14 16:08:04 +09001491void __init exynos4_register_clocks(void)
Changhwan Younc8bef142010-07-27 17:52:39 +09001492{
Changhwan Younc8bef142010-07-27 17:52:39 +09001493 int ptr;
1494
Kukjin Kim957c4612011-01-04 17:58:22 +09001495 s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
Changhwan Younc8bef142010-07-27 17:52:39 +09001496
1497 for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
1498 s3c_register_clksrc(sysclks[ptr], 1);
1499
Tomasz Stanislawskifbf05562011-09-19 16:44:42 +09001500 for (ptr = 0; ptr < ARRAY_SIZE(sclk_tv); ptr++)
1501 s3c_register_clksrc(sclk_tv[ptr], 1);
1502
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001503 for (ptr = 0; ptr < ARRAY_SIZE(clksrc_cdev); ptr++)
1504 s3c_register_clksrc(clksrc_cdev[ptr], 1);
1505
Changhwan Younc8bef142010-07-27 17:52:39 +09001506 s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
1507 s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
1508
Kukjin Kim957c4612011-01-04 17:58:22 +09001509 s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
1510 s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
Thomas Abraham0cfb26e2011-10-24 12:08:42 +02001511 clkdev_add_table(exynos4_clk_lookup, ARRAY_SIZE(exynos4_clk_lookup));
Changhwan Younc8bef142010-07-27 17:52:39 +09001512
Jonghwan Choiacd35612011-08-24 21:52:45 +09001513 register_syscore_ops(&exynos4_clock_syscore_ops);
Boojin Kimbf856fb2011-09-02 09:44:36 +09001514 s3c24xx_register_clock(&dummy_apb_pclk);
1515
Changhwan Younc8bef142010-07-27 17:52:39 +09001516 s3c_pwmclk_init();
1517}