blob: c00681ce5cce7a1690717c70305cf4db84a40d17 [file] [log] [blame]
Jon Medhurst221bf152011-04-20 10:52:38 +01001/*
2 * arch/arm/kernel/kprobes.h
3 *
Jon Medhurst0d1a0952011-04-26 15:15:56 +01004 * Copyright (C) 2011 Jon Medhurst <tixy@yxit.co.uk>.
5 *
6 * Some contents moved here from arch/arm/include/asm/kprobes.h which is
Jon Medhurst221bf152011-04-20 10:52:38 +01007 * Copyright (C) 2006, 2007 Motorola Inc.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 */
18
19#ifndef _ARM_KERNEL_KPROBES_H
20#define _ARM_KERNEL_KPROBES_H
21
22/*
Jon Medhurstaceb4872011-04-19 17:18:35 +010023 * These undefined instructions must be unique and
Jon Medhurst221bf152011-04-20 10:52:38 +010024 * reserved solely for kprobes' use.
25 */
Jon Medhurst3b269452011-06-16 17:22:37 +010026#define KPROBE_ARM_BREAKPOINT_INSTRUCTION 0x07f001f8
Jon Medhurstaceb4872011-04-19 17:18:35 +010027#define KPROBE_THUMB16_BREAKPOINT_INSTRUCTION 0xde18
28#define KPROBE_THUMB32_BREAKPOINT_INSTRUCTION 0xf7f0a018
29
Jon Medhurst221bf152011-04-20 10:52:38 +010030
31enum kprobe_insn {
32 INSN_REJECTED,
33 INSN_GOOD,
34 INSN_GOOD_NO_SLOT
35};
36
Jon Medhurst24371702011-04-19 17:56:58 +010037typedef enum kprobe_insn (kprobe_decode_insn_t)(kprobe_opcode_t,
38 struct arch_specific_insn *);
39
40#ifdef CONFIG_THUMB2_KERNEL
41
42enum kprobe_insn thumb16_kprobe_decode_insn(kprobe_opcode_t,
43 struct arch_specific_insn *);
44enum kprobe_insn thumb32_kprobe_decode_insn(kprobe_opcode_t,
45 struct arch_specific_insn *);
46
47#else /* !CONFIG_THUMB2_KERNEL */
48
Jon Medhurst221bf152011-04-20 10:52:38 +010049enum kprobe_insn arm_kprobe_decode_insn(kprobe_opcode_t,
50 struct arch_specific_insn *);
Jon Medhurst24371702011-04-19 17:56:58 +010051#endif
Jon Medhurst221bf152011-04-20 10:52:38 +010052
53void __init arm_kprobe_decode_init(void);
54
Jon Medhurst0ab4c022011-07-06 11:25:18 +010055extern kprobe_check_cc * const kprobe_condition_checks[16];
56
Jon Medhurstaea49022011-07-07 19:58:29 +010057
58#if __LINUX_ARM_ARCH__ >= 7
59
60/* str_pc_offset is architecturally defined from ARMv7 onwards */
61#define str_pc_offset 8
62#define find_str_pc_offset()
63
64#else /* __LINUX_ARM_ARCH__ < 7 */
65
66/* We need a run-time check to determine str_pc_offset */
Jon Medhurst6c8df332011-07-07 10:21:40 +010067extern int str_pc_offset;
Jon Medhurstaea49022011-07-07 19:58:29 +010068void __init find_str_pc_offset(void);
69
70#endif
71
Jon Medhurst6c8df332011-07-07 10:21:40 +010072
Jon Medhurst1b59d872011-07-06 20:33:41 +010073/*
Jon Medhurst6aaa8b52011-06-16 14:53:56 +010074 * Update ITSTATE after normal execution of an IT block instruction.
75 *
76 * The 8 IT state bits are split into two parts in CPSR:
77 * ITSTATE<1:0> are in CPSR<26:25>
78 * ITSTATE<7:2> are in CPSR<15:10>
79 */
80static inline unsigned long it_advance(unsigned long cpsr)
81 {
82 if ((cpsr & 0x06000400) == 0) {
83 /* ITSTATE<2:0> == 0 means end of IT block, so clear IT state */
84 cpsr &= ~PSR_IT_MASK;
85 } else {
86 /* We need to shift left ITSTATE<4:0> */
87 const unsigned long mask = 0x06001c00; /* Mask ITSTATE<4:0> */
88 unsigned long it = cpsr & mask;
89 it <<= 1;
90 it |= it >> (27 - 10); /* Carry ITSTATE<2> to correct place */
91 it &= mask;
92 cpsr &= ~mask;
93 cpsr |= it;
94 }
95 return cpsr;
96}
97
98/*
Jon Medhurst1b59d872011-07-06 20:33:41 +010099 * Test if load/store instructions writeback the address register.
100 * if P (bit 24) == 0 or W (bit 21) == 1
101 */
102#define is_writeback(insn) ((insn ^ 0x01000000) & 0x01200000)
103
Jon Medhurst0d1a0952011-04-26 15:15:56 +0100104/*
105 * The following definitions and macros are used to build instruction
106 * decoding tables for use by kprobe_decode_insn.
107 *
108 * These tables are a concatenation of entries each of which consist of one of
109 * the decode_* structs. All of the fields in every type of decode structure
110 * are of the union type decode_item, therefore the entire decode table can be
111 * viewed as an array of these and declared like:
112 *
113 * static const union decode_item table_name[] = {};
114 *
115 * In order to construct each entry in the table, macros are used to
116 * initialise a number of sequential decode_item values in a layout which
117 * matches the relevant struct. E.g. DECODE_SIMULATE initialise a struct
118 * decode_simulate by initialising four decode_item objects like this...
119 *
120 * {.bits = _type},
121 * {.bits = _mask},
122 * {.bits = _value},
123 * {.handler = _handler},
124 *
125 * Initialising a specified member of the union means that the compiler
126 * will produce a warning if the argument is of an incorrect type.
127 *
128 * Below is a list of each of the macros used to initialise entries and a
129 * description of the action performed when that entry is matched to an
130 * instruction. A match is found when (instruction & mask) == value.
131 *
132 * DECODE_TABLE(mask, value, table)
133 * Instruction decoding jumps to parsing the new sub-table 'table'.
134 *
135 * DECODE_CUSTOM(mask, value, decoder)
136 * The custom function 'decoder' is called to the complete decoding
137 * of an instruction.
138 *
139 * DECODE_SIMULATE(mask, value, handler)
140 * Set the probes instruction handler to 'handler', this will be used
141 * to simulate the instruction when the probe is hit. Decoding returns
142 * with INSN_GOOD_NO_SLOT.
143 *
144 * DECODE_EMULATE(mask, value, handler)
145 * Set the probes instruction handler to 'handler', this will be used
146 * to emulate the instruction when the probe is hit. The modified
147 * instruction (see below) is placed in the probes instruction slot so it
148 * may be called by the emulation code. Decoding returns with INSN_GOOD.
149 *
150 * DECODE_REJECT(mask, value)
151 * Instruction decoding fails with INSN_REJECTED
152 *
153 * DECODE_OR(mask, value)
154 * This allows the mask/value test of multiple table entries to be
155 * logically ORed. Once an 'or' entry is matched the decoding action to
156 * be performed is that of the next entry which isn't an 'or'. E.g.
157 *
158 * DECODE_OR (mask1, value1)
159 * DECODE_OR (mask2, value2)
160 * DECODE_SIMULATE (mask3, value3, simulation_handler)
161 *
162 * This means that if any of the three mask/value pairs match the
163 * instruction being decoded, then 'simulation_handler' will be used
164 * for it.
165 *
166 * Both the SIMULATE and EMULATE macros have a second form which take an
167 * additional 'regs' argument.
168 *
169 * DECODE_SIMULATEX(mask, value, handler, regs)
170 * DECODE_EMULATEX (mask, value, handler, regs)
171 *
172 * These are used to specify what kind of CPU register is encoded in each of the
173 * least significant 5 nibbles of the instruction being decoded. The regs value
174 * is specified using the REGS macro, this takes any of the REG_TYPE_* values
175 * from enum decode_reg_type as arguments; only the '*' part of the name is
176 * given. E.g.
177 *
178 * REGS(0, ANY, NOPC, 0, ANY)
179 *
180 * This indicates an instruction is encoded like:
181 *
182 * bits 19..16 ignore
183 * bits 15..12 any register allowed here
184 * bits 11.. 8 any register except PC allowed here
185 * bits 7.. 4 ignore
186 * bits 3.. 0 any register allowed here
187 *
188 * This register specification is checked after a decode table entry is found to
189 * match an instruction (through the mask/value test). Any invalid register then
190 * found in the instruction will cause decoding to fail with INSN_REJECTED. In
191 * the above example this would happen if bits 11..8 of the instruction were
192 * 1111, indicating R15 or PC.
193 *
194 * As well as checking for legal combinations of registers, this data is also
195 * used to modify the registers encoded in the instructions so that an
196 * emulation routines can use it. (See decode_regs() and INSN_NEW_BITS.)
197 *
198 * Here is a real example which matches ARM instructions of the form
199 * "AND <Rd>,<Rn>,<Rm>,<shift> <Rs>"
200 *
201 * DECODE_EMULATEX (0x0e000090, 0x00000010, emulate_rd12rn16rm0rs8_rwflags,
202 * REGS(ANY, ANY, NOPC, 0, ANY)),
203 * ^ ^ ^ ^
204 * Rn Rd Rs Rm
205 *
206 * Decoding the instruction "AND R4, R5, R6, ASL R15" will be rejected because
207 * Rs == R15
208 *
209 * Decoding the instruction "AND R4, R5, R6, ASL R7" will be accepted and the
210 * instruction will be modified to "AND R0, R2, R3, ASL R1" and then placed into
211 * the kprobes instruction slot. This can then be called later by the handler
212 * function emulate_rd12rn16rm0rs8_rwflags in order to simulate the instruction.
213 */
214
215enum decode_type {
216 DECODE_TYPE_END,
217 DECODE_TYPE_TABLE,
218 DECODE_TYPE_CUSTOM,
219 DECODE_TYPE_SIMULATE,
220 DECODE_TYPE_EMULATE,
221 DECODE_TYPE_OR,
222 DECODE_TYPE_REJECT,
223 NUM_DECODE_TYPES /* Must be last enum */
224};
225
226#define DECODE_TYPE_BITS 4
227#define DECODE_TYPE_MASK ((1 << DECODE_TYPE_BITS) - 1)
228
229enum decode_reg_type {
230 REG_TYPE_NONE = 0, /* Not a register, ignore */
231 REG_TYPE_ANY, /* Any register allowed */
232 REG_TYPE_SAMEAS16, /* Register should be same as that at bits 19..16 */
233 REG_TYPE_SP, /* Register must be SP */
234 REG_TYPE_PC, /* Register must be PC */
235 REG_TYPE_NOSP, /* Register must not be SP */
236 REG_TYPE_NOSPPC, /* Register must not be SP or PC */
237 REG_TYPE_NOPC, /* Register must not be PC */
238 REG_TYPE_NOPCWB, /* No PC if load/store write-back flag also set */
239
240 /* The following types are used when the encoding for PC indicates
241 * another instruction form. This distiction only matters for test
242 * case coverage checks.
243 */
244 REG_TYPE_NOPCX, /* Register must not be PC */
245 REG_TYPE_NOSPPCX, /* Register must not be SP or PC */
246
247 /* Alias to allow '0' arg to be used in REGS macro. */
248 REG_TYPE_0 = REG_TYPE_NONE
249};
250
251#define REGS(r16, r12, r8, r4, r0) \
252 ((REG_TYPE_##r16) << 16) + \
253 ((REG_TYPE_##r12) << 12) + \
254 ((REG_TYPE_##r8) << 8) + \
255 ((REG_TYPE_##r4) << 4) + \
256 (REG_TYPE_##r0)
257
258union decode_item {
259 u32 bits;
260 const union decode_item *table;
261 kprobe_insn_handler_t *handler;
262 kprobe_decode_insn_t *decoder;
263};
264
265
266#define DECODE_END \
267 {.bits = DECODE_TYPE_END}
268
269
270struct decode_header {
271 union decode_item type_regs;
272 union decode_item mask;
273 union decode_item value;
274};
275
276#define DECODE_HEADER(_type, _mask, _value, _regs) \
277 {.bits = (_type) | ((_regs) << DECODE_TYPE_BITS)}, \
278 {.bits = (_mask)}, \
279 {.bits = (_value)}
280
281
282struct decode_table {
283 struct decode_header header;
284 union decode_item table;
285};
286
287#define DECODE_TABLE(_mask, _value, _table) \
288 DECODE_HEADER(DECODE_TYPE_TABLE, _mask, _value, 0), \
289 {.table = (_table)}
290
291
292struct decode_custom {
293 struct decode_header header;
294 union decode_item decoder;
295};
296
297#define DECODE_CUSTOM(_mask, _value, _decoder) \
298 DECODE_HEADER(DECODE_TYPE_CUSTOM, _mask, _value, 0), \
299 {.decoder = (_decoder)}
300
301
302struct decode_simulate {
303 struct decode_header header;
304 union decode_item handler;
305};
306
307#define DECODE_SIMULATEX(_mask, _value, _handler, _regs) \
308 DECODE_HEADER(DECODE_TYPE_SIMULATE, _mask, _value, _regs), \
309 {.handler = (_handler)}
310
311#define DECODE_SIMULATE(_mask, _value, _handler) \
312 DECODE_SIMULATEX(_mask, _value, _handler, 0)
313
314
315struct decode_emulate {
316 struct decode_header header;
317 union decode_item handler;
318};
319
320#define DECODE_EMULATEX(_mask, _value, _handler, _regs) \
321 DECODE_HEADER(DECODE_TYPE_EMULATE, _mask, _value, _regs), \
322 {.handler = (_handler)}
323
324#define DECODE_EMULATE(_mask, _value, _handler) \
325 DECODE_EMULATEX(_mask, _value, _handler, 0)
326
327
328struct decode_or {
329 struct decode_header header;
330};
331
332#define DECODE_OR(_mask, _value) \
333 DECODE_HEADER(DECODE_TYPE_OR, _mask, _value, 0)
334
335
336struct decode_reject {
337 struct decode_header header;
338};
339
340#define DECODE_REJECT(_mask, _value) \
341 DECODE_HEADER(DECODE_TYPE_REJECT, _mask, _value, 0)
342
343
344int kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi,
345 const union decode_item *table, bool thumb16);
346
347
Jon Medhurst221bf152011-04-20 10:52:38 +0100348#endif /* _ARM_KERNEL_KPROBES_H */