blob: 7c578c275db0f041beb714fb74ed1930083959fa [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Jeff Garzik8b260242005-11-12 12:32:50 -05004 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05005 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04006 *
7 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/init.h>
28#include <linux/blkdev.h>
29#include <linux/delay.h>
30#include <linux/interrupt.h>
31#include <linux/sched.h>
32#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050033#include <linux/device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040034#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050035#include <scsi/scsi_cmnd.h>
Brett Russ20f733e2005-09-01 18:26:17 -040036#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040037
38#define DRV_NAME "sata_mv"
Mark Lord63a25352006-05-19 16:41:27 -040039#define DRV_VERSION "0.7"
Brett Russ20f733e2005-09-01 18:26:17 -040040
41enum {
42 /* BAR's are enumerated in terms of pci_resource_start() terms */
43 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
44 MV_IO_BAR = 2, /* offset 0x18: IO space */
45 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
46
47 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
48 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
49
50 MV_PCI_REG_BASE = 0,
51 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040052 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
53 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
54 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
55 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
56 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
57
Brett Russ20f733e2005-09-01 18:26:17 -040058 MV_SATAHC0_REG_BASE = 0x20000,
Jeff Garzik522479f2005-11-12 22:14:02 -050059 MV_FLASH_CTL = 0x1046c,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -050060 MV_GPIO_PORT_CTL = 0x104f0,
61 MV_RESET_CFG = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040062
63 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
64 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
65 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
66 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
67
Brett Russ31961942005-09-30 01:36:00 -040068 MV_USE_Q_DEPTH = ATA_DEF_QUEUE,
Brett Russ20f733e2005-09-01 18:26:17 -040069
Brett Russ31961942005-09-30 01:36:00 -040070 MV_MAX_Q_DEPTH = 32,
71 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
72
73 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
74 * CRPB needs alignment on a 256B boundary. Size == 256B
75 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
76 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
77 */
78 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
79 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
80 MV_MAX_SG_CT = 176,
81 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
82 MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),
83
Brett Russ20f733e2005-09-01 18:26:17 -040084 MV_PORTS_PER_HC = 4,
85 /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
86 MV_PORT_HC_SHIFT = 2,
Brett Russ31961942005-09-30 01:36:00 -040087 /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
Brett Russ20f733e2005-09-01 18:26:17 -040088 MV_PORT_MASK = 3,
89
90 /* Host Flags */
91 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
92 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Brett Russ31961942005-09-30 01:36:00 -040093 MV_COMMON_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzik50630192005-12-13 02:29:45 -050094 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
Albert Lee1f3461a2006-05-23 18:12:30 +080095 ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING),
Jeff Garzik47c2b672005-11-12 21:13:17 -050096 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -040097
Brett Russ31961942005-09-30 01:36:00 -040098 CRQB_FLAG_READ = (1 << 0),
99 CRQB_TAG_SHIFT = 1,
100 CRQB_CMD_ADDR_SHIFT = 8,
101 CRQB_CMD_CS = (0x2 << 11),
102 CRQB_CMD_LAST = (1 << 15),
103
104 CRPB_FLAG_STATUS_SHIFT = 8,
105
106 EPRD_FLAG_END_OF_TBL = (1 << 31),
107
Brett Russ20f733e2005-09-01 18:26:17 -0400108 /* PCI interface registers */
109
Brett Russ31961942005-09-30 01:36:00 -0400110 PCI_COMMAND_OFS = 0xc00,
111
Brett Russ20f733e2005-09-01 18:26:17 -0400112 PCI_MAIN_CMD_STS_OFS = 0xd30,
113 STOP_PCI_MASTER = (1 << 2),
114 PCI_MASTER_EMPTY = (1 << 3),
115 GLOB_SFT_RST = (1 << 4),
116
Jeff Garzik522479f2005-11-12 22:14:02 -0500117 MV_PCI_MODE = 0xd00,
118 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
119 MV_PCI_DISC_TIMER = 0xd04,
120 MV_PCI_MSI_TRIGGER = 0xc38,
121 MV_PCI_SERR_MASK = 0xc28,
122 MV_PCI_XBAR_TMOUT = 0x1d04,
123 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
124 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
125 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
126 MV_PCI_ERR_COMMAND = 0x1d50,
127
128 PCI_IRQ_CAUSE_OFS = 0x1d58,
129 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400130 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
131
132 HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
133 HC_MAIN_IRQ_MASK_OFS = 0x1d64,
134 PORT0_ERR = (1 << 0), /* shift by port # */
135 PORT0_DONE = (1 << 1), /* shift by port # */
136 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
137 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
138 PCI_ERR = (1 << 18),
139 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
140 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
141 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
142 GPIO_INT = (1 << 22),
143 SELF_INT = (1 << 23),
144 TWSI_INT = (1 << 24),
145 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500146 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400147 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
148 HC_MAIN_RSVD),
149
150 /* SATAHC registers */
151 HC_CFG_OFS = 0,
152
153 HC_IRQ_CAUSE_OFS = 0x14,
Brett Russ31961942005-09-30 01:36:00 -0400154 CRPB_DMA_DONE = (1 << 0), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400155 HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */
156 DEV_IRQ = (1 << 8), /* shift by port # */
157
158 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400159 SHD_BLK_OFS = 0x100,
160 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400161
162 /* SATA registers */
163 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
164 SATA_ACTIVE_OFS = 0x350,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500165 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500166 PHY_MODE4 = 0x314,
167 PHY_MODE2 = 0x330,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500168 MV5_PHY_MODE = 0x74,
169 MV5_LT_MODE = 0x30,
170 MV5_PHY_CTL = 0x0C,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500171 SATA_INTERFACE_CTL = 0x050,
172
173 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400174
175 /* Port registers */
176 EDMA_CFG_OFS = 0,
Brett Russ31961942005-09-30 01:36:00 -0400177 EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */
178 EDMA_CFG_NCQ = (1 << 5),
179 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
180 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
181 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Brett Russ20f733e2005-09-01 18:26:17 -0400182
183 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
184 EDMA_ERR_IRQ_MASK_OFS = 0xc,
185 EDMA_ERR_D_PAR = (1 << 0),
186 EDMA_ERR_PRD_PAR = (1 << 1),
187 EDMA_ERR_DEV = (1 << 2),
188 EDMA_ERR_DEV_DCON = (1 << 3),
189 EDMA_ERR_DEV_CON = (1 << 4),
190 EDMA_ERR_SERR = (1 << 5),
191 EDMA_ERR_SELF_DIS = (1 << 7),
192 EDMA_ERR_BIST_ASYNC = (1 << 8),
193 EDMA_ERR_CRBQ_PAR = (1 << 9),
194 EDMA_ERR_CRPB_PAR = (1 << 10),
195 EDMA_ERR_INTRL_PAR = (1 << 11),
196 EDMA_ERR_IORDY = (1 << 12),
197 EDMA_ERR_LNK_CTRL_RX = (0xf << 13),
198 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15),
199 EDMA_ERR_LNK_DATA_RX = (0xf << 17),
200 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21),
201 EDMA_ERR_LNK_DATA_TX = (0x1f << 26),
202 EDMA_ERR_TRANS_PROTO = (1 << 31),
Jeff Garzik8b260242005-11-12 12:32:50 -0500203 EDMA_ERR_FATAL = (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Brett Russ20f733e2005-09-01 18:26:17 -0400204 EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
205 EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
Jeff Garzik8b260242005-11-12 12:32:50 -0500206 EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
Brett Russ20f733e2005-09-01 18:26:17 -0400207 EDMA_ERR_LNK_DATA_RX |
Jeff Garzik8b260242005-11-12 12:32:50 -0500208 EDMA_ERR_LNK_DATA_TX |
Brett Russ20f733e2005-09-01 18:26:17 -0400209 EDMA_ERR_TRANS_PROTO),
210
Brett Russ31961942005-09-30 01:36:00 -0400211 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
212 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400213
214 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
215 EDMA_REQ_Q_PTR_SHIFT = 5,
216
217 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
218 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
219 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400220 EDMA_RSP_Q_PTR_SHIFT = 3,
221
Brett Russ20f733e2005-09-01 18:26:17 -0400222 EDMA_CMD_OFS = 0x28,
223 EDMA_EN = (1 << 0),
224 EDMA_DS = (1 << 1),
225 ATA_RST = (1 << 2),
226
Jeff Garzikc9d39132005-11-13 17:47:51 -0500227 EDMA_IORDY_TMOUT = 0x34,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228 EDMA_ARB_CFG = 0x38,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500229
Brett Russ31961942005-09-30 01:36:00 -0400230 /* Host private flags (hp_flags) */
231 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500232 MV_HP_ERRATA_50XXB0 = (1 << 1),
233 MV_HP_ERRATA_50XXB2 = (1 << 2),
234 MV_HP_ERRATA_60X1B2 = (1 << 3),
235 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500236 MV_HP_ERRATA_XX42A0 = (1 << 5),
237 MV_HP_50XX = (1 << 6),
238 MV_HP_GEN_IIE = (1 << 7),
Brett Russ20f733e2005-09-01 18:26:17 -0400239
Brett Russ31961942005-09-30 01:36:00 -0400240 /* Port private flags (pp_flags) */
241 MV_PP_FLAG_EDMA_EN = (1 << 0),
242 MV_PP_FLAG_EDMA_DS_ACT = (1 << 1),
243};
244
Jeff Garzikc9d39132005-11-13 17:47:51 -0500245#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500246#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500247#define IS_GEN_I(hpriv) IS_50XX(hpriv)
248#define IS_GEN_II(hpriv) IS_60XX(hpriv)
249#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500250
Jeff Garzik095fec82005-11-12 09:50:49 -0500251enum {
252 /* Our DMA boundary is determined by an ePRD being unable to handle
253 * anything larger than 64KB
254 */
255 MV_DMA_BOUNDARY = 0xffffU,
256
257 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
258
259 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
260};
261
Jeff Garzik522479f2005-11-12 22:14:02 -0500262enum chip_type {
263 chip_504x,
264 chip_508x,
265 chip_5080,
266 chip_604x,
267 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500268 chip_6042,
269 chip_7042,
Jeff Garzik522479f2005-11-12 22:14:02 -0500270};
271
Brett Russ31961942005-09-30 01:36:00 -0400272/* Command ReQuest Block: 32B */
273struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400274 __le32 sg_addr;
275 __le32 sg_addr_hi;
276 __le16 ctrl_flags;
277 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400278};
279
Jeff Garzike4e7b892006-01-31 12:18:41 -0500280struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400281 __le32 addr;
282 __le32 addr_hi;
283 __le32 flags;
284 __le32 len;
285 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500286};
287
Brett Russ31961942005-09-30 01:36:00 -0400288/* Command ResPonse Block: 8B */
289struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400290 __le16 id;
291 __le16 flags;
292 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400293};
294
295/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
296struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400297 __le32 addr;
298 __le32 flags_size;
299 __le32 addr_hi;
300 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400301};
302
303struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400304 struct mv_crqb *crqb;
305 dma_addr_t crqb_dma;
306 struct mv_crpb *crpb;
307 dma_addr_t crpb_dma;
308 struct mv_sg *sg_tbl;
309 dma_addr_t sg_tbl_dma;
Brett Russ31961942005-09-30 01:36:00 -0400310 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400311};
312
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500313struct mv_port_signal {
314 u32 amps;
315 u32 pre;
316};
317
Jeff Garzik47c2b672005-11-12 21:13:17 -0500318struct mv_host_priv;
319struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500320 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
321 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500322 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
323 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
324 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500325 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
326 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500327 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
328 void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500329};
330
Brett Russ20f733e2005-09-01 18:26:17 -0400331struct mv_host_priv {
Brett Russ31961942005-09-30 01:36:00 -0400332 u32 hp_flags;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500333 struct mv_port_signal signal[8];
Jeff Garzik47c2b672005-11-12 21:13:17 -0500334 const struct mv_hw_ops *ops;
Brett Russ20f733e2005-09-01 18:26:17 -0400335};
336
337static void mv_irq_clear(struct ata_port *ap);
338static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
339static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500340static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
341static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ20f733e2005-09-01 18:26:17 -0400342static void mv_phy_reset(struct ata_port *ap);
Jeff Garzik22374672005-11-17 10:59:48 -0500343static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
Brett Russ31961942005-09-30 01:36:00 -0400344static int mv_port_start(struct ata_port *ap);
345static void mv_port_stop(struct ata_port *ap);
346static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500347static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900348static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100349static irqreturn_t mv_interrupt(int irq, void *dev_instance);
Brett Russ31961942005-09-30 01:36:00 -0400350static void mv_eng_timeout(struct ata_port *ap);
Brett Russ20f733e2005-09-01 18:26:17 -0400351static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
352
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500353static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
354 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500355static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
356static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
357 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500358static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
359 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500360static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
361static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500362
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500363static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
364 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500365static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
366static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
367 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500368static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
369 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500370static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
371static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500372static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
373 unsigned int port_no);
374static void mv_stop_and_reset(struct ata_port *ap);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500375
Jeff Garzik193515d2005-11-07 00:59:37 -0500376static struct scsi_host_template mv_sht = {
Brett Russ20f733e2005-09-01 18:26:17 -0400377 .module = THIS_MODULE,
378 .name = DRV_NAME,
379 .ioctl = ata_scsi_ioctl,
380 .queuecommand = ata_scsi_queuecmd,
Brett Russ31961942005-09-30 01:36:00 -0400381 .can_queue = MV_USE_Q_DEPTH,
Brett Russ20f733e2005-09-01 18:26:17 -0400382 .this_id = ATA_SHT_THIS_ID,
Jeff Garzik22374672005-11-17 10:59:48 -0500383 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400384 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
385 .emulated = ATA_SHT_EMULATED,
Brett Russ31961942005-09-30 01:36:00 -0400386 .use_clustering = ATA_SHT_USE_CLUSTERING,
Brett Russ20f733e2005-09-01 18:26:17 -0400387 .proc_name = DRV_NAME,
388 .dma_boundary = MV_DMA_BOUNDARY,
389 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900390 .slave_destroy = ata_scsi_slave_destroy,
Brett Russ20f733e2005-09-01 18:26:17 -0400391 .bios_param = ata_std_bios_param,
Brett Russ20f733e2005-09-01 18:26:17 -0400392};
393
Jeff Garzikc9d39132005-11-13 17:47:51 -0500394static const struct ata_port_operations mv5_ops = {
395 .port_disable = ata_port_disable,
396
397 .tf_load = ata_tf_load,
398 .tf_read = ata_tf_read,
399 .check_status = ata_check_status,
400 .exec_command = ata_exec_command,
401 .dev_select = ata_std_dev_select,
402
403 .phy_reset = mv_phy_reset,
404
405 .qc_prep = mv_qc_prep,
406 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900407 .data_xfer = ata_data_xfer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500408
409 .eng_timeout = mv_eng_timeout,
410
411 .irq_handler = mv_interrupt,
412 .irq_clear = mv_irq_clear,
413
414 .scr_read = mv5_scr_read,
415 .scr_write = mv5_scr_write,
416
417 .port_start = mv_port_start,
418 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500419};
420
421static const struct ata_port_operations mv6_ops = {
Brett Russ20f733e2005-09-01 18:26:17 -0400422 .port_disable = ata_port_disable,
423
424 .tf_load = ata_tf_load,
425 .tf_read = ata_tf_read,
426 .check_status = ata_check_status,
427 .exec_command = ata_exec_command,
428 .dev_select = ata_std_dev_select,
429
430 .phy_reset = mv_phy_reset,
431
Brett Russ31961942005-09-30 01:36:00 -0400432 .qc_prep = mv_qc_prep,
433 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900434 .data_xfer = ata_data_xfer,
Brett Russ20f733e2005-09-01 18:26:17 -0400435
Brett Russ31961942005-09-30 01:36:00 -0400436 .eng_timeout = mv_eng_timeout,
Brett Russ20f733e2005-09-01 18:26:17 -0400437
438 .irq_handler = mv_interrupt,
439 .irq_clear = mv_irq_clear,
440
441 .scr_read = mv_scr_read,
442 .scr_write = mv_scr_write,
443
Brett Russ31961942005-09-30 01:36:00 -0400444 .port_start = mv_port_start,
445 .port_stop = mv_port_stop,
Brett Russ20f733e2005-09-01 18:26:17 -0400446};
447
Jeff Garzike4e7b892006-01-31 12:18:41 -0500448static const struct ata_port_operations mv_iie_ops = {
449 .port_disable = ata_port_disable,
450
451 .tf_load = ata_tf_load,
452 .tf_read = ata_tf_read,
453 .check_status = ata_check_status,
454 .exec_command = ata_exec_command,
455 .dev_select = ata_std_dev_select,
456
457 .phy_reset = mv_phy_reset,
458
459 .qc_prep = mv_qc_prep_iie,
460 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900461 .data_xfer = ata_data_xfer,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500462
463 .eng_timeout = mv_eng_timeout,
464
465 .irq_handler = mv_interrupt,
466 .irq_clear = mv_irq_clear,
467
468 .scr_read = mv_scr_read,
469 .scr_write = mv_scr_write,
470
471 .port_start = mv_port_start,
472 .port_stop = mv_port_stop,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500473};
474
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100475static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400476 { /* chip_504x */
477 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400478 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400479 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500480 .udma_mask = 0x7f, /* udma0-6 */
481 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400482 },
483 { /* chip_508x */
484 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400485 .flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
Brett Russ31961942005-09-30 01:36:00 -0400486 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500487 .udma_mask = 0x7f, /* udma0-6 */
488 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400489 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500490 { /* chip_5080 */
491 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400492 .flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500493 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500494 .udma_mask = 0x7f, /* udma0-6 */
495 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500496 },
Brett Russ20f733e2005-09-01 18:26:17 -0400497 { /* chip_604x */
498 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400499 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Brett Russ31961942005-09-30 01:36:00 -0400500 .pio_mask = 0x1f, /* pio0-4 */
501 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500502 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400503 },
504 { /* chip_608x */
505 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400506 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Brett Russ31961942005-09-30 01:36:00 -0400507 MV_FLAG_DUAL_HC),
508 .pio_mask = 0x1f, /* pio0-4 */
509 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500510 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400511 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500512 { /* chip_6042 */
513 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400514 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500515 .pio_mask = 0x1f, /* pio0-4 */
516 .udma_mask = 0x7f, /* udma0-6 */
517 .port_ops = &mv_iie_ops,
518 },
519 { /* chip_7042 */
520 .sht = &mv_sht,
Olof Johanssone93f09d2007-01-18 18:39:59 -0600521 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500522 .pio_mask = 0x1f, /* pio0-4 */
523 .udma_mask = 0x7f, /* udma0-6 */
524 .port_ops = &mv_iie_ops,
525 },
Brett Russ20f733e2005-09-01 18:26:17 -0400526};
527
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500528static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400529 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
530 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
531 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
532 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400533
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400534 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
535 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
536 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
537 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
538 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500539
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400540 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
541
Olof Johanssone93f09d2007-01-18 18:39:59 -0600542 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
543
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400544 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400545};
546
547static struct pci_driver mv_pci_driver = {
548 .name = DRV_NAME,
549 .id_table = mv_pci_tbl,
550 .probe = mv_init_one,
551 .remove = ata_pci_remove_one,
552};
553
Jeff Garzik47c2b672005-11-12 21:13:17 -0500554static const struct mv_hw_ops mv5xxx_ops = {
555 .phy_errata = mv5_phy_errata,
556 .enable_leds = mv5_enable_leds,
557 .read_preamp = mv5_read_preamp,
558 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500559 .reset_flash = mv5_reset_flash,
560 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500561};
562
563static const struct mv_hw_ops mv6xxx_ops = {
564 .phy_errata = mv6_phy_errata,
565 .enable_leds = mv6_enable_leds,
566 .read_preamp = mv6_read_preamp,
567 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500568 .reset_flash = mv6_reset_flash,
569 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500570};
571
Brett Russ20f733e2005-09-01 18:26:17 -0400572/*
Jeff Garzikddef9bb2006-02-02 16:17:06 -0500573 * module options
574 */
575static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
576
577
578/*
Brett Russ20f733e2005-09-01 18:26:17 -0400579 * Functions
580 */
581
582static inline void writelfl(unsigned long data, void __iomem *addr)
583{
584 writel(data, addr);
585 (void) readl(addr); /* flush to avoid PCI posted write */
586}
587
Brett Russ20f733e2005-09-01 18:26:17 -0400588static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
589{
590 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
591}
592
Jeff Garzikc9d39132005-11-13 17:47:51 -0500593static inline unsigned int mv_hc_from_port(unsigned int port)
594{
595 return port >> MV_PORT_HC_SHIFT;
596}
597
598static inline unsigned int mv_hardport_from_port(unsigned int port)
599{
600 return port & MV_PORT_MASK;
601}
602
603static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
604 unsigned int port)
605{
606 return mv_hc_base(base, mv_hc_from_port(port));
607}
608
Brett Russ20f733e2005-09-01 18:26:17 -0400609static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
610{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500611 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500612 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500613 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400614}
615
616static inline void __iomem *mv_ap_base(struct ata_port *ap)
617{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900618 return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400619}
620
Jeff Garzikcca39742006-08-24 03:19:22 -0400621static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400622{
Jeff Garzikcca39742006-08-24 03:19:22 -0400623 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400624}
625
626static void mv_irq_clear(struct ata_port *ap)
627{
628}
629
Brett Russ05b308e2005-10-05 17:08:53 -0400630/**
631 * mv_start_dma - Enable eDMA engine
632 * @base: port base address
633 * @pp: port private data
634 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900635 * Verify the local cache of the eDMA state is accurate with a
636 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400637 *
638 * LOCKING:
639 * Inherited from caller.
640 */
Brett Russafb0edd2005-10-05 17:08:42 -0400641static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
Brett Russ31961942005-09-30 01:36:00 -0400642{
Brett Russafb0edd2005-10-05 17:08:42 -0400643 if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
644 writelfl(EDMA_EN, base + EDMA_CMD_OFS);
645 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
646 }
Tejun Heobeec7db2006-02-11 19:11:13 +0900647 WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
Brett Russ31961942005-09-30 01:36:00 -0400648}
649
Brett Russ05b308e2005-10-05 17:08:53 -0400650/**
651 * mv_stop_dma - Disable eDMA engine
652 * @ap: ATA channel to manipulate
653 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900654 * Verify the local cache of the eDMA state is accurate with a
655 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400656 *
657 * LOCKING:
658 * Inherited from caller.
659 */
Brett Russ31961942005-09-30 01:36:00 -0400660static void mv_stop_dma(struct ata_port *ap)
661{
662 void __iomem *port_mmio = mv_ap_base(ap);
663 struct mv_port_priv *pp = ap->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400664 u32 reg;
665 int i;
666
Brett Russafb0edd2005-10-05 17:08:42 -0400667 if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
668 /* Disable EDMA if active. The disable bit auto clears.
Brett Russ31961942005-09-30 01:36:00 -0400669 */
Brett Russ31961942005-09-30 01:36:00 -0400670 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
671 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Brett Russafb0edd2005-10-05 17:08:42 -0400672 } else {
Tejun Heobeec7db2006-02-11 19:11:13 +0900673 WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
Brett Russafb0edd2005-10-05 17:08:42 -0400674 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500675
Brett Russ31961942005-09-30 01:36:00 -0400676 /* now properly wait for the eDMA to stop */
677 for (i = 1000; i > 0; i--) {
678 reg = readl(port_mmio + EDMA_CMD_OFS);
679 if (!(EDMA_EN & reg)) {
680 break;
681 }
682 udelay(100);
683 }
684
Brett Russ31961942005-09-30 01:36:00 -0400685 if (EDMA_EN & reg) {
Tejun Heof15a1da2006-05-15 20:57:56 +0900686 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
Brett Russafb0edd2005-10-05 17:08:42 -0400687 /* FIXME: Consider doing a reset here to recover */
Brett Russ31961942005-09-30 01:36:00 -0400688 }
689}
690
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400691#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400692static void mv_dump_mem(void __iomem *start, unsigned bytes)
693{
Brett Russ31961942005-09-30 01:36:00 -0400694 int b, w;
695 for (b = 0; b < bytes; ) {
696 DPRINTK("%p: ", start + b);
697 for (w = 0; b < bytes && w < 4; w++) {
698 printk("%08x ",readl(start + b));
699 b += sizeof(u32);
700 }
701 printk("\n");
702 }
Brett Russ31961942005-09-30 01:36:00 -0400703}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400704#endif
705
Brett Russ31961942005-09-30 01:36:00 -0400706static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
707{
708#ifdef ATA_DEBUG
709 int b, w;
710 u32 dw;
711 for (b = 0; b < bytes; ) {
712 DPRINTK("%02x: ", b);
713 for (w = 0; b < bytes && w < 4; w++) {
714 (void) pci_read_config_dword(pdev,b,&dw);
715 printk("%08x ",dw);
716 b += sizeof(u32);
717 }
718 printk("\n");
719 }
720#endif
721}
722static void mv_dump_all_regs(void __iomem *mmio_base, int port,
723 struct pci_dev *pdev)
724{
725#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500726 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400727 port >> MV_PORT_HC_SHIFT);
728 void __iomem *port_base;
729 int start_port, num_ports, p, start_hc, num_hcs, hc;
730
731 if (0 > port) {
732 start_hc = start_port = 0;
733 num_ports = 8; /* shld be benign for 4 port devs */
734 num_hcs = 2;
735 } else {
736 start_hc = port >> MV_PORT_HC_SHIFT;
737 start_port = port;
738 num_ports = num_hcs = 1;
739 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500740 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -0400741 num_ports > 1 ? num_ports - 1 : start_port);
742
743 if (NULL != pdev) {
744 DPRINTK("PCI config space regs:\n");
745 mv_dump_pci_cfg(pdev, 0x68);
746 }
747 DPRINTK("PCI regs:\n");
748 mv_dump_mem(mmio_base+0xc00, 0x3c);
749 mv_dump_mem(mmio_base+0xd00, 0x34);
750 mv_dump_mem(mmio_base+0xf00, 0x4);
751 mv_dump_mem(mmio_base+0x1d00, 0x6c);
752 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -0700753 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -0400754 DPRINTK("HC regs (HC %i):\n", hc);
755 mv_dump_mem(hc_base, 0x1c);
756 }
757 for (p = start_port; p < start_port + num_ports; p++) {
758 port_base = mv_port_base(mmio_base, p);
759 DPRINTK("EDMA regs (port %i):\n",p);
760 mv_dump_mem(port_base, 0x54);
761 DPRINTK("SATA regs (port %i):\n",p);
762 mv_dump_mem(port_base+0x300, 0x60);
763 }
764#endif
765}
766
Brett Russ20f733e2005-09-01 18:26:17 -0400767static unsigned int mv_scr_offset(unsigned int sc_reg_in)
768{
769 unsigned int ofs;
770
771 switch (sc_reg_in) {
772 case SCR_STATUS:
773 case SCR_CONTROL:
774 case SCR_ERROR:
775 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
776 break;
777 case SCR_ACTIVE:
778 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
779 break;
780 default:
781 ofs = 0xffffffffU;
782 break;
783 }
784 return ofs;
785}
786
787static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
788{
789 unsigned int ofs = mv_scr_offset(sc_reg_in);
790
791 if (0xffffffffU != ofs) {
792 return readl(mv_ap_base(ap) + ofs);
793 } else {
794 return (u32) ofs;
795 }
796}
797
798static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
799{
800 unsigned int ofs = mv_scr_offset(sc_reg_in);
801
802 if (0xffffffffU != ofs) {
803 writelfl(val, mv_ap_base(ap) + ofs);
804 }
805}
806
Jeff Garzike4e7b892006-01-31 12:18:41 -0500807static void mv_edma_cfg(struct mv_host_priv *hpriv, void __iomem *port_mmio)
808{
809 u32 cfg = readl(port_mmio + EDMA_CFG_OFS);
810
811 /* set up non-NCQ EDMA configuration */
812 cfg &= ~0x1f; /* clear queue depth */
813 cfg &= ~EDMA_CFG_NCQ; /* clear NCQ mode */
814 cfg &= ~(1 << 9); /* disable equeue */
815
816 if (IS_GEN_I(hpriv))
817 cfg |= (1 << 8); /* enab config burst size mask */
818
819 else if (IS_GEN_II(hpriv))
820 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
821
822 else if (IS_GEN_IIE(hpriv)) {
823 cfg |= (1 << 23); /* dis RX PM port mask */
824 cfg &= ~(1 << 16); /* dis FIS-based switching (for now) */
825 cfg &= ~(1 << 19); /* dis 128-entry queue (for now?) */
826 cfg |= (1 << 18); /* enab early completion */
827 cfg |= (1 << 17); /* enab host q cache */
828 cfg |= (1 << 22); /* enab cutthrough */
829 }
830
831 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
832}
833
Brett Russ05b308e2005-10-05 17:08:53 -0400834/**
835 * mv_port_start - Port specific init/start routine.
836 * @ap: ATA channel to manipulate
837 *
838 * Allocate and point to DMA memory, init port private memory,
839 * zero indices.
840 *
841 * LOCKING:
842 * Inherited from caller.
843 */
Brett Russ31961942005-09-30 01:36:00 -0400844static int mv_port_start(struct ata_port *ap)
845{
Jeff Garzikcca39742006-08-24 03:19:22 -0400846 struct device *dev = ap->host->dev;
847 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400848 struct mv_port_priv *pp;
849 void __iomem *port_mmio = mv_ap_base(ap);
850 void *mem;
851 dma_addr_t mem_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +0900852 int rc;
Brett Russ31961942005-09-30 01:36:00 -0400853
Tejun Heo24dc5f32007-01-20 16:00:28 +0900854 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500855 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900856 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400857
Tejun Heo24dc5f32007-01-20 16:00:28 +0900858 mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
859 GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500860 if (!mem)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900861 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400862 memset(mem, 0, MV_PORT_PRIV_DMA_SZ);
863
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500864 rc = ata_pad_alloc(ap, dev);
865 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900866 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500867
Jeff Garzik8b260242005-11-12 12:32:50 -0500868 /* First item in chunk of DMA memory:
Brett Russ31961942005-09-30 01:36:00 -0400869 * 32-slot command request table (CRQB), 32 bytes each in size
870 */
871 pp->crqb = mem;
872 pp->crqb_dma = mem_dma;
873 mem += MV_CRQB_Q_SZ;
874 mem_dma += MV_CRQB_Q_SZ;
875
Jeff Garzik8b260242005-11-12 12:32:50 -0500876 /* Second item:
Brett Russ31961942005-09-30 01:36:00 -0400877 * 32-slot command response table (CRPB), 8 bytes each in size
878 */
879 pp->crpb = mem;
880 pp->crpb_dma = mem_dma;
881 mem += MV_CRPB_Q_SZ;
882 mem_dma += MV_CRPB_Q_SZ;
883
884 /* Third item:
885 * Table of scatter-gather descriptors (ePRD), 16 bytes each
886 */
887 pp->sg_tbl = mem;
888 pp->sg_tbl_dma = mem_dma;
889
Jeff Garzike4e7b892006-01-31 12:18:41 -0500890 mv_edma_cfg(hpriv, port_mmio);
Brett Russ31961942005-09-30 01:36:00 -0400891
892 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500893 writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400894 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
895
Jeff Garzike4e7b892006-01-31 12:18:41 -0500896 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
897 writelfl(pp->crqb_dma & 0xffffffff,
898 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
899 else
900 writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -0400901
902 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500903
904 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
905 writelfl(pp->crpb_dma & 0xffffffff,
906 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
907 else
908 writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
909
Jeff Garzik8b260242005-11-12 12:32:50 -0500910 writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400911 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
912
Brett Russ31961942005-09-30 01:36:00 -0400913 /* Don't turn on EDMA here...do it before DMA commands only. Else
914 * we'll be unable to send non-data, PIO, etc due to restricted access
915 * to shadow regs.
916 */
917 ap->private_data = pp;
918 return 0;
919}
920
Brett Russ05b308e2005-10-05 17:08:53 -0400921/**
922 * mv_port_stop - Port specific cleanup/stop routine.
923 * @ap: ATA channel to manipulate
924 *
925 * Stop DMA, cleanup port memory.
926 *
927 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400928 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -0400929 */
Brett Russ31961942005-09-30 01:36:00 -0400930static void mv_port_stop(struct ata_port *ap)
931{
Brett Russafb0edd2005-10-05 17:08:42 -0400932 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -0400933
Jeff Garzikcca39742006-08-24 03:19:22 -0400934 spin_lock_irqsave(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400935 mv_stop_dma(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -0400936 spin_unlock_irqrestore(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400937}
938
Brett Russ05b308e2005-10-05 17:08:53 -0400939/**
940 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
941 * @qc: queued command whose SG list to source from
942 *
943 * Populate the SG list and mark the last entry.
944 *
945 * LOCKING:
946 * Inherited from caller.
947 */
Brett Russ31961942005-09-30 01:36:00 -0400948static void mv_fill_sg(struct ata_queued_cmd *qc)
949{
950 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400951 unsigned int i = 0;
952 struct scatterlist *sg;
Brett Russ31961942005-09-30 01:36:00 -0400953
Jeff Garzik972c26b2005-10-18 22:14:54 -0400954 ata_for_each_sg(sg, qc) {
Brett Russ31961942005-09-30 01:36:00 -0400955 dma_addr_t addr;
Jeff Garzik22374672005-11-17 10:59:48 -0500956 u32 sg_len, len, offset;
Brett Russ31961942005-09-30 01:36:00 -0400957
Jeff Garzik972c26b2005-10-18 22:14:54 -0400958 addr = sg_dma_address(sg);
959 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -0400960
Jeff Garzik22374672005-11-17 10:59:48 -0500961 while (sg_len) {
962 offset = addr & MV_DMA_BOUNDARY;
963 len = sg_len;
964 if ((offset + sg_len) > 0x10000)
965 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400966
Jeff Garzik22374672005-11-17 10:59:48 -0500967 pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
968 pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
Mark Lord63af2a52006-03-29 09:50:31 -0500969 pp->sg_tbl[i].flags_size = cpu_to_le32(len & 0xffff);
Jeff Garzik22374672005-11-17 10:59:48 -0500970
971 sg_len -= len;
972 addr += len;
973
974 if (!sg_len && ata_sg_is_last(sg, qc))
975 pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
976
977 i++;
978 }
Brett Russ31961942005-09-30 01:36:00 -0400979 }
980}
981
Mark Lorda6432432006-05-19 16:36:36 -0400982static inline unsigned mv_inc_q_index(unsigned index)
Brett Russ31961942005-09-30 01:36:00 -0400983{
Mark Lorda6432432006-05-19 16:36:36 -0400984 return (index + 1) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -0400985}
986
Mark Lorde1469872006-05-22 19:02:03 -0400987static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -0400988{
Mark Lord559eeda2006-05-19 16:40:15 -0400989 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -0400990 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -0400991 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -0400992}
993
Brett Russ05b308e2005-10-05 17:08:53 -0400994/**
995 * mv_qc_prep - Host specific command preparation.
996 * @qc: queued command to prepare
997 *
998 * This routine simply redirects to the general purpose routine
999 * if command is not DMA. Else, it handles prep of the CRQB
1000 * (command request block), does some sanity checking, and calls
1001 * the SG load routine.
1002 *
1003 * LOCKING:
1004 * Inherited from caller.
1005 */
Brett Russ31961942005-09-30 01:36:00 -04001006static void mv_qc_prep(struct ata_queued_cmd *qc)
1007{
1008 struct ata_port *ap = qc->ap;
1009 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001010 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001011 struct ata_taskfile *tf;
1012 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001013 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001014
Jeff Garzike4e7b892006-01-31 12:18:41 -05001015 if (ATA_PROT_DMA != qc->tf.protocol)
Brett Russ31961942005-09-30 01:36:00 -04001016 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001017
Brett Russ31961942005-09-30 01:36:00 -04001018 /* Fill in command request block
1019 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001020 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001021 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001022 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001023 flags |= qc->tag << CRQB_TAG_SHIFT;
1024
Mark Lorda6432432006-05-19 16:36:36 -04001025 /* get current queue index from hardware */
1026 in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
1027 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001028
Mark Lorda6432432006-05-19 16:36:36 -04001029 pp->crqb[in_index].sg_addr =
1030 cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1031 pp->crqb[in_index].sg_addr_hi =
1032 cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1033 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1034
1035 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001036 tf = &qc->tf;
1037
1038 /* Sadly, the CRQB cannot accomodate all registers--there are
1039 * only 11 bytes...so we must pick and choose required
1040 * registers based on the command. So, we drop feature and
1041 * hob_feature for [RW] DMA commands, but they are needed for
1042 * NCQ. NCQ will drop hob_nsect.
1043 */
1044 switch (tf->command) {
1045 case ATA_CMD_READ:
1046 case ATA_CMD_READ_EXT:
1047 case ATA_CMD_WRITE:
1048 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001049 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001050 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1051 break;
1052#ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */
1053 case ATA_CMD_FPDMA_READ:
1054 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001055 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001056 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1057 break;
1058#endif /* FIXME: remove this line when NCQ added */
1059 default:
1060 /* The only other commands EDMA supports in non-queued and
1061 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1062 * of which are defined/used by Linux. If we get here, this
1063 * driver needs work.
1064 *
1065 * FIXME: modify libata to give qc_prep a return value and
1066 * return error here.
1067 */
1068 BUG_ON(tf->command);
1069 break;
1070 }
1071 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1072 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1073 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1074 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1075 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1076 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1077 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1078 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1079 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1080
Jeff Garzike4e7b892006-01-31 12:18:41 -05001081 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001082 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001083 mv_fill_sg(qc);
1084}
1085
1086/**
1087 * mv_qc_prep_iie - Host specific command preparation.
1088 * @qc: queued command to prepare
1089 *
1090 * This routine simply redirects to the general purpose routine
1091 * if command is not DMA. Else, it handles prep of the CRQB
1092 * (command request block), does some sanity checking, and calls
1093 * the SG load routine.
1094 *
1095 * LOCKING:
1096 * Inherited from caller.
1097 */
1098static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1099{
1100 struct ata_port *ap = qc->ap;
1101 struct mv_port_priv *pp = ap->private_data;
1102 struct mv_crqb_iie *crqb;
1103 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001104 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001105 u32 flags = 0;
1106
1107 if (ATA_PROT_DMA != qc->tf.protocol)
1108 return;
1109
Jeff Garzike4e7b892006-01-31 12:18:41 -05001110 /* Fill in Gen IIE command request block
1111 */
1112 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1113 flags |= CRQB_FLAG_READ;
1114
Tejun Heobeec7db2006-02-11 19:11:13 +09001115 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001116 flags |= qc->tag << CRQB_TAG_SHIFT;
1117
Mark Lorda6432432006-05-19 16:36:36 -04001118 /* get current queue index from hardware */
1119 in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
1120 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1121
1122 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Jeff Garzike4e7b892006-01-31 12:18:41 -05001123 crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1124 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1125 crqb->flags = cpu_to_le32(flags);
1126
1127 tf = &qc->tf;
1128 crqb->ata_cmd[0] = cpu_to_le32(
1129 (tf->command << 16) |
1130 (tf->feature << 24)
1131 );
1132 crqb->ata_cmd[1] = cpu_to_le32(
1133 (tf->lbal << 0) |
1134 (tf->lbam << 8) |
1135 (tf->lbah << 16) |
1136 (tf->device << 24)
1137 );
1138 crqb->ata_cmd[2] = cpu_to_le32(
1139 (tf->hob_lbal << 0) |
1140 (tf->hob_lbam << 8) |
1141 (tf->hob_lbah << 16) |
1142 (tf->hob_feature << 24)
1143 );
1144 crqb->ata_cmd[3] = cpu_to_le32(
1145 (tf->nsect << 0) |
1146 (tf->hob_nsect << 8)
1147 );
1148
1149 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1150 return;
Brett Russ31961942005-09-30 01:36:00 -04001151 mv_fill_sg(qc);
1152}
1153
Brett Russ05b308e2005-10-05 17:08:53 -04001154/**
1155 * mv_qc_issue - Initiate a command to the host
1156 * @qc: queued command to start
1157 *
1158 * This routine simply redirects to the general purpose routine
1159 * if command is not DMA. Else, it sanity checks our local
1160 * caches of the request producer/consumer indices then enables
1161 * DMA and bumps the request producer index.
1162 *
1163 * LOCKING:
1164 * Inherited from caller.
1165 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001166static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001167{
1168 void __iomem *port_mmio = mv_ap_base(qc->ap);
1169 struct mv_port_priv *pp = qc->ap->private_data;
Mark Lorda6432432006-05-19 16:36:36 -04001170 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001171 u32 in_ptr;
1172
1173 if (ATA_PROT_DMA != qc->tf.protocol) {
1174 /* We're about to send a non-EDMA capable command to the
1175 * port. Turn off EDMA so there won't be problems accessing
1176 * shadow block, etc registers.
1177 */
1178 mv_stop_dma(qc->ap);
1179 return ata_qc_issue_prot(qc);
1180 }
1181
Mark Lorda6432432006-05-19 16:36:36 -04001182 in_ptr = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1183 in_index = (in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001184
Brett Russ31961942005-09-30 01:36:00 -04001185 /* until we do queuing, the queue should be empty at this point */
Mark Lorda6432432006-05-19 16:36:36 -04001186 WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1187 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
Brett Russ31961942005-09-30 01:36:00 -04001188
Mark Lorda6432432006-05-19 16:36:36 -04001189 in_index = mv_inc_q_index(in_index); /* now incr producer index */
Brett Russ31961942005-09-30 01:36:00 -04001190
Brett Russafb0edd2005-10-05 17:08:42 -04001191 mv_start_dma(port_mmio, pp);
Brett Russ31961942005-09-30 01:36:00 -04001192
1193 /* and write the request in pointer to kick the EDMA to life */
1194 in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
Mark Lorda6432432006-05-19 16:36:36 -04001195 in_ptr |= in_index << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001196 writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1197
1198 return 0;
1199}
1200
Brett Russ05b308e2005-10-05 17:08:53 -04001201/**
1202 * mv_get_crpb_status - get status from most recently completed cmd
1203 * @ap: ATA channel to manipulate
1204 *
1205 * This routine is for use when the port is in DMA mode, when it
1206 * will be using the CRPB (command response block) method of
Tejun Heobeec7db2006-02-11 19:11:13 +09001207 * returning command completion information. We check indices
Brett Russ05b308e2005-10-05 17:08:53 -04001208 * are good, grab status, and bump the response consumer index to
1209 * prove that we're up to date.
1210 *
1211 * LOCKING:
1212 * Inherited from caller.
1213 */
Brett Russ31961942005-09-30 01:36:00 -04001214static u8 mv_get_crpb_status(struct ata_port *ap)
1215{
1216 void __iomem *port_mmio = mv_ap_base(ap);
1217 struct mv_port_priv *pp = ap->private_data;
Mark Lorda6432432006-05-19 16:36:36 -04001218 unsigned out_index;
Brett Russ31961942005-09-30 01:36:00 -04001219 u32 out_ptr;
Mark Lord806a6e72006-03-21 21:11:53 -05001220 u8 ata_status;
Brett Russ31961942005-09-30 01:36:00 -04001221
Mark Lorda6432432006-05-19 16:36:36 -04001222 out_ptr = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1223 out_index = (out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001224
Mark Lorda6432432006-05-19 16:36:36 -04001225 ata_status = le16_to_cpu(pp->crpb[out_index].flags)
1226 >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord806a6e72006-03-21 21:11:53 -05001227
Brett Russ31961942005-09-30 01:36:00 -04001228 /* increment our consumer index... */
Mark Lorda6432432006-05-19 16:36:36 -04001229 out_index = mv_inc_q_index(out_index);
Jeff Garzik8b260242005-11-12 12:32:50 -05001230
Brett Russ31961942005-09-30 01:36:00 -04001231 /* and, until we do NCQ, there should only be 1 CRPB waiting */
Mark Lorda6432432006-05-19 16:36:36 -04001232 WARN_ON(out_index != ((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1233 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
Brett Russ31961942005-09-30 01:36:00 -04001234
1235 /* write out our inc'd consumer index so EDMA knows we're caught up */
1236 out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
Mark Lorda6432432006-05-19 16:36:36 -04001237 out_ptr |= out_index << EDMA_RSP_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001238 writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1239
1240 /* Return ATA status register for completed CRPB */
Mark Lord806a6e72006-03-21 21:11:53 -05001241 return ata_status;
Brett Russ20f733e2005-09-01 18:26:17 -04001242}
1243
Brett Russ05b308e2005-10-05 17:08:53 -04001244/**
1245 * mv_err_intr - Handle error interrupts on the port
1246 * @ap: ATA channel to manipulate
Mark Lord9b358e32006-05-19 16:21:03 -04001247 * @reset_allowed: bool: 0 == don't trigger from reset here
Brett Russ05b308e2005-10-05 17:08:53 -04001248 *
1249 * In most cases, just clear the interrupt and move on. However,
1250 * some cases require an eDMA reset, which is done right before
1251 * the COMRESET in mv_phy_reset(). The SERR case requires a
1252 * clear of pending errors in the SATA SERROR register. Finally,
1253 * if the port disabled DMA, update our cached copy to match.
1254 *
1255 * LOCKING:
1256 * Inherited from caller.
1257 */
Mark Lord9b358e32006-05-19 16:21:03 -04001258static void mv_err_intr(struct ata_port *ap, int reset_allowed)
Brett Russ20f733e2005-09-01 18:26:17 -04001259{
Brett Russ31961942005-09-30 01:36:00 -04001260 void __iomem *port_mmio = mv_ap_base(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001261 u32 edma_err_cause, serr = 0;
1262
Brett Russ20f733e2005-09-01 18:26:17 -04001263 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1264
1265 if (EDMA_ERR_SERR & edma_err_cause) {
Tejun Heo81952c52006-05-15 20:57:47 +09001266 sata_scr_read(ap, SCR_ERROR, &serr);
1267 sata_scr_write_flush(ap, SCR_ERROR, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001268 }
Brett Russafb0edd2005-10-05 17:08:42 -04001269 if (EDMA_ERR_SELF_DIS & edma_err_cause) {
1270 struct mv_port_priv *pp = ap->private_data;
1271 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1272 }
1273 DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
1274 "SERR: 0x%08x\n", ap->id, edma_err_cause, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001275
1276 /* Clear EDMA now that SERR cleanup done */
1277 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1278
1279 /* check for fatal here and recover if needed */
Mark Lord9b358e32006-05-19 16:21:03 -04001280 if (reset_allowed && (EDMA_ERR_FATAL & edma_err_cause))
Jeff Garzikc9d39132005-11-13 17:47:51 -05001281 mv_stop_and_reset(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001282}
1283
Brett Russ05b308e2005-10-05 17:08:53 -04001284/**
1285 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04001286 * @host: host specific structure
Brett Russ05b308e2005-10-05 17:08:53 -04001287 * @relevant: port error bits relevant to this host controller
1288 * @hc: which host controller we're to look at
1289 *
1290 * Read then write clear the HC interrupt status then walk each
1291 * port connected to the HC and see if it needs servicing. Port
1292 * success ints are reported in the HC interrupt status reg, the
1293 * port error ints are reported in the higher level main
1294 * interrupt status register and thus are passed in via the
1295 * 'relevant' argument.
1296 *
1297 * LOCKING:
1298 * Inherited from caller.
1299 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001300static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
Brett Russ20f733e2005-09-01 18:26:17 -04001301{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001302 void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04001303 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
Brett Russ20f733e2005-09-01 18:26:17 -04001304 struct ata_queued_cmd *qc;
1305 u32 hc_irq_cause;
Brett Russ31961942005-09-30 01:36:00 -04001306 int shift, port, port0, hard_port, handled;
Jeff Garzika7dac442005-10-30 04:44:42 -05001307 unsigned int err_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04001308
1309 if (hc == 0) {
1310 port0 = 0;
1311 } else {
1312 port0 = MV_PORTS_PER_HC;
1313 }
1314
1315 /* we'll need the HC success int register in most cases */
1316 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1317 if (hc_irq_cause) {
Brett Russ31961942005-09-30 01:36:00 -04001318 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001319 }
1320
1321 VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1322 hc,relevant,hc_irq_cause);
1323
1324 for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
Jeff Garzikcd85f6e2006-03-20 19:49:54 -05001325 u8 ata_status = 0;
Jeff Garzikcca39742006-08-24 03:19:22 -04001326 struct ata_port *ap = host->ports[port];
Mark Lord63af2a52006-03-29 09:50:31 -05001327 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik55d8ca42006-03-29 19:43:31 -05001328
Mark Lorde857f142006-05-19 16:33:03 -04001329 hard_port = mv_hardport_from_port(port); /* range 0..3 */
Brett Russ31961942005-09-30 01:36:00 -04001330 handled = 0; /* ensure ata_status is set if handled++ */
Brett Russ20f733e2005-09-01 18:26:17 -04001331
Mark Lord63af2a52006-03-29 09:50:31 -05001332 /* Note that DEV_IRQ might happen spuriously during EDMA,
Mark Lorde857f142006-05-19 16:33:03 -04001333 * and should be ignored in such cases.
1334 * The cause of this is still under investigation.
Jeff Garzik8190bdb2006-05-24 01:53:39 -04001335 */
Mark Lord63af2a52006-03-29 09:50:31 -05001336 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1337 /* EDMA: check for response queue interrupt */
1338 if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
1339 ata_status = mv_get_crpb_status(ap);
1340 handled = 1;
1341 }
1342 } else {
1343 /* PIO: check for device (drive) interrupt */
1344 if ((DEV_IRQ << hard_port) & hc_irq_cause) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09001345 ata_status = readb(ap->ioaddr.status_addr);
Mark Lord63af2a52006-03-29 09:50:31 -05001346 handled = 1;
Mark Lorde857f142006-05-19 16:33:03 -04001347 /* ignore spurious intr if drive still BUSY */
1348 if (ata_status & ATA_BUSY) {
1349 ata_status = 0;
1350 handled = 0;
1351 }
Mark Lord63af2a52006-03-29 09:50:31 -05001352 }
Brett Russ20f733e2005-09-01 18:26:17 -04001353 }
1354
Jeff Garzik029f5462006-04-02 10:30:40 -04001355 if (ap && (ap->flags & ATA_FLAG_DISABLED))
Jeff Garzika2c91a82005-11-17 05:44:44 -05001356 continue;
1357
Jeff Garzika7dac442005-10-30 04:44:42 -05001358 err_mask = ac_err_mask(ata_status);
1359
Brett Russ31961942005-09-30 01:36:00 -04001360 shift = port << 1; /* (port * 2) */
Brett Russ20f733e2005-09-01 18:26:17 -04001361 if (port >= MV_PORTS_PER_HC) {
1362 shift++; /* skip bit 8 in the HC Main IRQ reg */
1363 }
1364 if ((PORT0_ERR << shift) & relevant) {
Mark Lord9b358e32006-05-19 16:21:03 -04001365 mv_err_intr(ap, 1);
Jeff Garzika7dac442005-10-30 04:44:42 -05001366 err_mask |= AC_ERR_OTHER;
Mark Lord63af2a52006-03-29 09:50:31 -05001367 handled = 1;
Brett Russ20f733e2005-09-01 18:26:17 -04001368 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001369
Mark Lord63af2a52006-03-29 09:50:31 -05001370 if (handled) {
Brett Russ20f733e2005-09-01 18:26:17 -04001371 qc = ata_qc_from_tag(ap, ap->active_tag);
Mark Lord63af2a52006-03-29 09:50:31 -05001372 if (qc && (qc->flags & ATA_QCFLAG_ACTIVE)) {
Brett Russ20f733e2005-09-01 18:26:17 -04001373 VPRINTK("port %u IRQ found for qc, "
1374 "ata_status 0x%x\n", port,ata_status);
Brett Russ20f733e2005-09-01 18:26:17 -04001375 /* mark qc status appropriately */
Jeff Garzik701db692005-12-06 04:52:48 -05001376 if (!(qc->tf.flags & ATA_TFLAG_POLLING)) {
Albert Leea22e2eb2005-12-05 15:38:02 +08001377 qc->err_mask |= err_mask;
1378 ata_qc_complete(qc);
1379 }
Brett Russ20f733e2005-09-01 18:26:17 -04001380 }
1381 }
1382 }
1383 VPRINTK("EXIT\n");
1384}
1385
Brett Russ05b308e2005-10-05 17:08:53 -04001386/**
Jeff Garzik8b260242005-11-12 12:32:50 -05001387 * mv_interrupt -
Brett Russ05b308e2005-10-05 17:08:53 -04001388 * @irq: unused
1389 * @dev_instance: private data; in this case the host structure
1390 * @regs: unused
1391 *
1392 * Read the read only register to determine if any host
1393 * controllers have pending interrupts. If so, call lower level
1394 * routine to handle. Also check for PCI errors which are only
1395 * reported here.
1396 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001397 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001398 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04001399 * interrupts.
1400 */
David Howells7d12e782006-10-05 14:55:46 +01001401static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04001402{
Jeff Garzikcca39742006-08-24 03:19:22 -04001403 struct ata_host *host = dev_instance;
Brett Russ20f733e2005-09-01 18:26:17 -04001404 unsigned int hc, handled = 0, n_hcs;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001405 void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
Mark Lord615ab952006-05-19 16:24:56 -04001406 struct mv_host_priv *hpriv;
Brett Russ20f733e2005-09-01 18:26:17 -04001407 u32 irq_stat;
1408
Brett Russ20f733e2005-09-01 18:26:17 -04001409 irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001410
1411 /* check the cases where we either have nothing pending or have read
1412 * a bogus register value which can indicate HW removal or PCI fault
1413 */
1414 if (!irq_stat || (0xffffffffU == irq_stat)) {
1415 return IRQ_NONE;
1416 }
1417
Jeff Garzikcca39742006-08-24 03:19:22 -04001418 n_hcs = mv_get_hc_count(host->ports[0]->flags);
1419 spin_lock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001420
1421 for (hc = 0; hc < n_hcs; hc++) {
1422 u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
1423 if (relevant) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001424 mv_host_intr(host, relevant, hc);
Brett Russ31961942005-09-30 01:36:00 -04001425 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001426 }
1427 }
Mark Lord615ab952006-05-19 16:24:56 -04001428
Jeff Garzikcca39742006-08-24 03:19:22 -04001429 hpriv = host->private_data;
Mark Lord615ab952006-05-19 16:24:56 -04001430 if (IS_60XX(hpriv)) {
1431 /* deal with the interrupt coalescing bits */
1432 if (irq_stat & (TRAN_LO_DONE | TRAN_HI_DONE | PORTS_0_7_COAL_DONE)) {
1433 writelfl(0, mmio + MV_IRQ_COAL_CAUSE_LO);
1434 writelfl(0, mmio + MV_IRQ_COAL_CAUSE_HI);
1435 writelfl(0, mmio + MV_IRQ_COAL_CAUSE);
1436 }
1437 }
1438
Brett Russ20f733e2005-09-01 18:26:17 -04001439 if (PCI_ERR & irq_stat) {
Brett Russ31961942005-09-30 01:36:00 -04001440 printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
1441 readl(mmio + PCI_IRQ_CAUSE_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04001442
Brett Russafb0edd2005-10-05 17:08:42 -04001443 DPRINTK("All regs @ PCI error\n");
Jeff Garzikcca39742006-08-24 03:19:22 -04001444 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
Brett Russ31961942005-09-30 01:36:00 -04001445
1446 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
1447 handled++;
1448 }
Jeff Garzikcca39742006-08-24 03:19:22 -04001449 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001450
1451 return IRQ_RETVAL(handled);
1452}
1453
Jeff Garzikc9d39132005-11-13 17:47:51 -05001454static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
1455{
1456 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
1457 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
1458
1459 return hc_mmio + ofs;
1460}
1461
1462static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1463{
1464 unsigned int ofs;
1465
1466 switch (sc_reg_in) {
1467 case SCR_STATUS:
1468 case SCR_ERROR:
1469 case SCR_CONTROL:
1470 ofs = sc_reg_in * sizeof(u32);
1471 break;
1472 default:
1473 ofs = 0xffffffffU;
1474 break;
1475 }
1476 return ofs;
1477}
1478
1479static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
1480{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001481 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1482 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001483 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1484
1485 if (ofs != 0xffffffffU)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001486 return readl(addr + ofs);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001487 else
1488 return (u32) ofs;
1489}
1490
1491static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1492{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001493 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1494 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001495 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1496
1497 if (ofs != 0xffffffffU)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001498 writelfl(val, addr + ofs);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001499}
1500
Jeff Garzik522479f2005-11-12 22:14:02 -05001501static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
1502{
1503 u8 rev_id;
1504 int early_5080;
1505
1506 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
1507
1508 early_5080 = (pdev->device == 0x5080) && (rev_id == 0);
1509
1510 if (!early_5080) {
1511 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1512 tmp |= (1 << 0);
1513 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1514 }
1515
1516 mv_reset_pci_bus(pdev, mmio);
1517}
1518
1519static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1520{
1521 writel(0x0fcfffff, mmio + MV_FLASH_CTL);
1522}
1523
Jeff Garzik47c2b672005-11-12 21:13:17 -05001524static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001525 void __iomem *mmio)
1526{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001527 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1528 u32 tmp;
1529
1530 tmp = readl(phy_mmio + MV5_PHY_MODE);
1531
1532 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1533 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001534}
1535
Jeff Garzik47c2b672005-11-12 21:13:17 -05001536static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001537{
Jeff Garzik522479f2005-11-12 22:14:02 -05001538 u32 tmp;
1539
1540 writel(0, mmio + MV_GPIO_PORT_CTL);
1541
1542 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1543
1544 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1545 tmp |= ~(1 << 0);
1546 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001547}
1548
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001549static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1550 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001551{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001552 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1553 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1554 u32 tmp;
1555 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1556
1557 if (fix_apm_sq) {
1558 tmp = readl(phy_mmio + MV5_LT_MODE);
1559 tmp |= (1 << 19);
1560 writel(tmp, phy_mmio + MV5_LT_MODE);
1561
1562 tmp = readl(phy_mmio + MV5_PHY_CTL);
1563 tmp &= ~0x3;
1564 tmp |= 0x1;
1565 writel(tmp, phy_mmio + MV5_PHY_CTL);
1566 }
1567
1568 tmp = readl(phy_mmio + MV5_PHY_MODE);
1569 tmp &= ~mask;
1570 tmp |= hpriv->signal[port].pre;
1571 tmp |= hpriv->signal[port].amps;
1572 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001573}
1574
Jeff Garzikc9d39132005-11-13 17:47:51 -05001575
1576#undef ZERO
1577#define ZERO(reg) writel(0, port_mmio + (reg))
1578static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1579 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05001580{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001581 void __iomem *port_mmio = mv_port_base(mmio, port);
1582
1583 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1584
1585 mv_channel_reset(hpriv, mmio, port);
1586
1587 ZERO(0x028); /* command */
1588 writel(0x11f, port_mmio + EDMA_CFG_OFS);
1589 ZERO(0x004); /* timer */
1590 ZERO(0x008); /* irq err cause */
1591 ZERO(0x00c); /* irq err mask */
1592 ZERO(0x010); /* rq bah */
1593 ZERO(0x014); /* rq inp */
1594 ZERO(0x018); /* rq outp */
1595 ZERO(0x01c); /* respq bah */
1596 ZERO(0x024); /* respq outp */
1597 ZERO(0x020); /* respq inp */
1598 ZERO(0x02c); /* test control */
1599 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
1600}
1601#undef ZERO
1602
1603#define ZERO(reg) writel(0, hc_mmio + (reg))
1604static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1605 unsigned int hc)
1606{
1607 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1608 u32 tmp;
1609
1610 ZERO(0x00c);
1611 ZERO(0x010);
1612 ZERO(0x014);
1613 ZERO(0x018);
1614
1615 tmp = readl(hc_mmio + 0x20);
1616 tmp &= 0x1c1c1c1c;
1617 tmp |= 0x03030303;
1618 writel(tmp, hc_mmio + 0x20);
1619}
1620#undef ZERO
1621
1622static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1623 unsigned int n_hc)
1624{
1625 unsigned int hc, port;
1626
1627 for (hc = 0; hc < n_hc; hc++) {
1628 for (port = 0; port < MV_PORTS_PER_HC; port++)
1629 mv5_reset_hc_port(hpriv, mmio,
1630 (hc * MV_PORTS_PER_HC) + port);
1631
1632 mv5_reset_one_hc(hpriv, mmio, hc);
1633 }
1634
1635 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001636}
1637
Jeff Garzik101ffae2005-11-12 22:17:49 -05001638#undef ZERO
1639#define ZERO(reg) writel(0, mmio + (reg))
1640static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
1641{
1642 u32 tmp;
1643
1644 tmp = readl(mmio + MV_PCI_MODE);
1645 tmp &= 0xff00ffff;
1646 writel(tmp, mmio + MV_PCI_MODE);
1647
1648 ZERO(MV_PCI_DISC_TIMER);
1649 ZERO(MV_PCI_MSI_TRIGGER);
1650 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
1651 ZERO(HC_MAIN_IRQ_MASK_OFS);
1652 ZERO(MV_PCI_SERR_MASK);
1653 ZERO(PCI_IRQ_CAUSE_OFS);
1654 ZERO(PCI_IRQ_MASK_OFS);
1655 ZERO(MV_PCI_ERR_LOW_ADDRESS);
1656 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
1657 ZERO(MV_PCI_ERR_ATTRIBUTE);
1658 ZERO(MV_PCI_ERR_COMMAND);
1659}
1660#undef ZERO
1661
1662static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1663{
1664 u32 tmp;
1665
1666 mv5_reset_flash(hpriv, mmio);
1667
1668 tmp = readl(mmio + MV_GPIO_PORT_CTL);
1669 tmp &= 0x3;
1670 tmp |= (1 << 5) | (1 << 6);
1671 writel(tmp, mmio + MV_GPIO_PORT_CTL);
1672}
1673
1674/**
1675 * mv6_reset_hc - Perform the 6xxx global soft reset
1676 * @mmio: base address of the HBA
1677 *
1678 * This routine only applies to 6xxx parts.
1679 *
1680 * LOCKING:
1681 * Inherited from caller.
1682 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05001683static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1684 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05001685{
1686 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
1687 int i, rc = 0;
1688 u32 t;
1689
1690 /* Following procedure defined in PCI "main command and status
1691 * register" table.
1692 */
1693 t = readl(reg);
1694 writel(t | STOP_PCI_MASTER, reg);
1695
1696 for (i = 0; i < 1000; i++) {
1697 udelay(1);
1698 t = readl(reg);
1699 if (PCI_MASTER_EMPTY & t) {
1700 break;
1701 }
1702 }
1703 if (!(PCI_MASTER_EMPTY & t)) {
1704 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
1705 rc = 1;
1706 goto done;
1707 }
1708
1709 /* set reset */
1710 i = 5;
1711 do {
1712 writel(t | GLOB_SFT_RST, reg);
1713 t = readl(reg);
1714 udelay(1);
1715 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
1716
1717 if (!(GLOB_SFT_RST & t)) {
1718 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
1719 rc = 1;
1720 goto done;
1721 }
1722
1723 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
1724 i = 5;
1725 do {
1726 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
1727 t = readl(reg);
1728 udelay(1);
1729 } while ((GLOB_SFT_RST & t) && (i-- > 0));
1730
1731 if (GLOB_SFT_RST & t) {
1732 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
1733 rc = 1;
1734 }
1735done:
1736 return rc;
1737}
1738
Jeff Garzik47c2b672005-11-12 21:13:17 -05001739static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001740 void __iomem *mmio)
1741{
1742 void __iomem *port_mmio;
1743 u32 tmp;
1744
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001745 tmp = readl(mmio + MV_RESET_CFG);
1746 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001747 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001748 hpriv->signal[idx].pre = 0x1 << 5;
1749 return;
1750 }
1751
1752 port_mmio = mv_port_base(mmio, idx);
1753 tmp = readl(port_mmio + PHY_MODE2);
1754
1755 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
1756 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
1757}
1758
Jeff Garzik47c2b672005-11-12 21:13:17 -05001759static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001760{
Jeff Garzik47c2b672005-11-12 21:13:17 -05001761 writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001762}
1763
Jeff Garzikc9d39132005-11-13 17:47:51 -05001764static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001765 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001766{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001767 void __iomem *port_mmio = mv_port_base(mmio, port);
1768
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001769 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001770 int fix_phy_mode2 =
1771 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001772 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05001773 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1774 u32 m2, tmp;
1775
1776 if (fix_phy_mode2) {
1777 m2 = readl(port_mmio + PHY_MODE2);
1778 m2 &= ~(1 << 16);
1779 m2 |= (1 << 31);
1780 writel(m2, port_mmio + PHY_MODE2);
1781
1782 udelay(200);
1783
1784 m2 = readl(port_mmio + PHY_MODE2);
1785 m2 &= ~((1 << 16) | (1 << 31));
1786 writel(m2, port_mmio + PHY_MODE2);
1787
1788 udelay(200);
1789 }
1790
1791 /* who knows what this magic does */
1792 tmp = readl(port_mmio + PHY_MODE3);
1793 tmp &= ~0x7F800000;
1794 tmp |= 0x2A800000;
1795 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001796
1797 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001798 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001799
1800 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001801
1802 if (hp_flags & MV_HP_ERRATA_60X1B2)
1803 tmp = readl(port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001804
1805 m4 = (m4 & ~(1 << 1)) | (1 << 0);
1806
1807 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001808
1809 if (hp_flags & MV_HP_ERRATA_60X1B2)
1810 writel(tmp, port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001811 }
1812
1813 /* Revert values of pre-emphasis and signal amps to the saved ones */
1814 m2 = readl(port_mmio + PHY_MODE2);
1815
1816 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001817 m2 |= hpriv->signal[port].amps;
1818 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001819 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001820
Jeff Garzike4e7b892006-01-31 12:18:41 -05001821 /* according to mvSata 3.6.1, some IIE values are fixed */
1822 if (IS_GEN_IIE(hpriv)) {
1823 m2 &= ~0xC30FF01F;
1824 m2 |= 0x0000900F;
1825 }
1826
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001827 writel(m2, port_mmio + PHY_MODE2);
1828}
1829
Jeff Garzikc9d39132005-11-13 17:47:51 -05001830static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
1831 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04001832{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001833 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04001834
Brett Russ31961942005-09-30 01:36:00 -04001835 writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001836
1837 if (IS_60XX(hpriv)) {
1838 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
Mark Lordeb46d682006-05-19 16:29:21 -04001839 ifctl |= (1 << 7); /* enable gen2i speed */
1840 ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001841 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
1842 }
1843
Brett Russ20f733e2005-09-01 18:26:17 -04001844 udelay(25); /* allow reset propagation */
1845
1846 /* Spec never mentions clearing the bit. Marvell's driver does
1847 * clear the bit, however.
1848 */
Brett Russ31961942005-09-30 01:36:00 -04001849 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001850
Jeff Garzikc9d39132005-11-13 17:47:51 -05001851 hpriv->ops->phy_errata(hpriv, mmio, port_no);
1852
1853 if (IS_50XX(hpriv))
1854 mdelay(1);
1855}
1856
1857static void mv_stop_and_reset(struct ata_port *ap)
1858{
Jeff Garzikcca39742006-08-24 03:19:22 -04001859 struct mv_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001860 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
Jeff Garzikc9d39132005-11-13 17:47:51 -05001861
1862 mv_stop_dma(ap);
1863
1864 mv_channel_reset(hpriv, mmio, ap->port_no);
1865
Jeff Garzik22374672005-11-17 10:59:48 -05001866 __mv_phy_reset(ap, 0);
1867}
1868
1869static inline void __msleep(unsigned int msec, int can_sleep)
1870{
1871 if (can_sleep)
1872 msleep(msec);
1873 else
1874 mdelay(msec);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001875}
1876
1877/**
Jeff Garzik22374672005-11-17 10:59:48 -05001878 * __mv_phy_reset - Perform eDMA reset followed by COMRESET
Jeff Garzikc9d39132005-11-13 17:47:51 -05001879 * @ap: ATA channel to manipulate
1880 *
1881 * Part of this is taken from __sata_phy_reset and modified to
1882 * not sleep since this routine gets called from interrupt level.
1883 *
1884 * LOCKING:
1885 * Inherited from caller. This is coded to safe to call at
1886 * interrupt level, i.e. it does not sleep.
1887 */
Jeff Garzik22374672005-11-17 10:59:48 -05001888static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001889{
1890 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001891 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001892 void __iomem *port_mmio = mv_ap_base(ap);
1893 struct ata_taskfile tf;
1894 struct ata_device *dev = &ap->device[0];
1895 unsigned long timeout;
Jeff Garzik22374672005-11-17 10:59:48 -05001896 int retry = 5;
1897 u32 sstatus;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001898
1899 VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001900
Jeff Garzik095fec82005-11-12 09:50:49 -05001901 DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001902 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1903 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
Brett Russ20f733e2005-09-01 18:26:17 -04001904
Jeff Garzik22374672005-11-17 10:59:48 -05001905 /* Issue COMRESET via SControl */
1906comreset_retry:
Tejun Heo81952c52006-05-15 20:57:47 +09001907 sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
Jeff Garzik22374672005-11-17 10:59:48 -05001908 __msleep(1, can_sleep);
1909
Tejun Heo81952c52006-05-15 20:57:47 +09001910 sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
Jeff Garzik22374672005-11-17 10:59:48 -05001911 __msleep(20, can_sleep);
1912
1913 timeout = jiffies + msecs_to_jiffies(200);
Brett Russ31961942005-09-30 01:36:00 -04001914 do {
Tejun Heo81952c52006-05-15 20:57:47 +09001915 sata_scr_read(ap, SCR_STATUS, &sstatus);
Andres Salomon62f1d0e2006-09-11 08:51:05 -04001916 if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
Brett Russ31961942005-09-30 01:36:00 -04001917 break;
Jeff Garzik22374672005-11-17 10:59:48 -05001918
1919 __msleep(1, can_sleep);
Brett Russ31961942005-09-30 01:36:00 -04001920 } while (time_before(jiffies, timeout));
Brett Russ20f733e2005-09-01 18:26:17 -04001921
Jeff Garzik22374672005-11-17 10:59:48 -05001922 /* work around errata */
1923 if (IS_60XX(hpriv) &&
1924 (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
1925 (retry-- > 0))
1926 goto comreset_retry;
Jeff Garzik095fec82005-11-12 09:50:49 -05001927
1928 DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001929 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1930 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1931
Tejun Heo81952c52006-05-15 20:57:47 +09001932 if (ata_port_online(ap)) {
Brett Russ31961942005-09-30 01:36:00 -04001933 ata_port_probe(ap);
1934 } else {
Tejun Heo81952c52006-05-15 20:57:47 +09001935 sata_scr_read(ap, SCR_STATUS, &sstatus);
Tejun Heof15a1da2006-05-15 20:57:56 +09001936 ata_port_printk(ap, KERN_INFO,
1937 "no device found (phy stat %08x)\n", sstatus);
Brett Russ31961942005-09-30 01:36:00 -04001938 ata_port_disable(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001939 return;
1940 }
Brett Russ31961942005-09-30 01:36:00 -04001941 ap->cbl = ATA_CBL_SATA;
Brett Russ20f733e2005-09-01 18:26:17 -04001942
Jeff Garzik22374672005-11-17 10:59:48 -05001943 /* even after SStatus reflects that device is ready,
1944 * it seems to take a while for link to be fully
1945 * established (and thus Status no longer 0x80/0x7F),
1946 * so we poll a bit for that, here.
1947 */
1948 retry = 20;
1949 while (1) {
1950 u8 drv_stat = ata_check_status(ap);
1951 if ((drv_stat != 0x80) && (drv_stat != 0x7f))
1952 break;
1953 __msleep(500, can_sleep);
1954 if (retry-- <= 0)
1955 break;
1956 }
1957
Tejun Heo0d5ff562007-02-01 15:06:36 +09001958 tf.lbah = readb(ap->ioaddr.lbah_addr);
1959 tf.lbam = readb(ap->ioaddr.lbam_addr);
1960 tf.lbal = readb(ap->ioaddr.lbal_addr);
1961 tf.nsect = readb(ap->ioaddr.nsect_addr);
Brett Russ20f733e2005-09-01 18:26:17 -04001962
1963 dev->class = ata_dev_classify(&tf);
Tejun Heoe1211e32006-04-01 01:38:18 +09001964 if (!ata_dev_enabled(dev)) {
Brett Russ20f733e2005-09-01 18:26:17 -04001965 VPRINTK("Port disabled post-sig: No device present.\n");
1966 ata_port_disable(ap);
1967 }
Jeff Garzik095fec82005-11-12 09:50:49 -05001968
1969 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1970
1971 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1972
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001973 VPRINTK("EXIT\n");
Brett Russ20f733e2005-09-01 18:26:17 -04001974}
1975
Jeff Garzik22374672005-11-17 10:59:48 -05001976static void mv_phy_reset(struct ata_port *ap)
1977{
1978 __mv_phy_reset(ap, 1);
1979}
1980
Brett Russ05b308e2005-10-05 17:08:53 -04001981/**
1982 * mv_eng_timeout - Routine called by libata when SCSI times out I/O
1983 * @ap: ATA channel to manipulate
1984 *
1985 * Intent is to clear all pending error conditions, reset the
1986 * chip/bus, fail the command, and move on.
1987 *
1988 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001989 * This routine holds the host lock while failing the command.
Brett Russ05b308e2005-10-05 17:08:53 -04001990 */
Brett Russ31961942005-09-30 01:36:00 -04001991static void mv_eng_timeout(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001992{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001993 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
Brett Russ31961942005-09-30 01:36:00 -04001994 struct ata_queued_cmd *qc;
Mark Lord2f9719b2006-06-07 12:53:29 -04001995 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -04001996
Tejun Heof15a1da2006-05-15 20:57:56 +09001997 ata_port_printk(ap, KERN_ERR, "Entering mv_eng_timeout\n");
Brett Russ31961942005-09-30 01:36:00 -04001998 DPRINTK("All regs @ start of eng_timeout\n");
Tejun Heo0d5ff562007-02-01 15:06:36 +09001999 mv_dump_all_regs(mmio, ap->port_no, to_pci_dev(ap->host->dev));
Brett Russ31961942005-09-30 01:36:00 -04002000
2001 qc = ata_qc_from_tag(ap, ap->active_tag);
2002 printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
Tejun Heo0d5ff562007-02-01 15:06:36 +09002003 mmio, ap, qc, qc->scsicmd, &qc->scsicmd->cmnd);
Brett Russ31961942005-09-30 01:36:00 -04002004
Jeff Garzikcca39742006-08-24 03:19:22 -04002005 spin_lock_irqsave(&ap->host->lock, flags);
Mark Lord9b358e32006-05-19 16:21:03 -04002006 mv_err_intr(ap, 0);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002007 mv_stop_and_reset(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04002008 spin_unlock_irqrestore(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -04002009
Mark Lord9b358e32006-05-19 16:21:03 -04002010 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
2011 if (qc->flags & ATA_QCFLAG_ACTIVE) {
2012 qc->err_mask |= AC_ERR_TIMEOUT;
2013 ata_eh_qc_complete(qc);
2014 }
Brett Russ31961942005-09-30 01:36:00 -04002015}
2016
Brett Russ05b308e2005-10-05 17:08:53 -04002017/**
2018 * mv_port_init - Perform some early initialization on a single port.
2019 * @port: libata data structure storing shadow register addresses
2020 * @port_mmio: base address of the port
2021 *
2022 * Initialize shadow register mmio addresses, clear outstanding
2023 * interrupts on the port, and unmask interrupts for the future
2024 * start of the port.
2025 *
2026 * LOCKING:
2027 * Inherited from caller.
2028 */
Brett Russ31961942005-09-30 01:36:00 -04002029static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2030{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002031 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002032 unsigned serr_ofs;
2033
Jeff Garzik8b260242005-11-12 12:32:50 -05002034 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002035 */
2036 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002037 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002038 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2039 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2040 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2041 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2042 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2043 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002044 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002045 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2046 /* special case: control/altstatus doesn't have ATA_REG_ address */
2047 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2048
2049 /* unused: */
Brett Russ20f733e2005-09-01 18:26:17 -04002050 port->cmd_addr = port->bmdma_addr = port->scr_addr = 0;
2051
Brett Russ31961942005-09-30 01:36:00 -04002052 /* Clear any currently outstanding port interrupt conditions */
2053 serr_ofs = mv_scr_offset(SCR_ERROR);
2054 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2055 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2056
Brett Russ20f733e2005-09-01 18:26:17 -04002057 /* unmask all EDMA error interrupts */
Brett Russ31961942005-09-30 01:36:00 -04002058 writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002059
Jeff Garzik8b260242005-11-12 12:32:50 -05002060 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002061 readl(port_mmio + EDMA_CFG_OFS),
2062 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2063 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002064}
2065
Jeff Garzik47c2b672005-11-12 21:13:17 -05002066static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
Jeff Garzik522479f2005-11-12 22:14:02 -05002067 unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002068{
2069 u8 rev_id;
2070 u32 hp_flags = hpriv->hp_flags;
2071
2072 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2073
2074 switch(board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002075 case chip_5080:
2076 hpriv->ops = &mv5xxx_ops;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002077 hp_flags |= MV_HP_50XX;
2078
Jeff Garzik47c2b672005-11-12 21:13:17 -05002079 switch (rev_id) {
2080 case 0x1:
2081 hp_flags |= MV_HP_ERRATA_50XXB0;
2082 break;
2083 case 0x3:
2084 hp_flags |= MV_HP_ERRATA_50XXB2;
2085 break;
2086 default:
2087 dev_printk(KERN_WARNING, &pdev->dev,
2088 "Applying 50XXB2 workarounds to unknown rev\n");
2089 hp_flags |= MV_HP_ERRATA_50XXB2;
2090 break;
2091 }
2092 break;
2093
2094 case chip_504x:
2095 case chip_508x:
2096 hpriv->ops = &mv5xxx_ops;
2097 hp_flags |= MV_HP_50XX;
2098
2099 switch (rev_id) {
2100 case 0x0:
2101 hp_flags |= MV_HP_ERRATA_50XXB0;
2102 break;
2103 case 0x3:
2104 hp_flags |= MV_HP_ERRATA_50XXB2;
2105 break;
2106 default:
2107 dev_printk(KERN_WARNING, &pdev->dev,
2108 "Applying B2 workarounds to unknown rev\n");
2109 hp_flags |= MV_HP_ERRATA_50XXB2;
2110 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002111 }
2112 break;
2113
2114 case chip_604x:
2115 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002116 hpriv->ops = &mv6xxx_ops;
2117
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002118 switch (rev_id) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002119 case 0x7:
2120 hp_flags |= MV_HP_ERRATA_60X1B2;
2121 break;
2122 case 0x9:
2123 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002124 break;
2125 default:
2126 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002127 "Applying B2 workarounds to unknown rev\n");
2128 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002129 break;
2130 }
2131 break;
2132
Jeff Garzike4e7b892006-01-31 12:18:41 -05002133 case chip_7042:
2134 case chip_6042:
2135 hpriv->ops = &mv6xxx_ops;
2136
2137 hp_flags |= MV_HP_GEN_IIE;
2138
2139 switch (rev_id) {
2140 case 0x0:
2141 hp_flags |= MV_HP_ERRATA_XX42A0;
2142 break;
2143 case 0x1:
2144 hp_flags |= MV_HP_ERRATA_60X1C0;
2145 break;
2146 default:
2147 dev_printk(KERN_WARNING, &pdev->dev,
2148 "Applying 60X1C0 workarounds to unknown rev\n");
2149 hp_flags |= MV_HP_ERRATA_60X1C0;
2150 break;
2151 }
2152 break;
2153
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002154 default:
2155 printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
2156 return 1;
2157 }
2158
2159 hpriv->hp_flags = hp_flags;
2160
2161 return 0;
2162}
2163
Brett Russ05b308e2005-10-05 17:08:53 -04002164/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002165 * mv_init_host - Perform some early initialization of the host.
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002166 * @pdev: host PCI device
Brett Russ05b308e2005-10-05 17:08:53 -04002167 * @probe_ent: early data struct representing the host
2168 *
2169 * If possible, do an early global reset of the host. Then do
2170 * our port init and clear/unmask all/relevant host interrupts.
2171 *
2172 * LOCKING:
2173 * Inherited from caller.
2174 */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002175static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002176 unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002177{
2178 int rc = 0, n_hc, port, hc;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002179 void __iomem *mmio = probe_ent->iomap[MV_PRIMARY_BAR];
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002180 struct mv_host_priv *hpriv = probe_ent->private_data;
2181
Jeff Garzik47c2b672005-11-12 21:13:17 -05002182 /* global interrupt mask */
2183 writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);
2184
2185 rc = mv_chip_id(pdev, hpriv, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002186 if (rc)
2187 goto done;
2188
Jeff Garzikcca39742006-08-24 03:19:22 -04002189 n_hc = mv_get_hc_count(probe_ent->port_flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002190 probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;
2191
Jeff Garzik47c2b672005-11-12 21:13:17 -05002192 for (port = 0; port < probe_ent->n_ports; port++)
2193 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002194
Jeff Garzikc9d39132005-11-13 17:47:51 -05002195 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002196 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002197 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002198
Jeff Garzik522479f2005-11-12 22:14:02 -05002199 hpriv->ops->reset_flash(hpriv, mmio);
2200 hpriv->ops->reset_bus(pdev, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002201 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002202
2203 for (port = 0; port < probe_ent->n_ports; port++) {
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002204 if (IS_60XX(hpriv)) {
Jeff Garzikc9d39132005-11-13 17:47:51 -05002205 void __iomem *port_mmio = mv_port_base(mmio, port);
2206
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002207 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
Mark Lordeb46d682006-05-19 16:29:21 -04002208 ifctl |= (1 << 7); /* enable gen2i speed */
2209 ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002210 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
2211 }
2212
Jeff Garzikc9d39132005-11-13 17:47:51 -05002213 hpriv->ops->phy_errata(hpriv, mmio, port);
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002214 }
2215
2216 for (port = 0; port < probe_ent->n_ports; port++) {
2217 void __iomem *port_mmio = mv_port_base(mmio, port);
Brett Russ31961942005-09-30 01:36:00 -04002218 mv_port_init(&probe_ent->port[port], port_mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002219 }
2220
2221 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002222 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2223
2224 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2225 "(before clear)=0x%08x\n", hc,
2226 readl(hc_mmio + HC_CFG_OFS),
2227 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2228
2229 /* Clear any currently outstanding hc interrupt conditions */
2230 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002231 }
2232
Brett Russ31961942005-09-30 01:36:00 -04002233 /* Clear any currently outstanding host interrupt conditions */
2234 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
2235
2236 /* and unmask interrupt generation for host regs */
2237 writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2238 writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002239
2240 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
Jeff Garzik8b260242005-11-12 12:32:50 -05002241 "PCI int cause/mask=0x%08x/0x%08x\n",
Brett Russ20f733e2005-09-01 18:26:17 -04002242 readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
2243 readl(mmio + HC_MAIN_IRQ_MASK_OFS),
2244 readl(mmio + PCI_IRQ_CAUSE_OFS),
2245 readl(mmio + PCI_IRQ_MASK_OFS));
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002246
Brett Russ31961942005-09-30 01:36:00 -04002247done:
Brett Russ20f733e2005-09-01 18:26:17 -04002248 return rc;
2249}
2250
Brett Russ05b308e2005-10-05 17:08:53 -04002251/**
2252 * mv_print_info - Dump key info to kernel log for perusal.
2253 * @probe_ent: early data struct representing the host
2254 *
2255 * FIXME: complete this.
2256 *
2257 * LOCKING:
2258 * Inherited from caller.
2259 */
Brett Russ31961942005-09-30 01:36:00 -04002260static void mv_print_info(struct ata_probe_ent *probe_ent)
2261{
2262 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
2263 struct mv_host_priv *hpriv = probe_ent->private_data;
2264 u8 rev_id, scc;
2265 const char *scc_s;
2266
2267 /* Use this to determine the HW stepping of the chip so we know
2268 * what errata to workaround
2269 */
2270 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2271
2272 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2273 if (scc == 0)
2274 scc_s = "SCSI";
2275 else if (scc == 0x01)
2276 scc_s = "RAID";
2277 else
2278 scc_s = "unknown";
2279
Jeff Garzika9524a72005-10-30 14:39:11 -05002280 dev_printk(KERN_INFO, &pdev->dev,
2281 "%u slots %u ports %s mode IRQ via %s\n",
Jeff Garzik8b260242005-11-12 12:32:50 -05002282 (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04002283 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2284}
2285
Brett Russ05b308e2005-10-05 17:08:53 -04002286/**
2287 * mv_init_one - handle a positive probe of a Marvell host
2288 * @pdev: PCI device found
2289 * @ent: PCI device ID entry for the matched host
2290 *
2291 * LOCKING:
2292 * Inherited from caller.
2293 */
Brett Russ20f733e2005-09-01 18:26:17 -04002294static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2295{
2296 static int printed_version = 0;
Tejun Heo24dc5f32007-01-20 16:00:28 +09002297 struct device *dev = &pdev->dev;
2298 struct ata_probe_ent *probe_ent;
Brett Russ20f733e2005-09-01 18:26:17 -04002299 struct mv_host_priv *hpriv;
2300 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo24dc5f32007-01-20 16:00:28 +09002301 int rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002302
Jeff Garzika9524a72005-10-30 14:39:11 -05002303 if (!printed_version++)
2304 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04002305
Tejun Heo24dc5f32007-01-20 16:00:28 +09002306 rc = pcim_enable_device(pdev);
2307 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002308 return rc;
Mark Lordeb46d682006-05-19 16:29:21 -04002309 pci_set_master(pdev);
Brett Russ20f733e2005-09-01 18:26:17 -04002310
Tejun Heo0d5ff562007-02-01 15:06:36 +09002311 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
2312 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002313 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002314 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002315 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002316
Tejun Heo24dc5f32007-01-20 16:00:28 +09002317 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
2318 if (probe_ent == NULL)
2319 return -ENOMEM;
Brett Russ20f733e2005-09-01 18:26:17 -04002320
Brett Russ20f733e2005-09-01 18:26:17 -04002321 probe_ent->dev = pci_dev_to_dev(pdev);
2322 INIT_LIST_HEAD(&probe_ent->node);
2323
Tejun Heo24dc5f32007-01-20 16:00:28 +09002324 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2325 if (!hpriv)
2326 return -ENOMEM;
Brett Russ20f733e2005-09-01 18:26:17 -04002327
2328 probe_ent->sht = mv_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04002329 probe_ent->port_flags = mv_port_info[board_idx].flags;
Brett Russ20f733e2005-09-01 18:26:17 -04002330 probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
2331 probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
2332 probe_ent->port_ops = mv_port_info[board_idx].port_ops;
2333
2334 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07002335 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002336 probe_ent->iomap = pcim_iomap_table(pdev);
Brett Russ20f733e2005-09-01 18:26:17 -04002337 probe_ent->private_data = hpriv;
2338
2339 /* initialize adapter */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002340 rc = mv_init_host(pdev, probe_ent, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09002341 if (rc)
2342 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002343
Brett Russ31961942005-09-30 01:36:00 -04002344 /* Enable interrupts */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002345 if (msi && !pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04002346 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04002347
Brett Russ31961942005-09-30 01:36:00 -04002348 mv_dump_pci_cfg(pdev, 0x68);
2349 mv_print_info(probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002350
Tejun Heo24dc5f32007-01-20 16:00:28 +09002351 if (ata_device_add(probe_ent) == 0)
2352 return -ENODEV;
Brett Russ31961942005-09-30 01:36:00 -04002353
Tejun Heo24dc5f32007-01-20 16:00:28 +09002354 devm_kfree(dev, probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002355 return 0;
Brett Russ20f733e2005-09-01 18:26:17 -04002356}
2357
2358static int __init mv_init(void)
2359{
Pavel Roskinb7887192006-08-10 18:13:18 +09002360 return pci_register_driver(&mv_pci_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04002361}
2362
2363static void __exit mv_exit(void)
2364{
2365 pci_unregister_driver(&mv_pci_driver);
2366}
2367
2368MODULE_AUTHOR("Brett Russ");
2369MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
2370MODULE_LICENSE("GPL");
2371MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
2372MODULE_VERSION(DRV_VERSION);
2373
Jeff Garzikddef9bb2006-02-02 16:17:06 -05002374module_param(msi, int, 0444);
2375MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
2376
Brett Russ20f733e2005-09-01 18:26:17 -04002377module_init(mv_init);
2378module_exit(mv_exit);