blob: e71fdfbf69b35e27a1d39c8f07598088c27dd3b1 [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * pata-legacy.c - Legacy port PATA/SATA controller driver.
Alan Coxab771632008-10-27 15:09:10 +00003 * Copyright 2005/2006 Red Hat, all rights reserved.
Jeff Garzik669a5db2006-08-29 18:12:40 -04004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2, or (at your option)
8 * any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; see the file COPYING. If not, write to
17 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
18 *
19 * An ATA driver for the legacy ATA ports.
20 *
21 * Data Sources:
22 * Opti 82C465/82C611 support: Data sheets at opti-inc.com
23 * HT6560 series:
24 * Promise 20230/20620:
25 * http://www.ryston.cz/petr/vlb/pdc20230b.html
26 * http://www.ryston.cz/petr/vlb/pdc20230c.html
27 * http://www.ryston.cz/petr/vlb/pdc20630.html
Bartlomiej Zolnierkiewicz9c7e0d22009-12-03 20:32:11 +010028 * QDI65x0:
29 * http://www.ryston.cz/petr/vlb/qd6500.html
30 * http://www.ryston.cz/petr/vlb/qd6580.html
31 *
32 * QDI65x0 probe code based on drivers/ide/legacy/qd65xx.c
33 * Rewritten from the work of Colten Edwards <pje120@cs.usask.ca> by
34 * Samuel Thibault <samuel.thibault@ens-lyon.org>
Jeff Garzik669a5db2006-08-29 18:12:40 -040035 *
36 * Unsupported but docs exist:
37 * Appian/Adaptec AIC25VL01/Cirrus Logic PD7220
Jeff Garzik669a5db2006-08-29 18:12:40 -040038 *
39 * This driver handles legacy (that is "ISA/VLB side") IDE ports found
40 * on PC class systems. There are three hybrid devices that are exceptions
41 * The Cyrix 5510/5520 where a pre SFF ATA device is on the bridge and
42 * the MPIIX where the tuning is PCI side but the IDE is "ISA side".
43 *
44 * Specific support is included for the ht6560a/ht6560b/opti82c611a/
Bartlomiej Zolnierkiewicz9c7e0d22009-12-03 20:32:11 +010045 * opti82c465mv/promise 20230c/20630/qdi65x0/winbond83759A
Jeff Garzik669a5db2006-08-29 18:12:40 -040046 *
Bartlomiej Zolnierkiewicz6d981b92009-11-25 07:08:33 +000047 * Support for the Winbond 83759A when operating in advanced mode.
48 * Multichip mode is not currently supported.
49 *
Jeff Garzik669a5db2006-08-29 18:12:40 -040050 * Use the autospeed and pio_mask options with:
51 * Appian ADI/2 aka CLPD7220 or AIC25VL01.
52 * Use the jumpers, autospeed and set pio_mask to the mode on the jumpers with
53 * Goldstar GM82C711, PIC-1288A-125, UMC 82C871F, Winbond W83759,
54 * Winbond W83759A, Promise PDC20230-B
55 *
56 * For now use autospeed and pio_mask as above with the W83759A. This may
57 * change.
58 *
Jeff Garzik669a5db2006-08-29 18:12:40 -040059 */
60
James Bottomley45bc955b2009-06-05 10:41:39 -040061#include <linux/async.h>
Jeff Garzik669a5db2006-08-29 18:12:40 -040062#include <linux/kernel.h>
63#include <linux/module.h>
64#include <linux/pci.h>
65#include <linux/init.h>
66#include <linux/blkdev.h>
67#include <linux/delay.h>
68#include <scsi/scsi_host.h>
69#include <linux/ata.h>
70#include <linux/libata.h>
71#include <linux/platform_device.h>
72
73#define DRV_NAME "pata_legacy"
Alan Coxb8325482008-01-19 15:47:23 +000074#define DRV_VERSION "0.6.5"
Jeff Garzik669a5db2006-08-29 18:12:40 -040075
76#define NR_HOST 6
77
Alan Coxdefc9cd2008-01-10 14:33:10 -080078static int all;
79module_param(all, int, 0444);
80MODULE_PARM_DESC(all, "Grab all legacy port devices, even if PCI(0=off, 1=on)");
Jeff Garzik669a5db2006-08-29 18:12:40 -040081
82struct legacy_data {
83 unsigned long timing;
84 u8 clock[2];
85 u8 last;
86 int fast;
87 struct platform_device *platform_dev;
88
89};
90
Alan Coxdefc9cd2008-01-10 14:33:10 -080091enum controller {
92 BIOS = 0,
93 SNOOP = 1,
94 PDC20230 = 2,
95 HT6560A = 3,
96 HT6560B = 4,
97 OPTI611A = 5,
98 OPTI46X = 6,
99 QDI6500 = 7,
100 QDI6580 = 8,
101 QDI6580DP = 9, /* Dual channel mode is different */
Alan Coxb8325482008-01-19 15:47:23 +0000102 W83759A = 10,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800103
104 UNKNOWN = -1
105};
106
107
108struct legacy_probe {
109 unsigned char *name;
110 unsigned long port;
111 unsigned int irq;
112 unsigned int slot;
113 enum controller type;
114 unsigned long private;
115};
116
117struct legacy_controller {
118 const char *name;
119 struct ata_port_operations *ops;
120 unsigned int pio_mask;
121 unsigned int flags;
Alan Coxe3cf95d2009-04-09 17:31:17 +0100122 unsigned int pflags;
Alan Coxb8325482008-01-19 15:47:23 +0000123 int (*setup)(struct platform_device *, struct legacy_probe *probe,
124 struct legacy_data *data);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800125};
126
127static int legacy_port[NR_HOST] = { 0x1f0, 0x170, 0x1e8, 0x168, 0x1e0, 0x160 };
128
129static struct legacy_probe probe_list[NR_HOST];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400130static struct legacy_data legacy_data[NR_HOST];
131static struct ata_host *legacy_host[NR_HOST];
132static int nr_legacy_host;
133
134
Alan Coxdefc9cd2008-01-10 14:33:10 -0800135static int probe_all; /* Set to check all ISA port ranges */
136static int ht6560a; /* HT 6560A on primary 1, second 2, both 3 */
137static int ht6560b; /* HT 6560A on primary 1, second 2, both 3 */
138static int opti82c611a; /* Opti82c611A on primary 1, sec 2, both 3 */
139static int opti82c46x; /* Opti 82c465MV present(pri/sec autodetect) */
Alan Coxdefc9cd2008-01-10 14:33:10 -0800140static int autospeed; /* Chip present which snoops speed changes */
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100141static int pio_mask = ATA_PIO4; /* PIO range for autospeed devices */
Alan Coxf834e492007-02-07 13:46:00 -0800142static int iordy_mask = 0xFFFFFFFF; /* Use iordy if available */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400143
Bartlomiej Zolnierkiewicz0dcd0a72011-10-13 15:11:39 +0200144/* Set to probe QDI controllers */
145#ifdef CONFIG_PATA_QDI_MODULE
146static int qdi = 1;
147#else
148static int qdi;
149#endif
150
Tejun Heof60215a2010-11-12 12:01:41 +0100151#ifdef CONFIG_PATA_WINBOND_VLB_MODULE
Bartlomiej Zolnierkiewicz6d981b92009-11-25 07:08:33 +0000152static int winbond = 1; /* Set to probe Winbond controllers,
153 give I/O port if non standard */
154#else
155static int winbond; /* Set to probe Winbond controllers,
156 give I/O port if non standard */
157#endif
158
Jeff Garzik669a5db2006-08-29 18:12:40 -0400159/**
Alan Coxdefc9cd2008-01-10 14:33:10 -0800160 * legacy_probe_add - Add interface to probe list
161 * @port: Controller port
162 * @irq: IRQ number
163 * @type: Controller type
164 * @private: Controller specific info
165 *
166 * Add an entry into the probe list for ATA controllers. This is used
167 * to add the default ISA slots and then to build up the table
168 * further according to other ISA/VLB/Weird device scans
169 *
170 * An I/O port list is used to keep ordering stable and sane, as we
171 * don't have any good way to talk about ordering otherwise
172 */
173
174static int legacy_probe_add(unsigned long port, unsigned int irq,
175 enum controller type, unsigned long private)
176{
177 struct legacy_probe *lp = &probe_list[0];
178 int i;
179 struct legacy_probe *free = NULL;
180
181 for (i = 0; i < NR_HOST; i++) {
182 if (lp->port == 0 && free == NULL)
183 free = lp;
184 /* Matching port, or the correct slot for ordering */
185 if (lp->port == port || legacy_port[i] == port) {
186 free = lp;
187 break;
188 }
189 lp++;
190 }
191 if (free == NULL) {
192 printk(KERN_ERR "pata_legacy: Too many interfaces.\n");
193 return -1;
194 }
195 /* Fill in the entry for later probing */
196 free->port = port;
197 free->irq = irq;
198 free->type = type;
199 free->private = private;
200 return 0;
201}
202
203
204/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400205 * legacy_set_mode - mode setting
Tejun Heo02607312007-08-06 18:36:23 +0900206 * @link: IDE link
Alanb229a7b2007-01-24 11:47:07 +0000207 * @unused: Device that failed when error is returned
Jeff Garzik669a5db2006-08-29 18:12:40 -0400208 *
209 * Use a non standard set_mode function. We don't want to be tuned.
210 *
211 * The BIOS configured everything. Our job is not to fiddle. Just use
212 * whatever PIO the hardware is using and leave it at that. When we
213 * get some kind of nice user driven API for control then we can
214 * expand on this as per hdparm in the base kernel.
215 */
216
Tejun Heo02607312007-08-06 18:36:23 +0900217static int legacy_set_mode(struct ata_link *link, struct ata_device **unused)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400218{
Tejun Heof58229f2007-08-06 18:36:23 +0900219 struct ata_device *dev;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400220
Tejun Heo1eca4362008-11-03 20:03:17 +0900221 ata_for_each_dev(dev, link, ENABLED) {
Joe Perchesa9a79df2011-04-15 15:51:59 -0700222 ata_dev_info(dev, "configured for PIO\n");
Tejun Heo1eca4362008-11-03 20:03:17 +0900223 dev->pio_mode = XFER_PIO_0;
224 dev->xfer_mode = XFER_PIO_0;
225 dev->xfer_shift = ATA_SHIFT_PIO;
226 dev->flags |= ATA_DFLAG_PIO;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400227 }
Alanb229a7b2007-01-24 11:47:07 +0000228 return 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400229}
230
231static struct scsi_host_template legacy_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900232 ATA_PIO_SHT(DRV_NAME),
Jeff Garzik669a5db2006-08-29 18:12:40 -0400233};
234
Tejun Heo029cfd62008-03-25 12:22:49 +0900235static const struct ata_port_operations legacy_base_port_ops = {
236 .inherits = &ata_sff_port_ops,
237 .cable_detect = ata_cable_40wire,
238};
239
Jeff Garzik669a5db2006-08-29 18:12:40 -0400240/*
241 * These ops are used if the user indicates the hardware
242 * snoops the commands to decide on the mode and handles the
243 * mode selection "magically" itself. Several legacy controllers
244 * do this. The mode range can be set if it is not 0x1F by setting
245 * pio_mask as well.
246 */
247
248static struct ata_port_operations simple_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900249 .inherits = &legacy_base_port_ops,
Tejun Heo5682ed32008-04-07 22:47:16 +0900250 .sff_data_xfer = ata_sff_data_xfer_noirq,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400251};
252
253static struct ata_port_operations legacy_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900254 .inherits = &legacy_base_port_ops,
Tejun Heo5682ed32008-04-07 22:47:16 +0900255 .sff_data_xfer = ata_sff_data_xfer_noirq,
Tejun Heo029cfd62008-03-25 12:22:49 +0900256 .set_mode = legacy_set_mode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400257};
258
259/*
260 * Promise 20230C and 20620 support
261 *
Alan Coxdefc9cd2008-01-10 14:33:10 -0800262 * This controller supports PIO0 to PIO2. We set PIO timings
263 * conservatively to allow for 50MHz Vesa Local Bus. The 20620 DMA
264 * support is weird being DMA to controller and PIO'd to the host
265 * and not supported.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400266 */
267
268static void pdc20230_set_piomode(struct ata_port *ap, struct ata_device *adev)
269{
270 int tries = 5;
271 int pio = adev->pio_mode - XFER_PIO_0;
272 u8 rt;
273 unsigned long flags;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400274
Jeff Garzik669a5db2006-08-29 18:12:40 -0400275 /* Safe as UP only. Force I/Os to occur together */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400276
Jeff Garzik669a5db2006-08-29 18:12:40 -0400277 local_irq_save(flags);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400278
Jeff Garzik669a5db2006-08-29 18:12:40 -0400279 /* Unlock the control interface */
Alan Coxdefc9cd2008-01-10 14:33:10 -0800280 do {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400281 inb(0x1F5);
282 outb(inb(0x1F2) | 0x80, 0x1F2);
283 inb(0x1F2);
284 inb(0x3F6);
285 inb(0x3F6);
286 inb(0x1F2);
287 inb(0x1F2);
288 }
Alan Coxdefc9cd2008-01-10 14:33:10 -0800289 while ((inb(0x1F2) & 0x80) && --tries);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400290
291 local_irq_restore(flags);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400292
Jeff Garzik669a5db2006-08-29 18:12:40 -0400293 outb(inb(0x1F4) & 0x07, 0x1F4);
294
295 rt = inb(0x1F3);
296 rt &= 0x07 << (3 * adev->devno);
297 if (pio)
298 rt |= (1 + 3 * pio) << (3 * adev->devno);
299
300 udelay(100);
301 outb(inb(0x1F2) | 0x01, 0x1F2);
302 udelay(100);
303 inb(0x1F5);
304
305}
306
Tejun Heo55dba312007-12-05 16:43:07 +0900307static unsigned int pdc_data_xfer_vlb(struct ata_device *dev,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800308 unsigned char *buf, unsigned int buflen, int rw)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400309{
Alan Coxc55af1f2009-02-11 13:08:42 -0800310 int slop = buflen & 3;
Zhenwen Xu16e6aec2009-04-17 15:32:59 +0800311 struct ata_port *ap = dev->link->ap;
312
Alan Coxc55af1f2009-02-11 13:08:42 -0800313 /* 32bit I/O capable *and* we need to write a whole number of dwords */
Alan Coxe3cf95d2009-04-09 17:31:17 +0100314 if (ata_id_has_dword_io(dev->id) && (slop == 0 || slop == 3)
315 && (ap->pflags & ATA_PFLAG_PIO32)) {
Tejun Heo55dba312007-12-05 16:43:07 +0900316 unsigned long flags;
317
Jeff Garzik669a5db2006-08-29 18:12:40 -0400318 local_irq_save(flags);
319
320 /* Perform the 32bit I/O synchronization sequence */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900321 ioread8(ap->ioaddr.nsect_addr);
322 ioread8(ap->ioaddr.nsect_addr);
323 ioread8(ap->ioaddr.nsect_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400324
325 /* Now the data */
Tejun Heo55dba312007-12-05 16:43:07 +0900326 if (rw == READ)
Tejun Heo0d5ff562007-02-01 15:06:36 +0900327 ioread32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
Tejun Heo55dba312007-12-05 16:43:07 +0900328 else
329 iowrite32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400330
331 if (unlikely(slop)) {
Harvey Harrison6ad67402008-06-18 17:16:43 -0700332 __le32 pad;
Tejun Heo55dba312007-12-05 16:43:07 +0900333 if (rw == READ) {
Al Virob50e56d2008-01-12 14:16:14 +0000334 pad = cpu_to_le32(ioread32(ap->ioaddr.data_addr));
Jeff Garzik669a5db2006-08-29 18:12:40 -0400335 memcpy(buf + buflen - slop, &pad, slop);
Tejun Heo55dba312007-12-05 16:43:07 +0900336 } else {
337 memcpy(&pad, buf + buflen - slop, slop);
338 iowrite32(le32_to_cpu(pad), ap->ioaddr.data_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400339 }
Tejun Heo55dba312007-12-05 16:43:07 +0900340 buflen += 4 - slop;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400341 }
342 local_irq_restore(flags);
Tejun Heo55dba312007-12-05 16:43:07 +0900343 } else
Tejun Heo9363c382008-04-07 22:47:16 +0900344 buflen = ata_sff_data_xfer_noirq(dev, buf, buflen, rw);
Tejun Heo55dba312007-12-05 16:43:07 +0900345
346 return buflen;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400347}
348
349static struct ata_port_operations pdc20230_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900350 .inherits = &legacy_base_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400351 .set_piomode = pdc20230_set_piomode,
Tejun Heo5682ed32008-04-07 22:47:16 +0900352 .sff_data_xfer = pdc_data_xfer_vlb,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400353};
354
355/*
356 * Holtek 6560A support
357 *
Alan Coxdefc9cd2008-01-10 14:33:10 -0800358 * This controller supports PIO0 to PIO2 (no IORDY even though higher
359 * timings can be loaded).
Jeff Garzik669a5db2006-08-29 18:12:40 -0400360 */
361
362static void ht6560a_set_piomode(struct ata_port *ap, struct ata_device *adev)
363{
364 u8 active, recover;
365 struct ata_timing t;
366
367 /* Get the timing data in cycles. For now play safe at 50Mhz */
368 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
369
Harvey Harrison07633b52008-05-14 16:17:00 -0700370 active = clamp_val(t.active, 2, 15);
371 recover = clamp_val(t.recover, 4, 15);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400372
373 inb(0x3E6);
374 inb(0x3E6);
375 inb(0x3E6);
376 inb(0x3E6);
377
Tejun Heo0d5ff562007-02-01 15:06:36 +0900378 iowrite8(recover << 4 | active, ap->ioaddr.device_addr);
379 ioread8(ap->ioaddr.status_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400380}
381
382static struct ata_port_operations ht6560a_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900383 .inherits = &legacy_base_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400384 .set_piomode = ht6560a_set_piomode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400385};
386
387/*
388 * Holtek 6560B support
389 *
Alan Coxdefc9cd2008-01-10 14:33:10 -0800390 * This controller supports PIO0 to PIO4. We honour the BIOS/jumper FIFO
391 * setting unless we see an ATAPI device in which case we force it off.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400392 *
393 * FIXME: need to implement 2nd channel support.
394 */
395
396static void ht6560b_set_piomode(struct ata_port *ap, struct ata_device *adev)
397{
398 u8 active, recover;
399 struct ata_timing t;
400
401 /* Get the timing data in cycles. For now play safe at 50Mhz */
402 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
403
Harvey Harrison07633b52008-05-14 16:17:00 -0700404 active = clamp_val(t.active, 2, 15);
405 recover = clamp_val(t.recover, 2, 16);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400406 recover &= 0x15;
407
408 inb(0x3E6);
409 inb(0x3E6);
410 inb(0x3E6);
411 inb(0x3E6);
412
Tejun Heo0d5ff562007-02-01 15:06:36 +0900413 iowrite8(recover << 4 | active, ap->ioaddr.device_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400414
415 if (adev->class != ATA_DEV_ATA) {
416 u8 rconf = inb(0x3E6);
417 if (rconf & 0x24) {
Alan Coxdefc9cd2008-01-10 14:33:10 -0800418 rconf &= ~0x24;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400419 outb(rconf, 0x3E6);
420 }
421 }
Tejun Heo0d5ff562007-02-01 15:06:36 +0900422 ioread8(ap->ioaddr.status_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400423}
424
425static struct ata_port_operations ht6560b_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900426 .inherits = &legacy_base_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400427 .set_piomode = ht6560b_set_piomode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400428};
429
430/*
431 * Opti core chipset helpers
432 */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400433
Jeff Garzik669a5db2006-08-29 18:12:40 -0400434/**
435 * opti_syscfg - read OPTI chipset configuration
436 * @reg: Configuration register to read
437 *
438 * Returns the value of an OPTI system board configuration register.
439 */
440
441static u8 opti_syscfg(u8 reg)
442{
443 unsigned long flags;
444 u8 r;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400445
Jeff Garzik669a5db2006-08-29 18:12:40 -0400446 /* Uniprocessor chipset and must force cycles adjancent */
447 local_irq_save(flags);
448 outb(reg, 0x22);
449 r = inb(0x24);
450 local_irq_restore(flags);
451 return r;
452}
453
454/*
455 * Opti 82C611A
456 *
457 * This controller supports PIO0 to PIO3.
458 */
459
Alan Coxdefc9cd2008-01-10 14:33:10 -0800460static void opti82c611a_set_piomode(struct ata_port *ap,
461 struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400462{
463 u8 active, recover, setup;
464 struct ata_timing t;
465 struct ata_device *pair = ata_dev_pair(adev);
466 int clock;
467 int khz[4] = { 50000, 40000, 33000, 25000 };
468 u8 rc;
469
470 /* Enter configuration mode */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900471 ioread16(ap->ioaddr.error_addr);
472 ioread16(ap->ioaddr.error_addr);
473 iowrite8(3, ap->ioaddr.nsect_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400474
475 /* Read VLB clock strapping */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900476 clock = 1000000000 / khz[ioread8(ap->ioaddr.lbah_addr) & 0x03];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400477
478 /* Get the timing data in cycles */
479 ata_timing_compute(adev, adev->pio_mode, &t, clock, 1000);
480
481 /* Setup timing is shared */
482 if (pair) {
483 struct ata_timing tp;
484 ata_timing_compute(pair, pair->pio_mode, &tp, clock, 1000);
485
486 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
487 }
488
Harvey Harrison07633b52008-05-14 16:17:00 -0700489 active = clamp_val(t.active, 2, 17) - 2;
490 recover = clamp_val(t.recover, 1, 16) - 1;
491 setup = clamp_val(t.setup, 1, 4) - 1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400492
493 /* Select the right timing bank for write timing */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900494 rc = ioread8(ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400495 rc &= 0x7F;
496 rc |= (adev->devno << 7);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900497 iowrite8(rc, ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400498
499 /* Write the timings */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900500 iowrite8(active << 4 | recover, ap->ioaddr.error_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400501
502 /* Select the right bank for read timings, also
503 load the shared timings for address */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900504 rc = ioread8(ap->ioaddr.device_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400505 rc &= 0xC0;
506 rc |= adev->devno; /* Index select */
507 rc |= (setup << 4) | 0x04;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900508 iowrite8(rc, ap->ioaddr.device_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400509
510 /* Load the read timings */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900511 iowrite8(active << 4 | recover, ap->ioaddr.data_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400512
513 /* Ensure the timing register mode is right */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900514 rc = ioread8(ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400515 rc &= 0x73;
516 rc |= 0x84;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900517 iowrite8(rc, ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400518
519 /* Exit command mode */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900520 iowrite8(0x83, ap->ioaddr.nsect_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400521}
522
523
524static struct ata_port_operations opti82c611a_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900525 .inherits = &legacy_base_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400526 .set_piomode = opti82c611a_set_piomode,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400527};
528
529/*
530 * Opti 82C465MV
531 *
532 * This controller supports PIO0 to PIO3. Unlike the 611A the MVB
533 * version is dual channel but doesn't have a lot of unique registers.
534 */
535
536static void opti82c46x_set_piomode(struct ata_port *ap, struct ata_device *adev)
537{
538 u8 active, recover, setup;
539 struct ata_timing t;
540 struct ata_device *pair = ata_dev_pair(adev);
541 int clock;
542 int khz[4] = { 50000, 40000, 33000, 25000 };
543 u8 rc;
544 u8 sysclk;
545
546 /* Get the clock */
547 sysclk = opti_syscfg(0xAC) & 0xC0; /* BIOS set */
548
549 /* Enter configuration mode */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900550 ioread16(ap->ioaddr.error_addr);
551 ioread16(ap->ioaddr.error_addr);
552 iowrite8(3, ap->ioaddr.nsect_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400553
554 /* Read VLB clock strapping */
555 clock = 1000000000 / khz[sysclk];
556
557 /* Get the timing data in cycles */
558 ata_timing_compute(adev, adev->pio_mode, &t, clock, 1000);
559
560 /* Setup timing is shared */
561 if (pair) {
562 struct ata_timing tp;
563 ata_timing_compute(pair, pair->pio_mode, &tp, clock, 1000);
564
565 ata_timing_merge(&t, &tp, &t, ATA_TIMING_SETUP);
566 }
567
Harvey Harrison07633b52008-05-14 16:17:00 -0700568 active = clamp_val(t.active, 2, 17) - 2;
569 recover = clamp_val(t.recover, 1, 16) - 1;
570 setup = clamp_val(t.setup, 1, 4) - 1;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400571
572 /* Select the right timing bank for write timing */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900573 rc = ioread8(ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400574 rc &= 0x7F;
575 rc |= (adev->devno << 7);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900576 iowrite8(rc, ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400577
578 /* Write the timings */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900579 iowrite8(active << 4 | recover, ap->ioaddr.error_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400580
581 /* Select the right bank for read timings, also
582 load the shared timings for address */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900583 rc = ioread8(ap->ioaddr.device_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400584 rc &= 0xC0;
585 rc |= adev->devno; /* Index select */
586 rc |= (setup << 4) | 0x04;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900587 iowrite8(rc, ap->ioaddr.device_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400588
589 /* Load the read timings */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900590 iowrite8(active << 4 | recover, ap->ioaddr.data_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400591
592 /* Ensure the timing register mode is right */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900593 rc = ioread8(ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400594 rc &= 0x73;
595 rc |= 0x84;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900596 iowrite8(rc, ap->ioaddr.lbal_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400597
598 /* Exit command mode */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900599 iowrite8(0x83, ap->ioaddr.nsect_addr);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400600
601 /* We need to know this for quad device on the MVB */
602 ap->host->private_data = ap;
603}
604
605/**
Tejun Heo9363c382008-04-07 22:47:16 +0900606 * opt82c465mv_qc_issue - command issue
Jeff Garzik669a5db2006-08-29 18:12:40 -0400607 * @qc: command pending
608 *
609 * Called when the libata layer is about to issue a command. We wrap
610 * this interface so that we can load the correct ATA timings. The
611 * MVB has a single set of timing registers and these are shared
612 * across channels. As there are two registers we really ought to
613 * track the last two used values as a sort of register window. For
614 * now we just reload on a channel switch. On the single channel
615 * setup this condition never fires so we do nothing extra.
616 *
617 * FIXME: dual channel needs ->serialize support
618 */
619
Tejun Heo9363c382008-04-07 22:47:16 +0900620static unsigned int opti82c46x_qc_issue(struct ata_queued_cmd *qc)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400621{
622 struct ata_port *ap = qc->ap;
623 struct ata_device *adev = qc->dev;
624
625 /* If timings are set and for the wrong channel (2nd test is
626 due to a libata shortcoming and will eventually go I hope) */
627 if (ap->host->private_data != ap->host
628 && ap->host->private_data != NULL)
629 opti82c46x_set_piomode(ap, adev);
630
Tejun Heo9363c382008-04-07 22:47:16 +0900631 return ata_sff_qc_issue(qc);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400632}
633
634static struct ata_port_operations opti82c46x_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900635 .inherits = &legacy_base_port_ops,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400636 .set_piomode = opti82c46x_set_piomode,
Tejun Heo9363c382008-04-07 22:47:16 +0900637 .qc_issue = opti82c46x_qc_issue,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400638};
639
Alan Coxdefc9cd2008-01-10 14:33:10 -0800640static void qdi6500_set_piomode(struct ata_port *ap, struct ata_device *adev)
641{
642 struct ata_timing t;
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800643 struct legacy_data *ld_qdi = ap->host->private_data;
Alan Coxdefc9cd2008-01-10 14:33:10 -0800644 int active, recovery;
645 u8 timing;
646
647 /* Get the timing data in cycles */
648 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
649
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800650 if (ld_qdi->fast) {
Harvey Harrison07633b52008-05-14 16:17:00 -0700651 active = 8 - clamp_val(t.active, 1, 8);
652 recovery = 18 - clamp_val(t.recover, 3, 18);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800653 } else {
Harvey Harrison07633b52008-05-14 16:17:00 -0700654 active = 9 - clamp_val(t.active, 2, 9);
655 recovery = 15 - clamp_val(t.recover, 0, 15);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800656 }
657 timing = (recovery << 4) | active | 0x08;
658
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800659 ld_qdi->clock[adev->devno] = timing;
Alan Coxdefc9cd2008-01-10 14:33:10 -0800660
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800661 outb(timing, ld_qdi->timing);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800662}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400663
664/**
Alan Coxdefc9cd2008-01-10 14:33:10 -0800665 * qdi6580dp_set_piomode - PIO setup for dual channel
666 * @ap: Port
667 * @adev: Device
Jeff Garzik669a5db2006-08-29 18:12:40 -0400668 *
Alan Coxdefc9cd2008-01-10 14:33:10 -0800669 * In dual channel mode the 6580 has one clock per channel and we have
Tejun Heo9363c382008-04-07 22:47:16 +0900670 * to software clockswitch in qc_issue.
Jeff Garzik669a5db2006-08-29 18:12:40 -0400671 */
672
Alan Coxdefc9cd2008-01-10 14:33:10 -0800673static void qdi6580dp_set_piomode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400674{
Alan Coxdefc9cd2008-01-10 14:33:10 -0800675 struct ata_timing t;
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800676 struct legacy_data *ld_qdi = ap->host->private_data;
Alan Coxdefc9cd2008-01-10 14:33:10 -0800677 int active, recovery;
678 u8 timing;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400679
Alan Coxdefc9cd2008-01-10 14:33:10 -0800680 /* Get the timing data in cycles */
681 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
Tejun Heo24dc5f32007-01-20 16:00:28 +0900682
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800683 if (ld_qdi->fast) {
Harvey Harrison07633b52008-05-14 16:17:00 -0700684 active = 8 - clamp_val(t.active, 1, 8);
685 recovery = 18 - clamp_val(t.recover, 3, 18);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800686 } else {
Harvey Harrison07633b52008-05-14 16:17:00 -0700687 active = 9 - clamp_val(t.active, 2, 9);
688 recovery = 15 - clamp_val(t.recover, 0, 15);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400689 }
Alan Coxdefc9cd2008-01-10 14:33:10 -0800690 timing = (recovery << 4) | active | 0x08;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400691
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800692 ld_qdi->clock[adev->devno] = timing;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400693
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800694 outb(timing, ld_qdi->timing + 2 * ap->port_no);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800695 /* Clear the FIFO */
696 if (adev->class != ATA_DEV_ATA)
Bartlomiej Zolnierkiewicz6809e732009-12-03 20:32:11 +0100697 outb(0x5F, (ld_qdi->timing & 0xFFF0) + 3);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800698}
699
700/**
701 * qdi6580_set_piomode - PIO setup for single channel
702 * @ap: Port
703 * @adev: Device
704 *
705 * In single channel mode the 6580 has one clock per device and we can
706 * avoid the requirement to clock switch. We also have to load the timing
707 * into the right clock according to whether we are master or slave.
708 */
709
710static void qdi6580_set_piomode(struct ata_port *ap, struct ata_device *adev)
711{
712 struct ata_timing t;
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800713 struct legacy_data *ld_qdi = ap->host->private_data;
Alan Coxdefc9cd2008-01-10 14:33:10 -0800714 int active, recovery;
715 u8 timing;
716
717 /* Get the timing data in cycles */
718 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
719
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800720 if (ld_qdi->fast) {
Harvey Harrison07633b52008-05-14 16:17:00 -0700721 active = 8 - clamp_val(t.active, 1, 8);
722 recovery = 18 - clamp_val(t.recover, 3, 18);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800723 } else {
Harvey Harrison07633b52008-05-14 16:17:00 -0700724 active = 9 - clamp_val(t.active, 2, 9);
725 recovery = 15 - clamp_val(t.recover, 0, 15);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800726 }
727 timing = (recovery << 4) | active | 0x08;
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800728 ld_qdi->clock[adev->devno] = timing;
729 outb(timing, ld_qdi->timing + 2 * adev->devno);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800730 /* Clear the FIFO */
731 if (adev->class != ATA_DEV_ATA)
Bartlomiej Zolnierkiewicz6809e732009-12-03 20:32:11 +0100732 outb(0x5F, (ld_qdi->timing & 0xFFF0) + 3);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800733}
734
735/**
Tejun Heo9363c382008-04-07 22:47:16 +0900736 * qdi_qc_issue - command issue
Alan Coxdefc9cd2008-01-10 14:33:10 -0800737 * @qc: command pending
738 *
739 * Called when the libata layer is about to issue a command. We wrap
740 * this interface so that we can load the correct ATA timings.
741 */
742
Tejun Heo9363c382008-04-07 22:47:16 +0900743static unsigned int qdi_qc_issue(struct ata_queued_cmd *qc)
Alan Coxdefc9cd2008-01-10 14:33:10 -0800744{
745 struct ata_port *ap = qc->ap;
746 struct ata_device *adev = qc->dev;
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800747 struct legacy_data *ld_qdi = ap->host->private_data;
Alan Coxdefc9cd2008-01-10 14:33:10 -0800748
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800749 if (ld_qdi->clock[adev->devno] != ld_qdi->last) {
Alan Coxdefc9cd2008-01-10 14:33:10 -0800750 if (adev->pio_mode) {
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800751 ld_qdi->last = ld_qdi->clock[adev->devno];
752 outb(ld_qdi->clock[adev->devno], ld_qdi->timing +
Alan Coxdefc9cd2008-01-10 14:33:10 -0800753 2 * ap->port_no);
754 }
755 }
Tejun Heo9363c382008-04-07 22:47:16 +0900756 return ata_sff_qc_issue(qc);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800757}
758
Alan Coxb8325482008-01-19 15:47:23 +0000759static unsigned int vlb32_data_xfer(struct ata_device *adev, unsigned char *buf,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800760 unsigned int buflen, int rw)
761{
762 struct ata_port *ap = adev->link->ap;
763 int slop = buflen & 3;
764
Alan Coxe3cf95d2009-04-09 17:31:17 +0100765 if (ata_id_has_dword_io(adev->id) && (slop == 0 || slop == 3)
766 && (ap->pflags & ATA_PFLAG_PIO32)) {
Alan Coxdefc9cd2008-01-10 14:33:10 -0800767 if (rw == WRITE)
768 iowrite32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
769 else
770 ioread32_rep(ap->ioaddr.data_addr, buf, buflen >> 2);
771
772 if (unlikely(slop)) {
Harvey Harrison6ad67402008-06-18 17:16:43 -0700773 __le32 pad;
Alan Coxdefc9cd2008-01-10 14:33:10 -0800774 if (rw == WRITE) {
775 memcpy(&pad, buf + buflen - slop, slop);
Harvey Harrison6ad67402008-06-18 17:16:43 -0700776 iowrite32(le32_to_cpu(pad), ap->ioaddr.data_addr);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800777 } else {
Harvey Harrison6ad67402008-06-18 17:16:43 -0700778 pad = cpu_to_le32(ioread32(ap->ioaddr.data_addr));
Alan Coxdefc9cd2008-01-10 14:33:10 -0800779 memcpy(buf + buflen - slop, &pad, slop);
780 }
781 }
782 return (buflen + 3) & ~3;
783 } else
Tejun Heo9363c382008-04-07 22:47:16 +0900784 return ata_sff_data_xfer(adev, buf, buflen, rw);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800785}
786
Alan Coxb8325482008-01-19 15:47:23 +0000787static int qdi_port(struct platform_device *dev,
788 struct legacy_probe *lp, struct legacy_data *ld)
789{
790 if (devm_request_region(&dev->dev, lp->private, 4, "qdi") == NULL)
791 return -EBUSY;
792 ld->timing = lp->private;
793 return 0;
794}
795
Alan Coxdefc9cd2008-01-10 14:33:10 -0800796static struct ata_port_operations qdi6500_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900797 .inherits = &legacy_base_port_ops,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800798 .set_piomode = qdi6500_set_piomode,
Tejun Heo9363c382008-04-07 22:47:16 +0900799 .qc_issue = qdi_qc_issue,
Tejun Heo5682ed32008-04-07 22:47:16 +0900800 .sff_data_xfer = vlb32_data_xfer,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800801};
802
803static struct ata_port_operations qdi6580_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900804 .inherits = &legacy_base_port_ops,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800805 .set_piomode = qdi6580_set_piomode,
Tejun Heo5682ed32008-04-07 22:47:16 +0900806 .sff_data_xfer = vlb32_data_xfer,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800807};
808
809static struct ata_port_operations qdi6580dp_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900810 .inherits = &legacy_base_port_ops,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800811 .set_piomode = qdi6580dp_set_piomode,
Bartlomiej Zolnierkiewicz43c7d172009-12-03 20:32:11 +0100812 .qc_issue = qdi_qc_issue,
Tejun Heo5682ed32008-04-07 22:47:16 +0900813 .sff_data_xfer = vlb32_data_xfer,
Alan Coxdefc9cd2008-01-10 14:33:10 -0800814};
815
Alan Coxb8325482008-01-19 15:47:23 +0000816static DEFINE_SPINLOCK(winbond_lock);
817
818static void winbond_writecfg(unsigned long port, u8 reg, u8 val)
819{
820 unsigned long flags;
821 spin_lock_irqsave(&winbond_lock, flags);
822 outb(reg, port + 0x01);
823 outb(val, port + 0x02);
824 spin_unlock_irqrestore(&winbond_lock, flags);
825}
826
827static u8 winbond_readcfg(unsigned long port, u8 reg)
828{
829 u8 val;
830
831 unsigned long flags;
832 spin_lock_irqsave(&winbond_lock, flags);
833 outb(reg, port + 0x01);
834 val = inb(port + 0x02);
835 spin_unlock_irqrestore(&winbond_lock, flags);
836
837 return val;
838}
839
840static void winbond_set_piomode(struct ata_port *ap, struct ata_device *adev)
841{
842 struct ata_timing t;
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800843 struct legacy_data *ld_winbond = ap->host->private_data;
Alan Coxb8325482008-01-19 15:47:23 +0000844 int active, recovery;
845 u8 reg;
846 int timing = 0x88 + (ap->port_no * 4) + (adev->devno * 2);
847
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800848 reg = winbond_readcfg(ld_winbond->timing, 0x81);
Alan Coxb8325482008-01-19 15:47:23 +0000849
850 /* Get the timing data in cycles */
851 if (reg & 0x40) /* Fast VLB bus, assume 50MHz */
852 ata_timing_compute(adev, adev->pio_mode, &t, 20000, 1000);
853 else
854 ata_timing_compute(adev, adev->pio_mode, &t, 30303, 1000);
855
Harvey Harrison07633b52008-05-14 16:17:00 -0700856 active = (clamp_val(t.active, 3, 17) - 1) & 0x0F;
857 recovery = (clamp_val(t.recover, 1, 15) + 1) & 0x0F;
Alan Coxb8325482008-01-19 15:47:23 +0000858 timing = (active << 4) | recovery;
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800859 winbond_writecfg(ld_winbond->timing, timing, reg);
Alan Coxb8325482008-01-19 15:47:23 +0000860
861 /* Load the setup timing */
862
863 reg = 0x35;
864 if (adev->class != ATA_DEV_ATA)
865 reg |= 0x08; /* FIFO off */
866 if (!ata_pio_need_iordy(adev))
867 reg |= 0x02; /* IORDY off */
Harvey Harrison07633b52008-05-14 16:17:00 -0700868 reg |= (clamp_val(t.setup, 0, 3) << 6);
Harvey Harrisoncb616dd2008-02-14 09:36:32 -0800869 winbond_writecfg(ld_winbond->timing, timing + 1, reg);
Alan Coxb8325482008-01-19 15:47:23 +0000870}
871
872static int winbond_port(struct platform_device *dev,
873 struct legacy_probe *lp, struct legacy_data *ld)
874{
875 if (devm_request_region(&dev->dev, lp->private, 4, "winbond") == NULL)
876 return -EBUSY;
877 ld->timing = lp->private;
878 return 0;
879}
880
881static struct ata_port_operations winbond_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900882 .inherits = &legacy_base_port_ops,
Alan Coxb8325482008-01-19 15:47:23 +0000883 .set_piomode = winbond_set_piomode,
Tejun Heo5682ed32008-04-07 22:47:16 +0900884 .sff_data_xfer = vlb32_data_xfer,
Alan Coxb8325482008-01-19 15:47:23 +0000885};
886
Alan Coxdefc9cd2008-01-10 14:33:10 -0800887static struct legacy_controller controllers[] = {
888 {"BIOS", &legacy_port_ops, 0x1F,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100889 ATA_FLAG_NO_IORDY, 0, NULL },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800890 {"Snooping", &simple_port_ops, 0x1F,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100891 0, 0, NULL },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800892 {"PDC20230", &pdc20230_port_ops, 0x7,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100893 ATA_FLAG_NO_IORDY,
Zhenwen Xu16e6aec2009-04-17 15:32:59 +0800894 ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, NULL },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800895 {"HT6560A", &ht6560a_port_ops, 0x07,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100896 ATA_FLAG_NO_IORDY, 0, NULL },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800897 {"HT6560B", &ht6560b_port_ops, 0x1F,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100898 ATA_FLAG_NO_IORDY, 0, NULL },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800899 {"OPTI82C611A", &opti82c611a_port_ops, 0x0F,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100900 0, 0, NULL },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800901 {"OPTI82C46X", &opti82c46x_port_ops, 0x0F,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100902 0, 0, NULL },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800903 {"QDI6500", &qdi6500_port_ops, 0x07,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100904 ATA_FLAG_NO_IORDY,
Zhenwen Xu16e6aec2009-04-17 15:32:59 +0800905 ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800906 {"QDI6580", &qdi6580_port_ops, 0x1F,
Zhenwen Xu16e6aec2009-04-17 15:32:59 +0800907 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
Alan Coxdefc9cd2008-01-10 14:33:10 -0800908 {"QDI6580DP", &qdi6580dp_port_ops, 0x1F,
Zhenwen Xu16e6aec2009-04-17 15:32:59 +0800909 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE, qdi_port },
Alan Coxb8325482008-01-19 15:47:23 +0000910 {"W83759A", &winbond_port_ops, 0x1F,
Zhenwen Xu16e6aec2009-04-17 15:32:59 +0800911 0, ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE,
Alan Coxe3cf95d2009-04-09 17:31:17 +0100912 winbond_port }
Alan Coxdefc9cd2008-01-10 14:33:10 -0800913};
914
915/**
916 * probe_chip_type - Discover controller
917 * @probe: Probe entry to check
918 *
919 * Probe an ATA port and identify the type of controller. We don't
920 * check if the controller appears to be driveless at this point.
921 */
922
Alan Coxb8325482008-01-19 15:47:23 +0000923static __init int probe_chip_type(struct legacy_probe *probe)
Alan Coxdefc9cd2008-01-10 14:33:10 -0800924{
925 int mask = 1 << probe->slot;
926
Alan Coxb8325482008-01-19 15:47:23 +0000927 if (winbond && (probe->port == 0x1F0 || probe->port == 0x170)) {
928 u8 reg = winbond_readcfg(winbond, 0x81);
929 reg |= 0x80; /* jumpered mode off */
930 winbond_writecfg(winbond, 0x81, reg);
931 reg = winbond_readcfg(winbond, 0x83);
932 reg |= 0xF0; /* local control */
933 winbond_writecfg(winbond, 0x83, reg);
934 reg = winbond_readcfg(winbond, 0x85);
935 reg |= 0xF0; /* programmable timing */
936 winbond_writecfg(winbond, 0x85, reg);
937
938 reg = winbond_readcfg(winbond, 0x81);
939
940 if (reg & mask)
941 return W83759A;
942 }
Alan Coxdefc9cd2008-01-10 14:33:10 -0800943 if (probe->port == 0x1F0) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400944 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400945 local_irq_save(flags);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400946 /* Probes */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400947 outb(inb(0x1F2) | 0x80, 0x1F2);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800948 inb(0x1F5);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400949 inb(0x1F2);
950 inb(0x3F6);
951 inb(0x3F6);
952 inb(0x1F2);
953 inb(0x1F2);
954
955 if ((inb(0x1F2) & 0x80) == 0) {
956 /* PDC20230c or 20630 ? */
Alan Coxdefc9cd2008-01-10 14:33:10 -0800957 printk(KERN_INFO "PDC20230-C/20630 VLB ATA controller"
958 " detected.\n");
Jeff Garzik669a5db2006-08-29 18:12:40 -0400959 udelay(100);
960 inb(0x1F5);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800961 local_irq_restore(flags);
962 return PDC20230;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400963 } else {
964 outb(0x55, 0x1F2);
965 inb(0x1F2);
966 inb(0x1F2);
Alan Coxdefc9cd2008-01-10 14:33:10 -0800967 if (inb(0x1F2) == 0x00)
968 printk(KERN_INFO "PDC20230-B VLB ATA "
969 "controller detected.\n");
970 local_irq_restore(flags);
971 return BIOS;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400972 }
973 local_irq_restore(flags);
974 }
975
Alan Coxdefc9cd2008-01-10 14:33:10 -0800976 if (ht6560a & mask)
977 return HT6560A;
978 if (ht6560b & mask)
979 return HT6560B;
980 if (opti82c611a & mask)
981 return OPTI611A;
982 if (opti82c46x & mask)
983 return OPTI46X;
984 if (autospeed & mask)
985 return SNOOP;
986 return BIOS;
987}
Jeff Garzik669a5db2006-08-29 18:12:40 -0400988
Alan Coxdefc9cd2008-01-10 14:33:10 -0800989
990/**
991 * legacy_init_one - attach a legacy interface
992 * @pl: probe record
993 *
994 * Register an ISA bus IDE interface. Such interfaces are PIO and we
995 * assume do not support IRQ sharing.
996 */
997
998static __init int legacy_init_one(struct legacy_probe *probe)
999{
1000 struct legacy_controller *controller = &controllers[probe->type];
1001 int pio_modes = controller->pio_mask;
1002 unsigned long io = probe->port;
1003 u32 mask = (1 << probe->slot);
1004 struct ata_port_operations *ops = controller->ops;
1005 struct legacy_data *ld = &legacy_data[probe->slot];
1006 struct ata_host *host = NULL;
1007 struct ata_port *ap;
1008 struct platform_device *pdev;
1009 struct ata_device *dev;
1010 void __iomem *io_addr, *ctrl_addr;
1011 u32 iordy = (iordy_mask & mask) ? 0: ATA_FLAG_NO_IORDY;
1012 int ret;
1013
1014 iordy |= controller->flags;
1015
1016 pdev = platform_device_register_simple(DRV_NAME, probe->slot, NULL, 0);
1017 if (IS_ERR(pdev))
1018 return PTR_ERR(pdev);
1019
1020 ret = -EBUSY;
1021 if (devm_request_region(&pdev->dev, io, 8, "pata_legacy") == NULL ||
1022 devm_request_region(&pdev->dev, io + 0x0206, 1,
1023 "pata_legacy") == NULL)
1024 goto fail;
Alan Coxf834e492007-02-07 13:46:00 -08001025
Tejun Heo5d728822007-04-17 23:44:08 +09001026 ret = -ENOMEM;
Alan Coxdefc9cd2008-01-10 14:33:10 -08001027 io_addr = devm_ioport_map(&pdev->dev, io, 8);
1028 ctrl_addr = devm_ioport_map(&pdev->dev, io + 0x0206, 1);
1029 if (!io_addr || !ctrl_addr)
1030 goto fail;
1031 if (controller->setup)
Alan Coxb8325482008-01-19 15:47:23 +00001032 if (controller->setup(pdev, probe, ld) < 0)
Alan Coxdefc9cd2008-01-10 14:33:10 -08001033 goto fail;
Tejun Heo5d728822007-04-17 23:44:08 +09001034 host = ata_host_alloc(&pdev->dev, 1);
1035 if (!host)
1036 goto fail;
1037 ap = host->ports[0];
Jeff Garzik669a5db2006-08-29 18:12:40 -04001038
Tejun Heo5d728822007-04-17 23:44:08 +09001039 ap->ops = ops;
1040 ap->pio_mask = pio_modes;
1041 ap->flags |= ATA_FLAG_SLAVE_POSS | iordy;
Alan Coxe3cf95d2009-04-09 17:31:17 +01001042 ap->pflags |= controller->pflags;
Tejun Heo5d728822007-04-17 23:44:08 +09001043 ap->ioaddr.cmd_addr = io_addr;
1044 ap->ioaddr.altstatus_addr = ctrl_addr;
1045 ap->ioaddr.ctl_addr = ctrl_addr;
Tejun Heo9363c382008-04-07 22:47:16 +09001046 ata_sff_std_ports(&ap->ioaddr);
Alan Coxb8325482008-01-19 15:47:23 +00001047 ap->host->private_data = ld;
Tejun Heo5d728822007-04-17 23:44:08 +09001048
Alan Coxdefc9cd2008-01-10 14:33:10 -08001049 ata_port_desc(ap, "cmd 0x%lx ctl 0x%lx", io, io + 0x0206);
Tejun Heocbcdd872007-08-18 13:14:55 +09001050
Tejun Heo9363c382008-04-07 22:47:16 +09001051 ret = ata_host_activate(host, probe->irq, ata_sff_interrupt, 0,
1052 &legacy_sht);
Tejun Heo5d728822007-04-17 23:44:08 +09001053 if (ret)
Jeff Garzik669a5db2006-08-29 18:12:40 -04001054 goto fail;
James Bottomley45bc955b2009-06-05 10:41:39 -04001055 async_synchronize_full();
Jeff Garzik669a5db2006-08-29 18:12:40 -04001056 ld->platform_dev = pdev;
Jeff Garzik669a5db2006-08-29 18:12:40 -04001057
Alan Coxdefc9cd2008-01-10 14:33:10 -08001058 /* Nothing found means we drop the port as its probably not there */
1059
1060 ret = -ENODEV;
Tejun Heo1eca4362008-11-03 20:03:17 +09001061 ata_for_each_dev(dev, &ap->link, ALL) {
Alan Coxdefc9cd2008-01-10 14:33:10 -08001062 if (!ata_dev_absent(dev)) {
1063 legacy_host[probe->slot] = host;
1064 ld->platform_dev = pdev;
1065 return 0;
1066 }
1067 }
Tejun Heo20cbf5f2009-04-14 12:59:03 +09001068 ata_host_detach(host);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001069fail:
1070 platform_device_unregister(pdev);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001071 return ret;
1072}
1073
1074/**
1075 * legacy_check_special_cases - ATA special cases
1076 * @p: PCI device to check
1077 * @master: set this if we find an ATA master
1078 * @master: set this if we find an ATA secondary
1079 *
Alan Coxdefc9cd2008-01-10 14:33:10 -08001080 * A small number of vendors implemented early PCI ATA interfaces
1081 * on bridge logic without the ATA interface being PCI visible.
1082 * Where we have a matching PCI driver we must skip the relevant
1083 * device here. If we don't know about it then the legacy driver
1084 * is the right driver anyway.
Jeff Garzik669a5db2006-08-29 18:12:40 -04001085 */
1086
Alan Coxb8325482008-01-19 15:47:23 +00001087static void __init legacy_check_special_cases(struct pci_dev *p, int *primary,
Alan Coxdefc9cd2008-01-10 14:33:10 -08001088 int *secondary)
Jeff Garzik669a5db2006-08-29 18:12:40 -04001089{
1090 /* Cyrix CS5510 pre SFF MWDMA ATA on the bridge */
1091 if (p->vendor == 0x1078 && p->device == 0x0000) {
1092 *primary = *secondary = 1;
1093 return;
1094 }
1095 /* Cyrix CS5520 pre SFF MWDMA ATA on the bridge */
1096 if (p->vendor == 0x1078 && p->device == 0x0002) {
1097 *primary = *secondary = 1;
1098 return;
1099 }
1100 /* Intel MPIIX - PIO ATA on non PCI side of bridge */
1101 if (p->vendor == 0x8086 && p->device == 0x1234) {
1102 u16 r;
1103 pci_read_config_word(p, 0x6C, &r);
Alan Coxdefc9cd2008-01-10 14:33:10 -08001104 if (r & 0x8000) {
1105 /* ATA port enabled */
Jeff Garzik669a5db2006-08-29 18:12:40 -04001106 if (r & 0x4000)
1107 *secondary = 1;
1108 else
1109 *primary = 1;
1110 }
1111 return;
1112 }
1113}
1114
Alan Coxdefc9cd2008-01-10 14:33:10 -08001115static __init void probe_opti_vlb(void)
1116{
1117 /* If an OPTI 82C46X is present find out where the channels are */
1118 static const char *optis[4] = {
1119 "3/463MV", "5MV",
1120 "5MVA", "5MVB"
1121 };
1122 u8 chans = 1;
1123 u8 ctrl = (opti_syscfg(0x30) & 0xC0) >> 6;
1124
1125 opti82c46x = 3; /* Assume master and slave first */
1126 printk(KERN_INFO DRV_NAME ": Opti 82C46%s chipset support.\n",
1127 optis[ctrl]);
1128 if (ctrl == 3)
1129 chans = (opti_syscfg(0x3F) & 0x20) ? 2 : 1;
1130 ctrl = opti_syscfg(0xAC);
1131 /* Check enabled and this port is the 465MV port. On the
1132 MVB we may have two channels */
1133 if (ctrl & 8) {
1134 if (chans == 2) {
1135 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1136 legacy_probe_add(0x170, 15, OPTI46X, 0);
1137 }
1138 if (ctrl & 4)
1139 legacy_probe_add(0x170, 15, OPTI46X, 0);
1140 else
1141 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1142 } else
1143 legacy_probe_add(0x1F0, 14, OPTI46X, 0);
1144}
1145
1146static __init void qdi65_identify_port(u8 r, u8 res, unsigned long port)
1147{
1148 static const unsigned long ide_port[2] = { 0x170, 0x1F0 };
1149 /* Check card type */
1150 if ((r & 0xF0) == 0xC0) {
1151 /* QD6500: single channel */
Alan Coxb8325482008-01-19 15:47:23 +00001152 if (r & 8)
Alan Coxdefc9cd2008-01-10 14:33:10 -08001153 /* Disabled ? */
Alan Coxdefc9cd2008-01-10 14:33:10 -08001154 return;
Alan Coxdefc9cd2008-01-10 14:33:10 -08001155 legacy_probe_add(ide_port[r & 0x01], 14 + (r & 0x01),
1156 QDI6500, port);
1157 }
1158 if (((r & 0xF0) == 0xA0) || (r & 0xF0) == 0x50) {
1159 /* QD6580: dual channel */
1160 if (!request_region(port + 2 , 2, "pata_qdi")) {
1161 release_region(port, 2);
1162 return;
1163 }
1164 res = inb(port + 3);
1165 /* Single channel mode ? */
1166 if (res & 1)
1167 legacy_probe_add(ide_port[r & 0x01], 14 + (r & 0x01),
1168 QDI6580, port);
1169 else { /* Dual channel mode */
1170 legacy_probe_add(0x1F0, 14, QDI6580DP, port);
1171 /* port + 0x02, r & 0x04 */
1172 legacy_probe_add(0x170, 15, QDI6580DP, port + 2);
1173 }
Alan Coxb8325482008-01-19 15:47:23 +00001174 release_region(port + 2, 2);
Alan Coxdefc9cd2008-01-10 14:33:10 -08001175 }
1176}
1177
1178static __init void probe_qdi_vlb(void)
1179{
1180 unsigned long flags;
1181 static const unsigned long qd_port[2] = { 0x30, 0xB0 };
1182 int i;
1183
1184 /*
1185 * Check each possible QD65xx base address
1186 */
1187
1188 for (i = 0; i < 2; i++) {
1189 unsigned long port = qd_port[i];
1190 u8 r, res;
1191
1192
1193 if (request_region(port, 2, "pata_qdi")) {
1194 /* Check for a card */
1195 local_irq_save(flags);
1196 /* I have no h/w that needs this delay but it
1197 is present in the historic code */
1198 r = inb(port);
1199 udelay(1);
1200 outb(0x19, port);
1201 udelay(1);
1202 res = inb(port);
1203 udelay(1);
1204 outb(r, port);
1205 udelay(1);
1206 local_irq_restore(flags);
1207
1208 /* Fail */
1209 if (res == 0x19) {
1210 release_region(port, 2);
1211 continue;
1212 }
1213 /* Passes the presence test */
1214 r = inb(port + 1);
1215 udelay(1);
1216 /* Check port agrees with port set */
Alan Coxb8325482008-01-19 15:47:23 +00001217 if ((r & 2) >> 1 == i)
1218 qdi65_identify_port(r, res, port);
1219 release_region(port, 2);
Alan Coxdefc9cd2008-01-10 14:33:10 -08001220 }
1221 }
1222}
Jeff Garzik669a5db2006-08-29 18:12:40 -04001223
1224/**
1225 * legacy_init - attach legacy interfaces
1226 *
1227 * Attach legacy IDE interfaces by scanning the usual IRQ/port suspects.
1228 * Right now we do not scan the ide0 and ide1 address but should do so
1229 * for non PCI systems or systems with no PCI IDE legacy mode devices.
1230 * If you fix that note there are special cases to consider like VLB
1231 * drivers and CS5510/20.
1232 */
1233
1234static __init int legacy_init(void)
1235{
1236 int i;
1237 int ct = 0;
1238 int primary = 0;
1239 int secondary = 0;
Alan Coxdefc9cd2008-01-10 14:33:10 -08001240 int pci_present = 0;
1241 struct legacy_probe *pl = &probe_list[0];
1242 int slot = 0;
Jeff Garzik669a5db2006-08-29 18:12:40 -04001243
1244 struct pci_dev *p = NULL;
1245
1246 for_each_pci_dev(p) {
1247 int r;
Alan Coxdefc9cd2008-01-10 14:33:10 -08001248 /* Check for any overlap of the system ATA mappings. Native
1249 mode controllers stuck on these addresses or some devices
1250 in 'raid' mode won't be found by the storage class test */
Jeff Garzik669a5db2006-08-29 18:12:40 -04001251 for (r = 0; r < 6; r++) {
1252 if (pci_resource_start(p, r) == 0x1f0)
1253 primary = 1;
1254 if (pci_resource_start(p, r) == 0x170)
1255 secondary = 1;
1256 }
1257 /* Check for special cases */
1258 legacy_check_special_cases(p, &primary, &secondary);
1259
Alan Coxdefc9cd2008-01-10 14:33:10 -08001260 /* If PCI bus is present then don't probe for tertiary
1261 legacy ports */
1262 pci_present = 1;
Jeff Garzik669a5db2006-08-29 18:12:40 -04001263 }
1264
Alan Coxb8325482008-01-19 15:47:23 +00001265 if (winbond == 1)
1266 winbond = 0x130; /* Default port, alt is 1B0 */
1267
Alan Coxdefc9cd2008-01-10 14:33:10 -08001268 if (primary == 0 || all)
1269 legacy_probe_add(0x1F0, 14, UNKNOWN, 0);
1270 if (secondary == 0 || all)
1271 legacy_probe_add(0x170, 15, UNKNOWN, 0);
Jeff Garzik85cd7252006-08-31 00:03:49 -04001272
Alan Coxdefc9cd2008-01-10 14:33:10 -08001273 if (probe_all || !pci_present) {
1274 /* ISA/VLB extra ports */
1275 legacy_probe_add(0x1E8, 11, UNKNOWN, 0);
1276 legacy_probe_add(0x168, 10, UNKNOWN, 0);
1277 legacy_probe_add(0x1E0, 8, UNKNOWN, 0);
1278 legacy_probe_add(0x160, 12, UNKNOWN, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001279 }
1280
Alan Coxdefc9cd2008-01-10 14:33:10 -08001281 if (opti82c46x)
1282 probe_opti_vlb();
1283 if (qdi)
1284 probe_qdi_vlb();
1285
Alan Coxdefc9cd2008-01-10 14:33:10 -08001286 for (i = 0; i < NR_HOST; i++, pl++) {
1287 if (pl->port == 0)
Jeff Garzik669a5db2006-08-29 18:12:40 -04001288 continue;
Alan Coxdefc9cd2008-01-10 14:33:10 -08001289 if (pl->type == UNKNOWN)
1290 pl->type = probe_chip_type(pl);
1291 pl->slot = slot++;
1292 if (legacy_init_one(pl) == 0)
Jeff Garzik669a5db2006-08-29 18:12:40 -04001293 ct++;
1294 }
1295 if (ct != 0)
1296 return 0;
1297 return -ENODEV;
1298}
1299
1300static __exit void legacy_exit(void)
1301{
1302 int i;
1303
1304 for (i = 0; i < nr_legacy_host; i++) {
1305 struct legacy_data *ld = &legacy_data[i];
Tejun Heo24dc5f32007-01-20 16:00:28 +09001306 ata_host_detach(legacy_host[i]);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001307 platform_device_unregister(ld->platform_dev);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001308 }
1309}
1310
1311MODULE_AUTHOR("Alan Cox");
1312MODULE_DESCRIPTION("low-level driver for legacy ATA");
1313MODULE_LICENSE("GPL");
1314MODULE_VERSION(DRV_VERSION);
Bartlomiej Zolnierkiewicz0dcd0a72011-10-13 15:11:39 +02001315MODULE_ALIAS("pata_qdi");
Bartlomiej Zolnierkiewicz6d981b92009-11-25 07:08:33 +00001316MODULE_ALIAS("pata_winbond");
Jeff Garzik669a5db2006-08-29 18:12:40 -04001317
1318module_param(probe_all, int, 0);
1319module_param(autospeed, int, 0);
1320module_param(ht6560a, int, 0);
1321module_param(ht6560b, int, 0);
1322module_param(opti82c611a, int, 0);
1323module_param(opti82c46x, int, 0);
Alan Coxdefc9cd2008-01-10 14:33:10 -08001324module_param(qdi, int, 0);
Bartlomiej Zolnierkiewicz6d981b92009-11-25 07:08:33 +00001325module_param(winbond, int, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001326module_param(pio_mask, int, 0);
Alan Coxf834e492007-02-07 13:46:00 -08001327module_param(iordy_mask, int, 0);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001328
1329module_init(legacy_init);
1330module_exit(legacy_exit);