blob: 6f4a1d5376bcea8595889029fc97400a9406f493 [file] [log] [blame]
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001/*
2 * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
Jay Cliburn305282b2008-02-02 19:50:04 -06003 * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05004 * Copyright(c) 2006 Jay Cliburn <jcliburn@gmail.com>
5 *
6 * Derived from Intel e1000 driver
7 * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
8 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms of the GNU General Public License as published by the Free
11 * Software Foundation; either version 2 of the License, or (at your option)
12 * any later version.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program; if not, write to the Free Software Foundation, Inc., 59
21 * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
22 *
23 * The full GNU General Public License is included in this distribution in the
24 * file called COPYING.
25 *
26 * Contact Information:
27 * Xiong Huang <xiong_huang@attansic.com>
28 * Attansic Technology Corp. 3F 147, Xianzheng 9th Road, Zhubei,
29 * Xinzhu 302, TAIWAN, REPUBLIC OF CHINA
30 *
31 * Chris Snook <csnook@redhat.com>
32 * Jay Cliburn <jcliburn@gmail.com>
33 *
34 * This version is adapted from the Attansic reference driver for
35 * inclusion in the Linux kernel. It is currently under heavy development.
36 * A very incomplete list of things that need to be dealt with:
37 *
38 * TODO:
Jay Cliburnf3cc28c2007-02-08 10:42:37 -050039 * Wake on LAN.
Jay Cliburn53ffb422007-07-15 11:03:27 -050040 * Add more ethtool functions.
Jay Cliburnf3cc28c2007-02-08 10:42:37 -050041 * Fix abstruse irq enable/disable condition described here:
42 * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
43 *
44 * NEEDS TESTING:
45 * VLAN
46 * multicast
47 * promiscuous mode
48 * interrupt coalescing
49 * SMP torture testing
50 */
51
Jay Cliburnf3cc28c2007-02-08 10:42:37 -050052#include <asm/atomic.h>
53#include <asm/byteorder.h>
54
Jay Cliburn305282b2008-02-02 19:50:04 -060055#include <linux/compiler.h>
56#include <linux/crc32.h>
57#include <linux/delay.h>
58#include <linux/dma-mapping.h>
59#include <linux/etherdevice.h>
60#include <linux/hardirq.h>
61#include <linux/if_ether.h>
62#include <linux/if_vlan.h>
63#include <linux/in.h>
64#include <linux/interrupt.h>
65#include <linux/ip.h>
66#include <linux/irqflags.h>
67#include <linux/irqreturn.h>
68#include <linux/jiffies.h>
69#include <linux/mii.h>
70#include <linux/module.h>
71#include <linux/moduleparam.h>
72#include <linux/net.h>
73#include <linux/netdevice.h>
74#include <linux/pci.h>
75#include <linux/pci_ids.h>
76#include <linux/pm.h>
77#include <linux/skbuff.h>
78#include <linux/slab.h>
79#include <linux/spinlock.h>
80#include <linux/string.h>
81#include <linux/tcp.h>
82#include <linux/timer.h>
83#include <linux/types.h>
84#include <linux/workqueue.h>
85
86#include <net/checksum.h>
87
Jay Cliburnf3cc28c2007-02-08 10:42:37 -050088#include "atl1.h"
89
Jay Cliburn305282b2008-02-02 19:50:04 -060090/* Temporary hack for merging atl1 and atl2 */
91#include "atlx.c"
Jay Cliburnf3cc28c2007-02-08 10:42:37 -050092
93/*
94 * atl1_pci_tbl - PCI Device ID Table
95 */
96static const struct pci_device_id atl1_pci_tbl[] = {
Chris Snooke81e5572007-02-14 20:17:01 -060097 {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
Jay Cliburnf3cc28c2007-02-08 10:42:37 -050098 /* required last entry */
99 {0,}
100};
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500101MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
102
Jay Cliburn460578b2008-02-02 19:50:09 -0600103static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
104 NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
105
106static int debug = -1;
107module_param(debug, int, 0);
108MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
109
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500110/*
111 * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
112 * @adapter: board private structure to initialize
113 *
114 * atl1_sw_init initializes the Adapter private data structure.
115 * Fields are initialized based on PCI device information and
116 * OS network device settings (MTU size).
117 */
118static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
119{
120 struct atl1_hw *hw = &adapter->hw;
121 struct net_device *netdev = adapter->netdev;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500122
Jay Cliburn2a491282008-01-14 19:56:41 -0600123 hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Jay Cliburna3093d92007-07-19 18:45:14 -0500124 hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500125
126 adapter->wol = 0;
127 adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
Jay Cliburn305282b2008-02-02 19:50:04 -0600128 adapter->ict = 50000; /* 100ms */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500129 adapter->link_speed = SPEED_0; /* hardware init */
130 adapter->link_duplex = FULL_DUPLEX;
131
132 hw->phy_configured = false;
133 hw->preamble_len = 7;
134 hw->ipgt = 0x60;
135 hw->min_ifg = 0x50;
136 hw->ipgr1 = 0x40;
137 hw->ipgr2 = 0x60;
138 hw->max_retry = 0xf;
139 hw->lcol = 0x37;
140 hw->jam_ipg = 7;
141 hw->rfd_burst = 8;
142 hw->rrd_burst = 8;
143 hw->rfd_fetch_gap = 1;
144 hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
145 hw->rx_jumbo_lkah = 1;
146 hw->rrd_ret_timer = 16;
147 hw->tpd_burst = 4;
148 hw->tpd_fetch_th = 16;
149 hw->txf_burst = 0x100;
150 hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
151 hw->tpd_fetch_gap = 1;
152 hw->rcb_value = atl1_rcb_64;
153 hw->dma_ord = atl1_dma_ord_enh;
154 hw->dmar_block = atl1_dma_req_256;
155 hw->dmaw_block = atl1_dma_req_256;
156 hw->cmb_rrd = 4;
157 hw->cmb_tpd = 4;
158 hw->cmb_rx_timer = 1; /* about 2us */
159 hw->cmb_tx_timer = 1; /* about 2us */
160 hw->smb_timer = 100000; /* about 200ms */
161
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500162 spin_lock_init(&adapter->lock);
163 spin_lock_init(&adapter->mb_lock);
164
165 return 0;
166}
167
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500168static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
169{
170 struct atl1_adapter *adapter = netdev_priv(netdev);
171 u16 result;
172
173 atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
174
175 return result;
176}
177
178static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
179 int val)
180{
181 struct atl1_adapter *adapter = netdev_priv(netdev);
182
183 atl1_write_phy_reg(&adapter->hw, reg_num, val);
184}
185
186/*
187 * atl1_mii_ioctl -
188 * @netdev:
189 * @ifreq:
190 * @cmd:
191 */
192static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
193{
194 struct atl1_adapter *adapter = netdev_priv(netdev);
195 unsigned long flags;
196 int retval;
197
198 if (!netif_running(netdev))
199 return -EINVAL;
200
201 spin_lock_irqsave(&adapter->lock, flags);
202 retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
203 spin_unlock_irqrestore(&adapter->lock, flags);
204
205 return retval;
206}
207
208/*
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500209 * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
210 * @adapter: board private structure
211 *
212 * Return 0 on success, negative on failure
213 */
Jay Cliburn0dde4ef2008-02-02 19:50:11 -0600214static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500215{
216 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
217 struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
218 struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
219 struct atl1_ring_header *ring_header = &adapter->ring_header;
220 struct pci_dev *pdev = adapter->pdev;
221 int size;
222 u8 offset = 0;
223
224 size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
225 tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
226 if (unlikely(!tpd_ring->buffer_info)) {
Jay Cliburn460578b2008-02-02 19:50:09 -0600227 if (netif_msg_drv(adapter))
228 dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
229 size);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500230 goto err_nomem;
231 }
232 rfd_ring->buffer_info =
Jay Cliburn53ffb422007-07-15 11:03:27 -0500233 (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500234
Jay Cliburn305282b2008-02-02 19:50:04 -0600235 /*
236 * real ring DMA buffer
Jay Cliburn53ffb422007-07-15 11:03:27 -0500237 * each ring/block may need up to 8 bytes for alignment, hence the
238 * additional 40 bytes tacked onto the end.
239 */
240 ring_header->size = size =
241 sizeof(struct tx_packet_desc) * tpd_ring->count
242 + sizeof(struct rx_free_desc) * rfd_ring->count
243 + sizeof(struct rx_return_desc) * rrd_ring->count
244 + sizeof(struct coals_msg_block)
245 + sizeof(struct stats_msg_block)
246 + 40;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500247
248 ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
Jay Cliburn53ffb422007-07-15 11:03:27 -0500249 &ring_header->dma);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500250 if (unlikely(!ring_header->desc)) {
Jay Cliburn460578b2008-02-02 19:50:09 -0600251 if (netif_msg_drv(adapter))
252 dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500253 goto err_nomem;
254 }
255
256 memset(ring_header->desc, 0, ring_header->size);
257
258 /* init TPD ring */
259 tpd_ring->dma = ring_header->dma;
260 offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
261 tpd_ring->dma += offset;
262 tpd_ring->desc = (u8 *) ring_header->desc + offset;
263 tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500264
265 /* init RFD ring */
266 rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
267 offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
268 rfd_ring->dma += offset;
269 rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
270 rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
Jay Cliburn2ca13da2007-07-15 11:03:28 -0500271
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500272
273 /* init RRD ring */
274 rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
275 offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
276 rrd_ring->dma += offset;
277 rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
278 rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
Jay Cliburn2ca13da2007-07-15 11:03:28 -0500279
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500280
281 /* init CMB */
282 adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
283 offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
284 adapter->cmb.dma += offset;
Jay Cliburn53ffb422007-07-15 11:03:27 -0500285 adapter->cmb.cmb = (struct coals_msg_block *)
286 ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500287
288 /* init SMB */
289 adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
290 offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
291 adapter->smb.dma += offset;
292 adapter->smb.smb = (struct stats_msg_block *)
Jay Cliburn53ffb422007-07-15 11:03:27 -0500293 ((u8 *) adapter->cmb.cmb +
294 (sizeof(struct coals_msg_block) + offset));
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500295
Jay Cliburn305282b2008-02-02 19:50:04 -0600296 return 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500297
298err_nomem:
299 kfree(tpd_ring->buffer_info);
300 return -ENOMEM;
301}
302
Chris Snook3d2557f2007-07-23 16:38:39 -0400303static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
Jay Cliburn2ca13da2007-07-15 11:03:28 -0500304{
305 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
306 struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
307 struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
308
309 atomic_set(&tpd_ring->next_to_use, 0);
310 atomic_set(&tpd_ring->next_to_clean, 0);
311
312 rfd_ring->next_to_clean = 0;
313 atomic_set(&rfd_ring->next_to_use, 0);
314
315 rrd_ring->next_to_use = 0;
316 atomic_set(&rrd_ring->next_to_clean, 0);
317}
318
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500319/*
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500320 * atl1_clean_rx_ring - Free RFD Buffers
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500321 * @adapter: board private structure
322 */
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500323static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500324{
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500325 struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
326 struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
327 struct atl1_buffer *buffer_info;
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500328 struct pci_dev *pdev = adapter->pdev;
329 unsigned long size;
330 unsigned int i;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500331
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500332 /* Free all the Rx ring sk_buffs */
333 for (i = 0; i < rfd_ring->count; i++) {
334 buffer_info = &rfd_ring->buffer_info[i];
335 if (buffer_info->dma) {
336 pci_unmap_page(pdev, buffer_info->dma,
337 buffer_info->length, PCI_DMA_FROMDEVICE);
338 buffer_info->dma = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500339 }
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500340 if (buffer_info->skb) {
341 dev_kfree_skb(buffer_info->skb);
342 buffer_info->skb = NULL;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500343 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500344 }
345
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500346 size = sizeof(struct atl1_buffer) * rfd_ring->count;
347 memset(rfd_ring->buffer_info, 0, size);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500348
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500349 /* Zero out the descriptor ring */
350 memset(rfd_ring->desc, 0, rfd_ring->size);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500351
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500352 rfd_ring->next_to_clean = 0;
353 atomic_set(&rfd_ring->next_to_use, 0);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500354
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500355 rrd_ring->next_to_use = 0;
356 atomic_set(&rrd_ring->next_to_clean, 0);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500357}
358
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500359/*
360 * atl1_clean_tx_ring - Free Tx Buffers
361 * @adapter: board private structure
362 */
363static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500364{
365 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
366 struct atl1_buffer *buffer_info;
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500367 struct pci_dev *pdev = adapter->pdev;
368 unsigned long size;
369 unsigned int i;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500370
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500371 /* Free all the Tx ring sk_buffs */
372 for (i = 0; i < tpd_ring->count; i++) {
373 buffer_info = &tpd_ring->buffer_info[i];
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500374 if (buffer_info->dma) {
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500375 pci_unmap_page(pdev, buffer_info->dma,
376 buffer_info->length, PCI_DMA_TODEVICE);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500377 buffer_info->dma = 0;
378 }
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500379 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500380
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500381 for (i = 0; i < tpd_ring->count; i++) {
382 buffer_info = &tpd_ring->buffer_info[i];
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500383 if (buffer_info->skb) {
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500384 dev_kfree_skb_any(buffer_info->skb);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500385 buffer_info->skb = NULL;
386 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500387 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500388
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500389 size = sizeof(struct atl1_buffer) * tpd_ring->count;
390 memset(tpd_ring->buffer_info, 0, size);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500391
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500392 /* Zero out the descriptor ring */
393 memset(tpd_ring->desc, 0, tpd_ring->size);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500394
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500395 atomic_set(&tpd_ring->next_to_use, 0);
396 atomic_set(&tpd_ring->next_to_clean, 0);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500397}
398
399/*
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500400 * atl1_free_ring_resources - Free Tx / RX descriptor Resources
401 * @adapter: board private structure
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500402 *
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500403 * Free all transmit software resources
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500404 */
Jay Cliburn0dde4ef2008-02-02 19:50:11 -0600405static void atl1_free_ring_resources(struct atl1_adapter *adapter)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500406{
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500407 struct pci_dev *pdev = adapter->pdev;
408 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
409 struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
410 struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
411 struct atl1_ring_header *ring_header = &adapter->ring_header;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500412
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500413 atl1_clean_tx_ring(adapter);
414 atl1_clean_rx_ring(adapter);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500415
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500416 kfree(tpd_ring->buffer_info);
417 pci_free_consistent(pdev, ring_header->size, ring_header->desc,
418 ring_header->dma);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500419
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500420 tpd_ring->buffer_info = NULL;
421 tpd_ring->desc = NULL;
422 tpd_ring->dma = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500423
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500424 rfd_ring->buffer_info = NULL;
425 rfd_ring->desc = NULL;
426 rfd_ring->dma = 0;
427
428 rrd_ring->desc = NULL;
429 rrd_ring->dma = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500430}
431
432static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
433{
434 u32 value;
435 struct atl1_hw *hw = &adapter->hw;
436 struct net_device *netdev = adapter->netdev;
437 /* Config MAC CTRL Register */
438 value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
439 /* duplex */
440 if (FULL_DUPLEX == adapter->link_duplex)
441 value |= MAC_CTRL_DUPLX;
442 /* speed */
443 value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
444 MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
445 MAC_CTRL_SPEED_SHIFT);
446 /* flow control */
447 value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
448 /* PAD & CRC */
449 value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
450 /* preamble length */
451 value |= (((u32) adapter->hw.preamble_len
452 & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
453 /* vlan */
454 if (adapter->vlgrp)
455 value |= MAC_CTRL_RMV_VLAN;
456 /* rx checksum
457 if (adapter->rx_csum)
458 value |= MAC_CTRL_RX_CHKSUM_EN;
459 */
460 /* filter mode */
461 value |= MAC_CTRL_BC_EN;
462 if (netdev->flags & IFF_PROMISC)
463 value |= MAC_CTRL_PROMIS_EN;
464 else if (netdev->flags & IFF_ALLMULTI)
465 value |= MAC_CTRL_MC_ALL_EN;
466 /* value |= MAC_CTRL_LOOPBACK; */
467 iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
468}
469
470static u32 atl1_check_link(struct atl1_adapter *adapter)
471{
472 struct atl1_hw *hw = &adapter->hw;
473 struct net_device *netdev = adapter->netdev;
474 u32 ret_val;
475 u16 speed, duplex, phy_data;
476 int reconfig = 0;
477
478 /* MII_BMSR must read twice */
479 atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
480 atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
Jay Cliburn305282b2008-02-02 19:50:04 -0600481 if (!(phy_data & BMSR_LSTATUS)) {
482 /* link down */
483 if (netif_carrier_ok(netdev)) {
484 /* old link state: Up */
Jay Cliburn460578b2008-02-02 19:50:09 -0600485 if (netif_msg_link(adapter))
486 dev_info(&adapter->pdev->dev, "link is down\n");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500487 adapter->link_speed = SPEED_0;
488 netif_carrier_off(netdev);
489 netif_stop_queue(netdev);
490 }
Jay Cliburn305282b2008-02-02 19:50:04 -0600491 return 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500492 }
493
494 /* Link Up */
495 ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
496 if (ret_val)
497 return ret_val;
498
499 switch (hw->media_type) {
500 case MEDIA_TYPE_1000M_FULL:
501 if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
502 reconfig = 1;
503 break;
504 case MEDIA_TYPE_100M_FULL:
505 if (speed != SPEED_100 || duplex != FULL_DUPLEX)
506 reconfig = 1;
507 break;
508 case MEDIA_TYPE_100M_HALF:
509 if (speed != SPEED_100 || duplex != HALF_DUPLEX)
510 reconfig = 1;
511 break;
512 case MEDIA_TYPE_10M_FULL:
513 if (speed != SPEED_10 || duplex != FULL_DUPLEX)
514 reconfig = 1;
515 break;
516 case MEDIA_TYPE_10M_HALF:
517 if (speed != SPEED_10 || duplex != HALF_DUPLEX)
518 reconfig = 1;
519 break;
520 }
521
522 /* link result is our setting */
523 if (!reconfig) {
524 if (adapter->link_speed != speed
525 || adapter->link_duplex != duplex) {
526 adapter->link_speed = speed;
527 adapter->link_duplex = duplex;
528 atl1_setup_mac_ctrl(adapter);
Jay Cliburn460578b2008-02-02 19:50:09 -0600529 if (netif_msg_link(adapter))
530 dev_info(&adapter->pdev->dev,
531 "%s link is up %d Mbps %s\n",
532 netdev->name, adapter->link_speed,
533 adapter->link_duplex == FULL_DUPLEX ?
534 "full duplex" : "half duplex");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500535 }
Jay Cliburn305282b2008-02-02 19:50:04 -0600536 if (!netif_carrier_ok(netdev)) {
537 /* Link down -> Up */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500538 netif_carrier_on(netdev);
539 netif_wake_queue(netdev);
540 }
Jay Cliburn305282b2008-02-02 19:50:04 -0600541 return 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500542 }
543
Jay Cliburn305282b2008-02-02 19:50:04 -0600544 /* change original link status */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500545 if (netif_carrier_ok(netdev)) {
546 adapter->link_speed = SPEED_0;
547 netif_carrier_off(netdev);
548 netif_stop_queue(netdev);
549 }
550
551 if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
552 hw->media_type != MEDIA_TYPE_1000M_FULL) {
553 switch (hw->media_type) {
554 case MEDIA_TYPE_100M_FULL:
555 phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
556 MII_CR_RESET;
557 break;
558 case MEDIA_TYPE_100M_HALF:
559 phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
560 break;
561 case MEDIA_TYPE_10M_FULL:
562 phy_data =
563 MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
564 break;
Jay Cliburn305282b2008-02-02 19:50:04 -0600565 default:
566 /* MEDIA_TYPE_10M_HALF: */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500567 phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
568 break;
569 }
570 atl1_write_phy_reg(hw, MII_BMCR, phy_data);
Jay Cliburn305282b2008-02-02 19:50:04 -0600571 return 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500572 }
573
574 /* auto-neg, insert timer to re-config phy */
575 if (!adapter->phy_timer_pending) {
576 adapter->phy_timer_pending = true;
577 mod_timer(&adapter->phy_config_timer, jiffies + 3 * HZ);
578 }
579
Jay Cliburn305282b2008-02-02 19:50:04 -0600580 return 0;
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500581}
582
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500583static void set_flow_ctrl_old(struct atl1_adapter *adapter)
584{
585 u32 hi, lo, value;
586
587 /* RFD Flow Control */
588 value = adapter->rfd_ring.count;
589 hi = value / 16;
590 if (hi < 2)
591 hi = 2;
592 lo = value * 7 / 8;
593
594 value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500595 ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500596 iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
597
598 /* RRD Flow Control */
599 value = adapter->rrd_ring.count;
600 lo = value / 16;
601 hi = value * 7 / 8;
602 if (lo < 2)
603 lo = 2;
604 value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500605 ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500606 iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
607}
608
609static void set_flow_ctrl_new(struct atl1_hw *hw)
610{
611 u32 hi, lo, value;
612
613 /* RXF Flow Control */
614 value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
615 lo = value / 16;
616 if (lo < 192)
617 lo = 192;
618 hi = value * 7 / 8;
619 if (hi < lo)
620 hi = lo + 16;
621 value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500622 ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500623 iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
624
625 /* RRD Flow Control */
626 value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
627 lo = value / 8;
628 hi = value * 7 / 8;
629 if (lo < 2)
630 lo = 2;
631 if (hi < lo)
632 hi = lo + 3;
633 value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500634 ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500635 iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
636}
637
638/*
639 * atl1_configure - Configure Transmit&Receive Unit after Reset
640 * @adapter: board private structure
641 *
642 * Configure the Tx /Rx unit of the MAC after a reset.
643 */
644static u32 atl1_configure(struct atl1_adapter *adapter)
645{
646 struct atl1_hw *hw = &adapter->hw;
647 u32 value;
648
649 /* clear interrupt status */
650 iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
651
652 /* set MAC Address */
653 value = (((u32) hw->mac_addr[2]) << 24) |
654 (((u32) hw->mac_addr[3]) << 16) |
655 (((u32) hw->mac_addr[4]) << 8) |
656 (((u32) hw->mac_addr[5]));
657 iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
658 value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
659 iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
660
661 /* tx / rx ring */
662
663 /* HI base address */
664 iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
665 hw->hw_addr + REG_DESC_BASE_ADDR_HI);
666 /* LO base address */
667 iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
668 hw->hw_addr + REG_DESC_RFD_ADDR_LO);
669 iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
670 hw->hw_addr + REG_DESC_RRD_ADDR_LO);
671 iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
672 hw->hw_addr + REG_DESC_TPD_ADDR_LO);
673 iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
674 hw->hw_addr + REG_DESC_CMB_ADDR_LO);
675 iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
676 hw->hw_addr + REG_DESC_SMB_ADDR_LO);
677
678 /* element count */
679 value = adapter->rrd_ring.count;
680 value <<= 16;
681 value += adapter->rfd_ring.count;
682 iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
Jay Cliburn2ca13da2007-07-15 11:03:28 -0500683 iowrite32(adapter->tpd_ring.count, hw->hw_addr +
684 REG_DESC_TPD_RING_SIZE);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500685
686 /* Load Ptr */
687 iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
688
689 /* config Mailbox */
690 value = ((atomic_read(&adapter->tpd_ring.next_to_use)
691 & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500692 ((atomic_read(&adapter->rrd_ring.next_to_clean)
693 & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
694 ((atomic_read(&adapter->rfd_ring.next_to_use)
695 & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500696 iowrite32(value, hw->hw_addr + REG_MAILBOX);
697
698 /* config IPG/IFG */
699 value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
700 << MAC_IPG_IFG_IPGT_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500701 (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
702 << MAC_IPG_IFG_MIFG_SHIFT) |
703 (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
704 << MAC_IPG_IFG_IPGR1_SHIFT) |
705 (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
706 << MAC_IPG_IFG_IPGR2_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500707 iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
708
709 /* config Half-Duplex Control */
710 value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500711 (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
712 << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
713 MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
714 (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
715 (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
716 << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500717 iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
718
719 /* set Interrupt Moderator Timer */
720 iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
721 iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
722
723 /* set Interrupt Clear Timer */
724 iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
725
Jay Cliburn2a491282008-01-14 19:56:41 -0600726 /* set max frame size hw will accept */
727 iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500728
729 /* jumbo size & rrd retirement timer */
730 value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
731 << RXQ_JMBOSZ_TH_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500732 (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
733 << RXQ_JMBO_LKAH_SHIFT) |
734 (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
735 << RXQ_RRD_TIMER_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500736 iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
737
738 /* Flow Control */
739 switch (hw->dev_rev) {
740 case 0x8001:
741 case 0x9001:
742 case 0x9002:
743 case 0x9003:
744 set_flow_ctrl_old(adapter);
745 break;
746 default:
747 set_flow_ctrl_new(hw);
748 break;
749 }
750
751 /* config TXQ */
752 value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
753 << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500754 (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
755 << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
756 (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
757 << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
758 TXQ_CTRL_EN;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500759 iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
760
761 /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
762 value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
Jay Cliburn53ffb422007-07-15 11:03:27 -0500763 << TX_JUMBO_TASK_TH_SHIFT) |
764 (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
765 << TX_TPD_MIN_IPG_SHIFT);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500766 iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
767
768 /* config RXQ */
769 value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
Jay Cliburn53ffb422007-07-15 11:03:27 -0500770 << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
771 (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
772 << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
773 (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
774 << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
775 RXQ_CTRL_EN;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500776 iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
777
778 /* config DMA Engine */
779 value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
Jay Cliburn53ffb422007-07-15 11:03:27 -0500780 << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
Jay Cliburn3f516c02007-07-19 18:45:11 -0500781 ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
782 << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
Jay Cliburn53ffb422007-07-15 11:03:27 -0500783 DMA_CTRL_DMAW_EN;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500784 value |= (u32) hw->dma_ord;
785 if (atl1_rcb_128 == hw->rcb_value)
786 value |= DMA_CTRL_RCB_VALUE;
787 iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
788
789 /* config CMB / SMB */
Jay Cliburn91a500a2007-07-19 18:45:12 -0500790 value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
791 hw->cmb_tpd : adapter->tpd_ring.count;
792 value <<= 16;
793 value |= hw->cmb_rrd;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500794 iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
795 value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
796 iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
797 iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
798
799 /* --- enable CMB / SMB */
800 value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
801 iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
802
803 value = ioread32(adapter->hw.hw_addr + REG_ISR);
804 if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
805 value = 1; /* config failed */
806 else
807 value = 0;
808
809 /* clear all interrupt status */
810 iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
811 iowrite32(0, adapter->hw.hw_addr + REG_ISR);
812 return value;
813}
814
815/*
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500816 * atl1_pcie_patch - Patch for PCIE module
817 */
818static void atl1_pcie_patch(struct atl1_adapter *adapter)
819{
820 u32 value;
821
822 /* much vendor magic here */
823 value = 0x6500;
824 iowrite32(value, adapter->hw.hw_addr + 0x12FC);
825 /* pcie flow control mode change */
826 value = ioread32(adapter->hw.hw_addr + 0x1008);
827 value |= 0x8000;
828 iowrite32(value, adapter->hw.hw_addr + 0x1008);
829}
830
831/*
832 * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
833 * on PCI Command register is disable.
834 * The function enable this bit.
835 * Brackett, 2006/03/15
836 */
837static void atl1_via_workaround(struct atl1_adapter *adapter)
838{
839 unsigned long value;
840
841 value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
842 if (value & PCI_COMMAND_INTX_DISABLE)
843 value &= ~PCI_COMMAND_INTX_DISABLE;
844 iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
845}
846
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500847static void atl1_inc_smb(struct atl1_adapter *adapter)
848{
849 struct stats_msg_block *smb = adapter->smb.smb;
850
851 /* Fill out the OS statistics structure */
852 adapter->soft_stats.rx_packets += smb->rx_ok;
853 adapter->soft_stats.tx_packets += smb->tx_ok;
854 adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
855 adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
856 adapter->soft_stats.multicast += smb->rx_mcast;
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500857 adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
858 smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500859
860 /* Rx Errors */
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500861 adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
862 smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
863 smb->rx_rrd_ov + smb->rx_align_err);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500864 adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
865 adapter->soft_stats.rx_length_errors += smb->rx_len_err;
866 adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
867 adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
868 adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500869 smb->rx_rxf_ov);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500870
871 adapter->soft_stats.rx_pause += smb->rx_pause;
872 adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
873 adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
874
875 /* Tx Errors */
876 adapter->soft_stats.tx_errors += (smb->tx_late_col +
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500877 smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500878 adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
879 adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
880 adapter->soft_stats.tx_window_errors += smb->tx_late_col;
881
882 adapter->soft_stats.excecol += smb->tx_abort_col;
883 adapter->soft_stats.deffer += smb->tx_defer;
884 adapter->soft_stats.scc += smb->tx_1_col;
885 adapter->soft_stats.mcc += smb->tx_2_col;
886 adapter->soft_stats.latecol += smb->tx_late_col;
887 adapter->soft_stats.tx_underun += smb->tx_underrun;
888 adapter->soft_stats.tx_trunc += smb->tx_trunc;
889 adapter->soft_stats.tx_pause += smb->tx_pause;
890
891 adapter->net_stats.rx_packets = adapter->soft_stats.rx_packets;
892 adapter->net_stats.tx_packets = adapter->soft_stats.tx_packets;
893 adapter->net_stats.rx_bytes = adapter->soft_stats.rx_bytes;
894 adapter->net_stats.tx_bytes = adapter->soft_stats.tx_bytes;
895 adapter->net_stats.multicast = adapter->soft_stats.multicast;
896 adapter->net_stats.collisions = adapter->soft_stats.collisions;
897 adapter->net_stats.rx_errors = adapter->soft_stats.rx_errors;
898 adapter->net_stats.rx_over_errors =
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500899 adapter->soft_stats.rx_missed_errors;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500900 adapter->net_stats.rx_length_errors =
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500901 adapter->soft_stats.rx_length_errors;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500902 adapter->net_stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
903 adapter->net_stats.rx_frame_errors =
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500904 adapter->soft_stats.rx_frame_errors;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500905 adapter->net_stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
906 adapter->net_stats.rx_missed_errors =
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500907 adapter->soft_stats.rx_missed_errors;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500908 adapter->net_stats.tx_errors = adapter->soft_stats.tx_errors;
909 adapter->net_stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
910 adapter->net_stats.tx_aborted_errors =
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500911 adapter->soft_stats.tx_aborted_errors;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500912 adapter->net_stats.tx_window_errors =
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500913 adapter->soft_stats.tx_window_errors;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500914 adapter->net_stats.tx_carrier_errors =
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500915 adapter->soft_stats.tx_carrier_errors;
916}
917
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500918static void atl1_update_mailbox(struct atl1_adapter *adapter)
919{
920 unsigned long flags;
921 u32 tpd_next_to_use;
922 u32 rfd_next_to_use;
923 u32 rrd_next_to_clean;
924 u32 value;
925
926 spin_lock_irqsave(&adapter->mb_lock, flags);
927
928 tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
929 rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
930 rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
931
932 value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
933 MB_RFD_PROD_INDX_SHIFT) |
934 ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
935 MB_RRD_CONS_INDX_SHIFT) |
936 ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
937 MB_TPD_PROD_INDX_SHIFT);
938 iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
939
940 spin_unlock_irqrestore(&adapter->mb_lock, flags);
941}
942
943static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
944 struct rx_return_desc *rrd, u16 offset)
945{
946 struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
947
948 while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
949 rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
950 if (++rfd_ring->next_to_clean == rfd_ring->count) {
951 rfd_ring->next_to_clean = 0;
952 }
953 }
954}
955
956static void atl1_update_rfd_index(struct atl1_adapter *adapter,
957 struct rx_return_desc *rrd)
958{
959 u16 num_buf;
960
961 num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
962 adapter->rx_buffer_len;
963 if (rrd->num_buf == num_buf)
964 /* clean alloc flag for bad rrd */
965 atl1_clean_alloc_flag(adapter, rrd, num_buf);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500966}
967
968static void atl1_rx_checksum(struct atl1_adapter *adapter,
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500969 struct rx_return_desc *rrd, struct sk_buff *skb)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500970{
Jay Cliburn05ffdd72007-07-15 11:03:29 -0500971 struct pci_dev *pdev = adapter->pdev;
972
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500973 skb->ip_summed = CHECKSUM_NONE;
974
975 if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
976 if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
977 ERR_FLAG_CODE | ERR_FLAG_OV)) {
978 adapter->hw_csum_err++;
Jay Cliburn460578b2008-02-02 19:50:09 -0600979 if (netif_msg_rx_err(adapter))
980 dev_printk(KERN_DEBUG, &pdev->dev,
981 "rx checksum error\n");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -0500982 return;
983 }
984 }
985
986 /* not IPv4 */
987 if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
988 /* checksum is invalid, but it's not an IPv4 pkt, so ok */
989 return;
990
991 /* IPv4 packet */
992 if (likely(!(rrd->err_flg &
993 (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
994 skb->ip_summed = CHECKSUM_UNNECESSARY;
995 adapter->hw_csum_good++;
996 return;
997 }
998
999 /* IPv4, but hardware thinks its checksum is wrong */
Jay Cliburn460578b2008-02-02 19:50:09 -06001000 if (netif_msg_rx_err(adapter))
1001 dev_printk(KERN_DEBUG, &pdev->dev,
1002 "hw csum wrong, pkt_flag:%x, err_flag:%x\n",
1003 rrd->pkt_flg, rrd->err_flg);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001004 skb->ip_summed = CHECKSUM_COMPLETE;
1005 skb->csum = htons(rrd->xsz.xsum_sz.rx_chksum);
1006 adapter->hw_csum_err++;
1007 return;
1008}
1009
1010/*
1011 * atl1_alloc_rx_buffers - Replace used receive buffers
1012 * @adapter: address of board private structure
1013 */
1014static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
1015{
1016 struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
1017 struct pci_dev *pdev = adapter->pdev;
1018 struct page *page;
1019 unsigned long offset;
1020 struct atl1_buffer *buffer_info, *next_info;
1021 struct sk_buff *skb;
1022 u16 num_alloc = 0;
1023 u16 rfd_next_to_use, next_next;
1024 struct rx_free_desc *rfd_desc;
1025
1026 next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
1027 if (++next_next == rfd_ring->count)
1028 next_next = 0;
1029 buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
1030 next_info = &rfd_ring->buffer_info[next_next];
1031
1032 while (!buffer_info->alloced && !next_info->alloced) {
1033 if (buffer_info->skb) {
1034 buffer_info->alloced = 1;
1035 goto next;
1036 }
1037
1038 rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
1039
1040 skb = dev_alloc_skb(adapter->rx_buffer_len + NET_IP_ALIGN);
Jay Cliburn305282b2008-02-02 19:50:04 -06001041 if (unlikely(!skb)) {
1042 /* Better luck next round */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001043 adapter->net_stats.rx_dropped++;
1044 break;
1045 }
1046
1047 /*
1048 * Make buffer alignment 2 beyond a 16 byte boundary
1049 * this will result in a 16 byte aligned IP header after
1050 * the 14 byte MAC header is removed
1051 */
1052 skb_reserve(skb, NET_IP_ALIGN);
1053
1054 buffer_info->alloced = 1;
1055 buffer_info->skb = skb;
1056 buffer_info->length = (u16) adapter->rx_buffer_len;
1057 page = virt_to_page(skb->data);
1058 offset = (unsigned long)skb->data & ~PAGE_MASK;
1059 buffer_info->dma = pci_map_page(pdev, page, offset,
1060 adapter->rx_buffer_len,
1061 PCI_DMA_FROMDEVICE);
1062 rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
1063 rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
1064 rfd_desc->coalese = 0;
1065
1066next:
1067 rfd_next_to_use = next_next;
1068 if (unlikely(++next_next == rfd_ring->count))
1069 next_next = 0;
1070
1071 buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
1072 next_info = &rfd_ring->buffer_info[next_next];
1073 num_alloc++;
1074 }
1075
1076 if (num_alloc) {
1077 /*
1078 * Force memory writes to complete before letting h/w
1079 * know there are new descriptors to fetch. (Only
1080 * applicable for weak-ordered memory model archs,
1081 * such as IA-64).
1082 */
1083 wmb();
1084 atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
1085 }
1086 return num_alloc;
1087}
1088
1089static void atl1_intr_rx(struct atl1_adapter *adapter)
1090{
1091 int i, count;
1092 u16 length;
1093 u16 rrd_next_to_clean;
1094 u32 value;
1095 struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
1096 struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
1097 struct atl1_buffer *buffer_info;
1098 struct rx_return_desc *rrd;
1099 struct sk_buff *skb;
1100
1101 count = 0;
1102
1103 rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
1104
1105 while (1) {
1106 rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
1107 i = 1;
1108 if (likely(rrd->xsz.valid)) { /* packet valid */
1109chk_rrd:
1110 /* check rrd status */
1111 if (likely(rrd->num_buf == 1))
1112 goto rrd_ok;
Jay Cliburn235ffa12008-02-02 19:50:10 -06001113 else if (netif_msg_rx_err(adapter)) {
1114 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1115 "unexpected RRD buffer count\n");
1116 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1117 "rx_buf_len = %d\n",
1118 adapter->rx_buffer_len);
1119 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1120 "RRD num_buf = %d\n",
1121 rrd->num_buf);
1122 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1123 "RRD pkt_len = %d\n",
1124 rrd->xsz.xsum_sz.pkt_size);
1125 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1126 "RRD pkt_flg = 0x%08X\n",
1127 rrd->pkt_flg);
1128 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1129 "RRD err_flg = 0x%08X\n",
1130 rrd->err_flg);
1131 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1132 "RRD vlan_tag = 0x%08X\n",
1133 rrd->vlan_tag);
1134 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001135
1136 /* rrd seems to be bad */
1137 if (unlikely(i-- > 0)) {
1138 /* rrd may not be DMAed completely */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001139 udelay(1);
1140 goto chk_rrd;
1141 }
1142 /* bad rrd */
Jay Cliburn460578b2008-02-02 19:50:09 -06001143 if (netif_msg_rx_err(adapter))
1144 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1145 "bad RRD\n");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001146 /* see if update RFD index */
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001147 if (rrd->num_buf > 1)
1148 atl1_update_rfd_index(adapter, rrd);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001149
1150 /* update rrd */
1151 rrd->xsz.valid = 0;
1152 if (++rrd_next_to_clean == rrd_ring->count)
1153 rrd_next_to_clean = 0;
1154 count++;
1155 continue;
1156 } else { /* current rrd still not be updated */
1157
1158 break;
1159 }
1160rrd_ok:
1161 /* clean alloc flag for bad rrd */
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001162 atl1_clean_alloc_flag(adapter, rrd, 0);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001163
1164 buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
1165 if (++rfd_ring->next_to_clean == rfd_ring->count)
1166 rfd_ring->next_to_clean = 0;
1167
1168 /* update rrd next to clean */
1169 if (++rrd_next_to_clean == rrd_ring->count)
1170 rrd_next_to_clean = 0;
1171 count++;
1172
1173 if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
1174 if (!(rrd->err_flg &
1175 (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
1176 | ERR_FLAG_LEN))) {
1177 /* packet error, don't need upstream */
1178 buffer_info->alloced = 0;
1179 rrd->xsz.valid = 0;
1180 continue;
1181 }
1182 }
1183
1184 /* Good Receive */
1185 pci_unmap_page(adapter->pdev, buffer_info->dma,
1186 buffer_info->length, PCI_DMA_FROMDEVICE);
1187 skb = buffer_info->skb;
1188 length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
1189
Jay Cliburna3093d92007-07-19 18:45:14 -05001190 skb_put(skb, length - ETH_FCS_LEN);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001191
1192 /* Receive Checksum Offload */
1193 atl1_rx_checksum(adapter, rrd, skb);
1194 skb->protocol = eth_type_trans(skb, adapter->netdev);
1195
1196 if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
1197 u16 vlan_tag = (rrd->vlan_tag >> 4) |
1198 ((rrd->vlan_tag & 7) << 13) |
1199 ((rrd->vlan_tag & 8) << 9);
1200 vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
1201 } else
1202 netif_rx(skb);
1203
1204 /* let protocol layer free skb */
1205 buffer_info->skb = NULL;
1206 buffer_info->alloced = 0;
1207 rrd->xsz.valid = 0;
1208
1209 adapter->netdev->last_rx = jiffies;
1210 }
1211
1212 atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
1213
1214 atl1_alloc_rx_buffers(adapter);
1215
1216 /* update mailbox ? */
1217 if (count) {
1218 u32 tpd_next_to_use;
1219 u32 rfd_next_to_use;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001220
1221 spin_lock(&adapter->mb_lock);
1222
1223 tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
1224 rfd_next_to_use =
1225 atomic_read(&adapter->rfd_ring.next_to_use);
1226 rrd_next_to_clean =
1227 atomic_read(&adapter->rrd_ring.next_to_clean);
1228 value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
1229 MB_RFD_PROD_INDX_SHIFT) |
1230 ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
1231 MB_RRD_CONS_INDX_SHIFT) |
1232 ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
1233 MB_TPD_PROD_INDX_SHIFT);
1234 iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
1235 spin_unlock(&adapter->mb_lock);
1236 }
1237}
1238
1239static void atl1_intr_tx(struct atl1_adapter *adapter)
1240{
1241 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
1242 struct atl1_buffer *buffer_info;
1243 u16 sw_tpd_next_to_clean;
1244 u16 cmb_tpd_next_to_clean;
1245
1246 sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
1247 cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
1248
1249 while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
1250 struct tx_packet_desc *tpd;
1251
1252 tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
1253 buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
1254 if (buffer_info->dma) {
1255 pci_unmap_page(adapter->pdev, buffer_info->dma,
1256 buffer_info->length, PCI_DMA_TODEVICE);
1257 buffer_info->dma = 0;
1258 }
1259
1260 if (buffer_info->skb) {
1261 dev_kfree_skb_irq(buffer_info->skb);
1262 buffer_info->skb = NULL;
1263 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001264
1265 if (++sw_tpd_next_to_clean == tpd_ring->count)
1266 sw_tpd_next_to_clean = 0;
1267 }
1268 atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
1269
1270 if (netif_queue_stopped(adapter->netdev)
1271 && netif_carrier_ok(adapter->netdev))
1272 netif_wake_queue(adapter->netdev);
1273}
1274
Jay Cliburne6a7ff42007-07-19 18:45:10 -05001275static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001276{
1277 u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
1278 u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
Jay Cliburn53ffb422007-07-15 11:03:27 -05001279 return ((next_to_clean > next_to_use) ?
1280 next_to_clean - next_to_use - 1 :
1281 tpd_ring->count + next_to_clean - next_to_use - 1);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001282}
1283
1284static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001285 struct tx_packet_desc *ptpd)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001286{
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001287 /* spinlock held */
1288 u8 hdr_len, ip_off;
1289 u32 real_len;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001290 int err;
1291
1292 if (skb_shinfo(skb)->gso_size) {
1293 if (skb_header_cloned(skb)) {
1294 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
1295 if (unlikely(err))
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001296 return -1;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001297 }
1298
1299 if (skb->protocol == ntohs(ETH_P_IP)) {
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07001300 struct iphdr *iph = ip_hdr(skb);
1301
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001302 real_len = (((unsigned char *)iph - skb->data) +
1303 ntohs(iph->tot_len));
1304 if (real_len < skb->len)
1305 pskb_trim(skb, real_len);
1306 hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
1307 if (skb->len == hdr_len) {
1308 iph->check = 0;
1309 tcp_hdr(skb)->check =
1310 ~csum_tcpudp_magic(iph->saddr,
1311 iph->daddr, tcp_hdrlen(skb),
1312 IPPROTO_TCP, 0);
1313 ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
1314 TPD_IPHL_SHIFT;
1315 ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
1316 TPD_TCPHDRLEN_MASK) <<
1317 TPD_TCPHDRLEN_SHIFT;
1318 ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
1319 ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
1320 return 1;
1321 }
1322
Arnaldo Carvalho de Meloeddc9ec2007-04-20 22:47:35 -07001323 iph->check = 0;
Arnaldo Carvalho de Meloaa8223c2007-04-10 21:04:22 -07001324 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001325 iph->daddr, 0, IPPROTO_TCP, 0);
1326 ip_off = (unsigned char *)iph -
1327 (unsigned char *) skb_network_header(skb);
1328 if (ip_off == 8) /* 802.3-SNAP frame */
1329 ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
1330 else if (ip_off != 0)
1331 return -2;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001332
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001333 ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
1334 TPD_IPHL_SHIFT;
1335 ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
1336 TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
1337 ptpd->word3 |= (skb_shinfo(skb)->gso_size &
1338 TPD_MSS_MASK) << TPD_MSS_SHIFT;
1339 ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
1340 return 3;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001341 }
1342 }
1343 return false;
1344}
1345
1346static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001347 struct tx_packet_desc *ptpd)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001348{
1349 u8 css, cso;
1350
1351 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Jay Cliburn5ca3bc32008-02-02 19:50:08 -06001352 css = (u8) (skb->csum_start - skb_headroom(skb));
1353 cso = css + (u8) skb->csum_offset;
1354 if (unlikely(css & 0x1)) {
1355 /* L1 hardware requires an even number here */
Jay Cliburn460578b2008-02-02 19:50:09 -06001356 if (netif_msg_tx_err(adapter))
1357 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1358 "payload offset not an even number\n");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001359 return -1;
1360 }
Jay Cliburn5ca3bc32008-02-02 19:50:08 -06001361 ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001362 TPD_PLOADOFFSET_SHIFT;
Jay Cliburn5ca3bc32008-02-02 19:50:08 -06001363 ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001364 TPD_CCSUMOFFSET_SHIFT;
1365 ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001366 return true;
1367 }
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001368 return 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001369}
1370
Jay Cliburn53ffb422007-07-15 11:03:27 -05001371static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001372 struct tx_packet_desc *ptpd)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001373{
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001374 /* spinlock held */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001375 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
1376 struct atl1_buffer *buffer_info;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001377 u16 buf_len = skb->len;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001378 struct page *page;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001379 unsigned long offset;
1380 unsigned int nr_frags;
1381 unsigned int f;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001382 int retval;
1383 u16 next_to_use;
1384 u16 data_len;
1385 u8 hdr_len;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001386
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001387 buf_len -= skb->data_len;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001388 nr_frags = skb_shinfo(skb)->nr_frags;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001389 next_to_use = atomic_read(&tpd_ring->next_to_use);
1390 buffer_info = &tpd_ring->buffer_info[next_to_use];
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001391 if (unlikely(buffer_info->skb))
1392 BUG();
Jay Cliburn305282b2008-02-02 19:50:04 -06001393 /* put skb in last TPD */
1394 buffer_info->skb = NULL;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001395
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001396 retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
1397 if (retval) {
1398 /* TSO */
1399 hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
1400 buffer_info->length = hdr_len;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001401 page = virt_to_page(skb->data);
1402 offset = (unsigned long)skb->data & ~PAGE_MASK;
1403 buffer_info->dma = pci_map_page(adapter->pdev, page,
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001404 offset, hdr_len,
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001405 PCI_DMA_TODEVICE);
1406
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001407 if (++next_to_use == tpd_ring->count)
1408 next_to_use = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001409
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001410 if (buf_len > hdr_len) {
1411 int i, nseg;
Stephen Hemmingerddfce6b2007-10-05 17:19:47 -07001412
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001413 data_len = buf_len - hdr_len;
1414 nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
Jay Cliburn53ffb422007-07-15 11:03:27 -05001415 ATL1_MAX_TX_BUF_LEN;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001416 for (i = 0; i < nseg; i++) {
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001417 buffer_info =
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001418 &tpd_ring->buffer_info[next_to_use];
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001419 buffer_info->skb = NULL;
1420 buffer_info->length =
Jay Cliburn2b116142007-07-15 11:03:26 -05001421 (ATL1_MAX_TX_BUF_LEN >=
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001422 data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
1423 data_len -= buffer_info->length;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001424 page = virt_to_page(skb->data +
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001425 (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001426 offset = (unsigned long)(skb->data +
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001427 (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
1428 ~PAGE_MASK;
Jay Cliburn53ffb422007-07-15 11:03:27 -05001429 buffer_info->dma = pci_map_page(adapter->pdev,
1430 page, offset, buffer_info->length,
1431 PCI_DMA_TODEVICE);
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001432 if (++next_to_use == tpd_ring->count)
1433 next_to_use = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001434 }
1435 }
1436 } else {
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001437 /* not TSO */
1438 buffer_info->length = buf_len;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001439 page = virt_to_page(skb->data);
1440 offset = (unsigned long)skb->data & ~PAGE_MASK;
1441 buffer_info->dma = pci_map_page(adapter->pdev, page,
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001442 offset, buf_len, PCI_DMA_TODEVICE);
1443 if (++next_to_use == tpd_ring->count)
1444 next_to_use = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001445 }
1446
1447 for (f = 0; f < nr_frags; f++) {
1448 struct skb_frag_struct *frag;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001449 u16 i, nseg;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001450
1451 frag = &skb_shinfo(skb)->frags[f];
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001452 buf_len = frag->size;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001453
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001454 nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
1455 ATL1_MAX_TX_BUF_LEN;
1456 for (i = 0; i < nseg; i++) {
1457 buffer_info = &tpd_ring->buffer_info[next_to_use];
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001458 if (unlikely(buffer_info->skb))
1459 BUG();
1460 buffer_info->skb = NULL;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001461 buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
1462 ATL1_MAX_TX_BUF_LEN : buf_len;
1463 buf_len -= buffer_info->length;
Jay Cliburn53ffb422007-07-15 11:03:27 -05001464 buffer_info->dma = pci_map_page(adapter->pdev,
1465 frag->page,
1466 frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
1467 buffer_info->length, PCI_DMA_TODEVICE);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001468
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001469 if (++next_to_use == tpd_ring->count)
1470 next_to_use = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001471 }
1472 }
1473
1474 /* last tpd's buffer-info */
1475 buffer_info->skb = skb;
1476}
1477
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001478static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
1479 struct tx_packet_desc *ptpd)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001480{
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001481 /* spinlock held */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001482 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001483 struct atl1_buffer *buffer_info;
1484 struct tx_packet_desc *tpd;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001485 u16 j;
1486 u32 val;
1487 u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001488
1489 for (j = 0; j < count; j++) {
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001490 buffer_info = &tpd_ring->buffer_info[next_to_use];
1491 tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
1492 if (tpd != ptpd)
1493 memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001494 tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001495 tpd->word2 = (cpu_to_le16(buffer_info->length) &
1496 TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001497
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001498 /*
1499 * if this is the first packet in a TSO chain, set
1500 * TPD_HDRFLAG, otherwise, clear it.
1501 */
1502 val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
1503 TPD_SEGMENT_EN_MASK;
1504 if (val) {
1505 if (!j)
1506 tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
1507 else
1508 tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
1509 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001510
1511 if (j == (count - 1))
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001512 tpd->word3 |= 1 << TPD_EOP_SHIFT;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001513
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001514 if (++next_to_use == tpd_ring->count)
1515 next_to_use = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001516 }
1517 /*
1518 * Force memory writes to complete before letting h/w
1519 * know there are new descriptors to fetch. (Only
1520 * applicable for weak-ordered memory model archs,
1521 * such as IA-64).
1522 */
1523 wmb();
1524
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001525 atomic_set(&tpd_ring->next_to_use, next_to_use);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001526}
1527
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001528static int atl1_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
1529{
1530 struct atl1_adapter *adapter = netdev_priv(netdev);
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001531 struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001532 int len = skb->len;
1533 int tso;
1534 int count = 1;
1535 int ret_val;
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001536 struct tx_packet_desc *ptpd;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001537 u16 frag_size;
1538 u16 vlan_tag;
1539 unsigned long flags;
1540 unsigned int nr_frags = 0;
1541 unsigned int mss = 0;
1542 unsigned int f;
1543 unsigned int proto_hdr_len;
1544
1545 len -= skb->data_len;
1546
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001547 if (unlikely(skb->len <= 0)) {
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001548 dev_kfree_skb_any(skb);
1549 return NETDEV_TX_OK;
1550 }
1551
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001552 nr_frags = skb_shinfo(skb)->nr_frags;
1553 for (f = 0; f < nr_frags; f++) {
1554 frag_size = skb_shinfo(skb)->frags[f].size;
1555 if (frag_size)
Jay Cliburn53ffb422007-07-15 11:03:27 -05001556 count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
1557 ATL1_MAX_TX_BUF_LEN;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001558 }
1559
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001560 mss = skb_shinfo(skb)->gso_size;
1561 if (mss) {
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001562 if (skb->protocol == ntohs(ETH_P_IP)) {
Arnaldo Carvalho de Meloea2ae172007-04-25 17:55:53 -07001563 proto_hdr_len = (skb_transport_offset(skb) +
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07001564 tcp_hdrlen(skb));
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001565 if (unlikely(proto_hdr_len > len)) {
1566 dev_kfree_skb_any(skb);
1567 return NETDEV_TX_OK;
1568 }
1569 /* need additional TPD ? */
1570 if (proto_hdr_len != len)
1571 count += (len - proto_hdr_len +
Jay Cliburn53ffb422007-07-15 11:03:27 -05001572 ATL1_MAX_TX_BUF_LEN - 1) /
1573 ATL1_MAX_TX_BUF_LEN;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001574 }
1575 }
1576
Ingo Molnar5845b672007-07-31 19:07:02 -05001577 if (!spin_trylock_irqsave(&adapter->lock, flags)) {
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001578 /* Can't get lock - tell upper layer to requeue */
Jay Cliburn460578b2008-02-02 19:50:09 -06001579 if (netif_msg_tx_queued(adapter))
1580 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1581 "tx locked\n");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001582 return NETDEV_TX_LOCKED;
1583 }
1584
Jay Cliburne6a7ff42007-07-19 18:45:10 -05001585 if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001586 /* not enough descriptors */
1587 netif_stop_queue(netdev);
1588 spin_unlock_irqrestore(&adapter->lock, flags);
Jay Cliburn460578b2008-02-02 19:50:09 -06001589 if (netif_msg_tx_queued(adapter))
1590 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1591 "tx busy\n");
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001592 return NETDEV_TX_BUSY;
1593 }
1594
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001595 ptpd = ATL1_TPD_DESC(tpd_ring,
1596 (u16) atomic_read(&tpd_ring->next_to_use));
1597 memset(ptpd, 0, sizeof(struct tx_packet_desc));
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001598
1599 if (adapter->vlgrp && vlan_tx_tag_present(skb)) {
1600 vlan_tag = vlan_tx_tag_get(skb);
1601 vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
1602 ((vlan_tag >> 9) & 0x8);
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001603 ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
1604 ptpd->word3 |= (vlan_tag & TPD_VL_TAGGED_MASK) <<
1605 TPD_VL_TAGGED_SHIFT;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001606 }
1607
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001608 tso = atl1_tso(adapter, skb, ptpd);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001609 if (tso < 0) {
1610 spin_unlock_irqrestore(&adapter->lock, flags);
1611 dev_kfree_skb_any(skb);
1612 return NETDEV_TX_OK;
1613 }
1614
1615 if (!tso) {
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001616 ret_val = atl1_tx_csum(adapter, skb, ptpd);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001617 if (ret_val < 0) {
1618 spin_unlock_irqrestore(&adapter->lock, flags);
1619 dev_kfree_skb_any(skb);
1620 return NETDEV_TX_OK;
1621 }
1622 }
1623
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001624 atl1_tx_map(adapter, skb, ptpd);
1625 atl1_tx_queue(adapter, count, ptpd);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001626 atl1_update_mailbox(adapter);
Jay Cliburn401c0aa2008-02-02 19:50:07 -06001627 spin_unlock_irqrestore(&adapter->lock, flags);
1628 netdev->trans_start = jiffies;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001629 return NETDEV_TX_OK;
1630}
1631
1632/*
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001633 * atl1_intr - Interrupt Handler
1634 * @irq: interrupt number
1635 * @data: pointer to a network interface device structure
1636 * @pt_regs: CPU registers structure
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001637 */
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001638static irqreturn_t atl1_intr(int irq, void *data)
1639{
1640 struct atl1_adapter *adapter = netdev_priv(data);
1641 u32 status;
1642 u8 update_rx;
1643 int max_ints = 10;
1644
1645 status = adapter->cmb.cmb->int_stats;
1646 if (!status)
1647 return IRQ_NONE;
1648
1649 update_rx = 0;
1650
1651 do {
1652 /* clear CMB interrupt status at once */
1653 adapter->cmb.cmb->int_stats = 0;
1654
1655 if (status & ISR_GPHY) /* clear phy status */
Jay Cliburn305282b2008-02-02 19:50:04 -06001656 atlx_clear_phy_int(adapter);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001657
1658 /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
1659 iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
1660
1661 /* check if SMB intr */
1662 if (status & ISR_SMB)
1663 atl1_inc_smb(adapter);
1664
1665 /* check if PCIE PHY Link down */
1666 if (status & ISR_PHY_LINKDOWN) {
Jay Cliburn460578b2008-02-02 19:50:09 -06001667 if (netif_msg_intr(adapter))
1668 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1669 "pcie phy link down %x\n", status);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001670 if (netif_running(adapter->netdev)) { /* reset MAC */
1671 iowrite32(0, adapter->hw.hw_addr + REG_IMR);
1672 schedule_work(&adapter->pcie_dma_to_rst_task);
1673 return IRQ_HANDLED;
1674 }
1675 }
1676
1677 /* check if DMA read/write error ? */
1678 if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
Jay Cliburn460578b2008-02-02 19:50:09 -06001679 if (netif_msg_intr(adapter))
1680 dev_printk(KERN_DEBUG, &adapter->pdev->dev,
1681 "pcie DMA r/w error (status = 0x%x)\n",
1682 status);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001683 iowrite32(0, adapter->hw.hw_addr + REG_IMR);
1684 schedule_work(&adapter->pcie_dma_to_rst_task);
1685 return IRQ_HANDLED;
1686 }
1687
1688 /* link event */
1689 if (status & ISR_GPHY) {
1690 adapter->soft_stats.tx_carrier_errors++;
1691 atl1_check_for_link(adapter);
1692 }
1693
1694 /* transmit event */
1695 if (status & ISR_CMB_TX)
1696 atl1_intr_tx(adapter);
1697
1698 /* rx exception */
1699 if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
1700 ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
1701 ISR_HOST_RRD_OV | ISR_CMB_RX))) {
1702 if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
1703 ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
1704 ISR_HOST_RRD_OV))
Jay Cliburn460578b2008-02-02 19:50:09 -06001705 if (netif_msg_intr(adapter))
1706 dev_printk(KERN_DEBUG,
1707 &adapter->pdev->dev,
1708 "rx exception, ISR = 0x%x\n",
1709 status);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001710 atl1_intr_rx(adapter);
1711 }
1712
1713 if (--max_ints < 0)
1714 break;
1715
1716 } while ((status = adapter->cmb.cmb->int_stats));
1717
1718 /* re-enable Interrupt */
1719 iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
1720 return IRQ_HANDLED;
1721}
1722
1723/*
1724 * atl1_watchdog - Timer Call-back
1725 * @data: pointer to netdev cast into an unsigned long
1726 */
1727static void atl1_watchdog(unsigned long data)
1728{
1729 struct atl1_adapter *adapter = (struct atl1_adapter *)data;
1730
1731 /* Reset the timer */
1732 mod_timer(&adapter->watchdog_timer, jiffies + 2 * HZ);
1733}
1734
1735/*
1736 * atl1_phy_config - Timer Call-back
1737 * @data: pointer to netdev cast into an unsigned long
1738 */
1739static void atl1_phy_config(unsigned long data)
1740{
1741 struct atl1_adapter *adapter = (struct atl1_adapter *)data;
1742 struct atl1_hw *hw = &adapter->hw;
1743 unsigned long flags;
1744
1745 spin_lock_irqsave(&adapter->lock, flags);
1746 adapter->phy_timer_pending = false;
1747 atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
Jay Cliburn305282b2008-02-02 19:50:04 -06001748 atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001749 atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
1750 spin_unlock_irqrestore(&adapter->lock, flags);
1751}
1752
1753/*
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001754 * Orphaned vendor comment left intact here:
1755 * <vendor comment>
1756 * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
1757 * will assert. We do soft reset <0x1400=1> according
1758 * with the SPEC. BUT, it seemes that PCIE or DMA
1759 * state-machine will not be reset. DMAR_TO_INT will
1760 * assert again and again.
1761 * </vendor comment>
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001762 */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001763
Jay Cliburn0dde4ef2008-02-02 19:50:11 -06001764static int atl1_reset(struct atl1_adapter *adapter)
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001765{
1766 int ret;
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001767 ret = atl1_reset_hw(&adapter->hw);
Jay Cliburn305282b2008-02-02 19:50:04 -06001768 if (ret)
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001769 return ret;
1770 return atl1_init_hw(&adapter->hw);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001771}
1772
Jay Cliburn0dde4ef2008-02-02 19:50:11 -06001773static s32 atl1_up(struct atl1_adapter *adapter)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001774{
1775 struct net_device *netdev = adapter->netdev;
1776 int err;
1777 int irq_flags = IRQF_SAMPLE_RANDOM;
1778
1779 /* hardware has been reset, we need to reload some things */
Jay Cliburn305282b2008-02-02 19:50:04 -06001780 atlx_set_multi(netdev);
Jay Cliburn2ca13da2007-07-15 11:03:28 -05001781 atl1_init_ring_ptrs(adapter);
Jay Cliburn305282b2008-02-02 19:50:04 -06001782 atlx_restore_vlan(adapter);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001783 err = atl1_alloc_rx_buffers(adapter);
Jay Cliburn305282b2008-02-02 19:50:04 -06001784 if (unlikely(!err))
1785 /* no RX BUFFER allocated */
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001786 return -ENOMEM;
1787
1788 if (unlikely(atl1_configure(adapter))) {
1789 err = -EIO;
1790 goto err_up;
1791 }
1792
1793 err = pci_enable_msi(adapter->pdev);
1794 if (err) {
Jay Cliburn460578b2008-02-02 19:50:09 -06001795 if (netif_msg_ifup(adapter))
1796 dev_info(&adapter->pdev->dev,
1797 "Unable to enable MSI: %d\n", err);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001798 irq_flags |= IRQF_SHARED;
1799 }
1800
1801 err = request_irq(adapter->pdev->irq, &atl1_intr, irq_flags,
1802 netdev->name, netdev);
1803 if (unlikely(err))
1804 goto err_up;
1805
1806 mod_timer(&adapter->watchdog_timer, jiffies);
Jay Cliburn305282b2008-02-02 19:50:04 -06001807 atlx_irq_enable(adapter);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001808 atl1_check_link(adapter);
1809 return 0;
1810
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001811err_up:
1812 pci_disable_msi(adapter->pdev);
1813 /* free rx_buffers */
1814 atl1_clean_rx_ring(adapter);
1815 return err;
1816}
1817
Jay Cliburn0dde4ef2008-02-02 19:50:11 -06001818static void atl1_down(struct atl1_adapter *adapter)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001819{
1820 struct net_device *netdev = adapter->netdev;
1821
1822 del_timer_sync(&adapter->watchdog_timer);
1823 del_timer_sync(&adapter->phy_config_timer);
1824 adapter->phy_timer_pending = false;
1825
Jay Cliburn305282b2008-02-02 19:50:04 -06001826 atlx_irq_disable(adapter);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001827 free_irq(adapter->pdev->irq, netdev);
1828 pci_disable_msi(adapter->pdev);
1829 atl1_reset_hw(&adapter->hw);
1830 adapter->cmb.cmb->int_stats = 0;
1831
1832 adapter->link_speed = SPEED_0;
1833 adapter->link_duplex = -1;
1834 netif_carrier_off(netdev);
1835 netif_stop_queue(netdev);
1836
1837 atl1_clean_tx_ring(adapter);
1838 atl1_clean_rx_ring(adapter);
1839}
1840
Jay Cliburn0dde4ef2008-02-02 19:50:11 -06001841static void atl1_tx_timeout_task(struct work_struct *work)
1842{
1843 struct atl1_adapter *adapter =
1844 container_of(work, struct atl1_adapter, tx_timeout_task);
1845 struct net_device *netdev = adapter->netdev;
1846
1847 netif_device_detach(netdev);
1848 atl1_down(adapter);
1849 atl1_up(adapter);
1850 netif_device_attach(netdev);
1851}
1852
1853/*
1854 * atl1_change_mtu - Change the Maximum Transfer Unit
1855 * @netdev: network interface device structure
1856 * @new_mtu: new value for maximum frame size
1857 *
1858 * Returns 0 on success, negative on failure
1859 */
1860static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
1861{
1862 struct atl1_adapter *adapter = netdev_priv(netdev);
1863 int old_mtu = netdev->mtu;
1864 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
1865
1866 if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
1867 (max_frame > MAX_JUMBO_FRAME_SIZE)) {
1868 if (netif_msg_link(adapter))
1869 dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
1870 return -EINVAL;
1871 }
1872
1873 adapter->hw.max_frame_size = max_frame;
1874 adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
1875 adapter->rx_buffer_len = (max_frame + 7) & ~7;
1876 adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
1877
1878 netdev->mtu = new_mtu;
1879 if ((old_mtu != new_mtu) && netif_running(netdev)) {
1880 atl1_down(adapter);
1881 atl1_up(adapter);
1882 }
1883
1884 return 0;
1885}
1886
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001887/*
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05001888 * atl1_open - Called when a network interface is made active
1889 * @netdev: network interface device structure
1890 *
1891 * Returns 0 on success, negative value on failure
1892 *
1893 * The open entry point is called when a network interface is made
1894 * active by the system (IFF_UP). At this point all resources needed
1895 * for transmit and receive operations are allocated, the interrupt
1896 * handler is registered with the OS, the watchdog timer is started,
1897 * and the stack is notified that the interface is ready.
1898 */
1899static int atl1_open(struct net_device *netdev)
1900{
1901 struct atl1_adapter *adapter = netdev_priv(netdev);
1902 int err;
1903
1904 /* allocate transmit descriptors */
1905 err = atl1_setup_ring_resources(adapter);
1906 if (err)
1907 return err;
1908
1909 err = atl1_up(adapter);
1910 if (err)
1911 goto err_up;
1912
1913 return 0;
1914
1915err_up:
1916 atl1_reset(adapter);
1917 return err;
1918}
1919
1920/*
1921 * atl1_close - Disables a network interface
1922 * @netdev: network interface device structure
1923 *
1924 * Returns 0, this is not allowed to fail
1925 *
1926 * The close entry point is called when an interface is de-activated
1927 * by the OS. The hardware is still under the drivers control, but
1928 * needs to be disabled. A global MAC reset is issued to stop the
1929 * hardware, and all transmit and receive resources are freed.
1930 */
1931static int atl1_close(struct net_device *netdev)
1932{
1933 struct atl1_adapter *adapter = netdev_priv(netdev);
1934 atl1_down(adapter);
1935 atl1_free_ring_resources(adapter);
1936 return 0;
1937}
1938
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001939#ifdef CONFIG_PM
1940static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
1941{
1942 struct net_device *netdev = pci_get_drvdata(pdev);
1943 struct atl1_adapter *adapter = netdev_priv(netdev);
1944 struct atl1_hw *hw = &adapter->hw;
1945 u32 ctrl = 0;
1946 u32 wufc = adapter->wol;
1947
1948 netif_device_detach(netdev);
1949 if (netif_running(netdev))
1950 atl1_down(adapter);
1951
1952 atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
1953 atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
1954 if (ctrl & BMSR_LSTATUS)
Jay Cliburn305282b2008-02-02 19:50:04 -06001955 wufc &= ~ATLX_WUFC_LNKC;
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001956
1957 /* reduce speed to 10/100M */
1958 if (wufc) {
1959 atl1_phy_enter_power_saving(hw);
1960 /* if resume, let driver to re- setup link */
1961 hw->phy_configured = false;
1962 atl1_set_mac_addr(hw);
Jay Cliburn305282b2008-02-02 19:50:04 -06001963 atlx_set_multi(netdev);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001964
1965 ctrl = 0;
1966 /* turn on magic packet wol */
Jay Cliburn305282b2008-02-02 19:50:04 -06001967 if (wufc & ATLX_WUFC_MAG)
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001968 ctrl = WOL_MAGIC_EN | WOL_MAGIC_PME_EN;
1969
1970 /* turn on Link change WOL */
Jay Cliburn305282b2008-02-02 19:50:04 -06001971 if (wufc & ATLX_WUFC_LNKC)
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001972 ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
1973 iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
1974
1975 /* turn on all-multi mode if wake on multicast is enabled */
1976 ctrl = ioread32(hw->hw_addr + REG_MAC_CTRL);
1977 ctrl &= ~MAC_CTRL_DBG;
1978 ctrl &= ~MAC_CTRL_PROMIS_EN;
Jay Cliburn305282b2008-02-02 19:50:04 -06001979 if (wufc & ATLX_WUFC_MC)
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001980 ctrl |= MAC_CTRL_MC_ALL_EN;
1981 else
1982 ctrl &= ~MAC_CTRL_MC_ALL_EN;
1983
1984 /* turn on broadcast mode if wake on-BC is enabled */
Jay Cliburn305282b2008-02-02 19:50:04 -06001985 if (wufc & ATLX_WUFC_BC)
Jay Cliburn05ffdd72007-07-15 11:03:29 -05001986 ctrl |= MAC_CTRL_BC_EN;
1987 else
1988 ctrl &= ~MAC_CTRL_BC_EN;
1989
1990 /* enable RX */
1991 ctrl |= MAC_CTRL_RX_EN;
1992 iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
1993 pci_enable_wake(pdev, PCI_D3hot, 1);
1994 pci_enable_wake(pdev, PCI_D3cold, 1);
1995 } else {
1996 iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
1997 pci_enable_wake(pdev, PCI_D3hot, 0);
1998 pci_enable_wake(pdev, PCI_D3cold, 0);
1999 }
2000
2001 pci_save_state(pdev);
2002 pci_disable_device(pdev);
2003
2004 pci_set_power_state(pdev, PCI_D3hot);
2005
2006 return 0;
2007}
2008
2009static int atl1_resume(struct pci_dev *pdev)
2010{
2011 struct net_device *netdev = pci_get_drvdata(pdev);
2012 struct atl1_adapter *adapter = netdev_priv(netdev);
Jay Cliburn305282b2008-02-02 19:50:04 -06002013 u32 err;
Jay Cliburn05ffdd72007-07-15 11:03:29 -05002014
Jay Cliburn305282b2008-02-02 19:50:04 -06002015 pci_set_power_state(pdev, PCI_D0);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05002016 pci_restore_state(pdev);
2017
Jay Cliburn305282b2008-02-02 19:50:04 -06002018 /* FIXME: check and handle */
2019 err = pci_enable_device(pdev);
Jay Cliburn05ffdd72007-07-15 11:03:29 -05002020 pci_enable_wake(pdev, PCI_D3hot, 0);
2021 pci_enable_wake(pdev, PCI_D3cold, 0);
2022
2023 iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
2024 atl1_reset(adapter);
2025
2026 if (netif_running(netdev))
2027 atl1_up(adapter);
2028 netif_device_attach(netdev);
2029
2030 atl1_via_workaround(adapter);
2031
2032 return 0;
2033}
2034#else
2035#define atl1_suspend NULL
2036#define atl1_resume NULL
2037#endif
2038
Alexey Dobriyan497f0502007-05-09 18:52:35 +04002039#ifdef CONFIG_NET_POLL_CONTROLLER
2040static void atl1_poll_controller(struct net_device *netdev)
2041{
2042 disable_irq(netdev->irq);
2043 atl1_intr(netdev->irq, netdev);
2044 enable_irq(netdev->irq);
2045}
2046#endif
2047
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002048/*
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002049 * atl1_probe - Device Initialization Routine
2050 * @pdev: PCI device information struct
2051 * @ent: entry in atl1_pci_tbl
2052 *
2053 * Returns 0 on success, negative on failure
2054 *
2055 * atl1_probe initializes an adapter identified by a pci_dev structure.
2056 * The OS initialization, configuring of the adapter private structure,
2057 * and a hardware reset occur.
2058 */
2059static int __devinit atl1_probe(struct pci_dev *pdev,
Jay Cliburn53ffb422007-07-15 11:03:27 -05002060 const struct pci_device_id *ent)
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002061{
2062 struct net_device *netdev;
2063 struct atl1_adapter *adapter;
2064 static int cards_found = 0;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002065 int err;
2066
2067 err = pci_enable_device(pdev);
2068 if (err)
2069 return err;
2070
Luca Tettamanti5f08e462007-09-07 20:25:01 -04002071 /*
Chris Snookcdcc5202007-09-20 15:57:15 -04002072 * The atl1 chip can DMA to 64-bit addresses, but it uses a single
2073 * shared register for the high 32 bits, so only a single, aligned,
2074 * 4 GB physical address range can be used at a time.
2075 *
2076 * Supporting 64-bit DMA on this hardware is more trouble than it's
2077 * worth. It is far easier to limit to 32-bit DMA than update
2078 * various kernel subsystems to support the mechanics required by a
2079 * fixed-high-32-bit system.
Luca Tettamanti5f08e462007-09-07 20:25:01 -04002080 */
2081 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002082 if (err) {
Luca Tettamanti5f08e462007-09-07 20:25:01 -04002083 dev_err(&pdev->dev, "no usable DMA configuration\n");
2084 goto err_dma;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002085 }
Jay Cliburn305282b2008-02-02 19:50:04 -06002086 /*
2087 * Mark all PCI regions associated with PCI device
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002088 * pdev as being reserved by owner atl1_driver_name
2089 */
Jay Cliburn305282b2008-02-02 19:50:04 -06002090 err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002091 if (err)
2092 goto err_request_regions;
2093
Jay Cliburn305282b2008-02-02 19:50:04 -06002094 /*
2095 * Enables bus-mastering on the device and calls
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002096 * pcibios_set_master to do the needed arch specific settings
2097 */
2098 pci_set_master(pdev);
2099
2100 netdev = alloc_etherdev(sizeof(struct atl1_adapter));
2101 if (!netdev) {
2102 err = -ENOMEM;
2103 goto err_alloc_etherdev;
2104 }
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002105 SET_NETDEV_DEV(netdev, &pdev->dev);
2106
2107 pci_set_drvdata(pdev, netdev);
2108 adapter = netdev_priv(netdev);
2109 adapter->netdev = netdev;
2110 adapter->pdev = pdev;
2111 adapter->hw.back = adapter;
Jay Cliburn460578b2008-02-02 19:50:09 -06002112 adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002113
2114 adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
2115 if (!adapter->hw.hw_addr) {
2116 err = -EIO;
2117 goto err_pci_iomap;
2118 }
2119 /* get device revision number */
Jay Cliburn1e006362007-04-29 21:42:10 -05002120 adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
Jay Cliburn53ffb422007-07-15 11:03:27 -05002121 (REG_MASTER_CTRL + 2));
Jay Cliburn460578b2008-02-02 19:50:09 -06002122 if (netif_msg_probe(adapter))
2123 dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002124
2125 /* set default ring resource counts */
2126 adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
2127 adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
2128
2129 adapter->mii.dev = netdev;
2130 adapter->mii.mdio_read = mdio_read;
2131 adapter->mii.mdio_write = mdio_write;
2132 adapter->mii.phy_id_mask = 0x1f;
2133 adapter->mii.reg_num_mask = 0x1f;
2134
2135 netdev->open = &atl1_open;
2136 netdev->stop = &atl1_close;
2137 netdev->hard_start_xmit = &atl1_xmit_frame;
Jay Cliburn305282b2008-02-02 19:50:04 -06002138 netdev->get_stats = &atlx_get_stats;
2139 netdev->set_multicast_list = &atlx_set_multi;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002140 netdev->set_mac_address = &atl1_set_mac;
2141 netdev->change_mtu = &atl1_change_mtu;
Jay Cliburn305282b2008-02-02 19:50:04 -06002142 netdev->do_ioctl = &atlx_ioctl;
2143 netdev->tx_timeout = &atlx_tx_timeout;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002144 netdev->watchdog_timeo = 5 * HZ;
Alexey Dobriyan497f0502007-05-09 18:52:35 +04002145#ifdef CONFIG_NET_POLL_CONTROLLER
2146 netdev->poll_controller = atl1_poll_controller;
2147#endif
Jay Cliburn305282b2008-02-02 19:50:04 -06002148 netdev->vlan_rx_register = atlx_vlan_rx_register;
Stephen Hemmingercb434e32007-06-01 09:44:00 -07002149
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002150 netdev->ethtool_ops = &atl1_ethtool_ops;
2151 adapter->bd_number = cards_found;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002152
2153 /* setup the private structure */
2154 err = atl1_sw_init(adapter);
2155 if (err)
2156 goto err_common;
2157
2158 netdev->features = NETIF_F_HW_CSUM;
2159 netdev->features |= NETIF_F_SG;
2160 netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
Jay Cliburn9d90fb12008-02-02 19:50:05 -06002161 netdev->features |= NETIF_F_TSO;
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002162 netdev->features |= NETIF_F_LLTX;
2163
2164 /*
2165 * patch for some L1 of old version,
2166 * the final version of L1 may not need these
2167 * patches
2168 */
2169 /* atl1_pcie_patch(adapter); */
2170
2171 /* really reset GPHY core */
Jay Cliburn305282b2008-02-02 19:50:04 -06002172 iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002173
2174 /*
2175 * reset the controller to
2176 * put the device in a known good starting state
2177 */
2178 if (atl1_reset_hw(&adapter->hw)) {
2179 err = -EIO;
2180 goto err_common;
2181 }
2182
2183 /* copy the MAC address out of the EEPROM */
2184 atl1_read_mac_addr(&adapter->hw);
2185 memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
2186
2187 if (!is_valid_ether_addr(netdev->dev_addr)) {
2188 err = -EIO;
2189 goto err_common;
2190 }
2191
2192 atl1_check_options(adapter);
2193
2194 /* pre-init the MAC, and setup link */
2195 err = atl1_init_hw(&adapter->hw);
2196 if (err) {
2197 err = -EIO;
2198 goto err_common;
2199 }
2200
2201 atl1_pcie_patch(adapter);
2202 /* assume we have no link for now */
2203 netif_carrier_off(netdev);
2204 netif_stop_queue(netdev);
2205
2206 init_timer(&adapter->watchdog_timer);
2207 adapter->watchdog_timer.function = &atl1_watchdog;
2208 adapter->watchdog_timer.data = (unsigned long)adapter;
2209
2210 init_timer(&adapter->phy_config_timer);
2211 adapter->phy_config_timer.function = &atl1_phy_config;
2212 adapter->phy_config_timer.data = (unsigned long)adapter;
2213 adapter->phy_timer_pending = false;
2214
2215 INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
2216
Jay Cliburn305282b2008-02-02 19:50:04 -06002217 INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002218
2219 INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
2220
2221 err = register_netdev(netdev);
2222 if (err)
2223 goto err_common;
2224
2225 cards_found++;
2226 atl1_via_workaround(adapter);
2227 return 0;
2228
2229err_common:
2230 pci_iounmap(pdev, adapter->hw.hw_addr);
2231err_pci_iomap:
2232 free_netdev(netdev);
2233err_alloc_etherdev:
2234 pci_release_regions(pdev);
2235err_dma:
2236err_request_regions:
2237 pci_disable_device(pdev);
2238 return err;
2239}
2240
2241/*
2242 * atl1_remove - Device Removal Routine
2243 * @pdev: PCI device information struct
2244 *
2245 * atl1_remove is called by the PCI subsystem to alert the driver
2246 * that it should release a PCI device. The could be caused by a
2247 * Hot-Plug event, or because the driver is going to be removed from
2248 * memory.
2249 */
2250static void __devexit atl1_remove(struct pci_dev *pdev)
2251{
2252 struct net_device *netdev = pci_get_drvdata(pdev);
2253 struct atl1_adapter *adapter;
2254 /* Device not available. Return. */
2255 if (!netdev)
2256 return;
2257
2258 adapter = netdev_priv(netdev);
Chris Snook8c754a02007-03-28 20:51:51 -04002259
Jay Cliburn305282b2008-02-02 19:50:04 -06002260 /*
2261 * Some atl1 boards lack persistent storage for their MAC, and get it
Chris Snook8c754a02007-03-28 20:51:51 -04002262 * from the BIOS during POST. If we've been messing with the MAC
2263 * address, we need to save the permanent one.
2264 */
2265 if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
Jay Cliburn53ffb422007-07-15 11:03:27 -05002266 memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
2267 ETH_ALEN);
Chris Snook8c754a02007-03-28 20:51:51 -04002268 atl1_set_mac_addr(&adapter->hw);
2269 }
2270
Jay Cliburn305282b2008-02-02 19:50:04 -06002271 iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002272 unregister_netdev(netdev);
2273 pci_iounmap(pdev, adapter->hw.hw_addr);
2274 pci_release_regions(pdev);
2275 free_netdev(netdev);
2276 pci_disable_device(pdev);
2277}
2278
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002279static struct pci_driver atl1_driver = {
Jay Cliburn305282b2008-02-02 19:50:04 -06002280 .name = ATLX_DRIVER_NAME,
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002281 .id_table = atl1_pci_tbl,
2282 .probe = atl1_probe,
2283 .remove = __devexit_p(atl1_remove),
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002284 .suspend = atl1_suspend,
2285 .resume = atl1_resume
2286};
2287
2288/*
2289 * atl1_exit_module - Driver Exit Cleanup Routine
2290 *
2291 * atl1_exit_module is called just before the driver is removed
2292 * from memory.
2293 */
2294static void __exit atl1_exit_module(void)
2295{
2296 pci_unregister_driver(&atl1_driver);
2297}
2298
2299/*
2300 * atl1_init_module - Driver Registration Routine
2301 *
2302 * atl1_init_module is the first routine called when the driver is
2303 * loaded. All it does is register with the PCI subsystem.
2304 */
2305static int __init atl1_init_module(void)
2306{
Jay Cliburnf3cc28c2007-02-08 10:42:37 -05002307 return pci_register_driver(&atl1_driver);
2308}
2309
2310module_init(atl1_init_module);
2311module_exit(atl1_exit_module);
Jay Cliburn305282b2008-02-02 19:50:04 -06002312
2313struct atl1_stats {
2314 char stat_string[ETH_GSTRING_LEN];
2315 int sizeof_stat;
2316 int stat_offset;
2317};
2318
2319#define ATL1_STAT(m) \
2320 sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
2321
2322static struct atl1_stats atl1_gstrings_stats[] = {
2323 {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
2324 {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
2325 {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
2326 {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
2327 {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
2328 {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
2329 {"rx_dropped", ATL1_STAT(net_stats.rx_dropped)},
2330 {"tx_dropped", ATL1_STAT(net_stats.tx_dropped)},
2331 {"multicast", ATL1_STAT(soft_stats.multicast)},
2332 {"collisions", ATL1_STAT(soft_stats.collisions)},
2333 {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
2334 {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
2335 {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
2336 {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
2337 {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
2338 {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
2339 {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
2340 {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
2341 {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
2342 {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
2343 {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
2344 {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
2345 {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
2346 {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
2347 {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
2348 {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
2349 {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
2350 {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
2351 {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
2352 {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
2353 {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
2354};
2355
2356static void atl1_get_ethtool_stats(struct net_device *netdev,
2357 struct ethtool_stats *stats, u64 *data)
2358{
2359 struct atl1_adapter *adapter = netdev_priv(netdev);
2360 int i;
2361 char *p;
2362
2363 for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
2364 p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
2365 data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
2366 sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
2367 }
2368
2369}
2370
2371static int atl1_get_sset_count(struct net_device *netdev, int sset)
2372{
2373 switch (sset) {
2374 case ETH_SS_STATS:
2375 return ARRAY_SIZE(atl1_gstrings_stats);
2376 default:
2377 return -EOPNOTSUPP;
2378 }
2379}
2380
2381static int atl1_get_settings(struct net_device *netdev,
2382 struct ethtool_cmd *ecmd)
2383{
2384 struct atl1_adapter *adapter = netdev_priv(netdev);
2385 struct atl1_hw *hw = &adapter->hw;
2386
2387 ecmd->supported = (SUPPORTED_10baseT_Half |
2388 SUPPORTED_10baseT_Full |
2389 SUPPORTED_100baseT_Half |
2390 SUPPORTED_100baseT_Full |
2391 SUPPORTED_1000baseT_Full |
2392 SUPPORTED_Autoneg | SUPPORTED_TP);
2393 ecmd->advertising = ADVERTISED_TP;
2394 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
2395 hw->media_type == MEDIA_TYPE_1000M_FULL) {
2396 ecmd->advertising |= ADVERTISED_Autoneg;
2397 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
2398 ecmd->advertising |= ADVERTISED_Autoneg;
2399 ecmd->advertising |=
2400 (ADVERTISED_10baseT_Half |
2401 ADVERTISED_10baseT_Full |
2402 ADVERTISED_100baseT_Half |
2403 ADVERTISED_100baseT_Full |
2404 ADVERTISED_1000baseT_Full);
2405 } else
2406 ecmd->advertising |= (ADVERTISED_1000baseT_Full);
2407 }
2408 ecmd->port = PORT_TP;
2409 ecmd->phy_address = 0;
2410 ecmd->transceiver = XCVR_INTERNAL;
2411
2412 if (netif_carrier_ok(adapter->netdev)) {
2413 u16 link_speed, link_duplex;
2414 atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
2415 ecmd->speed = link_speed;
2416 if (link_duplex == FULL_DUPLEX)
2417 ecmd->duplex = DUPLEX_FULL;
2418 else
2419 ecmd->duplex = DUPLEX_HALF;
2420 } else {
2421 ecmd->speed = -1;
2422 ecmd->duplex = -1;
2423 }
2424 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
2425 hw->media_type == MEDIA_TYPE_1000M_FULL)
2426 ecmd->autoneg = AUTONEG_ENABLE;
2427 else
2428 ecmd->autoneg = AUTONEG_DISABLE;
2429
2430 return 0;
2431}
2432
2433static int atl1_set_settings(struct net_device *netdev,
2434 struct ethtool_cmd *ecmd)
2435{
2436 struct atl1_adapter *adapter = netdev_priv(netdev);
2437 struct atl1_hw *hw = &adapter->hw;
2438 u16 phy_data;
2439 int ret_val = 0;
2440 u16 old_media_type = hw->media_type;
2441
2442 if (netif_running(adapter->netdev)) {
Jay Cliburn460578b2008-02-02 19:50:09 -06002443 if (netif_msg_link(adapter))
2444 dev_dbg(&adapter->pdev->dev,
2445 "ethtool shutting down adapter\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06002446 atl1_down(adapter);
2447 }
2448
2449 if (ecmd->autoneg == AUTONEG_ENABLE)
2450 hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
2451 else {
2452 if (ecmd->speed == SPEED_1000) {
2453 if (ecmd->duplex != DUPLEX_FULL) {
Jay Cliburn460578b2008-02-02 19:50:09 -06002454 if (netif_msg_link(adapter))
2455 dev_warn(&adapter->pdev->dev,
2456 "1000M half is invalid\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06002457 ret_val = -EINVAL;
2458 goto exit_sset;
2459 }
2460 hw->media_type = MEDIA_TYPE_1000M_FULL;
2461 } else if (ecmd->speed == SPEED_100) {
2462 if (ecmd->duplex == DUPLEX_FULL)
2463 hw->media_type = MEDIA_TYPE_100M_FULL;
2464 else
2465 hw->media_type = MEDIA_TYPE_100M_HALF;
2466 } else {
2467 if (ecmd->duplex == DUPLEX_FULL)
2468 hw->media_type = MEDIA_TYPE_10M_FULL;
2469 else
2470 hw->media_type = MEDIA_TYPE_10M_HALF;
2471 }
2472 }
2473 switch (hw->media_type) {
2474 case MEDIA_TYPE_AUTO_SENSOR:
2475 ecmd->advertising =
2476 ADVERTISED_10baseT_Half |
2477 ADVERTISED_10baseT_Full |
2478 ADVERTISED_100baseT_Half |
2479 ADVERTISED_100baseT_Full |
2480 ADVERTISED_1000baseT_Full |
2481 ADVERTISED_Autoneg | ADVERTISED_TP;
2482 break;
2483 case MEDIA_TYPE_1000M_FULL:
2484 ecmd->advertising =
2485 ADVERTISED_1000baseT_Full |
2486 ADVERTISED_Autoneg | ADVERTISED_TP;
2487 break;
2488 default:
2489 ecmd->advertising = 0;
2490 break;
2491 }
2492 if (atl1_phy_setup_autoneg_adv(hw)) {
2493 ret_val = -EINVAL;
Jay Cliburn460578b2008-02-02 19:50:09 -06002494 if (netif_msg_link(adapter))
2495 dev_warn(&adapter->pdev->dev,
2496 "invalid ethtool speed/duplex setting\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06002497 goto exit_sset;
2498 }
2499 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
2500 hw->media_type == MEDIA_TYPE_1000M_FULL)
2501 phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
2502 else {
2503 switch (hw->media_type) {
2504 case MEDIA_TYPE_100M_FULL:
2505 phy_data =
2506 MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
2507 MII_CR_RESET;
2508 break;
2509 case MEDIA_TYPE_100M_HALF:
2510 phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
2511 break;
2512 case MEDIA_TYPE_10M_FULL:
2513 phy_data =
2514 MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
2515 break;
2516 default:
2517 /* MEDIA_TYPE_10M_HALF: */
2518 phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
2519 break;
2520 }
2521 }
2522 atl1_write_phy_reg(hw, MII_BMCR, phy_data);
2523exit_sset:
2524 if (ret_val)
2525 hw->media_type = old_media_type;
2526
2527 if (netif_running(adapter->netdev)) {
Jay Cliburn460578b2008-02-02 19:50:09 -06002528 if (netif_msg_link(adapter))
2529 dev_dbg(&adapter->pdev->dev,
2530 "ethtool starting adapter\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06002531 atl1_up(adapter);
2532 } else if (!ret_val) {
Jay Cliburn460578b2008-02-02 19:50:09 -06002533 if (netif_msg_link(adapter))
2534 dev_dbg(&adapter->pdev->dev,
2535 "ethtool resetting adapter\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06002536 atl1_reset(adapter);
2537 }
2538 return ret_val;
2539}
2540
2541static void atl1_get_drvinfo(struct net_device *netdev,
2542 struct ethtool_drvinfo *drvinfo)
2543{
2544 struct atl1_adapter *adapter = netdev_priv(netdev);
2545
2546 strncpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
2547 strncpy(drvinfo->version, ATLX_DRIVER_VERSION,
2548 sizeof(drvinfo->version));
2549 strncpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
2550 strncpy(drvinfo->bus_info, pci_name(adapter->pdev),
2551 sizeof(drvinfo->bus_info));
2552 drvinfo->eedump_len = ATL1_EEDUMP_LEN;
2553}
2554
2555static void atl1_get_wol(struct net_device *netdev,
2556 struct ethtool_wolinfo *wol)
2557{
2558 struct atl1_adapter *adapter = netdev_priv(netdev);
2559
2560 wol->supported = WAKE_UCAST | WAKE_MCAST | WAKE_BCAST | WAKE_MAGIC;
2561 wol->wolopts = 0;
2562 if (adapter->wol & ATLX_WUFC_EX)
2563 wol->wolopts |= WAKE_UCAST;
2564 if (adapter->wol & ATLX_WUFC_MC)
2565 wol->wolopts |= WAKE_MCAST;
2566 if (adapter->wol & ATLX_WUFC_BC)
2567 wol->wolopts |= WAKE_BCAST;
2568 if (adapter->wol & ATLX_WUFC_MAG)
2569 wol->wolopts |= WAKE_MAGIC;
2570 return;
2571}
2572
2573static int atl1_set_wol(struct net_device *netdev,
2574 struct ethtool_wolinfo *wol)
2575{
2576 struct atl1_adapter *adapter = netdev_priv(netdev);
2577
2578 if (wol->wolopts & (WAKE_PHY | WAKE_ARP | WAKE_MAGICSECURE))
2579 return -EOPNOTSUPP;
2580 adapter->wol = 0;
2581 if (wol->wolopts & WAKE_UCAST)
2582 adapter->wol |= ATLX_WUFC_EX;
2583 if (wol->wolopts & WAKE_MCAST)
2584 adapter->wol |= ATLX_WUFC_MC;
2585 if (wol->wolopts & WAKE_BCAST)
2586 adapter->wol |= ATLX_WUFC_BC;
2587 if (wol->wolopts & WAKE_MAGIC)
2588 adapter->wol |= ATLX_WUFC_MAG;
2589 return 0;
2590}
2591
Jay Cliburn460578b2008-02-02 19:50:09 -06002592static u32 atl1_get_msglevel(struct net_device *netdev)
2593{
2594 struct atl1_adapter *adapter = netdev_priv(netdev);
2595 return adapter->msg_enable;
2596}
2597
2598static void atl1_set_msglevel(struct net_device *netdev, u32 value)
2599{
2600 struct atl1_adapter *adapter = netdev_priv(netdev);
2601 adapter->msg_enable = value;
2602}
2603
Jay Cliburnc67c9a22008-02-02 19:50:06 -06002604static int atl1_get_regs_len(struct net_device *netdev)
2605{
2606 return ATL1_REG_COUNT * sizeof(u32);
2607}
2608
2609static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
2610 void *p)
2611{
2612 struct atl1_adapter *adapter = netdev_priv(netdev);
2613 struct atl1_hw *hw = &adapter->hw;
2614 unsigned int i;
2615 u32 *regbuf = p;
2616
2617 for (i = 0; i < ATL1_REG_COUNT; i++) {
2618 /*
2619 * This switch statement avoids reserved regions
2620 * of register space.
2621 */
2622 switch (i) {
2623 case 6 ... 9:
2624 case 14:
2625 case 29 ... 31:
2626 case 34 ... 63:
2627 case 75 ... 127:
2628 case 136 ... 1023:
2629 case 1027 ... 1087:
2630 case 1091 ... 1151:
2631 case 1194 ... 1195:
2632 case 1200 ... 1201:
2633 case 1206 ... 1213:
2634 case 1216 ... 1279:
2635 case 1290 ... 1311:
2636 case 1323 ... 1343:
2637 case 1358 ... 1359:
2638 case 1368 ... 1375:
2639 case 1378 ... 1383:
2640 case 1388 ... 1391:
2641 case 1393 ... 1395:
2642 case 1402 ... 1403:
2643 case 1410 ... 1471:
2644 case 1522 ... 1535:
2645 /* reserved region; don't read it */
2646 regbuf[i] = 0;
2647 break;
2648 default:
2649 /* unreserved region */
2650 regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
2651 }
2652 }
2653}
2654
Jay Cliburn305282b2008-02-02 19:50:04 -06002655static void atl1_get_ringparam(struct net_device *netdev,
2656 struct ethtool_ringparam *ring)
2657{
2658 struct atl1_adapter *adapter = netdev_priv(netdev);
2659 struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
2660 struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
2661
2662 ring->rx_max_pending = ATL1_MAX_RFD;
2663 ring->tx_max_pending = ATL1_MAX_TPD;
2664 ring->rx_mini_max_pending = 0;
2665 ring->rx_jumbo_max_pending = 0;
2666 ring->rx_pending = rxdr->count;
2667 ring->tx_pending = txdr->count;
2668 ring->rx_mini_pending = 0;
2669 ring->rx_jumbo_pending = 0;
2670}
2671
2672static int atl1_set_ringparam(struct net_device *netdev,
2673 struct ethtool_ringparam *ring)
2674{
2675 struct atl1_adapter *adapter = netdev_priv(netdev);
2676 struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
2677 struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
2678 struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
2679
2680 struct atl1_tpd_ring tpd_old, tpd_new;
2681 struct atl1_rfd_ring rfd_old, rfd_new;
2682 struct atl1_rrd_ring rrd_old, rrd_new;
2683 struct atl1_ring_header rhdr_old, rhdr_new;
2684 int err;
2685
2686 tpd_old = adapter->tpd_ring;
2687 rfd_old = adapter->rfd_ring;
2688 rrd_old = adapter->rrd_ring;
2689 rhdr_old = adapter->ring_header;
2690
2691 if (netif_running(adapter->netdev))
2692 atl1_down(adapter);
2693
2694 rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
2695 rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
2696 rfdr->count;
2697 rfdr->count = (rfdr->count + 3) & ~3;
2698 rrdr->count = rfdr->count;
2699
2700 tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
2701 tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
2702 tpdr->count;
2703 tpdr->count = (tpdr->count + 3) & ~3;
2704
2705 if (netif_running(adapter->netdev)) {
2706 /* try to get new resources before deleting old */
2707 err = atl1_setup_ring_resources(adapter);
2708 if (err)
2709 goto err_setup_ring;
2710
2711 /*
2712 * save the new, restore the old in order to free it,
2713 * then restore the new back again
2714 */
2715
2716 rfd_new = adapter->rfd_ring;
2717 rrd_new = adapter->rrd_ring;
2718 tpd_new = adapter->tpd_ring;
2719 rhdr_new = adapter->ring_header;
2720 adapter->rfd_ring = rfd_old;
2721 adapter->rrd_ring = rrd_old;
2722 adapter->tpd_ring = tpd_old;
2723 adapter->ring_header = rhdr_old;
2724 atl1_free_ring_resources(adapter);
2725 adapter->rfd_ring = rfd_new;
2726 adapter->rrd_ring = rrd_new;
2727 adapter->tpd_ring = tpd_new;
2728 adapter->ring_header = rhdr_new;
2729
2730 err = atl1_up(adapter);
2731 if (err)
2732 return err;
2733 }
2734 return 0;
2735
2736err_setup_ring:
2737 adapter->rfd_ring = rfd_old;
2738 adapter->rrd_ring = rrd_old;
2739 adapter->tpd_ring = tpd_old;
2740 adapter->ring_header = rhdr_old;
2741 atl1_up(adapter);
2742 return err;
2743}
2744
2745static void atl1_get_pauseparam(struct net_device *netdev,
2746 struct ethtool_pauseparam *epause)
2747{
2748 struct atl1_adapter *adapter = netdev_priv(netdev);
2749 struct atl1_hw *hw = &adapter->hw;
2750
2751 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
2752 hw->media_type == MEDIA_TYPE_1000M_FULL) {
2753 epause->autoneg = AUTONEG_ENABLE;
2754 } else {
2755 epause->autoneg = AUTONEG_DISABLE;
2756 }
2757 epause->rx_pause = 1;
2758 epause->tx_pause = 1;
2759}
2760
2761static int atl1_set_pauseparam(struct net_device *netdev,
2762 struct ethtool_pauseparam *epause)
2763{
2764 struct atl1_adapter *adapter = netdev_priv(netdev);
2765 struct atl1_hw *hw = &adapter->hw;
2766
2767 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
2768 hw->media_type == MEDIA_TYPE_1000M_FULL) {
2769 epause->autoneg = AUTONEG_ENABLE;
2770 } else {
2771 epause->autoneg = AUTONEG_DISABLE;
2772 }
2773
2774 epause->rx_pause = 1;
2775 epause->tx_pause = 1;
2776
2777 return 0;
2778}
2779
2780/* FIXME: is this right? -- CHS */
2781static u32 atl1_get_rx_csum(struct net_device *netdev)
2782{
2783 return 1;
2784}
2785
2786static void atl1_get_strings(struct net_device *netdev, u32 stringset,
2787 u8 *data)
2788{
2789 u8 *p = data;
2790 int i;
2791
2792 switch (stringset) {
2793 case ETH_SS_STATS:
2794 for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
2795 memcpy(p, atl1_gstrings_stats[i].stat_string,
2796 ETH_GSTRING_LEN);
2797 p += ETH_GSTRING_LEN;
2798 }
2799 break;
2800 }
2801}
2802
2803static int atl1_nway_reset(struct net_device *netdev)
2804{
2805 struct atl1_adapter *adapter = netdev_priv(netdev);
2806 struct atl1_hw *hw = &adapter->hw;
2807
2808 if (netif_running(netdev)) {
2809 u16 phy_data;
2810 atl1_down(adapter);
2811
2812 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
2813 hw->media_type == MEDIA_TYPE_1000M_FULL) {
2814 phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
2815 } else {
2816 switch (hw->media_type) {
2817 case MEDIA_TYPE_100M_FULL:
2818 phy_data = MII_CR_FULL_DUPLEX |
2819 MII_CR_SPEED_100 | MII_CR_RESET;
2820 break;
2821 case MEDIA_TYPE_100M_HALF:
2822 phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
2823 break;
2824 case MEDIA_TYPE_10M_FULL:
2825 phy_data = MII_CR_FULL_DUPLEX |
2826 MII_CR_SPEED_10 | MII_CR_RESET;
2827 break;
2828 default:
2829 /* MEDIA_TYPE_10M_HALF */
2830 phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
2831 }
2832 }
2833 atl1_write_phy_reg(hw, MII_BMCR, phy_data);
2834 atl1_up(adapter);
2835 }
2836 return 0;
2837}
2838
2839const struct ethtool_ops atl1_ethtool_ops = {
2840 .get_settings = atl1_get_settings,
2841 .set_settings = atl1_set_settings,
2842 .get_drvinfo = atl1_get_drvinfo,
2843 .get_wol = atl1_get_wol,
2844 .set_wol = atl1_set_wol,
Jay Cliburn460578b2008-02-02 19:50:09 -06002845 .get_msglevel = atl1_get_msglevel,
2846 .set_msglevel = atl1_set_msglevel,
Jay Cliburnc67c9a22008-02-02 19:50:06 -06002847 .get_regs_len = atl1_get_regs_len,
2848 .get_regs = atl1_get_regs,
Jay Cliburn305282b2008-02-02 19:50:04 -06002849 .get_ringparam = atl1_get_ringparam,
2850 .set_ringparam = atl1_set_ringparam,
2851 .get_pauseparam = atl1_get_pauseparam,
Jay Cliburn401c0aa2008-02-02 19:50:07 -06002852 .set_pauseparam = atl1_set_pauseparam,
Jay Cliburn305282b2008-02-02 19:50:04 -06002853 .get_rx_csum = atl1_get_rx_csum,
2854 .set_tx_csum = ethtool_op_set_tx_hw_csum,
2855 .get_link = ethtool_op_get_link,
2856 .set_sg = ethtool_op_set_sg,
2857 .get_strings = atl1_get_strings,
2858 .nway_reset = atl1_nway_reset,
2859 .get_ethtool_stats = atl1_get_ethtool_stats,
2860 .get_sset_count = atl1_get_sset_count,
2861 .set_tso = ethtool_op_set_tso,
2862};
2863
2864/*
2865 * Reset the transmit and receive units; mask and clear all interrupts.
2866 * hw - Struct containing variables accessed by shared code
2867 * return : 0 or idle status (if error)
2868 */
2869s32 atl1_reset_hw(struct atl1_hw *hw)
2870{
2871 struct pci_dev *pdev = hw->back->pdev;
Jay Cliburn460578b2008-02-02 19:50:09 -06002872 struct atl1_adapter *adapter = hw->back;
Jay Cliburn305282b2008-02-02 19:50:04 -06002873 u32 icr;
2874 int i;
2875
2876 /*
2877 * Clear Interrupt mask to stop board from generating
2878 * interrupts & Clear any pending interrupt events
2879 */
2880 /*
2881 * iowrite32(0, hw->hw_addr + REG_IMR);
2882 * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
2883 */
2884
2885 /*
2886 * Issue Soft Reset to the MAC. This will reset the chip's
2887 * transmit, receive, DMA. It will not effect
2888 * the current PCI configuration. The global reset bit is self-
2889 * clearing, and should clear within a microsecond.
2890 */
2891 iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
2892 ioread32(hw->hw_addr + REG_MASTER_CTRL);
2893
2894 iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
2895 ioread16(hw->hw_addr + REG_PHY_ENABLE);
2896
2897 /* delay about 1ms */
2898 msleep(1);
2899
2900 /* Wait at least 10ms for All module to be Idle */
2901 for (i = 0; i < 10; i++) {
2902 icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
2903 if (!icr)
2904 break;
2905 /* delay 1 ms */
2906 msleep(1);
2907 /* FIXME: still the right way to do this? */
2908 cpu_relax();
2909 }
2910
2911 if (icr) {
Jay Cliburn460578b2008-02-02 19:50:09 -06002912 if (netif_msg_hw(adapter))
2913 dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
Jay Cliburn305282b2008-02-02 19:50:04 -06002914 return icr;
2915 }
2916
2917 return 0;
2918}
2919
2920/* function about EEPROM
2921 *
2922 * check_eeprom_exist
2923 * return 0 if eeprom exist
2924 */
2925static int atl1_check_eeprom_exist(struct atl1_hw *hw)
2926{
2927 u32 value;
2928 value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
2929 if (value & SPI_FLASH_CTRL_EN_VPD) {
2930 value &= ~SPI_FLASH_CTRL_EN_VPD;
2931 iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
2932 }
2933
2934 value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
2935 return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
2936}
2937
2938static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
2939{
2940 int i;
2941 u32 control;
2942
2943 if (offset & 3)
2944 /* address do not align */
2945 return false;
2946
2947 iowrite32(0, hw->hw_addr + REG_VPD_DATA);
2948 control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
2949 iowrite32(control, hw->hw_addr + REG_VPD_CAP);
2950 ioread32(hw->hw_addr + REG_VPD_CAP);
2951
2952 for (i = 0; i < 10; i++) {
2953 msleep(2);
2954 control = ioread32(hw->hw_addr + REG_VPD_CAP);
2955 if (control & VPD_CAP_VPD_FLAG)
2956 break;
2957 }
2958 if (control & VPD_CAP_VPD_FLAG) {
2959 *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
2960 return true;
2961 }
2962 /* timeout */
2963 return false;
2964}
2965
2966/*
2967 * Reads the value from a PHY register
2968 * hw - Struct containing variables accessed by shared code
2969 * reg_addr - address of the PHY register to read
2970 */
2971s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
2972{
2973 u32 val;
2974 int i;
2975
2976 val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
2977 MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
2978 MDIO_CLK_SEL_SHIFT;
2979 iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
2980 ioread32(hw->hw_addr + REG_MDIO_CTRL);
2981
2982 for (i = 0; i < MDIO_WAIT_TIMES; i++) {
2983 udelay(2);
2984 val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
2985 if (!(val & (MDIO_START | MDIO_BUSY)))
2986 break;
2987 }
2988 if (!(val & (MDIO_START | MDIO_BUSY))) {
2989 *phy_data = (u16) val;
2990 return 0;
2991 }
2992 return ATLX_ERR_PHY;
2993}
2994
2995#define CUSTOM_SPI_CS_SETUP 2
2996#define CUSTOM_SPI_CLK_HI 2
2997#define CUSTOM_SPI_CLK_LO 2
2998#define CUSTOM_SPI_CS_HOLD 2
2999#define CUSTOM_SPI_CS_HI 3
3000
3001static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
3002{
3003 int i;
3004 u32 value;
3005
3006 iowrite32(0, hw->hw_addr + REG_SPI_DATA);
3007 iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
3008
3009 value = SPI_FLASH_CTRL_WAIT_READY |
3010 (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
3011 SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
3012 SPI_FLASH_CTRL_CLK_HI_MASK) <<
3013 SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
3014 SPI_FLASH_CTRL_CLK_LO_MASK) <<
3015 SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
3016 SPI_FLASH_CTRL_CS_HOLD_MASK) <<
3017 SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
3018 SPI_FLASH_CTRL_CS_HI_MASK) <<
3019 SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
3020 SPI_FLASH_CTRL_INS_SHIFT;
3021
3022 iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
3023
3024 value |= SPI_FLASH_CTRL_START;
3025 iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
3026 ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
3027
3028 for (i = 0; i < 10; i++) {
3029 msleep(1);
3030 value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
3031 if (!(value & SPI_FLASH_CTRL_START))
3032 break;
3033 }
3034
3035 if (value & SPI_FLASH_CTRL_START)
3036 return false;
3037
3038 *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
3039
3040 return true;
3041}
3042
3043/*
3044 * get_permanent_address
3045 * return 0 if get valid mac address,
3046 */
3047static int atl1_get_permanent_address(struct atl1_hw *hw)
3048{
3049 u32 addr[2];
3050 u32 i, control;
3051 u16 reg;
3052 u8 eth_addr[ETH_ALEN];
3053 bool key_valid;
3054
3055 if (is_valid_ether_addr(hw->perm_mac_addr))
3056 return 0;
3057
3058 /* init */
3059 addr[0] = addr[1] = 0;
3060
3061 if (!atl1_check_eeprom_exist(hw)) {
3062 reg = 0;
3063 key_valid = false;
3064 /* Read out all EEPROM content */
3065 i = 0;
3066 while (1) {
3067 if (atl1_read_eeprom(hw, i + 0x100, &control)) {
3068 if (key_valid) {
3069 if (reg == REG_MAC_STA_ADDR)
3070 addr[0] = control;
3071 else if (reg == (REG_MAC_STA_ADDR + 4))
3072 addr[1] = control;
3073 key_valid = false;
3074 } else if ((control & 0xff) == 0x5A) {
3075 key_valid = true;
3076 reg = (u16) (control >> 16);
3077 } else
3078 break;
3079 } else
3080 /* read error */
3081 break;
3082 i += 4;
3083 }
3084
3085 *(u32 *) &eth_addr[2] = swab32(addr[0]);
3086 *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
3087 if (is_valid_ether_addr(eth_addr)) {
3088 memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
3089 return 0;
3090 }
3091 return 1;
3092 }
3093
3094 /* see if SPI FLAGS exist ? */
3095 addr[0] = addr[1] = 0;
3096 reg = 0;
3097 key_valid = false;
3098 i = 0;
3099 while (1) {
3100 if (atl1_spi_read(hw, i + 0x1f000, &control)) {
3101 if (key_valid) {
3102 if (reg == REG_MAC_STA_ADDR)
3103 addr[0] = control;
3104 else if (reg == (REG_MAC_STA_ADDR + 4))
3105 addr[1] = control;
3106 key_valid = false;
3107 } else if ((control & 0xff) == 0x5A) {
3108 key_valid = true;
3109 reg = (u16) (control >> 16);
3110 } else
3111 /* data end */
3112 break;
3113 } else
3114 /* read error */
3115 break;
3116 i += 4;
3117 }
3118
3119 *(u32 *) &eth_addr[2] = swab32(addr[0]);
3120 *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
3121 if (is_valid_ether_addr(eth_addr)) {
3122 memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
3123 return 0;
3124 }
3125
3126 /*
3127 * On some motherboards, the MAC address is written by the
3128 * BIOS directly to the MAC register during POST, and is
3129 * not stored in eeprom. If all else thus far has failed
3130 * to fetch the permanent MAC address, try reading it directly.
3131 */
3132 addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
3133 addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
3134 *(u32 *) &eth_addr[2] = swab32(addr[0]);
3135 *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
3136 if (is_valid_ether_addr(eth_addr)) {
3137 memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
3138 return 0;
3139 }
3140
3141 return 1;
3142}
3143
3144/*
3145 * Reads the adapter's MAC address from the EEPROM
3146 * hw - Struct containing variables accessed by shared code
3147 */
3148s32 atl1_read_mac_addr(struct atl1_hw *hw)
3149{
3150 u16 i;
3151
3152 if (atl1_get_permanent_address(hw))
3153 random_ether_addr(hw->perm_mac_addr);
3154
3155 for (i = 0; i < ETH_ALEN; i++)
3156 hw->mac_addr[i] = hw->perm_mac_addr[i];
3157 return 0;
3158}
3159
3160/*
3161 * Hashes an address to determine its location in the multicast table
3162 * hw - Struct containing variables accessed by shared code
3163 * mc_addr - the multicast address to hash
3164 *
3165 * atl1_hash_mc_addr
3166 * purpose
3167 * set hash value for a multicast address
3168 * hash calcu processing :
3169 * 1. calcu 32bit CRC for multicast address
3170 * 2. reverse crc with MSB to LSB
3171 */
3172u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
3173{
3174 u32 crc32, value = 0;
3175 int i;
3176
3177 crc32 = ether_crc_le(6, mc_addr);
3178 for (i = 0; i < 32; i++)
3179 value |= (((crc32 >> i) & 1) << (31 - i));
3180
3181 return value;
3182}
3183
3184/*
3185 * Sets the bit in the multicast table corresponding to the hash value.
3186 * hw - Struct containing variables accessed by shared code
3187 * hash_value - Multicast address hash value
3188 */
3189void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
3190{
3191 u32 hash_bit, hash_reg;
3192 u32 mta;
3193
3194 /*
3195 * The HASH Table is a register array of 2 32-bit registers.
3196 * It is treated like an array of 64 bits. We want to set
3197 * bit BitArray[hash_value]. So we figure out what register
3198 * the bit is in, read it, OR in the new bit, then write
3199 * back the new value. The register is determined by the
3200 * upper 7 bits of the hash value and the bit within that
3201 * register are determined by the lower 5 bits of the value.
3202 */
3203 hash_reg = (hash_value >> 31) & 0x1;
3204 hash_bit = (hash_value >> 26) & 0x1F;
3205 mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
3206 mta |= (1 << hash_bit);
3207 iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
3208}
3209
3210/*
3211 * Writes a value to a PHY register
3212 * hw - Struct containing variables accessed by shared code
3213 * reg_addr - address of the PHY register to write
3214 * data - data to write to the PHY
3215 */
3216s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
3217{
3218 int i;
3219 u32 val;
3220
3221 val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
3222 (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
3223 MDIO_SUP_PREAMBLE |
3224 MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
3225 iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
3226 ioread32(hw->hw_addr + REG_MDIO_CTRL);
3227
3228 for (i = 0; i < MDIO_WAIT_TIMES; i++) {
3229 udelay(2);
3230 val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
3231 if (!(val & (MDIO_START | MDIO_BUSY)))
3232 break;
3233 }
3234
3235 if (!(val & (MDIO_START | MDIO_BUSY)))
3236 return 0;
3237
3238 return ATLX_ERR_PHY;
3239}
3240
3241/*
3242 * Make L001's PHY out of Power Saving State (bug)
3243 * hw - Struct containing variables accessed by shared code
3244 * when power on, L001's PHY always on Power saving State
3245 * (Gigabit Link forbidden)
3246 */
3247static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
3248{
3249 s32 ret;
3250 ret = atl1_write_phy_reg(hw, 29, 0x0029);
3251 if (ret)
3252 return ret;
3253 return atl1_write_phy_reg(hw, 30, 0);
3254}
3255
3256/*
3257 *TODO: do something or get rid of this
3258 */
3259s32 atl1_phy_enter_power_saving(struct atl1_hw *hw)
3260{
3261/* s32 ret_val;
3262 * u16 phy_data;
3263 */
3264
3265/*
3266 ret_val = atl1_write_phy_reg(hw, ...);
3267 ret_val = atl1_write_phy_reg(hw, ...);
3268 ....
3269*/
3270 return 0;
3271}
3272
3273/*
3274 * Resets the PHY and make all config validate
3275 * hw - Struct containing variables accessed by shared code
3276 *
3277 * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
3278 */
3279static s32 atl1_phy_reset(struct atl1_hw *hw)
3280{
3281 struct pci_dev *pdev = hw->back->pdev;
Jay Cliburn460578b2008-02-02 19:50:09 -06003282 struct atl1_adapter *adapter = hw->back;
Jay Cliburn305282b2008-02-02 19:50:04 -06003283 s32 ret_val;
3284 u16 phy_data;
3285
3286 if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
3287 hw->media_type == MEDIA_TYPE_1000M_FULL)
3288 phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
3289 else {
3290 switch (hw->media_type) {
3291 case MEDIA_TYPE_100M_FULL:
3292 phy_data =
3293 MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
3294 MII_CR_RESET;
3295 break;
3296 case MEDIA_TYPE_100M_HALF:
3297 phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
3298 break;
3299 case MEDIA_TYPE_10M_FULL:
3300 phy_data =
3301 MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
3302 break;
3303 default:
3304 /* MEDIA_TYPE_10M_HALF: */
3305 phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
3306 break;
3307 }
3308 }
3309
3310 ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
3311 if (ret_val) {
3312 u32 val;
3313 int i;
3314 /* pcie serdes link may be down! */
Jay Cliburn460578b2008-02-02 19:50:09 -06003315 if (netif_msg_hw(adapter))
3316 dev_dbg(&pdev->dev, "pcie phy link down\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06003317
3318 for (i = 0; i < 25; i++) {
3319 msleep(1);
3320 val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
3321 if (!(val & (MDIO_START | MDIO_BUSY)))
3322 break;
3323 }
3324
3325 if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
Jay Cliburn460578b2008-02-02 19:50:09 -06003326 if (netif_msg_hw(adapter))
3327 dev_warn(&pdev->dev,
3328 "pcie link down at least 25ms\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06003329 return ret_val;
3330 }
3331 }
3332 return 0;
3333}
3334
3335/*
3336 * Configures PHY autoneg and flow control advertisement settings
3337 * hw - Struct containing variables accessed by shared code
3338 */
3339s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
3340{
3341 s32 ret_val;
3342 s16 mii_autoneg_adv_reg;
3343 s16 mii_1000t_ctrl_reg;
3344
3345 /* Read the MII Auto-Neg Advertisement Register (Address 4). */
3346 mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
3347
3348 /* Read the MII 1000Base-T Control Register (Address 9). */
3349 mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
3350
3351 /*
3352 * First we clear all the 10/100 mb speed bits in the Auto-Neg
3353 * Advertisement Register (Address 4) and the 1000 mb speed bits in
3354 * the 1000Base-T Control Register (Address 9).
3355 */
3356 mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
3357 mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
3358
3359 /*
3360 * Need to parse media_type and set up
3361 * the appropriate PHY registers.
3362 */
3363 switch (hw->media_type) {
3364 case MEDIA_TYPE_AUTO_SENSOR:
3365 mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
3366 MII_AR_10T_FD_CAPS |
3367 MII_AR_100TX_HD_CAPS |
3368 MII_AR_100TX_FD_CAPS);
3369 mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
3370 break;
3371
3372 case MEDIA_TYPE_1000M_FULL:
3373 mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
3374 break;
3375
3376 case MEDIA_TYPE_100M_FULL:
3377 mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
3378 break;
3379
3380 case MEDIA_TYPE_100M_HALF:
3381 mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
3382 break;
3383
3384 case MEDIA_TYPE_10M_FULL:
3385 mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
3386 break;
3387
3388 default:
3389 mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
3390 break;
3391 }
3392
3393 /* flow control fixed to enable all */
3394 mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
3395
3396 hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
3397 hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
3398
3399 ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
3400 if (ret_val)
3401 return ret_val;
3402
3403 ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
3404 if (ret_val)
3405 return ret_val;
3406
3407 return 0;
3408}
3409
3410/*
3411 * Configures link settings.
3412 * hw - Struct containing variables accessed by shared code
3413 * Assumes the hardware has previously been reset and the
3414 * transmitter and receiver are not enabled.
3415 */
3416static s32 atl1_setup_link(struct atl1_hw *hw)
3417{
3418 struct pci_dev *pdev = hw->back->pdev;
Jay Cliburn460578b2008-02-02 19:50:09 -06003419 struct atl1_adapter *adapter = hw->back;
Jay Cliburn305282b2008-02-02 19:50:04 -06003420 s32 ret_val;
3421
3422 /*
3423 * Options:
3424 * PHY will advertise value(s) parsed from
3425 * autoneg_advertised and fc
3426 * no matter what autoneg is , We will not wait link result.
3427 */
3428 ret_val = atl1_phy_setup_autoneg_adv(hw);
3429 if (ret_val) {
Jay Cliburn460578b2008-02-02 19:50:09 -06003430 if (netif_msg_link(adapter))
3431 dev_dbg(&pdev->dev,
3432 "error setting up autonegotiation\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06003433 return ret_val;
3434 }
3435 /* SW.Reset , En-Auto-Neg if needed */
3436 ret_val = atl1_phy_reset(hw);
3437 if (ret_val) {
Jay Cliburn460578b2008-02-02 19:50:09 -06003438 if (netif_msg_link(adapter))
3439 dev_dbg(&pdev->dev, "error resetting phy\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06003440 return ret_val;
3441 }
3442 hw->phy_configured = true;
3443 return ret_val;
3444}
3445
3446static void atl1_init_flash_opcode(struct atl1_hw *hw)
3447{
3448 if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
3449 /* Atmel */
3450 hw->flash_vendor = 0;
3451
3452 /* Init OP table */
3453 iowrite8(flash_table[hw->flash_vendor].cmd_program,
3454 hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
3455 iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
3456 hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
3457 iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
3458 hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
3459 iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
3460 hw->hw_addr + REG_SPI_FLASH_OP_RDID);
3461 iowrite8(flash_table[hw->flash_vendor].cmd_wren,
3462 hw->hw_addr + REG_SPI_FLASH_OP_WREN);
3463 iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
3464 hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
3465 iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
3466 hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
3467 iowrite8(flash_table[hw->flash_vendor].cmd_read,
3468 hw->hw_addr + REG_SPI_FLASH_OP_READ);
3469}
3470
3471/*
3472 * Performs basic configuration of the adapter.
3473 * hw - Struct containing variables accessed by shared code
3474 * Assumes that the controller has previously been reset and is in a
3475 * post-reset uninitialized state. Initializes multicast table,
3476 * and Calls routines to setup link
3477 * Leaves the transmit and receive units disabled and uninitialized.
3478 */
3479s32 atl1_init_hw(struct atl1_hw *hw)
3480{
3481 u32 ret_val = 0;
3482
3483 /* Zero out the Multicast HASH table */
3484 iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
3485 /* clear the old settings from the multicast hash table */
3486 iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
3487
3488 atl1_init_flash_opcode(hw);
3489
3490 if (!hw->phy_configured) {
3491 /* enable GPHY LinkChange Interrrupt */
3492 ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
3493 if (ret_val)
3494 return ret_val;
3495 /* make PHY out of power-saving state */
3496 ret_val = atl1_phy_leave_power_saving(hw);
3497 if (ret_val)
3498 return ret_val;
3499 /* Call a subroutine to configure the link */
3500 ret_val = atl1_setup_link(hw);
3501 }
3502 return ret_val;
3503}
3504
3505/*
3506 * Detects the current speed and duplex settings of the hardware.
3507 * hw - Struct containing variables accessed by shared code
3508 * speed - Speed of the connection
3509 * duplex - Duplex setting of the connection
3510 */
3511s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
3512{
3513 struct pci_dev *pdev = hw->back->pdev;
Jay Cliburn460578b2008-02-02 19:50:09 -06003514 struct atl1_adapter *adapter = hw->back;
Jay Cliburn305282b2008-02-02 19:50:04 -06003515 s32 ret_val;
3516 u16 phy_data;
3517
3518 /* ; --- Read PHY Specific Status Register (17) */
3519 ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
3520 if (ret_val)
3521 return ret_val;
3522
3523 if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
3524 return ATLX_ERR_PHY_RES;
3525
3526 switch (phy_data & MII_ATLX_PSSR_SPEED) {
3527 case MII_ATLX_PSSR_1000MBS:
3528 *speed = SPEED_1000;
3529 break;
3530 case MII_ATLX_PSSR_100MBS:
3531 *speed = SPEED_100;
3532 break;
3533 case MII_ATLX_PSSR_10MBS:
3534 *speed = SPEED_10;
3535 break;
3536 default:
Jay Cliburn460578b2008-02-02 19:50:09 -06003537 if (netif_msg_hw(adapter))
3538 dev_dbg(&pdev->dev, "error getting speed\n");
Jay Cliburn305282b2008-02-02 19:50:04 -06003539 return ATLX_ERR_PHY_SPEED;
3540 break;
3541 }
3542 if (phy_data & MII_ATLX_PSSR_DPLX)
3543 *duplex = FULL_DUPLEX;
3544 else
3545 *duplex = HALF_DUPLEX;
3546
3547 return 0;
3548}
3549
3550void atl1_set_mac_addr(struct atl1_hw *hw)
3551{
3552 u32 value;
3553 /*
3554 * 00-0B-6A-F6-00-DC
3555 * 0: 6AF600DC 1: 000B
3556 * low dword
3557 */
3558 value = (((u32) hw->mac_addr[2]) << 24) |
3559 (((u32) hw->mac_addr[3]) << 16) |
3560 (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
3561 iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
3562 /* high dword */
3563 value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
3564 iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
3565}