blob: 9c8967fa1e63474cf6d0aa905a36f945d5c389ab [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
3 *
4 * Rewrite, cleanup, new allocation schemes, virtual merging:
5 * Copyright (C) 2004 Olof Johansson, IBM Corporation
6 * and Ben. Herrenschmidt, IBM Corporation
7 *
8 * Dynamic DMA mapping support, bus-independent parts.
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <linux/init.h>
27#include <linux/types.h>
28#include <linux/slab.h>
29#include <linux/mm.h>
30#include <linux/spinlock.h>
31#include <linux/string.h>
32#include <linux/dma-mapping.h>
Akinobu Mitaa66022c2009-12-15 16:48:28 -080033#include <linux/bitmap.h>
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -080034#include <linux/iommu-helper.h>
Milton Miller62a8bd62008-10-22 15:39:04 -050035#include <linux/crash_dump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include <asm/io.h>
37#include <asm/prom.h>
38#include <asm/iommu.h>
39#include <asm/pci-bridge.h>
40#include <asm/machdep.h>
Haren Myneni5f508672006-06-22 23:35:10 -070041#include <asm/kdump.h>
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +000042#include <asm/fadump.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070043
44#define DBG(...)
45
FUJITA Tomonori191aee52010-03-02 14:25:38 +000046static int novmerge;
Jake Moilanen56997552007-03-29 08:44:02 -050047
Robert Jennings6490c492008-07-24 04:31:16 +100048static void __iommu_free(struct iommu_table *, dma_addr_t, unsigned int);
49
Linus Torvalds1da177e2005-04-16 15:20:36 -070050static int __init setup_iommu(char *str)
51{
52 if (!strcmp(str, "novmerge"))
53 novmerge = 1;
54 else if (!strcmp(str, "vmerge"))
55 novmerge = 0;
56 return 1;
57}
58
59__setup("iommu=", setup_iommu);
60
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -080061static unsigned long iommu_range_alloc(struct device *dev,
62 struct iommu_table *tbl,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063 unsigned long npages,
64 unsigned long *handle,
Olof Johansson7daa4112006-04-12 21:05:59 -050065 unsigned long mask,
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 unsigned int align_order)
67{
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -080068 unsigned long n, end, start;
Linus Torvalds1da177e2005-04-16 15:20:36 -070069 unsigned long limit;
70 int largealloc = npages > 15;
71 int pass = 0;
72 unsigned long align_mask;
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -080073 unsigned long boundary_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
75 align_mask = 0xffffffffffffffffl >> (64 - align_order);
76
77 /* This allocator was derived from x86_64's bit string search */
78
79 /* Sanity check */
Nick Piggin13a2eea2006-10-04 17:25:44 +020080 if (unlikely(npages == 0)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -070081 if (printk_ratelimit())
82 WARN_ON(1);
83 return DMA_ERROR_CODE;
84 }
85
86 if (handle && *handle)
87 start = *handle;
88 else
89 start = largealloc ? tbl->it_largehint : tbl->it_hint;
90
91 /* Use only half of the table for small allocs (15 pages or less) */
92 limit = largealloc ? tbl->it_size : tbl->it_halfpoint;
93
94 if (largealloc && start < tbl->it_halfpoint)
95 start = tbl->it_halfpoint;
96
97 /* The case below can happen if we have a small segment appended
98 * to a large, or when the previous alloc was at the very end of
99 * the available space. If so, go back to the initial start.
100 */
101 if (start >= limit)
102 start = largealloc ? tbl->it_largehint : tbl->it_hint;
Olof Johansson7daa4112006-04-12 21:05:59 -0500103
Linus Torvalds1da177e2005-04-16 15:20:36 -0700104 again:
105
Olof Johansson7daa4112006-04-12 21:05:59 -0500106 if (limit + tbl->it_offset > mask) {
107 limit = mask - tbl->it_offset + 1;
108 /* If we're constrained on address range, first try
109 * at the masked hint to avoid O(n) search complexity,
110 * but on second pass, start at 0.
111 */
112 if ((start & mask) >= limit || pass > 0)
113 start = 0;
114 else
115 start &= mask;
116 }
117
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800118 if (dev)
119 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
120 1 << IOMMU_PAGE_SHIFT);
121 else
122 boundary_size = ALIGN(1UL << 32, 1 << IOMMU_PAGE_SHIFT);
123 /* 4GB boundary for iseries_hv_alloc and iseries_hv_map */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800125 n = iommu_area_alloc(tbl->it_map, limit, start, npages,
126 tbl->it_offset, boundary_size >> IOMMU_PAGE_SHIFT,
127 align_mask);
128 if (n == -1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 if (likely(pass < 2)) {
130 /* First failure, just rescan the half of the table.
131 * Second failure, rescan the other half of the table.
132 */
133 start = (largealloc ^ pass) ? tbl->it_halfpoint : 0;
134 limit = pass ? tbl->it_size : limit;
135 pass++;
136 goto again;
137 } else {
138 /* Third failure, give up */
139 return DMA_ERROR_CODE;
140 }
141 }
142
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800143 end = n + npages;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145 /* Bump the hint to a new block for small allocs. */
146 if (largealloc) {
147 /* Don't bump to new block to avoid fragmentation */
148 tbl->it_largehint = end;
149 } else {
150 /* Overflow will be taken care of at the next allocation */
151 tbl->it_hint = (end + tbl->it_blocksize - 1) &
152 ~(tbl->it_blocksize - 1);
153 }
154
155 /* Update handle for SG allocations */
156 if (handle)
157 *handle = end;
158
159 return n;
160}
161
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800162static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
163 void *page, unsigned int npages,
164 enum dma_data_direction direction,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000165 unsigned long mask, unsigned int align_order,
166 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700167{
168 unsigned long entry, flags;
169 dma_addr_t ret = DMA_ERROR_CODE;
Robert Jennings6490c492008-07-24 04:31:16 +1000170 int build_fail;
Olof Johansson7daa4112006-04-12 21:05:59 -0500171
Linus Torvalds1da177e2005-04-16 15:20:36 -0700172 spin_lock_irqsave(&(tbl->it_lock), flags);
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800173 entry = iommu_range_alloc(dev, tbl, npages, NULL, mask, align_order);
Anton Blanchard0e4bc952012-06-03 19:43:02 +0000174 spin_unlock_irqrestore(&(tbl->it_lock), flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175
Anton Blanchard0e4bc952012-06-03 19:43:02 +0000176 if (unlikely(entry == DMA_ERROR_CODE))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 return DMA_ERROR_CODE;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
179 entry += tbl->it_offset; /* Offset into real TCE table */
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100180 ret = entry << IOMMU_PAGE_SHIFT; /* Set the return dma address */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 /* Put the TCEs in the HW table */
Robert Jennings6490c492008-07-24 04:31:16 +1000183 build_fail = ppc_md.tce_build(tbl, entry, npages,
184 (unsigned long)page & IOMMU_PAGE_MASK,
185 direction, attrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186
Robert Jennings6490c492008-07-24 04:31:16 +1000187 /* ppc_md.tce_build() only returns non-zero for transient errors.
188 * Clean up the table bitmap in this case and return
189 * DMA_ERROR_CODE. For all other errors the functionality is
190 * not altered.
191 */
192 if (unlikely(build_fail)) {
Anton Blanchard0e4bc952012-06-03 19:43:02 +0000193 spin_lock_irqsave(&(tbl->it_lock), flags);
Robert Jennings6490c492008-07-24 04:31:16 +1000194 __iommu_free(tbl, ret, npages);
Robert Jennings6490c492008-07-24 04:31:16 +1000195 spin_unlock_irqrestore(&(tbl->it_lock), flags);
Anton Blanchard0e4bc952012-06-03 19:43:02 +0000196
Robert Jennings6490c492008-07-24 04:31:16 +1000197 return DMA_ERROR_CODE;
198 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199
200 /* Flush/invalidate TLB caches if necessary */
201 if (ppc_md.tce_flush)
202 ppc_md.tce_flush(tbl);
203
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204 /* Make sure updates are seen by hardware */
205 mb();
206
207 return ret;
208}
209
210static void __iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
211 unsigned int npages)
212{
213 unsigned long entry, free_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100215 entry = dma_addr >> IOMMU_PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 free_entry = entry - tbl->it_offset;
217
218 if (((free_entry + npages) > tbl->it_size) ||
219 (entry < tbl->it_offset)) {
220 if (printk_ratelimit()) {
221 printk(KERN_INFO "iommu_free: invalid entry\n");
222 printk(KERN_INFO "\tentry = 0x%lx\n", entry);
Ingo Molnarfe333322009-01-06 14:26:03 +0000223 printk(KERN_INFO "\tdma_addr = 0x%llx\n", (u64)dma_addr);
224 printk(KERN_INFO "\tTable = 0x%llx\n", (u64)tbl);
225 printk(KERN_INFO "\tbus# = 0x%llx\n", (u64)tbl->it_busno);
226 printk(KERN_INFO "\tsize = 0x%llx\n", (u64)tbl->it_size);
227 printk(KERN_INFO "\tstartOff = 0x%llx\n", (u64)tbl->it_offset);
228 printk(KERN_INFO "\tindex = 0x%llx\n", (u64)tbl->it_index);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229 WARN_ON(1);
230 }
231 return;
232 }
233
234 ppc_md.tce_free(tbl, entry, npages);
Akinobu Mitaa66022c2009-12-15 16:48:28 -0800235 bitmap_clear(tbl->it_map, free_entry, npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236}
237
238static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
239 unsigned int npages)
240{
241 unsigned long flags;
242
243 spin_lock_irqsave(&(tbl->it_lock), flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 __iommu_free(tbl, dma_addr, npages);
Anton Blanchard0e4bc952012-06-03 19:43:02 +0000245 spin_unlock_irqrestore(&(tbl->it_lock), flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
247 /* Make sure TLB cache is flushed if the HW needs it. We do
248 * not do an mb() here on purpose, it is not needed on any of
249 * the current platforms.
250 */
251 if (ppc_md.tce_flush)
252 ppc_md.tce_flush(tbl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700253}
254
Mark Nelsonc8692362008-07-05 05:05:41 +1000255int iommu_map_sg(struct device *dev, struct iommu_table *tbl,
256 struct scatterlist *sglist, int nelems,
Mark Nelson3affedc2008-07-05 05:05:42 +1000257 unsigned long mask, enum dma_data_direction direction,
258 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259{
260 dma_addr_t dma_next = 0, dma_addr;
261 unsigned long flags;
262 struct scatterlist *s, *outs, *segstart;
Robert Jennings6490c492008-07-24 04:31:16 +1000263 int outcount, incount, i, build_fail = 0;
Benjamin Herrenschmidtd262c322008-01-08 10:34:22 +1100264 unsigned int align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265 unsigned long handle;
FUJITA Tomonori740c3ce2008-02-04 22:27:57 -0800266 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 BUG_ON(direction == DMA_NONE);
269
270 if ((nelems == 0) || !tbl)
271 return 0;
272
273 outs = s = segstart = &sglist[0];
274 outcount = 1;
Brian Kingac9af7c2005-08-18 07:32:18 +1000275 incount = nelems;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700276 handle = 0;
277
278 /* Init first segment length for backout at failure */
279 outs->dma_length = 0;
280
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100281 DBG("sg mapping %d elements:\n", nelems);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700282
283 spin_lock_irqsave(&(tbl->it_lock), flags);
284
FUJITA Tomonori740c3ce2008-02-04 22:27:57 -0800285 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe78bdc312007-10-12 13:44:12 +0200286 for_each_sg(sglist, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287 unsigned long vaddr, npages, entry, slen;
288
289 slen = s->length;
290 /* Sanity check */
291 if (slen == 0) {
292 dma_next = 0;
293 continue;
294 }
295 /* Allocate iommu entries for that segment */
Jens Axboe58b053e2007-10-22 20:02:46 +0200296 vaddr = (unsigned long) sg_virt(s);
Joerg Roedel2994a3b2008-10-15 22:02:13 -0700297 npages = iommu_num_pages(vaddr, slen, IOMMU_PAGE_SIZE);
Benjamin Herrenschmidtd262c322008-01-08 10:34:22 +1100298 align = 0;
299 if (IOMMU_PAGE_SHIFT < PAGE_SHIFT && slen >= PAGE_SIZE &&
300 (vaddr & ~PAGE_MASK) == 0)
301 align = PAGE_SHIFT - IOMMU_PAGE_SHIFT;
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800302 entry = iommu_range_alloc(dev, tbl, npages, &handle,
Benjamin Herrenschmidtd262c322008-01-08 10:34:22 +1100303 mask >> IOMMU_PAGE_SHIFT, align);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304
305 DBG(" - vaddr: %lx, size: %lx\n", vaddr, slen);
306
307 /* Handle failure */
308 if (unlikely(entry == DMA_ERROR_CODE)) {
309 if (printk_ratelimit())
Anton Blanchard4dfa9c42010-12-07 14:36:05 +0000310 dev_info(dev, "iommu_alloc failed, tbl %p "
311 "vaddr %lx npages %lu\n", tbl, vaddr,
312 npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700313 goto failure;
314 }
315
316 /* Convert entry to a dma_addr_t */
317 entry += tbl->it_offset;
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100318 dma_addr = entry << IOMMU_PAGE_SHIFT;
319 dma_addr |= (s->offset & ~IOMMU_PAGE_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100321 DBG(" - %lu pages, entry: %lx, dma_addr: %lx\n",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322 npages, entry, dma_addr);
323
324 /* Insert into HW table */
Robert Jennings6490c492008-07-24 04:31:16 +1000325 build_fail = ppc_md.tce_build(tbl, entry, npages,
326 vaddr & IOMMU_PAGE_MASK,
327 direction, attrs);
328 if(unlikely(build_fail))
329 goto failure;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
331 /* If we are in an open segment, try merging */
332 if (segstart != s) {
333 DBG(" - trying merge...\n");
334 /* We cannot merge if:
335 * - allocated dma_addr isn't contiguous to previous allocation
336 */
FUJITA Tomonori740c3ce2008-02-04 22:27:57 -0800337 if (novmerge || (dma_addr != dma_next) ||
338 (outs->dma_length + s->length > max_seg_size)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 /* Can't merge: create a new segment */
340 segstart = s;
Jens Axboe78bdc312007-10-12 13:44:12 +0200341 outcount++;
342 outs = sg_next(outs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 DBG(" can't merge, new segment.\n");
344 } else {
345 outs->dma_length += s->length;
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100346 DBG(" merged, new len: %ux\n", outs->dma_length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700347 }
348 }
349
350 if (segstart == s) {
351 /* This is a new segment, fill entries */
352 DBG(" - filling new segment.\n");
353 outs->dma_address = dma_addr;
354 outs->dma_length = slen;
355 }
356
357 /* Calculate next page pointer for contiguous check */
358 dma_next = dma_addr + slen;
359
360 DBG(" - dma next is: %lx\n", dma_next);
361 }
362
363 /* Flush/invalidate TLB caches if necessary */
364 if (ppc_md.tce_flush)
365 ppc_md.tce_flush(tbl);
366
367 spin_unlock_irqrestore(&(tbl->it_lock), flags);
368
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 DBG("mapped %d elements:\n", outcount);
370
Brian Kingac9af7c2005-08-18 07:32:18 +1000371 /* For the sake of iommu_unmap_sg, we clear out the length in the
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 * next entry of the sglist if we didn't fill the list completely
373 */
Brian Kingac9af7c2005-08-18 07:32:18 +1000374 if (outcount < incount) {
Jens Axboe78bdc312007-10-12 13:44:12 +0200375 outs = sg_next(outs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 outs->dma_address = DMA_ERROR_CODE;
377 outs->dma_length = 0;
378 }
Jake Moilanena958a262006-01-30 21:51:54 -0600379
380 /* Make sure updates are seen by hardware */
381 mb();
382
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383 return outcount;
384
385 failure:
Jens Axboe78bdc312007-10-12 13:44:12 +0200386 for_each_sg(sglist, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 if (s->dma_length != 0) {
388 unsigned long vaddr, npages;
389
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100390 vaddr = s->dma_address & IOMMU_PAGE_MASK;
Joerg Roedel2994a3b2008-10-15 22:02:13 -0700391 npages = iommu_num_pages(s->dma_address, s->dma_length,
392 IOMMU_PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 __iommu_free(tbl, vaddr, npages);
Jake Moilanena958a262006-01-30 21:51:54 -0600394 s->dma_address = DMA_ERROR_CODE;
395 s->dma_length = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700396 }
Jens Axboe78bdc312007-10-12 13:44:12 +0200397 if (s == outs)
398 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399 }
400 spin_unlock_irqrestore(&(tbl->it_lock), flags);
401 return 0;
402}
403
404
405void iommu_unmap_sg(struct iommu_table *tbl, struct scatterlist *sglist,
Mark Nelson3affedc2008-07-05 05:05:42 +1000406 int nelems, enum dma_data_direction direction,
407 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408{
Jens Axboe78bdc312007-10-12 13:44:12 +0200409 struct scatterlist *sg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410 unsigned long flags;
411
412 BUG_ON(direction == DMA_NONE);
413
414 if (!tbl)
415 return;
416
417 spin_lock_irqsave(&(tbl->it_lock), flags);
418
Jens Axboe78bdc312007-10-12 13:44:12 +0200419 sg = sglist;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 while (nelems--) {
421 unsigned int npages;
Jens Axboe78bdc312007-10-12 13:44:12 +0200422 dma_addr_t dma_handle = sg->dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
Jens Axboe78bdc312007-10-12 13:44:12 +0200424 if (sg->dma_length == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 break;
Joerg Roedel2994a3b2008-10-15 22:02:13 -0700426 npages = iommu_num_pages(dma_handle, sg->dma_length,
427 IOMMU_PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 __iommu_free(tbl, dma_handle, npages);
Jens Axboe78bdc312007-10-12 13:44:12 +0200429 sg = sg_next(sg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430 }
431
432 /* Flush/invalidate TLBs if necessary. As for iommu_free(), we
433 * do not do an mb() here, the affected platforms do not need it
434 * when freeing.
435 */
436 if (ppc_md.tce_flush)
437 ppc_md.tce_flush(tbl);
438
439 spin_unlock_irqrestore(&(tbl->it_lock), flags);
440}
441
Mohan Kumar M54622f12008-10-21 17:38:10 +0000442static void iommu_table_clear(struct iommu_table *tbl)
443{
Mahesh Salgaonkar3ccc00a2012-02-20 02:15:03 +0000444 /*
445 * In case of firmware assisted dump system goes through clean
446 * reboot process at the time of system crash. Hence it's safe to
447 * clear the TCE entries if firmware assisted dump is active.
448 */
449 if (!is_kdump_kernel() || is_fadump_active()) {
Mohan Kumar M54622f12008-10-21 17:38:10 +0000450 /* Clear the table in case firmware left allocations in it */
451 ppc_md.tce_free(tbl, tbl->it_offset, tbl->it_size);
452 return;
453 }
454
455#ifdef CONFIG_CRASH_DUMP
456 if (ppc_md.tce_get) {
457 unsigned long index, tceval, tcecount = 0;
458
459 /* Reserve the existing mappings left by the first kernel. */
460 for (index = 0; index < tbl->it_size; index++) {
461 tceval = ppc_md.tce_get(tbl, index + tbl->it_offset);
462 /*
463 * Freed TCE entry contains 0x7fffffffffffffff on JS20
464 */
465 if (tceval && (tceval != 0x7fffffffffffffffUL)) {
466 __set_bit(index, tbl->it_map);
467 tcecount++;
468 }
469 }
470
471 if ((tbl->it_size - tcecount) < KDUMP_MIN_TCE_ENTRIES) {
472 printk(KERN_WARNING "TCE table is full; freeing ");
473 printk(KERN_WARNING "%d entries for the kdump boot\n",
474 KDUMP_MIN_TCE_ENTRIES);
475 for (index = tbl->it_size - KDUMP_MIN_TCE_ENTRIES;
476 index < tbl->it_size; index++)
477 __clear_bit(index, tbl->it_map);
478 }
479 }
480#endif
481}
482
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483/*
484 * Build a iommu_table structure. This contains a bit map which
485 * is used to manage allocation of the tce space.
486 */
Anton Blanchardca1588e2006-06-10 20:58:08 +1000487struct iommu_table *iommu_init_table(struct iommu_table *tbl, int nid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488{
489 unsigned long sz;
490 static int welcomed = 0;
Anton Blanchardca1588e2006-06-10 20:58:08 +1000491 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 /* Set aside 1/4 of the table for large allocations. */
494 tbl->it_halfpoint = tbl->it_size * 3 / 4;
495
496 /* number of bytes needed for the bitmap */
497 sz = (tbl->it_size + 7) >> 3;
498
Anton Blanchardca1588e2006-06-10 20:58:08 +1000499 page = alloc_pages_node(nid, GFP_ATOMIC, get_order(sz));
500 if (!page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 panic("iommu_init_table: Can't allocate %ld bytes\n", sz);
Anton Blanchardca1588e2006-06-10 20:58:08 +1000502 tbl->it_map = page_address(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 memset(tbl->it_map, 0, sz);
504
Thadeu Lima de Souza Cascardod12b5242011-09-20 03:07:24 +0000505 /*
506 * Reserve page 0 so it will not be used for any mappings.
507 * This avoids buggy drivers that consider page 0 to be invalid
508 * to crash the machine or even lose data.
509 */
510 if (tbl->it_offset == 0)
511 set_bit(0, tbl->it_map);
512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 tbl->it_hint = 0;
514 tbl->it_largehint = tbl->it_halfpoint;
515 spin_lock_init(&tbl->it_lock);
516
Mohan Kumar M54622f12008-10-21 17:38:10 +0000517 iommu_table_clear(tbl);
John Rosed3588ba2005-06-20 21:43:48 +1000518
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519 if (!welcomed) {
520 printk(KERN_INFO "IOMMU table initialized, virtual merging %s\n",
521 novmerge ? "disabled" : "enabled");
522 welcomed = 1;
523 }
524
525 return tbl;
526}
527
Stephen Rothwell68d315f2007-12-06 13:39:19 +1100528void iommu_free_table(struct iommu_table *tbl, const char *node_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 unsigned long bitmap_sz, i;
531 unsigned int order;
532
533 if (!tbl || !tbl->it_map) {
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100534 printk(KERN_ERR "%s: expected TCE map for %s\n", __func__,
Stephen Rothwell68d315f2007-12-06 13:39:19 +1100535 node_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 return;
537 }
538
539 /* verify that table contains no entries */
540 /* it_size is in entries, and we're examining 64 at a time */
541 for (i = 0; i < (tbl->it_size/64); i++) {
542 if (tbl->it_map[i] != 0) {
543 printk(KERN_WARNING "%s: Unexpected TCEs for %s\n",
Harvey Harrisone48b1b42008-03-29 08:21:07 +1100544 __func__, node_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700545 break;
546 }
547 }
548
549 /* calculate bitmap size in bytes */
550 bitmap_sz = (tbl->it_size + 7) / 8;
551
552 /* free bitmap */
553 order = get_order(bitmap_sz);
554 free_pages((unsigned long) tbl->it_map, order);
555
556 /* free table */
557 kfree(tbl);
558}
559
560/* Creates TCEs for a user provided buffer. The user buffer must be
Mark Nelsonf9226d52008-10-27 20:38:08 +0000561 * contiguous real kernel storage (not vmalloc). The address passed here
562 * comprises a page address and offset into that page. The dma_addr_t
563 * returned will point to the same byte within the page as was passed in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 */
Mark Nelsonf9226d52008-10-27 20:38:08 +0000565dma_addr_t iommu_map_page(struct device *dev, struct iommu_table *tbl,
566 struct page *page, unsigned long offset, size_t size,
567 unsigned long mask, enum dma_data_direction direction,
568 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569{
570 dma_addr_t dma_handle = DMA_ERROR_CODE;
Mark Nelsonf9226d52008-10-27 20:38:08 +0000571 void *vaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572 unsigned long uaddr;
Benjamin Herrenschmidtd262c322008-01-08 10:34:22 +1100573 unsigned int npages, align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700574
575 BUG_ON(direction == DMA_NONE);
576
Mark Nelsonf9226d52008-10-27 20:38:08 +0000577 vaddr = page_address(page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 uaddr = (unsigned long)vaddr;
Joerg Roedel2994a3b2008-10-15 22:02:13 -0700579 npages = iommu_num_pages(uaddr, size, IOMMU_PAGE_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580
581 if (tbl) {
Benjamin Herrenschmidtd262c322008-01-08 10:34:22 +1100582 align = 0;
583 if (IOMMU_PAGE_SHIFT < PAGE_SHIFT && size >= PAGE_SIZE &&
584 ((unsigned long)vaddr & ~PAGE_MASK) == 0)
585 align = PAGE_SHIFT - IOMMU_PAGE_SHIFT;
586
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800587 dma_handle = iommu_alloc(dev, tbl, vaddr, npages, direction,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000588 mask >> IOMMU_PAGE_SHIFT, align,
589 attrs);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590 if (dma_handle == DMA_ERROR_CODE) {
591 if (printk_ratelimit()) {
Anton Blanchard4dfa9c42010-12-07 14:36:05 +0000592 dev_info(dev, "iommu_alloc failed, tbl %p "
593 "vaddr %p npages %d\n", tbl, vaddr,
594 npages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595 }
596 } else
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100597 dma_handle |= (uaddr & ~IOMMU_PAGE_MASK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 }
599
600 return dma_handle;
601}
602
Mark Nelsonf9226d52008-10-27 20:38:08 +0000603void iommu_unmap_page(struct iommu_table *tbl, dma_addr_t dma_handle,
604 size_t size, enum dma_data_direction direction,
605 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606{
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100607 unsigned int npages;
608
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609 BUG_ON(direction == DMA_NONE);
610
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100611 if (tbl) {
Joerg Roedel2994a3b2008-10-15 22:02:13 -0700612 npages = iommu_num_pages(dma_handle, size, IOMMU_PAGE_SIZE);
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100613 iommu_free(tbl, dma_handle, npages);
614 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615}
616
617/* Allocates a contiguous real buffer and creates mappings over it.
618 * Returns the virtual address of the buffer and sets dma_handle
619 * to the dma address (mapping) of the first page.
620 */
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800621void *iommu_alloc_coherent(struct device *dev, struct iommu_table *tbl,
622 size_t size, dma_addr_t *dma_handle,
623 unsigned long mask, gfp_t flag, int node)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624{
625 void *ret = NULL;
626 dma_addr_t mapping;
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100627 unsigned int order;
628 unsigned int nio_pages, io_order;
Christoph Hellwig8eb6c6e2006-06-06 16:11:35 +0200629 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630
631 size = PAGE_ALIGN(size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 order = get_order(size);
633
634 /*
635 * Client asked for way too much space. This is checked later
636 * anyway. It is easier to debug here for the drivers than in
637 * the tce tables.
638 */
639 if (order >= IOMAP_MAX_ORDER) {
Anton Blanchard4dfa9c42010-12-07 14:36:05 +0000640 dev_info(dev, "iommu_alloc_consistent size too large: 0x%lx\n",
641 size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 return NULL;
643 }
644
645 if (!tbl)
646 return NULL;
647
648 /* Alloc enough pages (and possibly more) */
Paul Mackerras05061352006-06-10 18:17:35 +1000649 page = alloc_pages_node(node, flag, order);
Christoph Hellwig8eb6c6e2006-06-06 16:11:35 +0200650 if (!page)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 return NULL;
Christoph Hellwig8eb6c6e2006-06-06 16:11:35 +0200652 ret = page_address(page);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 memset(ret, 0, size);
654
655 /* Set up tces to cover the allocated range */
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100656 nio_pages = size >> IOMMU_PAGE_SHIFT;
657 io_order = get_iommu_order(size);
FUJITA Tomonorifb3475e2008-02-04 22:28:08 -0800658 mapping = iommu_alloc(dev, tbl, ret, nio_pages, DMA_BIDIRECTIONAL,
Mark Nelson4f3dd8a2008-07-16 05:51:47 +1000659 mask >> IOMMU_PAGE_SHIFT, io_order, NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 if (mapping == DMA_ERROR_CODE) {
661 free_pages((unsigned long)ret, order);
Christoph Hellwig8eb6c6e2006-06-06 16:11:35 +0200662 return NULL;
663 }
664 *dma_handle = mapping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 return ret;
666}
667
668void iommu_free_coherent(struct iommu_table *tbl, size_t size,
669 void *vaddr, dma_addr_t dma_handle)
670{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 if (tbl) {
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100672 unsigned int nio_pages;
673
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674 size = PAGE_ALIGN(size);
Linas Vepstas5d2efba2006-10-30 16:15:59 +1100675 nio_pages = size >> IOMMU_PAGE_SHIFT;
676 iommu_free(tbl, dma_handle, nio_pages);
677 size = PAGE_ALIGN(size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 free_pages((unsigned long)vaddr, get_order(size));
679 }
680}