blob: 5a286b56205ebc8c1a301e967f0359b6a6b6c7e0 [file] [log] [blame]
Santosh Shilimkar98272662011-08-16 17:31:40 +05301/*
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +05302 * OMAP4+ CPU idle Routines
Santosh Shilimkar98272662011-08-16 17:31:40 +05303 *
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +05304 * Copyright (C) 2011-2013 Texas Instruments, Inc.
Santosh Shilimkar98272662011-08-16 17:31:40 +05305 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * Rajendra Nayak <rnayak@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/sched.h>
14#include <linux/cpuidle.h>
15#include <linux/cpu_pm.h>
16#include <linux/export.h>
17
Daniel Lezcano0e9e8b42013-04-23 08:54:39 +000018#include <asm/cpuidle.h>
Santosh Shilimkar98272662011-08-16 17:31:40 +053019#include <asm/proc-fns.h>
20
21#include "common.h"
22#include "pm.h"
23#include "prm.h"
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053024#include "clockdomain.h"
Santosh Shilimkar98272662011-08-16 17:31:40 +053025
Daniel Lezcano7aeb6582012-04-24 16:05:27 +020026/* Machine specific information */
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053027struct idle_statedata {
Santosh Shilimkar98272662011-08-16 17:31:40 +053028 u32 cpu_state;
29 u32 mpu_logic_state;
30 u32 mpu_state;
Santosh Shilimkar98272662011-08-16 17:31:40 +053031};
32
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053033static struct idle_statedata omap4_idle_data[] = {
Daniel Lezcanod0d133d2012-04-24 16:05:26 +020034 {
35 .cpu_state = PWRDM_POWER_ON,
36 .mpu_state = PWRDM_POWER_ON,
37 .mpu_logic_state = PWRDM_POWER_RET,
38 },
39 {
40 .cpu_state = PWRDM_POWER_OFF,
41 .mpu_state = PWRDM_POWER_RET,
42 .mpu_logic_state = PWRDM_POWER_RET,
43 },
44 {
45 .cpu_state = PWRDM_POWER_OFF,
46 .mpu_state = PWRDM_POWER_RET,
47 .mpu_logic_state = PWRDM_POWER_OFF,
48 },
49};
Santosh Shilimkar98272662011-08-16 17:31:40 +053050
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053051static struct powerdomain *mpu_pd, *cpu_pd[NR_CPUS];
52static struct clockdomain *cpu_clkdm[NR_CPUS];
Santosh Shilimkar98272662011-08-16 17:31:40 +053053
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -070054static atomic_t abort_barrier;
55static bool cpu_done[NR_CPUS];
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053056static struct idle_statedata *state_ptr = &omap4_idle_data[0];
Santosh Shilimkar98272662011-08-16 17:31:40 +053057
Paul Walmsley9db316b2012-12-15 01:39:19 -070058/* Private functions */
59
Santosh Shilimkar98272662011-08-16 17:31:40 +053060/**
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053061 * omap_enter_idle_[simple/coupled] - OMAP4PLUS cpuidle entry functions
Santosh Shilimkar98272662011-08-16 17:31:40 +053062 * @dev: cpuidle device
63 * @drv: cpuidle driver
64 * @index: the index of state to be entered
65 *
66 * Called from the CPUidle framework to program the device to the
67 * specified low power state selected by the governor.
68 * Returns the amount of time spent in the low power state.
69 */
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053070static int omap_enter_idle_simple(struct cpuidle_device *dev,
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053071 struct cpuidle_driver *drv,
72 int index)
73{
74 local_fiq_disable();
75 omap_do_wfi();
76 local_fiq_enable();
77
78 return index;
79}
80
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053081static int omap_enter_idle_coupled(struct cpuidle_device *dev,
Santosh Shilimkar98272662011-08-16 17:31:40 +053082 struct cpuidle_driver *drv,
83 int index)
84{
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +053085 struct idle_statedata *cx = state_ptr + index;
Santosh Shilimkar98272662011-08-16 17:31:40 +053086
Santosh Shilimkar98272662011-08-16 17:31:40 +053087 local_fiq_disable();
88
89 /*
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053090 * CPU0 has to wait and stay ON until CPU1 is OFF state.
Santosh Shilimkar98272662011-08-16 17:31:40 +053091 * This is necessary to honour hardware recommondation
92 * of triggeing all the possible low power modes once CPU1 is
93 * out of coherency and in OFF mode.
Santosh Shilimkar98272662011-08-16 17:31:40 +053094 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053095 if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -070096 while (pwrdm_read_pwrst(cpu_pd[1]) != PWRDM_POWER_OFF) {
Santosh Shilimkardd3ad972011-12-25 21:00:40 +053097 cpu_relax();
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -070098
99 /*
100 * CPU1 could have already entered & exited idle
101 * without hitting off because of a wakeup
102 * or a failed attempt to hit off mode. Check for
103 * that here, otherwise we could spin forever
104 * waiting for CPU1 off.
105 */
106 if (cpu_done[1])
107 goto fail;
108
109 }
Santosh Shilimkar98272662011-08-16 17:31:40 +0530110 }
111
112 /*
113 * Call idle CPU PM enter notifier chain so that
114 * VFP and per CPU interrupt context is saved.
115 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530116 cpu_pm_enter();
Santosh Shilimkar98272662011-08-16 17:31:40 +0530117
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530118 if (dev->cpu == 0) {
119 pwrdm_set_logic_retst(mpu_pd, cx->mpu_logic_state);
120 omap_set_pwrdm_state(mpu_pd, cx->mpu_state);
Santosh Shilimkar98272662011-08-16 17:31:40 +0530121
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530122 /*
123 * Call idle CPU cluster PM enter notifier chain
124 * to save GIC and wakeupgen context.
125 */
126 if ((cx->mpu_state == PWRDM_POWER_RET) &&
127 (cx->mpu_logic_state == PWRDM_POWER_OFF))
128 cpu_cluster_pm_enter();
129 }
Santosh Shilimkar98272662011-08-16 17:31:40 +0530130
131 omap4_enter_lowpower(dev->cpu, cx->cpu_state);
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700132 cpu_done[dev->cpu] = true;
Santosh Shilimkar98272662011-08-16 17:31:40 +0530133
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530134 /* Wakeup CPU1 only if it is not offlined */
135 if (dev->cpu == 0 && cpumask_test_cpu(1, cpu_online_mask)) {
136 clkdm_wakeup(cpu_clkdm[1]);
137 clkdm_allow_idle(cpu_clkdm[1]);
138 }
Santosh Shilimkar98272662011-08-16 17:31:40 +0530139
140 /*
141 * Call idle CPU PM exit notifier chain to restore
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530142 * VFP and per CPU IRQ context.
Santosh Shilimkar98272662011-08-16 17:31:40 +0530143 */
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530144 cpu_pm_exit();
Santosh Shilimkar98272662011-08-16 17:31:40 +0530145
146 /*
147 * Call idle CPU cluster PM exit notifier chain
148 * to restore GIC and wakeupgen context.
149 */
Santosh Shilimkare7457252013-03-25 15:35:08 +0530150 if ((cx->mpu_state == PWRDM_POWER_RET) &&
151 (cx->mpu_logic_state == PWRDM_POWER_OFF))
Santosh Shilimkar98272662011-08-16 17:31:40 +0530152 cpu_cluster_pm_exit();
153
Kevin Hilman5b4d5bc2012-03-14 17:26:17 -0700154fail:
155 cpuidle_coupled_parallel_barrier(dev, &abort_barrier);
156 cpu_done[dev->cpu] = false;
Santosh Shilimkar98be0dd2011-01-16 00:42:31 +0530157
Santosh Shilimkar98272662011-08-16 17:31:40 +0530158 local_fiq_enable();
159
Santosh Shilimkar98272662011-08-16 17:31:40 +0530160 return index;
161}
162
Paul Walmsley9db316b2012-12-15 01:39:19 -0700163static struct cpuidle_driver omap4_idle_driver = {
Robert Leed13e9262012-03-20 15:22:47 -0500164 .name = "omap4_idle",
165 .owner = THIS_MODULE,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200166 .states = {
167 {
168 /* C1 - CPU0 ON + CPU1 ON + MPU ON */
169 .exit_latency = 2 + 2,
170 .target_residency = 5,
171 .flags = CPUIDLE_FLAG_TIME_VALID,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530172 .enter = omap_enter_idle_simple,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200173 .name = "C1",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530174 .desc = "CPUx ON, MPUSS ON"
Daniel Lezcano78e90162012-04-24 16:05:23 +0200175 },
176 {
Paul Walmsley9db316b2012-12-15 01:39:19 -0700177 /* C2 - CPU0 OFF + CPU1 OFF + MPU CSWR */
Daniel Lezcano78e90162012-04-24 16:05:23 +0200178 .exit_latency = 328 + 440,
179 .target_residency = 960,
Daniel Lezcanocb7094e2013-03-21 12:21:32 +0000180 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED |
181 CPUIDLE_FLAG_TIMER_STOP,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530182 .enter = omap_enter_idle_coupled,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200183 .name = "C2",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530184 .desc = "CPUx OFF, MPUSS CSWR",
Daniel Lezcano78e90162012-04-24 16:05:23 +0200185 },
186 {
187 /* C3 - CPU0 OFF + CPU1 OFF + MPU OSWR */
188 .exit_latency = 460 + 518,
189 .target_residency = 1100,
Daniel Lezcanocb7094e2013-03-21 12:21:32 +0000190 .flags = CPUIDLE_FLAG_TIME_VALID | CPUIDLE_FLAG_COUPLED |
191 CPUIDLE_FLAG_TIMER_STOP,
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530192 .enter = omap_enter_idle_coupled,
Daniel Lezcano78e90162012-04-24 16:05:23 +0200193 .name = "C3",
Santosh Shilimkareb495d32013-03-25 15:35:06 +0530194 .desc = "CPUx OFF, MPUSS OSWR",
Daniel Lezcano78e90162012-04-24 16:05:23 +0200195 },
196 },
Daniel Lezcanod0d133d2012-04-24 16:05:26 +0200197 .state_count = ARRAY_SIZE(omap4_idle_data),
Daniel Lezcano78e90162012-04-24 16:05:23 +0200198 .safe_state_index = 0,
Santosh Shilimkar98272662011-08-16 17:31:40 +0530199};
200
Paul Walmsley9db316b2012-12-15 01:39:19 -0700201/* Public functions */
Santosh Shilimkarb93d70a2012-04-17 15:09:20 +0530202
Santosh Shilimkar98272662011-08-16 17:31:40 +0530203/**
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530204 * omap4_idle_init - Init routine for OMAP4+ idle
Santosh Shilimkar98272662011-08-16 17:31:40 +0530205 *
Santosh Shilimkardb4f3da2013-04-05 18:29:03 +0530206 * Registers the OMAP4+ specific cpuidle driver to the cpuidle
Santosh Shilimkar98272662011-08-16 17:31:40 +0530207 * framework with the valid set of states.
208 */
209int __init omap4_idle_init(void)
210{
Santosh Shilimkar98272662011-08-16 17:31:40 +0530211 mpu_pd = pwrdm_lookup("mpu_pwrdm");
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530212 cpu_pd[0] = pwrdm_lookup("cpu0_pwrdm");
213 cpu_pd[1] = pwrdm_lookup("cpu1_pwrdm");
214 if ((!mpu_pd) || (!cpu_pd[0]) || (!cpu_pd[1]))
Santosh Shilimkar98272662011-08-16 17:31:40 +0530215 return -ENODEV;
216
Santosh Shilimkardd3ad972011-12-25 21:00:40 +0530217 cpu_clkdm[0] = clkdm_lookup("mpu0_clkdm");
218 cpu_clkdm[1] = clkdm_lookup("mpu1_clkdm");
219 if (!cpu_clkdm[0] || !cpu_clkdm[1])
220 return -ENODEV;
Santosh Shilimkar98272662011-08-16 17:31:40 +0530221
Daniel Lezcano0e9e8b42013-04-23 08:54:39 +0000222 return cpuidle_register(&omap4_idle_driver, cpu_online_mask);
Santosh Shilimkar98272662011-08-16 17:31:40 +0530223}