blob: a9e3791ca098ce14d20df01548d9a8cec3cc0ef9 [file] [log] [blame]
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301#include <linux/bootmem.h>
2#include <linux/linkage.h>
3#include <linux/bitops.h>
4#include <linux/kernel.h>
5#include <linux/module.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07006#include <linux/percpu.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05307#include <linux/string.h>
8#include <linux/delay.h>
9#include <linux/sched.h>
10#include <linux/init.h>
11#include <linux/kgdb.h>
12#include <linux/smp.h>
13#include <linux/io.h>
14
15#include <asm/stackprotector.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <asm/mmu_context.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053017#include <asm/hypervisor.h>
18#include <asm/processor.h>
19#include <asm/sections.h>
Ingo Molnar0f3fa482009-03-14 08:46:17 +010020#include <asm/topology.h>
Jaswinder Singh Rajput06879032009-01-10 12:17:37 +053021#include <asm/cpumask.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053022#include <asm/pgtable.h>
23#include <asm/atomic.h>
24#include <asm/proto.h>
25#include <asm/setup.h>
Ingo Molnare641f5f2009-02-17 14:02:01 +010026#include <asm/apic.h>
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053027#include <asm/desc.h>
28#include <asm/i387.h>
29#include <asm/mtrr.h>
30#include <asm/numa.h>
31#include <asm/asm.h>
32#include <asm/cpu.h>
33#include <asm/mce.h>
34#include <asm/msr.h>
35#include <asm/pat.h>
36#include <asm/smp.h>
Ingo Molnare641f5f2009-02-17 14:02:01 +010037
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#ifdef CONFIG_X86_LOCAL_APIC
Tejun Heobdbcdd42009-01-21 17:26:06 +090039#include <asm/uv/uv.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070040#endif
41
42#include "cpu.h"
43
Mike Travisc2d1cec2009-01-04 05:18:03 -080044#ifdef CONFIG_X86_64
45
46/* all of these masks are initialized in setup_cpu_local_masks() */
Mike Travisc2d1cec2009-01-04 05:18:03 -080047cpumask_var_t cpu_initialized_mask;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053048cpumask_var_t cpu_callout_mask;
49cpumask_var_t cpu_callin_mask;
Mike Travisc2d1cec2009-01-04 05:18:03 -080050
51/* representing cpus for which sibling maps can be computed */
52cpumask_var_t cpu_sibling_setup_mask;
53
Brian Gerst2f2f52b2009-01-27 12:56:47 +090054/* correctly size the local cpu masks */
Ingo Molnar4369f1f2009-01-27 12:03:24 +010055void __init setup_cpu_local_masks(void)
Brian Gerst2f2f52b2009-01-27 12:56:47 +090056{
57 alloc_bootmem_cpumask_var(&cpu_initialized_mask);
58 alloc_bootmem_cpumask_var(&cpu_callin_mask);
59 alloc_bootmem_cpumask_var(&cpu_callout_mask);
60 alloc_bootmem_cpumask_var(&cpu_sibling_setup_mask);
61}
62
Mike Travisc2d1cec2009-01-04 05:18:03 -080063#else /* CONFIG_X86_32 */
64
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053065cpumask_t cpu_sibling_setup_map;
Mike Travisc2d1cec2009-01-04 05:18:03 -080066cpumask_t cpu_callout_map;
67cpumask_t cpu_initialized;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053068cpumask_t cpu_callin_map;
Mike Travisc2d1cec2009-01-04 05:18:03 -080069
70#endif /* CONFIG_X86_32 */
71
72
Yinghai Lu0a488a52008-09-04 21:09:47 +020073static struct cpu_dev *this_cpu __cpuinitdata;
74
Brian Gerst06deef82009-01-21 17:26:05 +090075DEFINE_PER_CPU_PAGE_ALIGNED(struct gdt_page, gdt_page) = { .gdt = {
Yinghai Lu950ad7f2008-09-04 20:09:01 -070076#ifdef CONFIG_X86_64
Brian Gerst06deef82009-01-21 17:26:05 +090077 /*
78 * We need valid kernel segments for data and code in long mode too
79 * IRET will check the segment types kkeil 2000/10/28
80 * Also sysret mandates a special GDT layout
81 *
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +053082 * TLS descriptors are currently at a different place compared to i386.
Brian Gerst06deef82009-01-21 17:26:05 +090083 * Hopefully nobody expects them at a fixed place (Wine?)
84 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +010085 [GDT_ENTRY_KERNEL32_CS] = { { { 0x0000ffff, 0x00cf9b00 } } },
86 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00af9b00 } } },
87 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9300 } } },
88 [GDT_ENTRY_DEFAULT_USER32_CS] = { { { 0x0000ffff, 0x00cffb00 } } },
89 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff300 } } },
90 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00affb00 } } },
Yinghai Lu950ad7f2008-09-04 20:09:01 -070091#else
Ingo Molnar0f3fa482009-03-14 08:46:17 +010092 [GDT_ENTRY_KERNEL_CS] = { { { 0x0000ffff, 0x00cf9a00 } } },
93 [GDT_ENTRY_KERNEL_DS] = { { { 0x0000ffff, 0x00cf9200 } } },
94 [GDT_ENTRY_DEFAULT_USER_CS] = { { { 0x0000ffff, 0x00cffa00 } } },
95 [GDT_ENTRY_DEFAULT_USER_DS] = { { { 0x0000ffff, 0x00cff200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +020096 /*
97 * Segments used for calling PnP BIOS have byte granularity.
98 * They code segments and data segments have fixed 64k limits,
99 * the transfer segment sizes are set at run time.
100 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100101 /* 32-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100102 [GDT_ENTRY_PNPBIOS_CS32] = { { { 0x0000ffff, 0x00409a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100103 /* 16-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100104 [GDT_ENTRY_PNPBIOS_CS16] = { { { 0x0000ffff, 0x00009a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100105 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100106 [GDT_ENTRY_PNPBIOS_DS] = { { { 0x0000ffff, 0x00009200 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100107 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100108 [GDT_ENTRY_PNPBIOS_TS1] = { { { 0x00000000, 0x00009200 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100109 /* 16-bit data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100110 [GDT_ENTRY_PNPBIOS_TS2] = { { { 0x00000000, 0x00009200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200111 /*
112 * The APM segments have byte granularity and their bases
113 * are set at run time. All have 64k limits.
114 */
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100115 /* 32-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100116 [GDT_ENTRY_APMBIOS_BASE] = { { { 0x0000ffff, 0x00409a00 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200117 /* 16-bit code */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100118 [GDT_ENTRY_APMBIOS_BASE+1] = { { { 0x0000ffff, 0x00009a00 } } },
Glauber de Oliveira Costa6842ef02008-01-30 13:31:11 +0100119 /* data */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100120 [GDT_ENTRY_APMBIOS_BASE+2] = { { { 0x0000ffff, 0x00409200 } } },
Rusty Russellbf5046722007-05-02 19:27:10 +0200121
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100122 [GDT_ENTRY_ESPFIX_SS] = { { { 0x00000000, 0x00c09200 } } },
123 [GDT_ENTRY_PERCPU] = { { { 0x0000ffff, 0x00cf9200 } } },
Tejun Heo60a53172009-02-09 22:17:40 +0900124 GDT_STACK_CANARY_INIT
Yinghai Lu950ad7f2008-09-04 20:09:01 -0700125#endif
Brian Gerst06deef82009-01-21 17:26:05 +0900126} };
Jeremy Fitzhardinge7a61d352007-05-02 19:27:15 +0200127EXPORT_PER_CPU_SYMBOL_GPL(gdt_page);
Rusty Russellae1ee112007-05-02 19:27:10 +0200128
Yinghai Luba51dce2008-09-04 20:09:02 -0700129#ifdef CONFIG_X86_32
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800130static int cachesize_override __cpuinitdata = -1;
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800131static int disable_x86_serial_nr __cpuinitdata = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133static int __init cachesize_setup(char *str)
134{
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100135 get_option(&str, &cachesize_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 return 1;
137}
138__setup("cachesize=", cachesize_setup);
139
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100140static int __init x86_fxsr_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141{
Andi Kleen13530252008-01-30 13:33:20 +0100142 setup_clear_cpu_cap(X86_FEATURE_FXSR);
143 setup_clear_cpu_cap(X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 return 1;
145}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146__setup("nofxsr", x86_fxsr_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100148static int __init x86_sep_setup(char *s)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149{
Andi Kleen13530252008-01-30 13:33:20 +0100150 setup_clear_cpu_cap(X86_FEATURE_SEP);
Chuck Ebbert4f886512006-03-23 02:59:34 -0800151 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152}
Chuck Ebbert4f886512006-03-23 02:59:34 -0800153__setup("nosep", x86_sep_setup);
154
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155/* Standard macro to see if a specific flag is changeable */
156static inline int flag_is_changeable_p(u32 flag)
157{
158 u32 f1, f2;
159
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200160 /*
161 * Cyrix and IDT cpus allow disabling of CPUID
162 * so the code below may return different results
163 * when it is executed before and after enabling
164 * the CPUID. Add "volatile" to not allow gcc to
165 * optimize the subsequent calls to this function.
166 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100167 asm volatile ("pushfl \n\t"
168 "pushfl \n\t"
169 "popl %0 \n\t"
170 "movl %0, %1 \n\t"
171 "xorl %2, %0 \n\t"
172 "pushl %0 \n\t"
173 "popfl \n\t"
174 "pushfl \n\t"
175 "popl %0 \n\t"
176 "popfl \n\t"
177
Krzysztof Helt94f6bac2008-09-30 23:17:51 +0200178 : "=&r" (f1), "=&r" (f2)
179 : "ir" (flag));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
181 return ((f1^f2) & flag) != 0;
182}
183
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184/* Probe for the CPUID instruction */
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800185static int __cpuinit have_cpuid_p(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186{
187 return flag_is_changeable_p(X86_EFLAGS_ID);
188}
189
Yinghai Lu0a488a52008-09-04 21:09:47 +0200190static void __cpuinit squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
191{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100192 unsigned long lo, hi;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200193
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100194 if (!cpu_has(c, X86_FEATURE_PN) || !disable_x86_serial_nr)
195 return;
196
197 /* Disable processor serial number: */
198
199 rdmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
200 lo |= 0x200000;
201 wrmsr(MSR_IA32_BBL_CR_CTL, lo, hi);
202
203 printk(KERN_NOTICE "CPU serial number disabled.\n");
204 clear_cpu_cap(c, X86_FEATURE_PN);
205
206 /* Disabling the serial number may affect the cpuid level */
207 c->cpuid_level = cpuid_eax(0);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200208}
209
210static int __init x86_serial_nr_setup(char *s)
211{
212 disable_x86_serial_nr = 0;
213 return 1;
214}
215__setup("serialnumber", x86_serial_nr_setup);
Yinghai Luba51dce2008-09-04 20:09:02 -0700216#else
Yinghai Lu102bbe32008-09-04 20:09:13 -0700217static inline int flag_is_changeable_p(u32 flag)
218{
219 return 1;
220}
Yinghai Luba51dce2008-09-04 20:09:02 -0700221/* Probe for the CPUID instruction */
222static inline int have_cpuid_p(void)
223{
224 return 1;
225}
Yinghai Lu102bbe32008-09-04 20:09:13 -0700226static inline void squash_the_stupid_serial_number(struct cpuinfo_x86 *c)
227{
228}
Yinghai Luba51dce2008-09-04 20:09:02 -0700229#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231/*
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800232 * Some CPU features depend on higher CPUID levels, which may not always
233 * be available due to CPUID level capping or broken virtualization
234 * software. Add those features to this table to auto-disable them.
235 */
236struct cpuid_dependent_feature {
237 u32 feature;
238 u32 level;
239};
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100240
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800241static const struct cpuid_dependent_feature __cpuinitconst
242cpuid_dependent_features[] = {
243 { X86_FEATURE_MWAIT, 0x00000005 },
244 { X86_FEATURE_DCA, 0x00000009 },
245 { X86_FEATURE_XSAVE, 0x0000000d },
246 { 0, 0 }
247};
248
249static void __cpuinit filter_cpuid_features(struct cpuinfo_x86 *c, bool warn)
250{
251 const struct cpuid_dependent_feature *df;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530252
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800253 for (df = cpuid_dependent_features; df->feature; df++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100254
255 if (!cpu_has(c, df->feature))
256 continue;
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800257 /*
258 * Note: cpuid_level is set to -1 if unavailable, but
259 * extended_extended_level is set to 0 if unavailable
260 * and the legitimate extended levels are all negative
261 * when signed; hence the weird messing around with
262 * signs here...
263 */
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100264 if (!((s32)df->level < 0 ?
Yinghai Luf6db44d2009-02-14 23:59:18 -0800265 (u32)df->level > (u32)c->extended_cpuid_level :
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100266 (s32)df->level > (s32)c->cpuid_level))
267 continue;
268
269 clear_cpu_cap(c, df->feature);
270 if (!warn)
271 continue;
272
273 printk(KERN_WARNING
274 "CPU: CPU feature %s disabled, no CPUID level 0x%x\n",
275 x86_cap_flags[df->feature], df->level);
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800276 }
Yinghai Luf6db44d2009-02-14 23:59:18 -0800277}
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800278
279/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 * Naming convention should be: <Name> [(<Codename>)]
281 * This table only is used unless init_<vendor>() below doesn't set it;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100282 * in particular, if CPUID levels 0x80000002..4 are supported, this
283 * isn't used
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 */
285
286/* Look up CPU names by table lookup. */
287static char __cpuinit *table_lookup_model(struct cpuinfo_x86 *c)
288{
289 struct cpu_model_info *info;
290
291 if (c->x86_model >= 16)
292 return NULL; /* Range check */
293
294 if (!this_cpu)
295 return NULL;
296
297 info = this_cpu->c_models;
298
299 while (info && info->family) {
300 if (info->family == c->x86)
301 return info->model_names[c->x86_model];
302 info++;
303 }
304 return NULL; /* Not found */
305}
306
Linus Torvalds1da177e2005-04-16 15:20:36 -0700307__u32 cleared_cpu_caps[NCAPINTS] __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900309void load_percpu_segment(int cpu)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200310{
Yinghai Lufab334c2008-09-04 20:09:05 -0700311#ifdef CONFIG_X86_32
Brian Gerst2697fbd2009-01-27 12:56:48 +0900312 loadsegment(fs, __KERNEL_PERCPU);
313#else
314 loadsegment(gs, 0);
315 wrmsrl(MSR_GS_BASE, (unsigned long)per_cpu(irq_stack_union.gs_base, cpu));
Yinghai Lufab334c2008-09-04 20:09:05 -0700316#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900317 load_stack_canary_segment();
Yinghai Lu9d31d352008-09-04 21:09:44 +0200318}
319
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100320/*
321 * Current gdt points %fs at the "master" per-cpu area: after this,
322 * it's on the real one.
323 */
Brian Gerst552be872009-01-30 17:47:53 +0900324void switch_to_new_gdt(int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
326 struct desc_ptr gdt_descr;
327
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328 gdt_descr.address = (long)get_cpu_gdt_table(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 gdt_descr.size = GDT_SIZE - 1;
330 load_gdt(&gdt_descr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700331 /* Reload the per-cpu base */
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900332
333 load_percpu_segment(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334}
335
Yinghai Lu10a434f2008-09-04 21:09:45 +0200336static struct cpu_dev *cpu_devs[X86_VENDOR_NUM] = {};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700337
338static void __cpuinit default_init(struct cpuinfo_x86 *c)
339{
Yinghai Lub9e67f02008-09-04 20:09:06 -0700340#ifdef CONFIG_X86_64
341 display_cacheinfo(c);
342#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 /* Not much we can do here... */
344 /* Check if at least it has cpuid */
345 if (c->cpuid_level == -1) {
346 /* No cpuid. It must be an ancient CPU */
347 if (c->x86 == 4)
348 strcpy(c->x86_model_id, "486");
349 else if (c->x86 == 3)
350 strcpy(c->x86_model_id, "386");
351 }
Yinghai Lub9e67f02008-09-04 20:09:06 -0700352#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353}
354
355static struct cpu_dev __cpuinitdata default_cpu = {
356 .c_init = default_init,
357 .c_vendor = "Unknown",
Yinghai Lu10a434f2008-09-04 21:09:45 +0200358 .c_x86_vendor = X86_VENDOR_UNKNOWN,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360
Yinghai Lu1b05d602008-09-06 01:52:27 -0700361static void __cpuinit get_model_name(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362{
363 unsigned int *v;
364 char *p, *q;
365
Yinghai Lu3da99c92008-09-04 21:09:44 +0200366 if (c->extended_cpuid_level < 0x80000004)
Yinghai Lu1b05d602008-09-06 01:52:27 -0700367 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100369 v = (unsigned int *)c->x86_model_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700370 cpuid(0x80000002, &v[0], &v[1], &v[2], &v[3]);
371 cpuid(0x80000003, &v[4], &v[5], &v[6], &v[7]);
372 cpuid(0x80000004, &v[8], &v[9], &v[10], &v[11]);
373 c->x86_model_id[48] = 0;
374
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100375 /*
376 * Intel chips right-justify this string for some dumb reason;
377 * undo that brain damage:
378 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379 p = q = &c->x86_model_id[0];
380 while (*p == ' ')
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530381 p++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382 if (p != q) {
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530383 while (*p)
384 *q++ = *p++;
385 while (q <= &c->x86_model_id[48])
386 *q++ = '\0'; /* Zero-pad the rest */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388}
389
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390void __cpuinit display_cacheinfo(struct cpuinfo_x86 *c)
391{
Yinghai Lu9d31d352008-09-04 21:09:44 +0200392 unsigned int n, dummy, ebx, ecx, edx, l2size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393
Yinghai Lu3da99c92008-09-04 21:09:44 +0200394 n = c->extended_cpuid_level;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395
396 if (n >= 0x80000005) {
Yinghai Lu9d31d352008-09-04 21:09:44 +0200397 cpuid(0x80000005, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398 printk(KERN_INFO "CPU: L1 I Cache: %dK (%d bytes/line), D cache %dK (%d bytes/line)\n",
Yinghai Lu9d31d352008-09-04 21:09:44 +0200399 edx>>24, edx&0xFF, ecx>>24, ecx&0xFF);
400 c->x86_cache_size = (ecx>>24) + (edx>>24);
Yinghai Lu140fc722008-09-04 20:09:07 -0700401#ifdef CONFIG_X86_64
402 /* On K8 L1 TLB is inclusive, so don't count it */
403 c->x86_tlbsize = 0;
404#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405 }
406
407 if (n < 0x80000006) /* Some chips just has a large L1. */
408 return;
409
Yinghai Lu0a488a52008-09-04 21:09:47 +0200410 cpuid(0x80000006, &dummy, &ebx, &ecx, &edx);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 l2size = ecx >> 16;
412
Yinghai Lu140fc722008-09-04 20:09:07 -0700413#ifdef CONFIG_X86_64
414 c->x86_tlbsize += ((ebx >> 16) & 0xfff) + (ebx & 0xfff);
415#else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 /* do processor-specific cache resizing */
417 if (this_cpu->c_size_cache)
418 l2size = this_cpu->c_size_cache(c, l2size);
419
420 /* Allow user to override all this if necessary. */
421 if (cachesize_override != -1)
422 l2size = cachesize_override;
423
424 if (l2size == 0)
425 return; /* Again, no L2 cache is possible */
Yinghai Lu140fc722008-09-04 20:09:07 -0700426#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427
428 c->x86_cache_size = l2size;
429
430 printk(KERN_INFO "CPU: L2 Cache: %dK (%d bytes/line)\n",
Yinghai Lu0a488a52008-09-04 21:09:47 +0200431 l2size, ecx & 0xFF);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432}
433
Yinghai Lu9d31d352008-09-04 21:09:44 +0200434void __cpuinit detect_ht(struct cpuinfo_x86 *c)
435{
Yinghai Lu97e4db72008-09-04 20:08:59 -0700436#ifdef CONFIG_X86_HT
Yinghai Lu0a488a52008-09-04 21:09:47 +0200437 u32 eax, ebx, ecx, edx;
438 int index_msb, core_bits;
439
440 if (!cpu_has(c, X86_FEATURE_HT))
441 return;
442
443 if (cpu_has(c, X86_FEATURE_CMP_LEGACY))
444 goto out;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200445
Yinghai Lu1cd78772008-09-04 20:09:08 -0700446 if (cpu_has(c, X86_FEATURE_XTOPOLOGY))
447 return;
448
Yinghai Lu9d31d352008-09-04 21:09:44 +0200449 cpuid(1, &eax, &ebx, &ecx, &edx);
450
Yinghai Lu9d31d352008-09-04 21:09:44 +0200451 smp_num_siblings = (ebx & 0xff0000) >> 16;
452
453 if (smp_num_siblings == 1) {
454 printk(KERN_INFO "CPU: Hyper-Threading is disabled\n");
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100455 goto out;
Yinghai Lu0a488a52008-09-04 21:09:47 +0200456 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200457
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100458 if (smp_num_siblings <= 1)
459 goto out;
460
461 if (smp_num_siblings > nr_cpu_ids) {
462 pr_warning("CPU: Unsupported number of siblings %d",
463 smp_num_siblings);
464 smp_num_siblings = 1;
465 return;
466 }
467
468 index_msb = get_count_order(smp_num_siblings);
469 c->phys_proc_id = apic->phys_pkg_id(c->initial_apicid, index_msb);
470
471 smp_num_siblings = smp_num_siblings / c->x86_max_cores;
472
473 index_msb = get_count_order(smp_num_siblings);
474
475 core_bits = get_count_order(c->x86_max_cores);
476
477 c->cpu_core_id = apic->phys_pkg_id(c->initial_apicid, index_msb) &
478 ((1 << core_bits) - 1);
479
Yinghai Lu0a488a52008-09-04 21:09:47 +0200480out:
481 if ((c->x86_max_cores * smp_num_siblings) > 1) {
482 printk(KERN_INFO "CPU: Physical Processor ID: %d\n",
483 c->phys_proc_id);
484 printk(KERN_INFO "CPU: Processor Core ID: %d\n",
485 c->cpu_core_id);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200486 }
Yinghai Lu9d31d352008-09-04 21:09:44 +0200487#endif
Yinghai Lu97e4db72008-09-04 20:08:59 -0700488}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489
Yinghai Lu3da99c92008-09-04 21:09:44 +0200490static void __cpuinit get_cpu_vendor(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491{
492 char *v = c->x86_vendor_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 static int printed;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100494 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
496 for (i = 0; i < X86_VENDOR_NUM; i++) {
Yinghai Lu10a434f2008-09-04 21:09:45 +0200497 if (!cpu_devs[i])
498 break;
499
500 if (!strcmp(v, cpu_devs[i]->c_ident[0]) ||
501 (cpu_devs[i]->c_ident[1] &&
502 !strcmp(v, cpu_devs[i]->c_ident[1]))) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100503
Yinghai Lu10a434f2008-09-04 21:09:45 +0200504 this_cpu = cpu_devs[i];
505 c->x86_vendor = this_cpu->c_x86_vendor;
506 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 }
508 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200509
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 if (!printed) {
511 printed++;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100512 printk(KERN_ERR
513 "CPU: vendor_id '%s' unknown, using generic init.\n", v);
514
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 printk(KERN_ERR "CPU: Your system may be unstable.\n");
516 }
Yinghai Lu10a434f2008-09-04 21:09:45 +0200517
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 c->x86_vendor = X86_VENDOR_UNKNOWN;
519 this_cpu = &default_cpu;
520}
521
Yinghai Lu9d31d352008-09-04 21:09:44 +0200522void __cpuinit cpu_detect(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 /* Get vendor name */
Harvey Harrison4a148512008-02-01 17:49:43 +0100525 cpuid(0x00000000, (unsigned int *)&c->cpuid_level,
526 (unsigned int *)&c->x86_vendor_id[0],
527 (unsigned int *)&c->x86_vendor_id[8],
528 (unsigned int *)&c->x86_vendor_id[4]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 c->x86 = 4;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200531 /* Intel-defined flags: level 0x00000001 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 if (c->cpuid_level >= 0x00000001) {
533 u32 junk, tfms, cap0, misc;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100534
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 cpuid(0x00000001, &tfms, &misc, &junk, &cap0);
Yinghai Lu9d31d352008-09-04 21:09:44 +0200536 c->x86 = (tfms >> 8) & 0xf;
537 c->x86_model = (tfms >> 4) & 0xf;
538 c->x86_mask = tfms & 0xf;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100539
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100540 if (c->x86 == 0xf)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 c->x86 += (tfms >> 20) & 0xff;
Suresh Siddhaf5f786d2005-11-05 17:25:53 +0100542 if (c->x86 >= 0x6)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200543 c->x86_model += ((tfms >> 16) & 0xf) << 4;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100544
Huang, Yingd4387bd2008-01-31 22:05:45 +0100545 if (cap0 & (1<<19)) {
Huang, Yingd4387bd2008-01-31 22:05:45 +0100546 c->x86_clflush_size = ((misc >> 8) & 0xff) * 8;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200547 c->x86_cache_alignment = c->x86_clflush_size;
Huang, Yingd4387bd2008-01-31 22:05:45 +0100548 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700549 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550}
Yinghai Lu3da99c92008-09-04 21:09:44 +0200551
552static void __cpuinit get_cpu_cap(struct cpuinfo_x86 *c)
Yinghai Lu093af8d2008-01-30 13:33:32 +0100553{
554 u32 tfms, xlvl;
Yinghai Lu3da99c92008-09-04 21:09:44 +0200555 u32 ebx;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100556
Yinghai Lu3da99c92008-09-04 21:09:44 +0200557 /* Intel-defined flags: level 0x00000001 */
558 if (c->cpuid_level >= 0x00000001) {
559 u32 capability, excap;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100560
Yinghai Lu3da99c92008-09-04 21:09:44 +0200561 cpuid(0x00000001, &tfms, &ebx, &excap, &capability);
562 c->x86_capability[0] = capability;
563 c->x86_capability[4] = excap;
Yinghai Lu093af8d2008-01-30 13:33:32 +0100564 }
565
Yinghai Lu3da99c92008-09-04 21:09:44 +0200566 /* AMD-defined flags: level 0x80000001 */
567 xlvl = cpuid_eax(0x80000000);
568 c->extended_cpuid_level = xlvl;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100569
Yinghai Lu3da99c92008-09-04 21:09:44 +0200570 if ((xlvl & 0xffff0000) == 0x80000000) {
571 if (xlvl >= 0x80000001) {
572 c->x86_capability[1] = cpuid_edx(0x80000001);
573 c->x86_capability[6] = cpuid_ecx(0x80000001);
574 }
575 }
Yinghai Lu5122c892008-09-04 20:09:09 -0700576
577#ifdef CONFIG_X86_64
Yinghai Lu5122c892008-09-04 20:09:09 -0700578 if (c->extended_cpuid_level >= 0x80000008) {
579 u32 eax = cpuid_eax(0x80000008);
580
581 c->x86_virt_bits = (eax >> 8) & 0xff;
582 c->x86_phys_bits = eax & 0xff;
583 }
584#endif
Yinghai Lue3224232008-09-06 01:52:28 -0700585
586 if (c->extended_cpuid_level >= 0x80000007)
587 c->x86_power = cpuid_edx(0x80000007);
588
Yinghai Lu093af8d2008-01-30 13:33:32 +0100589}
Yinghai Luaef93c82008-09-14 02:33:15 -0700590
591static void __cpuinit identify_cpu_without_cpuid(struct cpuinfo_x86 *c)
592{
593#ifdef CONFIG_X86_32
594 int i;
595
596 /*
597 * First of all, decide if this is a 486 or higher
598 * It's a 486 if we can modify the AC flag
599 */
600 if (flag_is_changeable_p(X86_EFLAGS_AC))
601 c->x86 = 4;
602 else
603 c->x86 = 3;
604
605 for (i = 0; i < X86_VENDOR_NUM; i++)
606 if (cpu_devs[i] && cpu_devs[i]->c_identify) {
607 c->x86_vendor_id[0] = 0;
608 cpu_devs[i]->c_identify(c);
609 if (c->x86_vendor_id[0]) {
610 get_cpu_vendor(c);
611 break;
612 }
613 }
614#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615}
616
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100617/*
618 * Do minimum CPU detection early.
619 * Fields really needed: vendor, cpuid_level, family, model, mask,
620 * cache alignment.
621 * The others are not touched to avoid unwanted side effects.
622 *
623 * WARNING: this function is only called on the BP. Don't add code here
624 * that is supposed to run on all CPUs.
625 */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200626static void __init early_identify_cpu(struct cpuinfo_x86 *c)
Rusty Russelld7cd5612006-12-07 02:14:08 +0100627{
Yinghai Lu6627d242008-09-04 20:09:10 -0700628#ifdef CONFIG_X86_64
629 c->x86_clflush_size = 64;
630#else
Huang, Yingd4387bd2008-01-31 22:05:45 +0100631 c->x86_clflush_size = 32;
Yinghai Lu6627d242008-09-04 20:09:10 -0700632#endif
Yinghai Lu0a488a52008-09-04 21:09:47 +0200633 c->x86_cache_alignment = c->x86_clflush_size;
Rusty Russelld7cd5612006-12-07 02:14:08 +0100634
Yinghai Lu3da99c92008-09-04 21:09:44 +0200635 memset(&c->x86_capability, 0, sizeof c->x86_capability);
Yinghai Lu0a488a52008-09-04 21:09:47 +0200636 c->extended_cpuid_level = 0;
637
Yinghai Luaef93c82008-09-14 02:33:15 -0700638 if (!have_cpuid_p())
639 identify_cpu_without_cpuid(c);
640
641 /* cyrix could have cpuid enabled via c_identify()*/
Rusty Russelld7cd5612006-12-07 02:14:08 +0100642 if (!have_cpuid_p())
643 return;
644
645 cpu_detect(c);
646
Yinghai Lu3da99c92008-09-04 21:09:44 +0200647 get_cpu_vendor(c);
Andi Kleen2b16a232008-01-30 13:32:40 +0100648
Yinghai Lu3da99c92008-09-04 21:09:44 +0200649 get_cpu_cap(c);
Krzysztof Helt12cf1052008-09-04 21:09:43 +0200650
Yinghai Lu10a434f2008-09-04 21:09:45 +0200651 if (this_cpu->c_early_init)
652 this_cpu->c_early_init(c);
Yinghai Lu3da99c92008-09-04 21:09:44 +0200653
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100654#ifdef CONFIG_SMP
James Bottomleybfcb4c12008-10-30 16:13:37 -0500655 c->cpu_index = boot_cpu_id;
Ingo Molnar1c4acdb2008-10-31 00:43:03 +0100656#endif
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800657 filter_cpuid_features(c, false);
Rusty Russelld7cd5612006-12-07 02:14:08 +0100658}
659
Yinghai Lu9d31d352008-09-04 21:09:44 +0200660void __init early_cpu_init(void)
661{
Yinghai Lu10a434f2008-09-04 21:09:45 +0200662 struct cpu_dev **cdev;
663 int count = 0;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200664
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530665 printk(KERN_INFO "KERNEL supported cpus:\n");
Yinghai Lu10a434f2008-09-04 21:09:45 +0200666 for (cdev = __x86_cpu_dev_start; cdev < __x86_cpu_dev_end; cdev++) {
667 struct cpu_dev *cpudev = *cdev;
668 unsigned int j;
Yinghai Lu9d31d352008-09-04 21:09:44 +0200669
Yinghai Lu10a434f2008-09-04 21:09:45 +0200670 if (count >= X86_VENDOR_NUM)
671 break;
672 cpu_devs[count] = cpudev;
673 count++;
674
675 for (j = 0; j < 2; j++) {
676 if (!cpudev->c_ident[j])
677 continue;
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530678 printk(KERN_INFO " %s %s\n", cpudev->c_vendor,
Yinghai Lu10a434f2008-09-04 21:09:45 +0200679 cpudev->c_ident[j]);
680 }
681 }
682
Yinghai Lu9d31d352008-09-04 21:09:44 +0200683 early_identify_cpu(&boot_cpu_data);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800684}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700686/*
687 * The NOPL instruction is supposed to exist on all CPUs with
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700688 * family >= 6; unfortunately, that's not true in practice because
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700689 * of early VIA chips and (more importantly) broken virtualizers that
H. Peter Anvinba0593b2008-09-16 09:29:40 -0700690 * are not easy to detect. In the latter case it doesn't even *fail*
691 * reliably, so probing for it doesn't even work. Disable it completely
692 * unless we can find a reliable way to detect all the broken cases.
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700693 */
694static void __cpuinit detect_nopl(struct cpuinfo_x86 *c)
695{
H. Peter Anvinb6734c32008-08-18 17:39:32 -0700696 clear_cpu_cap(c, X86_FEATURE_NOPL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697}
698
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100699static void __cpuinit generic_identify(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700700{
Yinghai Lu3da99c92008-09-04 21:09:44 +0200701 c->extended_cpuid_level = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702
Yinghai Luaef93c82008-09-14 02:33:15 -0700703 if (!have_cpuid_p())
704 identify_cpu_without_cpuid(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100705
Yinghai Luaef93c82008-09-14 02:33:15 -0700706 /* cyrix could have cpuid enabled via c_identify()*/
Ingo Molnara9853dd2008-09-14 14:46:58 +0200707 if (!have_cpuid_p())
Yinghai Luaef93c82008-09-14 02:33:15 -0700708 return;
709
Yinghai Lu3da99c92008-09-04 21:09:44 +0200710 cpu_detect(c);
711
712 get_cpu_vendor(c);
713
714 get_cpu_cap(c);
715
716 if (c->cpuid_level >= 0x00000001) {
717 c->initial_apicid = (cpuid_ebx(1) >> 24) & 0xFF;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700718#ifdef CONFIG_X86_32
719# ifdef CONFIG_X86_HT
Ingo Molnarcb8cc442009-01-28 13:24:54 +0100720 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lub89d3b32008-09-04 20:09:12 -0700721# else
Yinghai Lu3da99c92008-09-04 21:09:44 +0200722 c->apicid = c->initial_apicid;
Yinghai Lub89d3b32008-09-04 20:09:12 -0700723# endif
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800724#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725
Yinghai Lub89d3b32008-09-04 20:09:12 -0700726#ifdef CONFIG_X86_HT
727 c->phys_proc_id = c->initial_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 }
Yinghai Lu3da99c92008-09-04 21:09:44 +0200730
Yinghai Lu1b05d602008-09-06 01:52:27 -0700731 get_model_name(c); /* Default name */
Yinghai Lu3da99c92008-09-04 21:09:44 +0200732
733 init_scattered_cpuid_features(c);
734 detect_nopl(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735}
736
Linus Torvalds1da177e2005-04-16 15:20:36 -0700737/*
738 * This does the hard work of actually picking apart the CPU stuff...
739 */
Yinghai Lu9a250342008-06-21 03:24:00 -0700740static void __cpuinit identify_cpu(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
742 int i;
743
744 c->loops_per_jiffy = loops_per_jiffy;
745 c->x86_cache_size = -1;
746 c->x86_vendor = X86_VENDOR_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700747 c->x86_model = c->x86_mask = 0; /* So far unknown... */
748 c->x86_vendor_id[0] = '\0'; /* Unset */
749 c->x86_model_id[0] = '\0'; /* Unset */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100750 c->x86_max_cores = 1;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700751 c->x86_coreid_bits = 0;
Yinghai Lu11fdd252008-09-07 17:58:50 -0700752#ifdef CONFIG_X86_64
Yinghai Lu102bbe32008-09-04 20:09:13 -0700753 c->x86_clflush_size = 64;
754#else
755 c->cpuid_level = -1; /* CPUID not detected */
Andi Kleen770d1322006-12-07 02:14:05 +0100756 c->x86_clflush_size = 32;
Yinghai Lu102bbe32008-09-04 20:09:13 -0700757#endif
758 c->x86_cache_alignment = c->x86_clflush_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 memset(&c->x86_capability, 0, sizeof c->x86_capability);
760
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 generic_identify(c);
762
Andi Kleen38985342008-01-30 13:32:49 +0100763 if (this_cpu->c_identify)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764 this_cpu->c_identify(c);
765
Yinghai Lu102bbe32008-09-04 20:09:13 -0700766#ifdef CONFIG_X86_64
Ingo Molnarcb8cc442009-01-28 13:24:54 +0100767 c->apicid = apic->phys_pkg_id(c->initial_apicid, 0);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700768#endif
769
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 /*
771 * Vendor-specific initialization. In this section we
772 * canonicalize the feature flags, meaning if there are
773 * features a certain CPU supports which CPUID doesn't
774 * tell us, CPUID claiming incorrect flags, or other bugs,
775 * we handle them here.
776 *
777 * At the end of this section, c->x86_capability better
778 * indicate the features this CPU genuinely supports!
779 */
780 if (this_cpu->c_init)
781 this_cpu->c_init(c);
782
783 /* Disable the PN if appropriate */
784 squash_the_stupid_serial_number(c);
785
786 /*
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100787 * The vendor-specific functions might have changed features.
788 * Now we do "generic changes."
Linus Torvalds1da177e2005-04-16 15:20:36 -0700789 */
790
H. Peter Anvinb38b0662009-01-23 17:20:50 -0800791 /* Filter out anything that depends on CPUID levels we don't have */
792 filter_cpuid_features(c, true);
793
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 /* If the model name is still unset, do table lookup. */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100795 if (!c->x86_model_id[0]) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 char *p;
797 p = table_lookup_model(c);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100798 if (p)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 strcpy(c->x86_model_id, p);
800 else
801 /* Last resort... */
802 sprintf(c->x86_model_id, "%02x/%02x",
Chuck Ebbert54a20f82006-03-23 02:59:36 -0800803 c->x86, c->x86_model);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 }
805
Yinghai Lu102bbe32008-09-04 20:09:13 -0700806#ifdef CONFIG_X86_64
807 detect_ht(c);
808#endif
809
Alok Kataria88b094f2008-10-27 10:41:46 -0700810 init_hypervisor(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811 /*
812 * On SMP, boot_cpu_data holds the common feature set between
813 * all CPUs; so make sure that we indicate which features are
814 * common between the CPUs. The first time this routine gets
815 * executed, c == &boot_cpu_data.
816 */
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100817 if (c != &boot_cpu_data) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 /* AND the already accumulated flags with these */
Yinghai Lu9d31d352008-09-04 21:09:44 +0200819 for (i = 0; i < NCAPINTS; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 boot_cpu_data.x86_capability[i] &= c->x86_capability[i];
821 }
822
Andi Kleen7d851c82008-01-30 13:33:20 +0100823 /* Clear all flags overriden by options */
824 for (i = 0; i < NCAPINTS; i++)
Mikael Pettersson12c247a2008-02-24 18:27:03 +0100825 c->x86_capability[i] &= ~cleared_cpu_caps[i];
Andi Kleen7d851c82008-01-30 13:33:20 +0100826
Yinghai Lu102bbe32008-09-04 20:09:13 -0700827#ifdef CONFIG_X86_MCE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 /* Init Machine Check Exception if available. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 mcheck_init(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700830#endif
Andi Kleen30d432d2008-01-30 13:33:16 +0100831
832 select_idle_routine(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700833
834#if defined(CONFIG_NUMA) && defined(CONFIG_X86_64)
835 numa_add_cpu(smp_processor_id());
836#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200837}
Shaohua Li31ab2692005-11-07 00:58:42 -0800838
Glauber Costae04d6452008-09-22 14:35:08 -0300839#ifdef CONFIG_X86_64
840static void vgetcpu_set_mode(void)
841{
842 if (cpu_has(&boot_cpu_data, X86_FEATURE_RDTSCP))
843 vgetcpu_mode = VGETCPU_RDTSCP;
844 else
845 vgetcpu_mode = VGETCPU_LSL;
846}
847#endif
848
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200849void __init identify_boot_cpu(void)
850{
851 identify_cpu(&boot_cpu_data);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700852#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200853 sysenter_setup();
Li Shaohua6fe940d2005-06-25 14:54:53 -0700854 enable_sep_cpu();
Glauber Costae04d6452008-09-22 14:35:08 -0300855#else
856 vgetcpu_set_mode();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700857#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200858}
Shaohua Li3b520b22005-07-07 17:56:38 -0700859
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200860void __cpuinit identify_secondary_cpu(struct cpuinfo_x86 *c)
861{
862 BUG_ON(c == &boot_cpu_data);
863 identify_cpu(c);
Yinghai Lu102bbe32008-09-04 20:09:13 -0700864#ifdef CONFIG_X86_32
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200865 enable_sep_cpu();
Yinghai Lu102bbe32008-09-04 20:09:13 -0700866#endif
Jeremy Fitzhardingea6c4e072007-05-02 19:27:12 +0200867 mtrr_ap_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868}
869
Yinghai Lua0854a42008-09-04 21:09:46 +0200870struct msr_range {
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100871 unsigned min;
872 unsigned max;
Yinghai Lua0854a42008-09-04 21:09:46 +0200873};
874
875static struct msr_range msr_range_array[] __cpuinitdata = {
876 { 0x00000000, 0x00000418},
877 { 0xc0000000, 0xc000040b},
878 { 0xc0010000, 0xc0010142},
879 { 0xc0011000, 0xc001103b},
880};
881
882static void __cpuinit print_cpu_msr(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883{
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100884 unsigned index_min, index_max;
Yinghai Lua0854a42008-09-04 21:09:46 +0200885 unsigned index;
886 u64 val;
887 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888
Yinghai Lua0854a42008-09-04 21:09:46 +0200889 for (i = 0; i < ARRAY_SIZE(msr_range_array); i++) {
890 index_min = msr_range_array[i].min;
891 index_max = msr_range_array[i].max;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100892
Yinghai Lua0854a42008-09-04 21:09:46 +0200893 for (index = index_min; index < index_max; index++) {
894 if (rdmsrl_amd_safe(index, &val))
895 continue;
896 printk(KERN_INFO " MSR%08x: %016llx\n", index, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 }
899}
Yinghai Lua0854a42008-09-04 21:09:46 +0200900
901static int show_msr __cpuinitdata;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100902
Yinghai Lua0854a42008-09-04 21:09:46 +0200903static __init int setup_show_msr(char *arg)
904{
905 int num;
906
907 get_option(&arg, &num);
908
909 if (num > 0)
910 show_msr = num;
911 return 1;
912}
913__setup("show_msr=", setup_show_msr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914
Andi Kleen191679f2008-01-30 13:33:21 +0100915static __init int setup_noclflush(char *arg)
916{
917 setup_clear_cpu_cap(X86_FEATURE_CLFLSH);
918 return 1;
919}
920__setup("noclflush", setup_noclflush);
921
Chuck Ebbert3bc9b762006-03-23 02:59:33 -0800922void __cpuinit print_cpu_info(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923{
924 char *vendor = NULL;
925
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100926 if (c->x86_vendor < X86_VENDOR_NUM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927 vendor = this_cpu->c_vendor;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100928 } else {
929 if (c->cpuid_level >= 0)
930 vendor = c->x86_vendor_id;
931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
Yinghai Lubd32a8c2008-09-19 18:41:16 -0700933 if (vendor && !strstr(c->x86_model_id, vendor))
Yinghai Lu9d31d352008-09-04 21:09:44 +0200934 printk(KERN_CONT "%s ", vendor);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935
Yinghai Lu9d31d352008-09-04 21:09:44 +0200936 if (c->x86_model_id[0])
937 printk(KERN_CONT "%s", c->x86_model_id);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200939 printk(KERN_CONT "%d86", c->x86);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +0100941 if (c->x86_mask || c->cpuid_level >= 0)
Yinghai Lu9d31d352008-09-04 21:09:44 +0200942 printk(KERN_CONT " stepping %02x\n", c->x86_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 else
Yinghai Lu9d31d352008-09-04 21:09:44 +0200944 printk(KERN_CONT "\n");
Yinghai Lua0854a42008-09-04 21:09:46 +0200945
946#ifdef CONFIG_SMP
947 if (c->cpu_index < show_msr)
948 print_cpu_msr();
949#else
950 if (show_msr)
951 print_cpu_msr();
952#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953}
954
Andi Kleenac72e782008-01-30 13:33:21 +0100955static __init int setup_disablecpuid(char *arg)
956{
957 int bit;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100958
Andi Kleenac72e782008-01-30 13:33:21 +0100959 if (get_option(&arg, &bit) && bit < NCAPINTS*32)
960 setup_clear_cpu_cap(bit);
961 else
962 return 0;
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100963
Andi Kleenac72e782008-01-30 13:33:21 +0100964 return 1;
965}
966__setup("clearcpuid=", setup_disablecpuid);
967
Yinghai Lud5494d42008-09-04 20:09:03 -0700968#ifdef CONFIG_X86_64
Yinghai Lud5494d42008-09-04 20:09:03 -0700969struct desc_ptr idt_descr = { 256 * 16 - 1, (unsigned long) idt_table };
970
Brian Gerst947e76c2009-01-19 12:21:28 +0900971DEFINE_PER_CPU_FIRST(union irq_stack_union,
972 irq_stack_union) __aligned(PAGE_SIZE);
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100973
Brian Gerst26f80bd2009-01-19 00:38:58 +0900974DEFINE_PER_CPU(char *, irq_stack_ptr) =
Brian Gerst2add8e22009-02-08 09:58:39 -0500975 init_per_cpu_var(irq_stack_union.irq_stack) + IRQ_STACK_SIZE - 64;
Yinghai Lud5494d42008-09-04 20:09:03 -0700976
Brian Gerst9af45652009-01-19 00:38:58 +0900977DEFINE_PER_CPU(unsigned long, kernel_stack) =
978 (unsigned long)&init_thread_union - KERNEL_STACK_OFFSET + THREAD_SIZE;
979EXPORT_PER_CPU_SYMBOL(kernel_stack);
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100980
Brian Gerst56895532009-01-19 00:38:58 +0900981DEFINE_PER_CPU(unsigned int, irq_count) = -1;
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100982
Ingo Molnar0f3fa482009-03-14 08:46:17 +0100983/*
984 * Special IST stacks which the CPU switches to when it calls
985 * an IST-marked descriptor entry. Up to 7 stacks (hardware
986 * limit), all of them are 4K, except the debug stack which
987 * is 8K.
988 */
989static const unsigned int exception_stack_sizes[N_EXCEPTION_STACKS] = {
990 [0 ... N_EXCEPTION_STACKS - 1] = EXCEPTION_STKSZ,
991 [DEBUG_STACK - 1] = DEBUG_STKSZ
992};
993
Brian Gerst92d65b22009-01-19 00:38:58 +0900994static DEFINE_PER_CPU_PAGE_ALIGNED(char, exception_stacks
995 [(N_EXCEPTION_STACKS - 1) * EXCEPTION_STKSZ + DEBUG_STKSZ])
996 __aligned(PAGE_SIZE);
Yinghai Lud5494d42008-09-04 20:09:03 -0700997
Yinghai Lud5494d42008-09-04 20:09:03 -0700998/* May not be marked __init: used by software suspend */
999void syscall_init(void)
1000{
1001 /*
1002 * LSTAR and STAR live in a bit strange symbiosis.
1003 * They both write to the same internal register. STAR allows to
1004 * set CS/DS but only a 32bit target. LSTAR sets the 64bit rip.
1005 */
1006 wrmsrl(MSR_STAR, ((u64)__USER32_CS)<<48 | ((u64)__KERNEL_CS)<<32);
1007 wrmsrl(MSR_LSTAR, system_call);
1008 wrmsrl(MSR_CSTAR, ignore_sysret);
1009
1010#ifdef CONFIG_IA32_EMULATION
1011 syscall32_cpu_init();
1012#endif
1013
1014 /* Flags to clear on syscall */
1015 wrmsrl(MSR_SYSCALL_MASK,
1016 X86_EFLAGS_TF|X86_EFLAGS_DF|X86_EFLAGS_IF|X86_EFLAGS_IOPL);
1017}
1018
Yinghai Lud5494d42008-09-04 20:09:03 -07001019unsigned long kernel_eflags;
1020
1021/*
1022 * Copies of the original ist values from the tss are only accessed during
1023 * debugging, no special alignment required.
1024 */
1025DEFINE_PER_CPU(struct orig_ist, orig_ist);
1026
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001027#else /* CONFIG_X86_64 */
Yinghai Lud5494d42008-09-04 20:09:03 -07001028
Tejun Heo60a53172009-02-09 22:17:40 +09001029#ifdef CONFIG_CC_STACKPROTECTOR
1030DEFINE_PER_CPU(unsigned long, stack_canary);
1031#endif
1032
1033/* Make sure %fs and %gs are initialized properly in idle threads */
Adrian Bunk6b2fb3c2008-02-06 01:37:55 -08001034struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001035{
1036 memset(regs, 0, sizeof(struct pt_regs));
H. Peter Anvin65ea5b02008-01-30 13:30:56 +01001037 regs->fs = __KERNEL_PERCPU;
Tejun Heo60a53172009-02-09 22:17:40 +09001038 regs->gs = __KERNEL_STACK_CANARY;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001039
Jeremy Fitzhardingef95d47c2006-12-07 02:14:02 +01001040 return regs;
1041}
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001042#endif /* CONFIG_X86_64 */
Jeremy Fitzhardingec5413fb2007-05-02 19:27:16 +02001043
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001044/*
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301045 * Clear all 6 debug registers:
1046 */
1047static void clear_all_debug_regs(void)
1048{
1049 int i;
1050
1051 for (i = 0; i < 8; i++) {
1052 /* Ignore db4, db5 */
1053 if ((i == 4) || (i == 5))
1054 continue;
1055
1056 set_debugreg(0, i);
1057 }
1058}
1059
1060/*
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001061 * cpu_init() initializes state that is per-CPU. Some data is already
1062 * initialized (naturally) in the bootstrap process, such as the GDT
1063 * and IDT. We reload them nevertheless, this function acts as a
1064 * 'CPU state barrier', nothing should get across.
Yinghai Lu1ba76582008-09-04 20:09:04 -07001065 * A lot of state is already set up in PDA init for 64 bit
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001066 */
Yinghai Lu1ba76582008-09-04 20:09:04 -07001067#ifdef CONFIG_X86_64
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001068
Yinghai Lu1ba76582008-09-04 20:09:04 -07001069void __cpuinit cpu_init(void)
1070{
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001071 struct orig_ist *orig_ist;
Yinghai Lu1ba76582008-09-04 20:09:04 -07001072 struct task_struct *me;
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001073 struct tss_struct *t;
1074 unsigned long v;
1075 int cpu;
Yinghai Lu1ba76582008-09-04 20:09:04 -07001076 int i;
1077
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001078 cpu = stack_smp_processor_id();
1079 t = &per_cpu(init_tss, cpu);
1080 orig_ist = &per_cpu(orig_ist, cpu);
1081
Brian Gerste7a22c12009-01-19 00:38:59 +09001082#ifdef CONFIG_NUMA
1083 if (cpu != 0 && percpu_read(node_number) == 0 &&
1084 cpu_to_node(cpu) != NUMA_NO_NODE)
1085 percpu_write(node_number, cpu_to_node(cpu));
1086#endif
Yinghai Lu1ba76582008-09-04 20:09:04 -07001087
1088 me = current;
1089
Mike Travisc2d1cec2009-01-04 05:18:03 -08001090 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask))
Yinghai Lu1ba76582008-09-04 20:09:04 -07001091 panic("CPU#%d already initialized!\n", cpu);
1092
1093 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1094
1095 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
1096
1097 /*
1098 * Initialize the per-CPU GDT with the boot GDT,
1099 * and set up the GDT descriptor:
1100 */
1101
Brian Gerst552be872009-01-30 17:47:53 +09001102 switch_to_new_gdt(cpu);
Brian Gerst2697fbd2009-01-27 12:56:48 +09001103 loadsegment(fs, 0);
1104
Yinghai Lu1ba76582008-09-04 20:09:04 -07001105 load_idt((const struct desc_ptr *)&idt_descr);
1106
1107 memset(me->thread.tls_array, 0, GDT_ENTRY_TLS_ENTRIES * 8);
1108 syscall_init();
1109
1110 wrmsrl(MSR_FS_BASE, 0);
1111 wrmsrl(MSR_KERNEL_GS_BASE, 0);
1112 barrier();
1113
1114 check_efer();
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001115 if (cpu != 0)
Yinghai Lu1ba76582008-09-04 20:09:04 -07001116 enable_x2apic();
1117
1118 /*
1119 * set up and load the per-CPU TSS
1120 */
1121 if (!orig_ist->ist[0]) {
Brian Gerst92d65b22009-01-19 00:38:58 +09001122 char *estacks = per_cpu(exception_stacks, cpu);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001123
Yinghai Lu1ba76582008-09-04 20:09:04 -07001124 for (v = 0; v < N_EXCEPTION_STACKS; v++) {
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001125 estacks += exception_stack_sizes[v];
Yinghai Lu1ba76582008-09-04 20:09:04 -07001126 orig_ist->ist[v] = t->x86_tss.ist[v] =
1127 (unsigned long)estacks;
1128 }
1129 }
1130
1131 t->x86_tss.io_bitmap_base = offsetof(struct tss_struct, io_bitmap);
Ingo Molnar0f3fa482009-03-14 08:46:17 +01001132
Yinghai Lu1ba76582008-09-04 20:09:04 -07001133 /*
1134 * <= is required because the CPU will access up to
1135 * 8 bits beyond the end of the IO permission bitmap.
1136 */
1137 for (i = 0; i <= IO_BITMAP_LONGS; i++)
1138 t->io_bitmap[i] = ~0UL;
1139
1140 atomic_inc(&init_mm.mm_count);
1141 me->active_mm = &init_mm;
1142 if (me->mm)
1143 BUG();
1144 enter_lazy_tlb(&init_mm, me);
1145
1146 load_sp0(t, &current->thread);
1147 set_tss_desc(cpu, t);
1148 load_TR_desc();
1149 load_LDT(&init_mm.context);
1150
1151#ifdef CONFIG_KGDB
1152 /*
1153 * If the kgdb is connected no debug regs should be altered. This
1154 * is only applicable when KGDB and a KGDB I/O module are built
1155 * into the kernel and you are using early debugging with
1156 * kgdbwait. KGDB will control the kernel HW breakpoint registers.
1157 */
1158 if (kgdb_connected && arch_kgdb_ops.correct_hw_break)
1159 arch_kgdb_ops.correct_hw_break();
Peter Zijlstra8f6d86d2009-01-27 21:41:34 +01001160 else
Yinghai Lu1ba76582008-09-04 20:09:04 -07001161#endif
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301162 clear_all_debug_regs();
Yinghai Lu1ba76582008-09-04 20:09:04 -07001163
1164 fpu_init();
1165
1166 raw_local_save_flags(kernel_eflags);
1167
1168 if (is_uv_system())
1169 uv_cpu_init();
1170}
1171
1172#else
1173
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001174void __cpuinit cpu_init(void)
James Bottomley9ee79a32007-01-22 09:18:31 -06001175{
Rusty Russelld2cbcc42007-05-02 19:27:10 +02001176 int cpu = smp_processor_id();
1177 struct task_struct *curr = current;
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001178 struct tss_struct *t = &per_cpu(init_tss, cpu);
James Bottomley9ee79a32007-01-22 09:18:31 -06001179 struct thread_struct *thread = &curr->thread;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180
Mike Travisc2d1cec2009-01-04 05:18:03 -08001181 if (cpumask_test_and_set_cpu(cpu, cpu_initialized_mask)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 printk(KERN_WARNING "CPU#%d already initialized!\n", cpu);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301183 for (;;)
1184 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001185 }
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001186
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 printk(KERN_INFO "Initializing CPU#%d\n", cpu);
1188
1189 if (cpu_has_vme || cpu_has_tsc || cpu_has_de)
1190 clear_in_cr4(X86_CR4_VME|X86_CR4_PVI|X86_CR4_TSD|X86_CR4_DE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Zachary Amsden4d37e7e2005-09-03 15:56:38 -07001192 load_idt(&idt_descr);
Brian Gerst552be872009-01-30 17:47:53 +09001193 switch_to_new_gdt(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001194
1195 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001196 * Set up and load the per-CPU TSS and LDT
1197 */
1198 atomic_inc(&init_mm.mm_count);
Jeremy Fitzhardinge62111192006-12-07 02:14:02 +01001199 curr->active_mm = &init_mm;
1200 if (curr->mm)
1201 BUG();
1202 enter_lazy_tlb(&init_mm, curr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001203
H. Peter Anvinfaca6222008-01-30 13:31:02 +01001204 load_sp0(t, thread);
Paolo Ciarrocchi34048c92008-02-24 11:58:13 +01001205 set_tss_desc(cpu, t);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206 load_TR_desc();
1207 load_LDT(&init_mm.context);
1208
Matt Mackall22c4e302006-01-08 01:05:24 -08001209#ifdef CONFIG_DOUBLEFAULT
Linus Torvalds1da177e2005-04-16 15:20:36 -07001210 /* Set up doublefault TSS pointer in the GDT */
1211 __set_tss_desc(cpu, GDT_ENTRY_DOUBLEFAULT_TSS, &doublefault_tss);
Matt Mackall22c4e302006-01-08 01:05:24 -08001212#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001213
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +05301214 clear_all_debug_regs();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215
1216 /*
1217 * Force FPU initialization:
1218 */
Suresh Siddhab359e8a2008-07-29 10:29:20 -07001219 if (cpu_has_xsave)
1220 current_thread_info()->status = TS_XSAVE;
1221 else
1222 current_thread_info()->status = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 clear_used_math();
1224 mxcsr_feature_mask_init();
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001225
1226 /*
1227 * Boot processor to setup the FP and extended state context info.
1228 */
James Bottomleyb3572e32008-10-30 16:00:59 -05001229 if (smp_processor_id() == boot_cpu_id)
Suresh Siddhadc1e35c2008-07-29 10:29:19 -07001230 init_thread_xstate();
1231
1232 xsave_init();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001233}
Yinghai Lu1ba76582008-09-04 20:09:04 -07001234#endif