Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2002 ARM Ltd. |
| 3 | * Copyright (C) 2008 STMicroelctronics. |
| 4 | * Copyright (C) 2009 ST-Ericsson. |
| 5 | * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com> |
| 6 | * |
| 7 | * This file is based on arm realview platform |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or modify |
| 10 | * it under the terms of the GNU General Public License version 2 as |
| 11 | * published by the Free Software Foundation. |
| 12 | */ |
| 13 | #include <linux/init.h> |
| 14 | #include <linux/errno.h> |
| 15 | #include <linux/delay.h> |
| 16 | #include <linux/device.h> |
| 17 | #include <linux/smp.h> |
| 18 | #include <linux/io.h> |
| 19 | |
| 20 | #include <asm/cacheflush.h> |
Russell King | 0f7b332 | 2011-04-03 13:01:30 +0100 | [diff] [blame^] | 21 | #include <asm/hardware/gic.h> |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 22 | #include <asm/smp_scu.h> |
| 23 | #include <mach/hardware.h> |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 24 | #include <mach/setup.h> |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 25 | |
| 26 | /* |
| 27 | * control for which core is the next to come out of the secondary |
| 28 | * boot "holding pen" |
| 29 | */ |
Jonas Aaberg | 3c5728e | 2010-12-15 08:36:02 +0100 | [diff] [blame] | 30 | volatile int pen_release = -1; |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 31 | |
Russell King | 3705ff6 | 2010-12-18 10:53:12 +0000 | [diff] [blame] | 32 | /* |
| 33 | * Write pen_release in a way that is guaranteed to be visible to all |
| 34 | * observers, irrespective of whether they're taking part in coherency |
| 35 | * or not. This is necessary for the hotplug code to work reliably. |
| 36 | */ |
| 37 | static void write_pen_release(int val) |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 38 | { |
Russell King | 3705ff6 | 2010-12-18 10:53:12 +0000 | [diff] [blame] | 39 | pen_release = val; |
| 40 | smp_wmb(); |
| 41 | __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release)); |
| 42 | outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1)); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 43 | } |
| 44 | |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 45 | static void __iomem *scu_base_addr(void) |
| 46 | { |
| 47 | if (cpu_is_u5500()) |
| 48 | return __io_address(U5500_SCU_BASE); |
| 49 | else if (cpu_is_u8500()) |
| 50 | return __io_address(U8500_SCU_BASE); |
| 51 | else |
| 52 | ux500_unknown_soc(); |
| 53 | |
| 54 | return NULL; |
| 55 | } |
| 56 | |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 57 | static DEFINE_SPINLOCK(boot_lock); |
| 58 | |
| 59 | void __cpuinit platform_secondary_init(unsigned int cpu) |
| 60 | { |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 61 | /* |
| 62 | * if any interrupts are already enabled for the primary |
| 63 | * core (e.g. timer irq), then they will not have been enabled |
| 64 | * for us: do so |
| 65 | */ |
Russell King | 3848953 | 2010-12-04 16:01:03 +0000 | [diff] [blame] | 66 | gic_secondary_init(0); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 67 | |
| 68 | /* |
| 69 | * let the primary processor know we're out of the |
| 70 | * pen, then head off into the C entry point |
| 71 | */ |
Russell King | 3705ff6 | 2010-12-18 10:53:12 +0000 | [diff] [blame] | 72 | write_pen_release(-1); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 73 | |
| 74 | /* |
| 75 | * Synchronise with the boot thread. |
| 76 | */ |
| 77 | spin_lock(&boot_lock); |
| 78 | spin_unlock(&boot_lock); |
| 79 | } |
| 80 | |
| 81 | int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle) |
| 82 | { |
| 83 | unsigned long timeout; |
| 84 | |
| 85 | /* |
| 86 | * set synchronisation state between this boot processor |
| 87 | * and the secondary one |
| 88 | */ |
| 89 | spin_lock(&boot_lock); |
| 90 | |
| 91 | /* |
| 92 | * The secondary processor is waiting to be released from |
| 93 | * the holding pen - release it, then wait for it to flag |
| 94 | * that it has been released by resetting pen_release. |
| 95 | */ |
Russell King | 3705ff6 | 2010-12-18 10:53:12 +0000 | [diff] [blame] | 96 | write_pen_release(cpu); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 97 | |
Russell King | 0f7b332 | 2011-04-03 13:01:30 +0100 | [diff] [blame^] | 98 | gic_raise_softirq(cpumask_of(cpu), 1); |
Sundar Iyer | 9d704c0 | 2010-09-15 10:45:51 +0100 | [diff] [blame] | 99 | |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 100 | timeout = jiffies + (1 * HZ); |
| 101 | while (time_before(jiffies, timeout)) { |
| 102 | if (pen_release == -1) |
| 103 | break; |
| 104 | } |
| 105 | |
| 106 | /* |
| 107 | * now the secondary core is starting up let it run its |
| 108 | * calibrations, then wait for it to finish |
| 109 | */ |
| 110 | spin_unlock(&boot_lock); |
| 111 | |
| 112 | return pen_release != -1 ? -ENOSYS : 0; |
| 113 | } |
| 114 | |
| 115 | static void __init wakeup_secondary(void) |
| 116 | { |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 117 | void __iomem *backupram; |
| 118 | |
| 119 | if (cpu_is_u5500()) |
| 120 | backupram = __io_address(U5500_BACKUPRAM0_BASE); |
| 121 | else if (cpu_is_u8500()) |
| 122 | backupram = __io_address(U8500_BACKUPRAM0_BASE); |
| 123 | else |
| 124 | ux500_unknown_soc(); |
| 125 | |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 126 | /* |
| 127 | * write the address of secondary startup into the backup ram register |
| 128 | * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the |
| 129 | * backup ram register at offset 0x1FF0, which is what boot rom code |
| 130 | * is waiting for. This would wake up the secondary core from WFE |
| 131 | */ |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 132 | #define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4 |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 133 | __raw_writel(virt_to_phys(u8500_secondary_startup), |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 134 | backupram + UX500_CPU1_JUMPADDR_OFFSET); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 135 | |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 136 | #define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0 |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 137 | __raw_writel(0xA1FEED01, |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 138 | backupram + UX500_CPU1_WAKEMAGIC_OFFSET); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 139 | |
| 140 | /* make sure write buffer is drained */ |
| 141 | mb(); |
| 142 | } |
| 143 | |
| 144 | /* |
| 145 | * Initialise the CPU possible map early - this describes the CPUs |
| 146 | * which may be present or become present in the system. |
| 147 | */ |
| 148 | void __init smp_init_cpus(void) |
| 149 | { |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 150 | void __iomem *scu_base = scu_base_addr(); |
Russell King | fd778f0 | 2010-12-02 18:09:37 +0000 | [diff] [blame] | 151 | unsigned int i, ncores; |
| 152 | |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 153 | ncores = scu_base ? scu_get_core_count(scu_base) : 1; |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 154 | |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 155 | /* sanity check */ |
Russell King | bbc3d14 | 2010-12-03 10:42:58 +0000 | [diff] [blame] | 156 | if (ncores > NR_CPUS) { |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 157 | printk(KERN_WARNING |
| 158 | "U8500: no. of cores (%d) greater than configured " |
| 159 | "maximum of %d - clipping\n", |
Russell King | bbc3d14 | 2010-12-03 10:42:58 +0000 | [diff] [blame] | 160 | ncores, NR_CPUS); |
| 161 | ncores = NR_CPUS; |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 162 | } |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 163 | |
| 164 | for (i = 0; i < ncores; i++) |
| 165 | set_cpu_possible(i, true); |
Russell King | 0f7b332 | 2011-04-03 13:01:30 +0100 | [diff] [blame^] | 166 | |
| 167 | set_smp_cross_call(gic_raise_softirq); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 168 | } |
| 169 | |
Russell King | 05c74a6 | 2010-12-03 11:09:48 +0000 | [diff] [blame] | 170 | void __init platform_smp_prepare_cpus(unsigned int max_cpus) |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 171 | { |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 172 | int i; |
| 173 | |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 174 | /* |
| 175 | * Initialise the present map, which describes the set of CPUs |
| 176 | * actually populated at the present time. |
| 177 | */ |
| 178 | for (i = 0; i < max_cpus; i++) |
| 179 | set_cpu_present(i, true); |
| 180 | |
Rabin Vincent | 92389ca | 2010-12-08 11:07:57 +0530 | [diff] [blame] | 181 | scu_enable(scu_base_addr()); |
Russell King | 05c74a6 | 2010-12-03 11:09:48 +0000 | [diff] [blame] | 182 | wakeup_secondary(); |
Srinidhi Kasagar | aa44ef4 | 2009-11-28 08:17:18 +0100 | [diff] [blame] | 183 | } |