blob: 4e338466839edd12d582b4d6b3ef0ca09b70febf [file] [log] [blame]
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +01001/*
2 * Copyright (C) 2002 ARM Ltd.
3 * Copyright (C) 2008 STMicroelctronics.
4 * Copyright (C) 2009 ST-Ericsson.
5 * Author: Srinidhi Kasagar <srinidhi.kasagar@stericsson.com>
6 *
7 * This file is based on arm realview platform
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13#include <linux/init.h>
14#include <linux/errno.h>
15#include <linux/delay.h>
16#include <linux/device.h>
17#include <linux/smp.h>
18#include <linux/io.h>
19
20#include <asm/cacheflush.h>
Russell King0f7b3322011-04-03 13:01:30 +010021#include <asm/hardware/gic.h>
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010022#include <asm/smp_scu.h>
23#include <mach/hardware.h>
Rabin Vincent92389ca2010-12-08 11:07:57 +053024#include <mach/setup.h>
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010025
26/*
27 * control for which core is the next to come out of the secondary
28 * boot "holding pen"
29 */
Jonas Aaberg3c5728e2010-12-15 08:36:02 +010030volatile int pen_release = -1;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010031
Russell King3705ff62010-12-18 10:53:12 +000032/*
33 * Write pen_release in a way that is guaranteed to be visible to all
34 * observers, irrespective of whether they're taking part in coherency
35 * or not. This is necessary for the hotplug code to work reliably.
36 */
37static void write_pen_release(int val)
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010038{
Russell King3705ff62010-12-18 10:53:12 +000039 pen_release = val;
40 smp_wmb();
41 __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
42 outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010043}
44
Rabin Vincent92389ca2010-12-08 11:07:57 +053045static void __iomem *scu_base_addr(void)
46{
47 if (cpu_is_u5500())
48 return __io_address(U5500_SCU_BASE);
49 else if (cpu_is_u8500())
50 return __io_address(U8500_SCU_BASE);
51 else
52 ux500_unknown_soc();
53
54 return NULL;
55}
56
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010057static DEFINE_SPINLOCK(boot_lock);
58
59void __cpuinit platform_secondary_init(unsigned int cpu)
60{
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010061 /*
62 * if any interrupts are already enabled for the primary
63 * core (e.g. timer irq), then they will not have been enabled
64 * for us: do so
65 */
Russell King38489532010-12-04 16:01:03 +000066 gic_secondary_init(0);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010067
68 /*
69 * let the primary processor know we're out of the
70 * pen, then head off into the C entry point
71 */
Russell King3705ff62010-12-18 10:53:12 +000072 write_pen_release(-1);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010073
74 /*
75 * Synchronise with the boot thread.
76 */
77 spin_lock(&boot_lock);
78 spin_unlock(&boot_lock);
79}
80
81int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
82{
83 unsigned long timeout;
84
85 /*
86 * set synchronisation state between this boot processor
87 * and the secondary one
88 */
89 spin_lock(&boot_lock);
90
91 /*
92 * The secondary processor is waiting to be released from
93 * the holding pen - release it, then wait for it to flag
94 * that it has been released by resetting pen_release.
95 */
Russell King3705ff62010-12-18 10:53:12 +000096 write_pen_release(cpu);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +010097
Russell King0f7b3322011-04-03 13:01:30 +010098 gic_raise_softirq(cpumask_of(cpu), 1);
Sundar Iyer9d704c02010-09-15 10:45:51 +010099
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100100 timeout = jiffies + (1 * HZ);
101 while (time_before(jiffies, timeout)) {
102 if (pen_release == -1)
103 break;
104 }
105
106 /*
107 * now the secondary core is starting up let it run its
108 * calibrations, then wait for it to finish
109 */
110 spin_unlock(&boot_lock);
111
112 return pen_release != -1 ? -ENOSYS : 0;
113}
114
115static void __init wakeup_secondary(void)
116{
Rabin Vincent92389ca2010-12-08 11:07:57 +0530117 void __iomem *backupram;
118
119 if (cpu_is_u5500())
120 backupram = __io_address(U5500_BACKUPRAM0_BASE);
121 else if (cpu_is_u8500())
122 backupram = __io_address(U8500_BACKUPRAM0_BASE);
123 else
124 ux500_unknown_soc();
125
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100126 /*
127 * write the address of secondary startup into the backup ram register
128 * at offset 0x1FF4, then write the magic number 0xA1FEED01 to the
129 * backup ram register at offset 0x1FF0, which is what boot rom code
130 * is waiting for. This would wake up the secondary core from WFE
131 */
Rabin Vincent92389ca2010-12-08 11:07:57 +0530132#define UX500_CPU1_JUMPADDR_OFFSET 0x1FF4
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100133 __raw_writel(virt_to_phys(u8500_secondary_startup),
Rabin Vincent92389ca2010-12-08 11:07:57 +0530134 backupram + UX500_CPU1_JUMPADDR_OFFSET);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100135
Rabin Vincent92389ca2010-12-08 11:07:57 +0530136#define UX500_CPU1_WAKEMAGIC_OFFSET 0x1FF0
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100137 __raw_writel(0xA1FEED01,
Rabin Vincent92389ca2010-12-08 11:07:57 +0530138 backupram + UX500_CPU1_WAKEMAGIC_OFFSET);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100139
140 /* make sure write buffer is drained */
141 mb();
142}
143
144/*
145 * Initialise the CPU possible map early - this describes the CPUs
146 * which may be present or become present in the system.
147 */
148void __init smp_init_cpus(void)
149{
Rabin Vincent92389ca2010-12-08 11:07:57 +0530150 void __iomem *scu_base = scu_base_addr();
Russell Kingfd778f02010-12-02 18:09:37 +0000151 unsigned int i, ncores;
152
Rabin Vincent92389ca2010-12-08 11:07:57 +0530153 ncores = scu_base ? scu_get_core_count(scu_base) : 1;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100154
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100155 /* sanity check */
Russell Kingbbc3d142010-12-03 10:42:58 +0000156 if (ncores > NR_CPUS) {
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100157 printk(KERN_WARNING
158 "U8500: no. of cores (%d) greater than configured "
159 "maximum of %d - clipping\n",
Russell Kingbbc3d142010-12-03 10:42:58 +0000160 ncores, NR_CPUS);
161 ncores = NR_CPUS;
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100162 }
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100163
164 for (i = 0; i < ncores; i++)
165 set_cpu_possible(i, true);
Russell King0f7b3322011-04-03 13:01:30 +0100166
167 set_smp_cross_call(gic_raise_softirq);
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100168}
169
Russell King05c74a62010-12-03 11:09:48 +0000170void __init platform_smp_prepare_cpus(unsigned int max_cpus)
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100171{
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100172 int i;
173
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100174 /*
175 * Initialise the present map, which describes the set of CPUs
176 * actually populated at the present time.
177 */
178 for (i = 0; i < max_cpus; i++)
179 set_cpu_present(i, true);
180
Rabin Vincent92389ca2010-12-08 11:07:57 +0530181 scu_enable(scu_base_addr());
Russell King05c74a62010-12-03 11:09:48 +0000182 wakeup_secondary();
Srinidhi Kasagaraa44ef42009-11-28 08:17:18 +0100183}