blob: a982718f399893ec59124ced9210edc080c57f94 [file] [log] [blame]
Joseph Chand61e0bf2008-10-15 22:03:23 -07001/*
2 * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
3 * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
4
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public
7 * License as published by the Free Software Foundation;
8 * either version 2, or (at your option) any later version.
9
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
12 * the implied warranty of MERCHANTABILITY or FITNESS FOR
13 * A PARTICULAR PURPOSE.See the GNU General Public License
14 * for more details.
15
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc.,
19 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
Jonathan Corbetec668412010-05-05 14:44:55 -060021
22#include <linux/via-core.h>
Joseph Chand61e0bf2008-10-15 22:03:23 -070023#include "global.h"
24
Florian Tobias Schandinate4fcaef2011-03-12 01:36:38 +000025static struct pll_config cle266_pll_config[] = {
26 {19, 4, 0},
27 {26, 5, 0},
28 {28, 5, 0},
29 {31, 5, 0},
30 {33, 5, 0},
31 {55, 5, 0},
32 {102, 5, 0},
33 {53, 6, 0},
34 {92, 6, 0},
35 {98, 6, 0},
36 {112, 6, 0},
37 {41, 7, 0},
38 {60, 7, 0},
39 {99, 7, 0},
40 {100, 7, 0},
41 {83, 8, 0},
42 {86, 8, 0},
43 {108, 8, 0},
44 {87, 9, 0},
45 {118, 9, 0},
46 {95, 12, 0},
47 {115, 12, 0},
48 {108, 13, 0},
49 {83, 17, 0},
50 {67, 20, 0},
51 {86, 20, 0},
52 {98, 20, 0},
53 {121, 24, 0},
54 {99, 29, 0},
55 {33, 3, 1},
56 {15, 4, 1},
57 {23, 4, 1},
58 {37, 5, 1},
59 {83, 5, 1},
60 {85, 5, 1},
61 {94, 5, 1},
62 {103, 5, 1},
63 {109, 5, 1},
64 {113, 5, 1},
65 {121, 5, 1},
66 {82, 6, 1},
67 {31, 7, 1},
68 {55, 7, 1},
69 {84, 7, 1},
70 {83, 8, 1},
71 {76, 9, 1},
72 {127, 9, 1},
73 {33, 4, 2},
74 {75, 4, 2},
75 {119, 4, 2},
76 {121, 4, 2},
77 {91, 5, 2},
78 {118, 5, 2},
79 {83, 6, 2},
80 {109, 6, 2},
81 {90, 7, 2},
82 {93, 2, 3},
83 {53, 3, 3},
84 {73, 4, 3},
85 {89, 4, 3},
86 {105, 4, 3},
87 {117, 4, 3},
88 {101, 5, 3},
89 {121, 5, 3},
90 {127, 5, 3},
91 {99, 7, 3}
92};
93
94static struct pll_config k800_pll_config[] = {
95 {22, 2, 0},
96 {28, 3, 0},
97 {81, 3, 1},
98 {85, 3, 1},
99 {98, 3, 1},
100 {112, 3, 1},
101 {86, 4, 1},
102 {166, 4, 1},
103 {109, 5, 1},
104 {113, 5, 1},
105 {121, 5, 1},
106 {131, 5, 1},
107 {143, 5, 1},
108 {153, 5, 1},
109 {66, 3, 2},
110 {68, 3, 2},
111 {95, 3, 2},
112 {106, 3, 2},
113 {116, 3, 2},
114 {93, 4, 2},
115 {119, 4, 2},
116 {121, 4, 2},
117 {133, 4, 2},
118 {137, 4, 2},
119 {117, 5, 2},
120 {118, 5, 2},
121 {120, 5, 2},
122 {124, 5, 2},
123 {132, 5, 2},
124 {137, 5, 2},
125 {141, 5, 2},
126 {166, 5, 2},
127 {170, 5, 2},
128 {191, 5, 2},
129 {206, 5, 2},
130 {208, 5, 2},
131 {30, 2, 3},
132 {69, 3, 3},
133 {82, 3, 3},
134 {83, 3, 3},
135 {109, 3, 3},
136 {114, 3, 3},
137 {125, 3, 3},
138 {89, 4, 3},
139 {103, 4, 3},
140 {117, 4, 3},
141 {126, 4, 3},
142 {150, 4, 3},
143 {161, 4, 3},
144 {121, 5, 3},
145 {127, 5, 3},
146 {131, 5, 3},
147 {134, 5, 3},
148 {148, 5, 3},
149 {169, 5, 3},
150 {172, 5, 3},
151 {182, 5, 3},
152 {195, 5, 3},
153 {196, 5, 3},
154 {208, 5, 3},
155 {66, 2, 4},
156 {85, 3, 4},
157 {141, 4, 4},
158 {146, 4, 4},
159 {161, 4, 4},
160 {177, 5, 4}
161};
162
163static struct pll_config cx700_pll_config[] = {
164 {98, 3, 1},
165 {86, 4, 1},
166 {109, 5, 1},
167 {110, 5, 1},
168 {113, 5, 1},
169 {121, 5, 1},
170 {131, 5, 1},
171 {135, 5, 1},
172 {142, 5, 1},
173 {143, 5, 1},
174 {153, 5, 1},
175 {187, 5, 1},
176 {208, 5, 1},
177 {68, 2, 2},
178 {95, 3, 2},
179 {116, 3, 2},
180 {93, 4, 2},
181 {119, 4, 2},
182 {133, 4, 2},
183 {137, 4, 2},
184 {151, 4, 2},
185 {166, 4, 2},
186 {110, 5, 2},
187 {112, 5, 2},
188 {117, 5, 2},
189 {118, 5, 2},
190 {120, 5, 2},
191 {132, 5, 2},
192 {137, 5, 2},
193 {141, 5, 2},
194 {151, 5, 2},
195 {166, 5, 2},
196 {175, 5, 2},
197 {191, 5, 2},
198 {206, 5, 2},
199 {174, 7, 2},
200 {82, 3, 3},
201 {109, 3, 3},
202 {117, 4, 3},
203 {150, 4, 3},
204 {161, 4, 3},
205 {112, 5, 3},
206 {115, 5, 3},
207 {121, 5, 3},
208 {127, 5, 3},
209 {129, 5, 3},
210 {131, 5, 3},
211 {134, 5, 3},
212 {138, 5, 3},
213 {148, 5, 3},
214 {157, 5, 3},
215 {169, 5, 3},
216 {172, 5, 3},
217 {190, 5, 3},
218 {195, 5, 3},
219 {196, 5, 3},
220 {208, 5, 3},
221 {141, 5, 4},
222 {150, 5, 4},
223 {166, 5, 4},
224 {176, 5, 4},
225 {177, 5, 4},
226 {183, 5, 4},
227 {202, 5, 4}
228};
229
230static struct pll_config vx855_pll_config[] = {
231 {86, 4, 1},
232 {108, 5, 1},
233 {110, 5, 1},
234 {113, 5, 1},
235 {121, 5, 1},
236 {131, 5, 1},
237 {135, 5, 1},
238 {142, 5, 1},
239 {143, 5, 1},
240 {153, 5, 1},
241 {164, 5, 1},
242 {187, 5, 1},
243 {208, 5, 1},
244 {110, 5, 2},
245 {112, 5, 2},
246 {117, 5, 2},
247 {118, 5, 2},
248 {124, 5, 2},
249 {132, 5, 2},
250 {137, 5, 2},
251 {141, 5, 2},
252 {149, 5, 2},
253 {151, 5, 2},
254 {159, 5, 2},
255 {166, 5, 2},
256 {167, 5, 2},
257 {172, 5, 2},
258 {189, 5, 2},
259 {191, 5, 2},
260 {194, 5, 2},
261 {206, 5, 2},
262 {208, 5, 2},
263 {83, 3, 3},
264 {88, 3, 3},
265 {109, 3, 3},
266 {112, 3, 3},
267 {103, 4, 3},
268 {105, 4, 3},
269 {161, 4, 3},
270 {112, 5, 3},
271 {115, 5, 3},
272 {121, 5, 3},
273 {127, 5, 3},
274 {134, 5, 3},
275 {137, 5, 3},
276 {148, 5, 3},
277 {157, 5, 3},
278 {169, 5, 3},
279 {172, 5, 3},
280 {182, 5, 3},
281 {191, 5, 3},
282 {195, 5, 3},
283 {209, 5, 3},
284 {142, 4, 4},
285 {146, 4, 4},
286 {161, 4, 4},
287 {141, 5, 4},
288 {150, 5, 4},
289 {165, 5, 4},
290 {176, 5, 4}
Joseph Chand61e0bf2008-10-15 22:03:23 -0700291};
292
Florian Tobias Schandinatbf5ea022011-01-05 10:36:05 +0000293/* according to VIA Technologies these values are based on experiment */
294static struct io_reg scaling_parameters[] = {
295 {VIACR, CR7A, 0xFF, 0x01}, /* LCD Scaling Parameter 1 */
296 {VIACR, CR7B, 0xFF, 0x02}, /* LCD Scaling Parameter 2 */
297 {VIACR, CR7C, 0xFF, 0x03}, /* LCD Scaling Parameter 3 */
298 {VIACR, CR7D, 0xFF, 0x04}, /* LCD Scaling Parameter 4 */
299 {VIACR, CR7E, 0xFF, 0x07}, /* LCD Scaling Parameter 5 */
300 {VIACR, CR7F, 0xFF, 0x0A}, /* LCD Scaling Parameter 6 */
301 {VIACR, CR80, 0xFF, 0x0D}, /* LCD Scaling Parameter 7 */
302 {VIACR, CR81, 0xFF, 0x13}, /* LCD Scaling Parameter 8 */
303 {VIACR, CR82, 0xFF, 0x16}, /* LCD Scaling Parameter 9 */
304 {VIACR, CR83, 0xFF, 0x19}, /* LCD Scaling Parameter 10 */
305 {VIACR, CR84, 0xFF, 0x1C}, /* LCD Scaling Parameter 11 */
306 {VIACR, CR85, 0xFF, 0x1D}, /* LCD Scaling Parameter 12 */
307 {VIACR, CR86, 0xFF, 0x1E}, /* LCD Scaling Parameter 13 */
308 {VIACR, CR87, 0xFF, 0x1F}, /* LCD Scaling Parameter 14 */
309};
310
Joseph Chand61e0bf2008-10-15 22:03:23 -0700311static struct fifo_depth_select display_fifo_depth_reg = {
312 /* IGA1 FIFO Depth_Select */
313 {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
314 /* IGA2 FIFO Depth_Select */
315 {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
316 {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
317};
318
319static struct fifo_threshold_select fifo_threshold_select_reg = {
320 /* IGA1 FIFO Threshold Select */
321 {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
322 /* IGA2 FIFO Threshold Select */
323 {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
324};
325
326static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
327 /* IGA1 FIFO High Threshold Select */
328 {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
329 /* IGA2 FIFO High Threshold Select */
330 {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
331};
332
333static struct display_queue_expire_num display_queue_expire_num_reg = {
334 /* IGA1 Display Queue Expire Num */
335 {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
336 /* IGA2 Display Queue Expire Num */
337 {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
338};
339
340/* Definition Fetch Count Registers*/
341static struct fetch_count fetch_count_reg = {
342 /* IGA1 Fetch Count Register */
343 {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
344 /* IGA2 Fetch Count Register */
345 {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
346};
347
348static struct iga1_crtc_timing iga1_crtc_reg = {
349 /* IGA1 Horizontal Total */
350 {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
351 /* IGA1 Horizontal Addressable Video */
352 {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
353 /* IGA1 Horizontal Blank Start */
354 {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
355 /* IGA1 Horizontal Blank End */
356 {IGA1_HOR_BLANK_END_REG_NUM,
357 {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
358 /* IGA1 Horizontal Sync Start */
359 {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
360 /* IGA1 Horizontal Sync End */
361 {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
362 /* IGA1 Vertical Total */
363 {IGA1_VER_TOTAL_REG_NUM,
364 {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
365 /* IGA1 Vertical Addressable Video */
366 {IGA1_VER_ADDR_REG_NUM,
367 {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
368 /* IGA1 Vertical Blank Start */
369 {IGA1_VER_BLANK_START_REG_NUM,
370 {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
371 /* IGA1 Vertical Blank End */
372 {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
373 /* IGA1 Vertical Sync Start */
374 {IGA1_VER_SYNC_START_REG_NUM,
375 {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
376 /* IGA1 Vertical Sync End */
377 {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
378};
379
380static struct iga2_crtc_timing iga2_crtc_reg = {
381 /* IGA2 Horizontal Total */
382 {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
383 /* IGA2 Horizontal Addressable Video */
384 {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
385 /* IGA2 Horizontal Blank Start */
386 {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
387 /* IGA2 Horizontal Blank End */
388 {IGA2_HOR_BLANK_END_REG_NUM,
389 {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
390 /* IGA2 Horizontal Sync Start */
391 {IGA2_HOR_SYNC_START_REG_NUM,
392 {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
393 /* IGA2 Horizontal Sync End */
394 {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
395 /* IGA2 Vertical Total */
396 {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
397 /* IGA2 Vertical Addressable Video */
398 {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
399 /* IGA2 Vertical Blank Start */
400 {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
401 /* IGA2 Vertical Blank End */
402 {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
403 /* IGA2 Vertical Sync Start */
404 {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
405 /* IGA2 Vertical Sync End */
406 {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
407};
408
409static struct rgbLUT palLUT_table[] = {
410 /* {R,G,B} */
411 /* Index 0x00~0x03 */
412 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
413 0x2A,
414 0x2A},
415 /* Index 0x04~0x07 */
416 {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
417 0x2A,
418 0x2A},
419 /* Index 0x08~0x0B */
420 {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
421 0x3F,
422 0x3F},
423 /* Index 0x0C~0x0F */
424 {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
425 0x3F,
426 0x3F},
427 /* Index 0x10~0x13 */
428 {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
429 0x0B,
430 0x0B},
431 /* Index 0x14~0x17 */
432 {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
433 0x18,
434 0x18},
435 /* Index 0x18~0x1B */
436 {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
437 0x28,
438 0x28},
439 /* Index 0x1C~0x1F */
440 {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
441 0x3F,
442 0x3F},
443 /* Index 0x20~0x23 */
444 {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
445 0x00,
446 0x3F},
447 /* Index 0x24~0x27 */
448 {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
449 0x00,
450 0x10},
451 /* Index 0x28~0x2B */
452 {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
453 0x2F,
454 0x00},
455 /* Index 0x2C~0x2F */
456 {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
457 0x3F,
458 0x00},
459 /* Index 0x30~0x33 */
460 {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
461 0x3F,
462 0x2F},
463 /* Index 0x34~0x37 */
464 {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
465 0x10,
466 0x3F},
467 /* Index 0x38~0x3B */
468 {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
469 0x1F,
470 0x3F},
471 /* Index 0x3C~0x3F */
472 {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
473 0x1F,
474 0x27},
475 /* Index 0x40~0x43 */
476 {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
477 0x3F,
478 0x1F},
479 /* Index 0x44~0x47 */
480 {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
481 0x3F,
482 0x1F},
483 /* Index 0x48~0x4B */
484 {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
485 0x3F,
486 0x37},
487 /* Index 0x4C~0x4F */
488 {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
489 0x27,
490 0x3F},
491 /* Index 0x50~0x53 */
492 {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
493 0x2D,
494 0x3F},
495 /* Index 0x54~0x57 */
496 {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
497 0x2D,
498 0x31},
499 /* Index 0x58~0x5B */
500 {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
501 0x3A,
502 0x2D},
503 /* Index 0x5C~0x5F */
504 {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
505 0x3F,
506 0x2D},
507 /* Index 0x60~0x63 */
508 {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
509 0x3F,
510 0x3A},
511 /* Index 0x64~0x67 */
512 {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
513 0x31,
514 0x3F},
515 /* Index 0x68~0x6B */
516 {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
517 0x00,
518 0x1C},
519 /* Index 0x6C~0x6F */
520 {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
521 0x00,
522 0x07},
523 /* Index 0x70~0x73 */
524 {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
525 0x15,
526 0x00},
527 /* Index 0x74~0x77 */
528 {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
529 0x1C,
530 0x00},
531 /* Index 0x78~0x7B */
532 {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
533 0x1C,
534 0x15},
535 /* Index 0x7C~0x7F */
536 {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
537 0x07,
538 0x1C},
539 /* Index 0x80~0x83 */
540 {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
541 0x0E,
542 0x1C},
543 /* Index 0x84~0x87 */
544 {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
545 0x0E,
546 0x11},
547 /* Index 0x88~0x8B */
548 {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
549 0x18,
550 0x0E},
551 /* Index 0x8C~0x8F */
552 {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
553 0x1C,
554 0x0E},
555 /* Index 0x90~0x93 */
556 {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
557 0x1C,
558 0x18},
559 /* Index 0x94~0x97 */
560 {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
561 0x11,
562 0x1C},
563 /* Index 0x98~0x9B */
564 {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
565 0x14,
566 0x1C},
567 /* Index 0x9C~0x9F */
568 {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
569 0x14,
570 0x16},
571 /* Index 0xA0~0xA3 */
572 {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
573 0x1A,
574 0x14},
575 /* Index 0xA4~0xA7 */
576 {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
577 0x1C,
578 0x14},
579 /* Index 0xA8~0xAB */
580 {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
581 0x1C,
582 0x1A},
583 /* Index 0xAC~0xAF */
584 {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
585 0x16,
586 0x1C},
587 /* Index 0xB0~0xB3 */
588 {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
589 0x00,
590 0x10},
591 /* Index 0xB4~0xB7 */
592 {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
593 0x00,
594 0x04},
595 /* Index 0xB8~0xBB */
596 {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
597 0x0C,
598 0x00},
599 /* Index 0xBC~0xBF */
600 {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
601 0x10,
602 0x00},
603 /* Index 0xC0~0xC3 */
604 {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
605 0x10,
606 0x0C},
607 /* Index 0xC4~0xC7 */
608 {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
609 0x04,
610 0x10},
611 /* Index 0xC8~0xCB */
612 {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
613 0x08,
614 0x10},
615 /* Index 0xCC~0xCF */
616 {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
617 0x08,
618 0x0A},
619 /* Index 0xD0~0xD3 */
620 {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
621 0x0E,
622 0x08},
623 /* Index 0xD4~0xD7 */
624 {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
625 0x10,
626 0x08},
627 /* Index 0xD8~0xDB */
628 {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
629 0x10,
630 0x0E},
631 /* Index 0xDC~0xDF */
632 {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
633 0x0A,
634 0x10},
635 /* Index 0xE0~0xE3 */
636 {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
637 0x0B,
638 0x10},
639 /* Index 0xE4~0xE7 */
640 {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
641 0x0B,
642 0x0C},
643 /* Index 0xE8~0xEB */
644 {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
645 0x0F,
646 0x0B},
647 /* Index 0xEC~0xEF */
648 {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
649 0x10,
650 0x0B},
651 /* Index 0xF0~0xF3 */
652 {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
653 0x10,
654 0x0F},
655 /* Index 0xF4~0xF7 */
656 {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
657 0x0C,
658 0x10},
659 /* Index 0xF8~0xFB */
660 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
661 0x00,
662 0x00},
663 /* Index 0xFC~0xFF */
664 {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
665 0x00,
666 0x00}
667};
668
Florian Tobias Schandinat2a918392010-09-05 01:33:28 +0000669static struct via_device_mapping device_mapping[] = {
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000670 {VIA_LDVP0, "LDVP0"},
671 {VIA_LDVP1, "LDVP1"},
672 {VIA_DVP0, "DVP0"},
Florian Tobias Schandinat2a918392010-09-05 01:33:28 +0000673 {VIA_CRT, "CRT"},
674 {VIA_DVP1, "DVP1"},
675 {VIA_LVDS1, "LVDS1"},
676 {VIA_LVDS2, "LVDS2"}
677};
678
Joseph Chand61e0bf2008-10-15 22:03:23 -0700679static void load_fix_bit_crtc_reg(void);
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000680static void __devinit init_gfx_chip_info(int chip_type);
681static void __devinit init_tmds_chip_info(void);
682static void __devinit init_lvds_chip_info(void);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700683static void device_screen_off(void);
684static void device_screen_on(void);
685static void set_display_channel(void);
686static void device_off(void);
687static void device_on(void);
688static void enable_second_display_channel(void);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +0000689static void disable_second_display_channel(void);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700690
Joseph Chand61e0bf2008-10-15 22:03:23 -0700691void viafb_lock_crt(void)
692{
693 viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
694}
695
696void viafb_unlock_crt(void)
697{
698 viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
699 viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
700}
701
Stephen Hemminger23e5abd2011-03-03 10:00:08 -0800702static void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
Joseph Chand61e0bf2008-10-15 22:03:23 -0700703{
704 outb(index, LUT_INDEX_WRITE);
705 outb(r, LUT_DATA);
706 outb(g, LUT_DATA);
707 outb(b, LUT_DATA);
708}
709
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000710static u32 get_dvi_devices(int output_interface)
711{
712 switch (output_interface) {
713 case INTERFACE_DVP0:
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000714 return VIA_DVP0 | VIA_LDVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000715
716 case INTERFACE_DVP1:
717 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000718 return VIA_LDVP1;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000719 else
720 return VIA_DVP1;
721
722 case INTERFACE_DFP_HIGH:
723 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
724 return 0;
725 else
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000726 return VIA_LVDS2 | VIA_DVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000727
728 case INTERFACE_DFP_LOW:
729 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
730 return 0;
731 else
732 return VIA_DVP1 | VIA_LVDS1;
733
734 case INTERFACE_TMDS:
735 return VIA_LVDS1;
736 }
737
738 return 0;
739}
740
741static u32 get_lcd_devices(int output_interface)
742{
743 switch (output_interface) {
744 case INTERFACE_DVP0:
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000745 return VIA_DVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000746
747 case INTERFACE_DVP1:
748 return VIA_DVP1;
749
750 case INTERFACE_DFP_HIGH:
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000751 return VIA_LVDS2 | VIA_DVP0;
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000752
753 case INTERFACE_DFP_LOW:
754 return VIA_LVDS1 | VIA_DVP1;
755
756 case INTERFACE_DFP:
757 return VIA_LVDS1 | VIA_LVDS2;
758
759 case INTERFACE_LVDS0:
760 case INTERFACE_LVDS0LVDS1:
761 return VIA_LVDS1;
762
763 case INTERFACE_LVDS1:
764 return VIA_LVDS2;
765 }
766
767 return 0;
768}
769
Joseph Chand61e0bf2008-10-15 22:03:23 -0700770/*Set IGA path for each device*/
771void viafb_set_iga_path(void)
772{
773
774 if (viafb_SAMM_ON == 1) {
775 if (viafb_CRT_ON) {
776 if (viafb_primary_dev == CRT_Device)
777 viaparinfo->crt_setting_info->iga_path = IGA1;
778 else
779 viaparinfo->crt_setting_info->iga_path = IGA2;
780 }
781
782 if (viafb_DVI_ON) {
783 if (viafb_primary_dev == DVI_Device)
784 viaparinfo->tmds_setting_info->iga_path = IGA1;
785 else
786 viaparinfo->tmds_setting_info->iga_path = IGA2;
787 }
788
789 if (viafb_LCD_ON) {
790 if (viafb_primary_dev == LCD_Device) {
791 if (viafb_dual_fb &&
792 (viaparinfo->chip_info->gfx_chip_name ==
793 UNICHROME_CLE266)) {
794 viaparinfo->
795 lvds_setting_info->iga_path = IGA2;
796 viaparinfo->
797 crt_setting_info->iga_path = IGA1;
798 viaparinfo->
799 tmds_setting_info->iga_path = IGA1;
800 } else
801 viaparinfo->
802 lvds_setting_info->iga_path = IGA1;
803 } else {
804 viaparinfo->lvds_setting_info->iga_path = IGA2;
805 }
806 }
807 if (viafb_LCD2_ON) {
808 if (LCD2_Device == viafb_primary_dev)
809 viaparinfo->lvds_setting_info2->iga_path = IGA1;
810 else
811 viaparinfo->lvds_setting_info2->iga_path = IGA2;
812 }
813 } else {
814 viafb_SAMM_ON = 0;
815
816 if (viafb_CRT_ON && viafb_LCD_ON) {
817 viaparinfo->crt_setting_info->iga_path = IGA1;
818 viaparinfo->lvds_setting_info->iga_path = IGA2;
819 } else if (viafb_CRT_ON && viafb_DVI_ON) {
820 viaparinfo->crt_setting_info->iga_path = IGA1;
821 viaparinfo->tmds_setting_info->iga_path = IGA2;
822 } else if (viafb_LCD_ON && viafb_DVI_ON) {
823 viaparinfo->tmds_setting_info->iga_path = IGA1;
824 viaparinfo->lvds_setting_info->iga_path = IGA2;
825 } else if (viafb_LCD_ON && viafb_LCD2_ON) {
826 viaparinfo->lvds_setting_info->iga_path = IGA2;
827 viaparinfo->lvds_setting_info2->iga_path = IGA2;
828 } else if (viafb_CRT_ON) {
829 viaparinfo->crt_setting_info->iga_path = IGA1;
830 } else if (viafb_LCD_ON) {
831 viaparinfo->lvds_setting_info->iga_path = IGA2;
832 } else if (viafb_DVI_ON) {
833 viaparinfo->tmds_setting_info->iga_path = IGA1;
834 }
835 }
Florian Tobias Schandinat18d9dc02010-08-10 02:44:44 +0000836
837 viaparinfo->shared->iga1_devices = 0;
838 viaparinfo->shared->iga2_devices = 0;
839 if (viafb_CRT_ON) {
840 if (viaparinfo->crt_setting_info->iga_path == IGA1)
841 viaparinfo->shared->iga1_devices |= VIA_CRT;
842 else
843 viaparinfo->shared->iga2_devices |= VIA_CRT;
844 }
845
846 if (viafb_DVI_ON) {
847 if (viaparinfo->tmds_setting_info->iga_path == IGA1)
848 viaparinfo->shared->iga1_devices |= get_dvi_devices(
849 viaparinfo->chip_info->
850 tmds_chip_info.output_interface);
851 else
852 viaparinfo->shared->iga2_devices |= get_dvi_devices(
853 viaparinfo->chip_info->
854 tmds_chip_info.output_interface);
855 }
856
857 if (viafb_LCD_ON) {
858 if (viaparinfo->lvds_setting_info->iga_path == IGA1)
859 viaparinfo->shared->iga1_devices |= get_lcd_devices(
860 viaparinfo->chip_info->
861 lvds_chip_info.output_interface);
862 else
863 viaparinfo->shared->iga2_devices |= get_lcd_devices(
864 viaparinfo->chip_info->
865 lvds_chip_info.output_interface);
866 }
867
868 if (viafb_LCD2_ON) {
869 if (viaparinfo->lvds_setting_info2->iga_path == IGA1)
870 viaparinfo->shared->iga1_devices |= get_lcd_devices(
871 viaparinfo->chip_info->
872 lvds_chip_info2.output_interface);
873 else
874 viaparinfo->shared->iga2_devices |= get_lcd_devices(
875 viaparinfo->chip_info->
876 lvds_chip_info2.output_interface);
877 }
Joseph Chand61e0bf2008-10-15 22:03:23 -0700878}
879
Florian Tobias Schandinat415559f2010-03-10 15:21:40 -0800880static void set_color_register(u8 index, u8 red, u8 green, u8 blue)
881{
882 outb(0xFF, 0x3C6); /* bit mask of palette */
883 outb(index, 0x3C8);
884 outb(red, 0x3C9);
885 outb(green, 0x3C9);
886 outb(blue, 0x3C9);
887}
888
889void viafb_set_primary_color_register(u8 index, u8 red, u8 green, u8 blue)
890{
891 viafb_write_reg_mask(0x1A, VIASR, 0x00, 0x01);
892 set_color_register(index, red, green, blue);
893}
894
895void viafb_set_secondary_color_register(u8 index, u8 red, u8 green, u8 blue)
896{
897 viafb_write_reg_mask(0x1A, VIASR, 0x01, 0x01);
898 set_color_register(index, red, green, blue);
899}
900
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000901static void set_source_common(u8 index, u8 offset, u8 iga)
902{
903 u8 value, mask = 1 << offset;
904
905 switch (iga) {
906 case IGA1:
907 value = 0x00;
908 break;
909 case IGA2:
910 value = mask;
911 break;
912 default:
913 printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
914 return;
915 }
916
917 via_write_reg_mask(VIACR, index, value, mask);
918}
919
920static void set_crt_source(u8 iga)
921{
922 u8 value;
923
924 switch (iga) {
925 case IGA1:
926 value = 0x00;
927 break;
928 case IGA2:
929 value = 0x40;
930 break;
931 default:
932 printk(KERN_WARNING "viafb: Unsupported source: %d\n", iga);
933 return;
934 }
935
936 via_write_reg_mask(VIASR, 0x16, value, 0x40);
937}
938
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000939static inline void set_ldvp0_source(u8 iga)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000940{
941 set_source_common(0x6C, 7, iga);
942}
943
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000944static inline void set_ldvp1_source(u8 iga)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000945{
946 set_source_common(0x93, 7, iga);
947}
948
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000949static inline void set_dvp0_source(u8 iga)
Florian Tobias Schandinata54be172010-07-28 23:06:04 +0000950{
951 set_source_common(0x96, 4, iga);
952}
953
954static inline void set_dvp1_source(u8 iga)
955{
956 set_source_common(0x9B, 4, iga);
957}
958
959static inline void set_lvds1_source(u8 iga)
960{
961 set_source_common(0x99, 4, iga);
962}
963
964static inline void set_lvds2_source(u8 iga)
965{
966 set_source_common(0x97, 4, iga);
967}
968
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +0000969void via_set_source(u32 devices, u8 iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -0700970{
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +0000971 if (devices & VIA_LDVP0)
972 set_ldvp0_source(iga);
973 if (devices & VIA_LDVP1)
974 set_ldvp1_source(iga);
975 if (devices & VIA_DVP0)
976 set_dvp0_source(iga);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +0000977 if (devices & VIA_CRT)
978 set_crt_source(iga);
979 if (devices & VIA_DVP1)
980 set_dvp1_source(iga);
981 if (devices & VIA_LVDS1)
982 set_lvds1_source(iga);
983 if (devices & VIA_LVDS2)
984 set_lvds2_source(iga);
Joseph Chand61e0bf2008-10-15 22:03:23 -0700985}
986
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +0000987static void set_crt_state(u8 state)
988{
989 u8 value;
990
991 switch (state) {
992 case VIA_STATE_ON:
993 value = 0x00;
994 break;
995 case VIA_STATE_STANDBY:
996 value = 0x10;
997 break;
998 case VIA_STATE_SUSPEND:
999 value = 0x20;
1000 break;
1001 case VIA_STATE_OFF:
1002 value = 0x30;
1003 break;
1004 default:
1005 return;
1006 }
1007
1008 via_write_reg_mask(VIACR, 0x36, value, 0x30);
1009}
1010
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001011static void set_dvp0_state(u8 state)
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00001012{
1013 u8 value;
1014
1015 switch (state) {
1016 case VIA_STATE_ON:
1017 value = 0xC0;
1018 break;
1019 case VIA_STATE_OFF:
1020 value = 0x00;
1021 break;
1022 default:
1023 return;
1024 }
1025
1026 via_write_reg_mask(VIASR, 0x1E, value, 0xC0);
1027}
1028
1029static void set_dvp1_state(u8 state)
1030{
1031 u8 value;
1032
1033 switch (state) {
1034 case VIA_STATE_ON:
1035 value = 0x30;
1036 break;
1037 case VIA_STATE_OFF:
1038 value = 0x00;
1039 break;
1040 default:
1041 return;
1042 }
1043
1044 via_write_reg_mask(VIASR, 0x1E, value, 0x30);
1045}
1046
1047static void set_lvds1_state(u8 state)
1048{
1049 u8 value;
1050
1051 switch (state) {
1052 case VIA_STATE_ON:
1053 value = 0x03;
1054 break;
1055 case VIA_STATE_OFF:
1056 value = 0x00;
1057 break;
1058 default:
1059 return;
1060 }
1061
1062 via_write_reg_mask(VIASR, 0x2A, value, 0x03);
1063}
1064
1065static void set_lvds2_state(u8 state)
1066{
1067 u8 value;
1068
1069 switch (state) {
1070 case VIA_STATE_ON:
1071 value = 0x0C;
1072 break;
1073 case VIA_STATE_OFF:
1074 value = 0x00;
1075 break;
1076 default:
1077 return;
1078 }
1079
1080 via_write_reg_mask(VIASR, 0x2A, value, 0x0C);
1081}
1082
1083void via_set_state(u32 devices, u8 state)
1084{
1085 /*
1086 TODO: Can we enable/disable these devices? How?
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001087 if (devices & VIA_LDVP0)
1088 if (devices & VIA_LDVP1)
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00001089 */
Florian Tobias Schandinata2aa9f92010-09-19 04:40:15 +00001090 if (devices & VIA_DVP0)
1091 set_dvp0_state(state);
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00001092 if (devices & VIA_CRT)
1093 set_crt_state(state);
1094 if (devices & VIA_DVP1)
1095 set_dvp1_state(state);
1096 if (devices & VIA_LVDS1)
1097 set_lvds1_state(state);
1098 if (devices & VIA_LVDS2)
1099 set_lvds2_state(state);
1100}
1101
Florian Tobias Schandinat7f0e1532010-09-18 23:47:28 +00001102void via_set_sync_polarity(u32 devices, u8 polarity)
1103{
1104 if (polarity & ~(VIA_HSYNC_NEGATIVE | VIA_VSYNC_NEGATIVE)) {
1105 printk(KERN_WARNING "viafb: Unsupported polarity: %d\n",
1106 polarity);
1107 return;
1108 }
1109
1110 if (devices & VIA_CRT)
1111 via_write_misc_reg_mask(polarity << 6, 0xC0);
1112 if (devices & VIA_DVP1)
1113 via_write_reg_mask(VIACR, 0x9B, polarity << 5, 0x60);
1114 if (devices & VIA_LVDS1)
1115 via_write_reg_mask(VIACR, 0x99, polarity << 5, 0x60);
1116 if (devices & VIA_LVDS2)
1117 via_write_reg_mask(VIACR, 0x97, polarity << 5, 0x60);
1118}
1119
Florian Tobias Schandinat2a918392010-09-05 01:33:28 +00001120u32 via_parse_odev(char *input, char **end)
1121{
1122 char *ptr = input;
1123 u32 odev = 0;
1124 bool next = true;
1125 int i, len;
1126
1127 while (next) {
1128 next = false;
1129 for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
1130 len = strlen(device_mapping[i].name);
1131 if (!strncmp(ptr, device_mapping[i].name, len)) {
1132 odev |= device_mapping[i].device;
1133 ptr += len;
1134 if (*ptr == ',') {
1135 ptr++;
1136 next = true;
1137 }
1138 }
1139 }
1140 }
1141
1142 *end = ptr;
1143 return odev;
1144}
1145
1146void via_odev_to_seq(struct seq_file *m, u32 odev)
1147{
1148 int i, count = 0;
1149
1150 for (i = 0; i < ARRAY_SIZE(device_mapping); i++) {
1151 if (odev & device_mapping[i].device) {
1152 if (count > 0)
1153 seq_putc(m, ',');
1154
1155 seq_puts(m, device_mapping[i].name);
1156 count++;
1157 }
1158 }
1159
1160 seq_putc(m, '\n');
1161}
1162
Joseph Chand61e0bf2008-10-15 22:03:23 -07001163static void load_fix_bit_crtc_reg(void)
1164{
Florian Tobias Schandinat0f8132b2011-03-16 13:11:17 +00001165 viafb_unlock_crt();
1166
Joseph Chand61e0bf2008-10-15 22:03:23 -07001167 /* always set to 1 */
1168 viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
1169 /* line compare should set all bits = 1 (extend modes) */
1170 viafb_write_reg(CR18, VIACR, 0xff);
1171 /* line compare should set all bits = 1 (extend modes) */
1172 viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
1173 /* line compare should set all bits = 1 (extend modes) */
Joseph Chand61e0bf2008-10-15 22:03:23 -07001174 viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
1175 /* line compare should set all bits = 1 (extend modes) */
1176 viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
1177 /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
1178 /* extend mode always set to e3h */
1179 viafb_write_reg(CR17, VIACR, 0xe3);
1180 /* extend mode always set to 0h */
1181 viafb_write_reg(CR08, VIACR, 0x00);
1182 /* extend mode always set to 0h */
1183 viafb_write_reg(CR14, VIACR, 0x00);
Florian Tobias Schandinat0f8132b2011-03-16 13:11:17 +00001184 viafb_write_reg_mask(CR09, VIACR, 0x40, 0xDF);
1185 viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
1186
1187 viafb_lock_crt();
Joseph Chand61e0bf2008-10-15 22:03:23 -07001188
1189 /* If K8M800, enable Prefetch Mode. */
1190 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
1191 || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
1192 viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
1193 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
1194 && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
1195 viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
1196
1197}
1198
1199void viafb_load_reg(int timing_value, int viafb_load_reg_num,
1200 struct io_register *reg,
1201 int io_type)
1202{
1203 int reg_mask;
1204 int bit_num = 0;
1205 int data;
1206 int i, j;
1207 int shift_next_reg;
1208 int start_index, end_index, cr_index;
1209 u16 get_bit;
1210
1211 for (i = 0; i < viafb_load_reg_num; i++) {
1212 reg_mask = 0;
1213 data = 0;
1214 start_index = reg[i].start_bit;
1215 end_index = reg[i].end_bit;
1216 cr_index = reg[i].io_addr;
1217
1218 shift_next_reg = bit_num;
1219 for (j = start_index; j <= end_index; j++) {
1220 /*if (bit_num==8) timing_value = timing_value >>8; */
1221 reg_mask = reg_mask | (BIT0 << j);
1222 get_bit = (timing_value & (BIT0 << bit_num));
1223 data =
1224 data | ((get_bit >> shift_next_reg) << start_index);
1225 bit_num++;
1226 }
1227 if (io_type == VIACR)
1228 viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
1229 else
1230 viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
1231 }
1232
1233}
1234
1235/* Write Registers */
1236void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
1237{
1238 int i;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001239
1240 /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
1241
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00001242 for (i = 0; i < ItemNum; i++)
1243 via_write_reg_mask(RegTable[i].port, RegTable[i].index,
1244 RegTable[i].value, RegTable[i].mask);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001245}
1246
Joseph Chand61e0bf2008-10-15 22:03:23 -07001247void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
1248{
1249 int reg_value;
1250 int viafb_load_reg_num;
1251 struct io_register *reg = NULL;
1252
1253 switch (set_iga) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001254 case IGA1:
1255 reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1256 viafb_load_reg_num = fetch_count_reg.
1257 iga1_fetch_count_reg.reg_num;
1258 reg = fetch_count_reg.iga1_fetch_count_reg.reg;
1259 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001260 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001261 case IGA2:
1262 reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
1263 viafb_load_reg_num = fetch_count_reg.
1264 iga2_fetch_count_reg.reg_num;
1265 reg = fetch_count_reg.iga2_fetch_count_reg.reg;
1266 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1267 break;
1268 }
1269
1270}
1271
1272void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
1273{
1274 int reg_value;
1275 int viafb_load_reg_num;
1276 struct io_register *reg = NULL;
1277 int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
1278 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
1279 int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
1280 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
1281
1282 if (set_iga == IGA1) {
1283 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1284 iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
1285 iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
1286 iga1_fifo_high_threshold =
1287 K800_IGA1_FIFO_HIGH_THRESHOLD;
1288 /* If resolution > 1280x1024, expire length = 64, else
1289 expire length = 128 */
1290 if ((hor_active > 1280) && (ver_active > 1024))
1291 iga1_display_queue_expire_num = 16;
1292 else
1293 iga1_display_queue_expire_num =
1294 K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1295
1296 }
1297
1298 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1299 iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
1300 iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
1301 iga1_fifo_high_threshold =
1302 P880_IGA1_FIFO_HIGH_THRESHOLD;
1303 iga1_display_queue_expire_num =
1304 P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1305
1306 /* If resolution > 1280x1024, expire length = 64, else
1307 expire length = 128 */
1308 if ((hor_active > 1280) && (ver_active > 1024))
1309 iga1_display_queue_expire_num = 16;
1310 else
1311 iga1_display_queue_expire_num =
1312 P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1313 }
1314
1315 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1316 iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
1317 iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
1318 iga1_fifo_high_threshold =
1319 CN700_IGA1_FIFO_HIGH_THRESHOLD;
1320
1321 /* If resolution > 1280x1024, expire length = 64,
1322 else expire length = 128 */
1323 if ((hor_active > 1280) && (ver_active > 1024))
1324 iga1_display_queue_expire_num = 16;
1325 else
1326 iga1_display_queue_expire_num =
1327 CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1328 }
1329
1330 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1331 iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
1332 iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
1333 iga1_fifo_high_threshold =
1334 CX700_IGA1_FIFO_HIGH_THRESHOLD;
1335 iga1_display_queue_expire_num =
1336 CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1337 }
1338
1339 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1340 iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
1341 iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
1342 iga1_fifo_high_threshold =
1343 K8M890_IGA1_FIFO_HIGH_THRESHOLD;
1344 iga1_display_queue_expire_num =
1345 K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1346 }
1347
1348 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1349 iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
1350 iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
1351 iga1_fifo_high_threshold =
1352 P4M890_IGA1_FIFO_HIGH_THRESHOLD;
1353 iga1_display_queue_expire_num =
1354 P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1355 }
1356
1357 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1358 iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
1359 iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
1360 iga1_fifo_high_threshold =
1361 P4M900_IGA1_FIFO_HIGH_THRESHOLD;
1362 iga1_display_queue_expire_num =
1363 P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1364 }
1365
1366 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1367 iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
1368 iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
1369 iga1_fifo_high_threshold =
1370 VX800_IGA1_FIFO_HIGH_THRESHOLD;
1371 iga1_display_queue_expire_num =
1372 VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1373 }
1374
Harald Welte0306ab12009-09-22 16:47:35 -07001375 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1376 iga1_fifo_max_depth = VX855_IGA1_FIFO_MAX_DEPTH;
1377 iga1_fifo_threshold = VX855_IGA1_FIFO_THRESHOLD;
1378 iga1_fifo_high_threshold =
1379 VX855_IGA1_FIFO_HIGH_THRESHOLD;
1380 iga1_display_queue_expire_num =
1381 VX855_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1382 }
1383
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +00001384 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
1385 iga1_fifo_max_depth = VX900_IGA1_FIFO_MAX_DEPTH;
1386 iga1_fifo_threshold = VX900_IGA1_FIFO_THRESHOLD;
1387 iga1_fifo_high_threshold =
1388 VX900_IGA1_FIFO_HIGH_THRESHOLD;
1389 iga1_display_queue_expire_num =
1390 VX900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
1391 }
1392
Joseph Chand61e0bf2008-10-15 22:03:23 -07001393 /* Set Display FIFO Depath Select */
1394 reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
1395 viafb_load_reg_num =
1396 display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
1397 reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
1398 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1399
1400 /* Set Display FIFO Threshold Select */
1401 reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
1402 viafb_load_reg_num =
1403 fifo_threshold_select_reg.
1404 iga1_fifo_threshold_select_reg.reg_num;
1405 reg =
1406 fifo_threshold_select_reg.
1407 iga1_fifo_threshold_select_reg.reg;
1408 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1409
1410 /* Set FIFO High Threshold Select */
1411 reg_value =
1412 IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
1413 viafb_load_reg_num =
1414 fifo_high_threshold_select_reg.
1415 iga1_fifo_high_threshold_select_reg.reg_num;
1416 reg =
1417 fifo_high_threshold_select_reg.
1418 iga1_fifo_high_threshold_select_reg.reg;
1419 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1420
1421 /* Set Display Queue Expire Num */
1422 reg_value =
1423 IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1424 (iga1_display_queue_expire_num);
1425 viafb_load_reg_num =
1426 display_queue_expire_num_reg.
1427 iga1_display_queue_expire_num_reg.reg_num;
1428 reg =
1429 display_queue_expire_num_reg.
1430 iga1_display_queue_expire_num_reg.reg;
1431 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
1432
1433 } else {
1434 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1435 iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
1436 iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
1437 iga2_fifo_high_threshold =
1438 K800_IGA2_FIFO_HIGH_THRESHOLD;
1439
1440 /* If resolution > 1280x1024, expire length = 64,
1441 else expire length = 128 */
1442 if ((hor_active > 1280) && (ver_active > 1024))
1443 iga2_display_queue_expire_num = 16;
1444 else
1445 iga2_display_queue_expire_num =
1446 K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1447 }
1448
1449 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
1450 iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
1451 iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
1452 iga2_fifo_high_threshold =
1453 P880_IGA2_FIFO_HIGH_THRESHOLD;
1454
1455 /* If resolution > 1280x1024, expire length = 64,
1456 else expire length = 128 */
1457 if ((hor_active > 1280) && (ver_active > 1024))
1458 iga2_display_queue_expire_num = 16;
1459 else
1460 iga2_display_queue_expire_num =
1461 P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1462 }
1463
1464 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
1465 iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
1466 iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
1467 iga2_fifo_high_threshold =
1468 CN700_IGA2_FIFO_HIGH_THRESHOLD;
1469
1470 /* If resolution > 1280x1024, expire length = 64,
1471 else expire length = 128 */
1472 if ((hor_active > 1280) && (ver_active > 1024))
1473 iga2_display_queue_expire_num = 16;
1474 else
1475 iga2_display_queue_expire_num =
1476 CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1477 }
1478
1479 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
1480 iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
1481 iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
1482 iga2_fifo_high_threshold =
1483 CX700_IGA2_FIFO_HIGH_THRESHOLD;
1484 iga2_display_queue_expire_num =
1485 CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1486 }
1487
1488 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
1489 iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
1490 iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
1491 iga2_fifo_high_threshold =
1492 K8M890_IGA2_FIFO_HIGH_THRESHOLD;
1493 iga2_display_queue_expire_num =
1494 K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1495 }
1496
1497 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
1498 iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
1499 iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
1500 iga2_fifo_high_threshold =
1501 P4M890_IGA2_FIFO_HIGH_THRESHOLD;
1502 iga2_display_queue_expire_num =
1503 P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1504 }
1505
1506 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
1507 iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
1508 iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
1509 iga2_fifo_high_threshold =
1510 P4M900_IGA2_FIFO_HIGH_THRESHOLD;
1511 iga2_display_queue_expire_num =
1512 P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1513 }
1514
1515 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
1516 iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
1517 iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
1518 iga2_fifo_high_threshold =
1519 VX800_IGA2_FIFO_HIGH_THRESHOLD;
1520 iga2_display_queue_expire_num =
1521 VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1522 }
1523
Harald Welte0306ab12009-09-22 16:47:35 -07001524 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX855) {
1525 iga2_fifo_max_depth = VX855_IGA2_FIFO_MAX_DEPTH;
1526 iga2_fifo_threshold = VX855_IGA2_FIFO_THRESHOLD;
1527 iga2_fifo_high_threshold =
1528 VX855_IGA2_FIFO_HIGH_THRESHOLD;
1529 iga2_display_queue_expire_num =
1530 VX855_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1531 }
1532
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +00001533 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX900) {
1534 iga2_fifo_max_depth = VX900_IGA2_FIFO_MAX_DEPTH;
1535 iga2_fifo_threshold = VX900_IGA2_FIFO_THRESHOLD;
1536 iga2_fifo_high_threshold =
1537 VX900_IGA2_FIFO_HIGH_THRESHOLD;
1538 iga2_display_queue_expire_num =
1539 VX900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
1540 }
1541
Joseph Chand61e0bf2008-10-15 22:03:23 -07001542 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
1543 /* Set Display FIFO Depath Select */
1544 reg_value =
1545 IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
1546 - 1;
1547 /* Patch LCD in IGA2 case */
1548 viafb_load_reg_num =
1549 display_fifo_depth_reg.
1550 iga2_fifo_depth_select_reg.reg_num;
1551 reg =
1552 display_fifo_depth_reg.
1553 iga2_fifo_depth_select_reg.reg;
1554 viafb_load_reg(reg_value,
1555 viafb_load_reg_num, reg, VIACR);
1556 } else {
1557
1558 /* Set Display FIFO Depath Select */
1559 reg_value =
1560 IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
1561 viafb_load_reg_num =
1562 display_fifo_depth_reg.
1563 iga2_fifo_depth_select_reg.reg_num;
1564 reg =
1565 display_fifo_depth_reg.
1566 iga2_fifo_depth_select_reg.reg;
1567 viafb_load_reg(reg_value,
1568 viafb_load_reg_num, reg, VIACR);
1569 }
1570
1571 /* Set Display FIFO Threshold Select */
1572 reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
1573 viafb_load_reg_num =
1574 fifo_threshold_select_reg.
1575 iga2_fifo_threshold_select_reg.reg_num;
1576 reg =
1577 fifo_threshold_select_reg.
1578 iga2_fifo_threshold_select_reg.reg;
1579 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1580
1581 /* Set FIFO High Threshold Select */
1582 reg_value =
1583 IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
1584 viafb_load_reg_num =
1585 fifo_high_threshold_select_reg.
1586 iga2_fifo_high_threshold_select_reg.reg_num;
1587 reg =
1588 fifo_high_threshold_select_reg.
1589 iga2_fifo_high_threshold_select_reg.reg;
1590 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1591
1592 /* Set Display Queue Expire Num */
1593 reg_value =
1594 IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
1595 (iga2_display_queue_expire_num);
1596 viafb_load_reg_num =
1597 display_queue_expire_num_reg.
1598 iga2_display_queue_expire_num_reg.reg_num;
1599 reg =
1600 display_queue_expire_num_reg.
1601 iga2_display_queue_expire_num_reg.reg;
1602 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1603
1604 }
1605
1606}
1607
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001608static u32 cle266_encode_pll(struct pll_config pll)
1609{
1610 return (pll.multiplier << 8)
1611 | (pll.rshift << 6)
1612 | pll.divisor;
1613}
1614
1615static u32 k800_encode_pll(struct pll_config pll)
1616{
1617 return ((pll.divisor - 2) << 16)
1618 | (pll.rshift << 10)
1619 | (pll.multiplier - 2);
1620}
1621
1622static u32 vx855_encode_pll(struct pll_config pll)
1623{
1624 return (pll.divisor << 16)
1625 | (pll.rshift << 10)
1626 | pll.multiplier;
1627}
1628
Florian Tobias Schandinate4fcaef2011-03-12 01:36:38 +00001629static inline u32 get_pll_internal_frequency(u32 ref_freq,
1630 struct pll_config pll)
1631{
1632 return ref_freq / pll.divisor * pll.multiplier;
1633}
1634
1635static inline u32 get_pll_output_frequency(u32 ref_freq, struct pll_config pll)
1636{
1637 return get_pll_internal_frequency(ref_freq, pll)>>pll.rshift;
1638}
1639
1640static struct pll_config get_pll_config(struct pll_config *config, int size,
1641 int clk)
1642{
1643 struct pll_config best = config[0];
1644 const u32 f0 = 14318180; /* X1 frequency */
1645 int i;
1646
1647 for (i = 1; i < size; i++) {
1648 if (abs(get_pll_output_frequency(f0, config[i]) - clk)
1649 < abs(get_pll_output_frequency(f0, best) - clk))
1650 best = config[i];
1651 }
1652
1653 return best;
1654}
1655
Joseph Chand61e0bf2008-10-15 22:03:23 -07001656u32 viafb_get_clk_value(int clk)
1657{
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001658 u32 value = 0;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001659
Florian Tobias Schandinat97597a32011-03-10 22:39:22 +00001660 switch (viaparinfo->chip_info->gfx_chip_name) {
1661 case UNICHROME_CLE266:
1662 case UNICHROME_K400:
Florian Tobias Schandinate4fcaef2011-03-12 01:36:38 +00001663 value = cle266_encode_pll(get_pll_config(cle266_pll_config,
1664 ARRAY_SIZE(cle266_pll_config), clk));
Florian Tobias Schandinat97597a32011-03-10 22:39:22 +00001665 break;
1666 case UNICHROME_K800:
1667 case UNICHROME_PM800:
1668 case UNICHROME_CN700:
Florian Tobias Schandinate4fcaef2011-03-12 01:36:38 +00001669 value = k800_encode_pll(get_pll_config(k800_pll_config,
1670 ARRAY_SIZE(k800_pll_config), clk));
Florian Tobias Schandinat97597a32011-03-10 22:39:22 +00001671 break;
1672 case UNICHROME_CX700:
1673 case UNICHROME_CN750:
1674 case UNICHROME_K8M890:
1675 case UNICHROME_P4M890:
1676 case UNICHROME_P4M900:
1677 case UNICHROME_VX800:
Florian Tobias Schandinate4fcaef2011-03-12 01:36:38 +00001678 value = k800_encode_pll(get_pll_config(cx700_pll_config,
1679 ARRAY_SIZE(cx700_pll_config), clk));
Florian Tobias Schandinat97597a32011-03-10 22:39:22 +00001680 break;
1681 case UNICHROME_VX855:
1682 case UNICHROME_VX900:
Florian Tobias Schandinate4fcaef2011-03-12 01:36:38 +00001683 value = vx855_encode_pll(get_pll_config(vx855_pll_config,
1684 ARRAY_SIZE(vx855_pll_config), clk));
Florian Tobias Schandinat97597a32011-03-10 22:39:22 +00001685 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001686 }
1687
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001688 return value;
Joseph Chand61e0bf2008-10-15 22:03:23 -07001689}
1690
1691/* Set VCLK*/
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001692void viafb_set_vclock(u32 clk, int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07001693{
Joseph Chand61e0bf2008-10-15 22:03:23 -07001694 /* H.W. Reset : ON */
1695 viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
1696
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001697 if (set_iga == IGA1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001698 /* Change D,N FOR VCLK */
1699 switch (viaparinfo->chip_info->gfx_chip_name) {
1700 case UNICHROME_CLE266:
1701 case UNICHROME_K400:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001702 via_write_reg(VIASR, SR46, (clk & 0x00FF));
1703 via_write_reg(VIASR, SR47, (clk & 0xFF00) >> 8);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001704 break;
1705
1706 case UNICHROME_K800:
1707 case UNICHROME_PM800:
1708 case UNICHROME_CN700:
1709 case UNICHROME_CX700:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001710 case UNICHROME_CN750:
Joseph Chand61e0bf2008-10-15 22:03:23 -07001711 case UNICHROME_K8M890:
1712 case UNICHROME_P4M890:
1713 case UNICHROME_P4M900:
1714 case UNICHROME_VX800:
Harald Welte0306ab12009-09-22 16:47:35 -07001715 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +00001716 case UNICHROME_VX900:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001717 via_write_reg(VIASR, SR44, (clk & 0x0000FF));
1718 via_write_reg(VIASR, SR45, (clk & 0x00FF00) >> 8);
1719 via_write_reg(VIASR, SR46, (clk & 0xFF0000) >> 16);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001720 break;
1721 }
1722 }
1723
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001724 if (set_iga == IGA2) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001725 /* Change D,N FOR LCK */
1726 switch (viaparinfo->chip_info->gfx_chip_name) {
1727 case UNICHROME_CLE266:
1728 case UNICHROME_K400:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001729 via_write_reg(VIASR, SR44, (clk & 0x00FF));
1730 via_write_reg(VIASR, SR45, (clk & 0xFF00) >> 8);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001731 break;
1732
1733 case UNICHROME_K800:
1734 case UNICHROME_PM800:
1735 case UNICHROME_CN700:
1736 case UNICHROME_CX700:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001737 case UNICHROME_CN750:
Joseph Chand61e0bf2008-10-15 22:03:23 -07001738 case UNICHROME_K8M890:
1739 case UNICHROME_P4M890:
1740 case UNICHROME_P4M900:
1741 case UNICHROME_VX800:
Harald Welte0306ab12009-09-22 16:47:35 -07001742 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +00001743 case UNICHROME_VX900:
Florian Tobias Schandinat1f844352010-07-11 00:57:34 +00001744 via_write_reg(VIASR, SR4A, (clk & 0x0000FF));
1745 via_write_reg(VIASR, SR4B, (clk & 0x00FF00) >> 8);
1746 via_write_reg(VIASR, SR4C, (clk & 0xFF0000) >> 16);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001747 break;
1748 }
1749 }
1750
1751 /* H.W. Reset : OFF */
1752 viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
1753
1754 /* Reset PLL */
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001755 if (set_iga == IGA1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07001756 viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
1757 viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
1758 }
1759
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -08001760 if (set_iga == IGA2) {
Florian Tobias Schandinate3812ce2010-07-28 00:57:18 +00001761 viafb_write_reg_mask(SR40, VIASR, 0x04, BIT2);
1762 viafb_write_reg_mask(SR40, VIASR, 0x00, BIT2);
Joseph Chand61e0bf2008-10-15 22:03:23 -07001763 }
1764
1765 /* Fire! */
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00001766 via_write_misc_reg_mask(0x0C, 0x0C); /* select external clock */
Joseph Chand61e0bf2008-10-15 22:03:23 -07001767}
1768
1769void viafb_load_crtc_timing(struct display_timing device_timing,
1770 int set_iga)
1771{
1772 int i;
1773 int viafb_load_reg_num = 0;
1774 int reg_value = 0;
1775 struct io_register *reg = NULL;
1776
1777 viafb_unlock_crt();
1778
1779 for (i = 0; i < 12; i++) {
1780 if (set_iga == IGA1) {
1781 switch (i) {
1782 case H_TOTAL_INDEX:
1783 reg_value =
1784 IGA1_HOR_TOTAL_FORMULA(device_timing.
1785 hor_total);
1786 viafb_load_reg_num =
1787 iga1_crtc_reg.hor_total.reg_num;
1788 reg = iga1_crtc_reg.hor_total.reg;
1789 break;
1790 case H_ADDR_INDEX:
1791 reg_value =
1792 IGA1_HOR_ADDR_FORMULA(device_timing.
1793 hor_addr);
1794 viafb_load_reg_num =
1795 iga1_crtc_reg.hor_addr.reg_num;
1796 reg = iga1_crtc_reg.hor_addr.reg;
1797 break;
1798 case H_BLANK_START_INDEX:
1799 reg_value =
1800 IGA1_HOR_BLANK_START_FORMULA
1801 (device_timing.hor_blank_start);
1802 viafb_load_reg_num =
1803 iga1_crtc_reg.hor_blank_start.reg_num;
1804 reg = iga1_crtc_reg.hor_blank_start.reg;
1805 break;
1806 case H_BLANK_END_INDEX:
1807 reg_value =
1808 IGA1_HOR_BLANK_END_FORMULA
1809 (device_timing.hor_blank_start,
1810 device_timing.hor_blank_end);
1811 viafb_load_reg_num =
1812 iga1_crtc_reg.hor_blank_end.reg_num;
1813 reg = iga1_crtc_reg.hor_blank_end.reg;
1814 break;
1815 case H_SYNC_START_INDEX:
1816 reg_value =
1817 IGA1_HOR_SYNC_START_FORMULA
1818 (device_timing.hor_sync_start);
1819 viafb_load_reg_num =
1820 iga1_crtc_reg.hor_sync_start.reg_num;
1821 reg = iga1_crtc_reg.hor_sync_start.reg;
1822 break;
1823 case H_SYNC_END_INDEX:
1824 reg_value =
1825 IGA1_HOR_SYNC_END_FORMULA
1826 (device_timing.hor_sync_start,
1827 device_timing.hor_sync_end);
1828 viafb_load_reg_num =
1829 iga1_crtc_reg.hor_sync_end.reg_num;
1830 reg = iga1_crtc_reg.hor_sync_end.reg;
1831 break;
1832 case V_TOTAL_INDEX:
1833 reg_value =
1834 IGA1_VER_TOTAL_FORMULA(device_timing.
1835 ver_total);
1836 viafb_load_reg_num =
1837 iga1_crtc_reg.ver_total.reg_num;
1838 reg = iga1_crtc_reg.ver_total.reg;
1839 break;
1840 case V_ADDR_INDEX:
1841 reg_value =
1842 IGA1_VER_ADDR_FORMULA(device_timing.
1843 ver_addr);
1844 viafb_load_reg_num =
1845 iga1_crtc_reg.ver_addr.reg_num;
1846 reg = iga1_crtc_reg.ver_addr.reg;
1847 break;
1848 case V_BLANK_START_INDEX:
1849 reg_value =
1850 IGA1_VER_BLANK_START_FORMULA
1851 (device_timing.ver_blank_start);
1852 viafb_load_reg_num =
1853 iga1_crtc_reg.ver_blank_start.reg_num;
1854 reg = iga1_crtc_reg.ver_blank_start.reg;
1855 break;
1856 case V_BLANK_END_INDEX:
1857 reg_value =
1858 IGA1_VER_BLANK_END_FORMULA
1859 (device_timing.ver_blank_start,
1860 device_timing.ver_blank_end);
1861 viafb_load_reg_num =
1862 iga1_crtc_reg.ver_blank_end.reg_num;
1863 reg = iga1_crtc_reg.ver_blank_end.reg;
1864 break;
1865 case V_SYNC_START_INDEX:
1866 reg_value =
1867 IGA1_VER_SYNC_START_FORMULA
1868 (device_timing.ver_sync_start);
1869 viafb_load_reg_num =
1870 iga1_crtc_reg.ver_sync_start.reg_num;
1871 reg = iga1_crtc_reg.ver_sync_start.reg;
1872 break;
1873 case V_SYNC_END_INDEX:
1874 reg_value =
1875 IGA1_VER_SYNC_END_FORMULA
1876 (device_timing.ver_sync_start,
1877 device_timing.ver_sync_end);
1878 viafb_load_reg_num =
1879 iga1_crtc_reg.ver_sync_end.reg_num;
1880 reg = iga1_crtc_reg.ver_sync_end.reg;
1881 break;
1882
1883 }
1884 }
1885
1886 if (set_iga == IGA2) {
1887 switch (i) {
1888 case H_TOTAL_INDEX:
1889 reg_value =
1890 IGA2_HOR_TOTAL_FORMULA(device_timing.
1891 hor_total);
1892 viafb_load_reg_num =
1893 iga2_crtc_reg.hor_total.reg_num;
1894 reg = iga2_crtc_reg.hor_total.reg;
1895 break;
1896 case H_ADDR_INDEX:
1897 reg_value =
1898 IGA2_HOR_ADDR_FORMULA(device_timing.
1899 hor_addr);
1900 viafb_load_reg_num =
1901 iga2_crtc_reg.hor_addr.reg_num;
1902 reg = iga2_crtc_reg.hor_addr.reg;
1903 break;
1904 case H_BLANK_START_INDEX:
1905 reg_value =
1906 IGA2_HOR_BLANK_START_FORMULA
1907 (device_timing.hor_blank_start);
1908 viafb_load_reg_num =
1909 iga2_crtc_reg.hor_blank_start.reg_num;
1910 reg = iga2_crtc_reg.hor_blank_start.reg;
1911 break;
1912 case H_BLANK_END_INDEX:
1913 reg_value =
1914 IGA2_HOR_BLANK_END_FORMULA
1915 (device_timing.hor_blank_start,
1916 device_timing.hor_blank_end);
1917 viafb_load_reg_num =
1918 iga2_crtc_reg.hor_blank_end.reg_num;
1919 reg = iga2_crtc_reg.hor_blank_end.reg;
1920 break;
1921 case H_SYNC_START_INDEX:
1922 reg_value =
1923 IGA2_HOR_SYNC_START_FORMULA
1924 (device_timing.hor_sync_start);
1925 if (UNICHROME_CN700 <=
1926 viaparinfo->chip_info->gfx_chip_name)
1927 viafb_load_reg_num =
1928 iga2_crtc_reg.hor_sync_start.
1929 reg_num;
1930 else
1931 viafb_load_reg_num = 3;
1932 reg = iga2_crtc_reg.hor_sync_start.reg;
1933 break;
1934 case H_SYNC_END_INDEX:
1935 reg_value =
1936 IGA2_HOR_SYNC_END_FORMULA
1937 (device_timing.hor_sync_start,
1938 device_timing.hor_sync_end);
1939 viafb_load_reg_num =
1940 iga2_crtc_reg.hor_sync_end.reg_num;
1941 reg = iga2_crtc_reg.hor_sync_end.reg;
1942 break;
1943 case V_TOTAL_INDEX:
1944 reg_value =
1945 IGA2_VER_TOTAL_FORMULA(device_timing.
1946 ver_total);
1947 viafb_load_reg_num =
1948 iga2_crtc_reg.ver_total.reg_num;
1949 reg = iga2_crtc_reg.ver_total.reg;
1950 break;
1951 case V_ADDR_INDEX:
1952 reg_value =
1953 IGA2_VER_ADDR_FORMULA(device_timing.
1954 ver_addr);
1955 viafb_load_reg_num =
1956 iga2_crtc_reg.ver_addr.reg_num;
1957 reg = iga2_crtc_reg.ver_addr.reg;
1958 break;
1959 case V_BLANK_START_INDEX:
1960 reg_value =
1961 IGA2_VER_BLANK_START_FORMULA
1962 (device_timing.ver_blank_start);
1963 viafb_load_reg_num =
1964 iga2_crtc_reg.ver_blank_start.reg_num;
1965 reg = iga2_crtc_reg.ver_blank_start.reg;
1966 break;
1967 case V_BLANK_END_INDEX:
1968 reg_value =
1969 IGA2_VER_BLANK_END_FORMULA
1970 (device_timing.ver_blank_start,
1971 device_timing.ver_blank_end);
1972 viafb_load_reg_num =
1973 iga2_crtc_reg.ver_blank_end.reg_num;
1974 reg = iga2_crtc_reg.ver_blank_end.reg;
1975 break;
1976 case V_SYNC_START_INDEX:
1977 reg_value =
1978 IGA2_VER_SYNC_START_FORMULA
1979 (device_timing.ver_sync_start);
1980 viafb_load_reg_num =
1981 iga2_crtc_reg.ver_sync_start.reg_num;
1982 reg = iga2_crtc_reg.ver_sync_start.reg;
1983 break;
1984 case V_SYNC_END_INDEX:
1985 reg_value =
1986 IGA2_VER_SYNC_END_FORMULA
1987 (device_timing.ver_sync_start,
1988 device_timing.ver_sync_end);
1989 viafb_load_reg_num =
1990 iga2_crtc_reg.ver_sync_end.reg_num;
1991 reg = iga2_crtc_reg.ver_sync_end.reg;
1992 break;
1993
1994 }
1995 }
1996 viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
1997 }
1998
1999 viafb_lock_crt();
2000}
2001
Joseph Chand61e0bf2008-10-15 22:03:23 -07002002void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002003 struct VideoModeTable *video_mode, int bpp_byte, int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002004{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002005 struct display_timing crt_reg;
2006 int i;
2007 int index = 0;
2008 int h_addr, v_addr;
Florian Tobias Schandinat726abbc2011-03-16 16:31:32 +00002009 u32 pll_D_N, clock, refresh = viafb_refresh;
2010
2011 if (viafb_SAMM_ON && set_iga == IGA2)
2012 refresh = viafb_refresh1;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002013
Joseph Chand61e0bf2008-10-15 22:03:23 -07002014 for (i = 0; i < video_mode->mode_array; i++) {
2015 index = i;
2016
Florian Tobias Schandinat726abbc2011-03-16 16:31:32 +00002017 if (crt_table[i].refresh_rate == refresh)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002018 break;
2019 }
2020
2021 crt_reg = crt_table[index].crtc;
2022
2023 /* Mode 640x480 has border, but LCD/DFP didn't have border. */
2024 /* So we would delete border. */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002025 if ((viafb_LCD_ON | viafb_DVI_ON)
2026 && video_mode->crtc[0].crtc.hor_addr == 640
2027 && video_mode->crtc[0].crtc.ver_addr == 480
Florian Tobias Schandinat726abbc2011-03-16 16:31:32 +00002028 && refresh == 60) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002029 /* The border is 8 pixels. */
2030 crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
2031
2032 /* Blanking time should add left and right borders. */
2033 crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
2034 }
2035
2036 h_addr = crt_reg.hor_addr;
2037 v_addr = crt_reg.ver_addr;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002038 if (set_iga == IGA1) {
2039 viafb_unlock_crt();
Joseph Chand61e0bf2008-10-15 22:03:23 -07002040 viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
2041 }
2042
2043 switch (set_iga) {
2044 case IGA1:
2045 viafb_load_crtc_timing(crt_reg, IGA1);
2046 break;
2047 case IGA2:
2048 viafb_load_crtc_timing(crt_reg, IGA2);
2049 break;
2050 }
2051
Joseph Chand61e0bf2008-10-15 22:03:23 -07002052 viafb_lock_crt();
2053 viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002054 viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
2055
2056 /* load FIFO */
2057 if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
2058 && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
2059 viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
2060
Florian Tobias Schandinatfd3cc692011-03-11 00:04:01 +00002061 clock = crt_reg.hor_total * crt_reg.ver_total
2062 * crt_table[index].refresh_rate;
2063 pll_D_N = viafb_get_clk_value(clock);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002064 DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
2065 viafb_set_vclock(pll_D_N, set_iga);
2066
2067}
2068
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002069void __devinit viafb_init_chip_info(int chip_type)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002070{
Jonathan Corbet24b4d822010-04-22 13:48:09 -06002071 init_gfx_chip_info(chip_type);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002072 init_tmds_chip_info();
2073 init_lvds_chip_info();
2074
2075 viaparinfo->crt_setting_info->iga_path = IGA1;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002076
2077 /*Set IGA path for each device */
2078 viafb_set_iga_path();
2079
2080 viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002081 viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
2082 viaparinfo->lvds_setting_info2->display_method =
2083 viaparinfo->lvds_setting_info->display_method;
2084 viaparinfo->lvds_setting_info2->lcd_mode =
2085 viaparinfo->lvds_setting_info->lcd_mode;
2086}
2087
Florian Tobias Schandinat726abbc2011-03-16 16:31:32 +00002088void viafb_update_device_setting(int hres, int vres, int bpp, int flag)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002089{
2090 if (flag == 0) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002091 viaparinfo->tmds_setting_info->h_active = hres;
2092 viaparinfo->tmds_setting_info->v_active = vres;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002093
2094 viaparinfo->lvds_setting_info->h_active = hres;
2095 viaparinfo->lvds_setting_info->v_active = vres;
2096 viaparinfo->lvds_setting_info->bpp = bpp;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002097 viaparinfo->lvds_setting_info2->h_active = hres;
2098 viaparinfo->lvds_setting_info2->v_active = vres;
2099 viaparinfo->lvds_setting_info2->bpp = bpp;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002100 } else {
2101
2102 if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
2103 viaparinfo->tmds_setting_info->h_active = hres;
2104 viaparinfo->tmds_setting_info->v_active = vres;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002105 }
2106
2107 if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
2108 viaparinfo->lvds_setting_info->h_active = hres;
2109 viaparinfo->lvds_setting_info->v_active = vres;
2110 viaparinfo->lvds_setting_info->bpp = bpp;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002111 }
2112 if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
2113 viaparinfo->lvds_setting_info2->h_active = hres;
2114 viaparinfo->lvds_setting_info2->v_active = vres;
2115 viaparinfo->lvds_setting_info2->bpp = bpp;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002116 }
2117 }
2118}
2119
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002120static void __devinit init_gfx_chip_info(int chip_type)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002121{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002122 u8 tmp;
2123
Jonathan Corbet24b4d822010-04-22 13:48:09 -06002124 viaparinfo->chip_info->gfx_chip_name = chip_type;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002125
2126 /* Check revision of CLE266 Chip */
2127 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
2128 /* CR4F only define in CLE266.CX chip */
2129 tmp = viafb_read_reg(VIACR, CR4F);
2130 viafb_write_reg(CR4F, VIACR, 0x55);
2131 if (viafb_read_reg(VIACR, CR4F) != 0x55)
2132 viaparinfo->chip_info->gfx_chip_revision =
2133 CLE266_REVISION_AX;
2134 else
2135 viaparinfo->chip_info->gfx_chip_revision =
2136 CLE266_REVISION_CX;
2137 /* restore orignal CR4F value */
2138 viafb_write_reg(CR4F, VIACR, tmp);
2139 }
2140
2141 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
2142 tmp = viafb_read_reg(VIASR, SR43);
2143 DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
2144 if (tmp & 0x02) {
2145 viaparinfo->chip_info->gfx_chip_revision =
2146 CX700_REVISION_700M2;
2147 } else if (tmp & 0x40) {
2148 viaparinfo->chip_info->gfx_chip_revision =
2149 CX700_REVISION_700M;
2150 } else {
2151 viaparinfo->chip_info->gfx_chip_revision =
2152 CX700_REVISION_700;
2153 }
2154 }
Harald Welte107ea342009-05-20 01:36:03 +08002155
2156 /* Determine which 2D engine we have */
2157 switch (viaparinfo->chip_info->gfx_chip_name) {
2158 case UNICHROME_VX800:
2159 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +00002160 case UNICHROME_VX900:
Harald Welte107ea342009-05-20 01:36:03 +08002161 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_M1;
2162 break;
2163 case UNICHROME_K8M890:
2164 case UNICHROME_P4M900:
2165 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H5;
2166 break;
2167 default:
2168 viaparinfo->chip_info->twod_engine = VIA_2D_ENG_H2;
2169 break;
2170 }
Joseph Chand61e0bf2008-10-15 22:03:23 -07002171}
2172
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002173static void __devinit init_tmds_chip_info(void)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002174{
2175 viafb_tmds_trasmitter_identify();
2176
2177 if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
2178 output_interface) {
2179 switch (viaparinfo->chip_info->gfx_chip_name) {
2180 case UNICHROME_CX700:
2181 {
2182 /* we should check support by hardware layout.*/
2183 if ((viafb_display_hardware_layout ==
2184 HW_LAYOUT_DVI_ONLY)
2185 || (viafb_display_hardware_layout ==
2186 HW_LAYOUT_LCD_DVI)) {
2187 viaparinfo->chip_info->tmds_chip_info.
2188 output_interface = INTERFACE_TMDS;
2189 } else {
2190 viaparinfo->chip_info->tmds_chip_info.
2191 output_interface =
2192 INTERFACE_NONE;
2193 }
2194 break;
2195 }
2196 case UNICHROME_K8M890:
2197 case UNICHROME_P4M900:
2198 case UNICHROME_P4M890:
2199 /* TMDS on PCIE, we set DFPLOW as default. */
2200 viaparinfo->chip_info->tmds_chip_info.output_interface =
2201 INTERFACE_DFP_LOW;
2202 break;
2203 default:
2204 {
2205 /* set DVP1 default for DVI */
2206 viaparinfo->chip_info->tmds_chip_info
2207 .output_interface = INTERFACE_DVP1;
2208 }
2209 }
2210 }
2211
2212 DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
2213 viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
Florian Tobias Schandinatc5f06f52010-03-10 15:21:30 -08002214 viafb_init_dvi_size(&viaparinfo->shared->chip_info.tmds_chip_info,
2215 &viaparinfo->shared->tmds_setting_info);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002216}
2217
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002218static void __devinit init_lvds_chip_info(void)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002219{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002220 viafb_lvds_trasmitter_identify();
2221 viafb_init_lcd_size();
2222 viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
2223 viaparinfo->lvds_setting_info);
2224 if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
2225 viafb_init_lvds_output_interface(&viaparinfo->chip_info->
2226 lvds_chip_info2, viaparinfo->lvds_setting_info2);
2227 }
2228 /*If CX700,two singel LCD, we need to reassign
2229 LCD interface to different LVDS port */
2230 if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
2231 && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
2232 if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
2233 lvds_chip_name) && (INTEGRATED_LVDS ==
2234 viaparinfo->chip_info->
2235 lvds_chip_info2.lvds_chip_name)) {
2236 viaparinfo->chip_info->lvds_chip_info.output_interface =
2237 INTERFACE_LVDS0;
2238 viaparinfo->chip_info->lvds_chip_info2.
2239 output_interface =
2240 INTERFACE_LVDS1;
2241 }
2242 }
2243
2244 DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
2245 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
2246 DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
2247 viaparinfo->chip_info->lvds_chip_info.output_interface);
2248 DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
2249 viaparinfo->chip_info->lvds_chip_info.output_interface);
2250}
2251
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +00002252void __devinit viafb_init_dac(int set_iga)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002253{
2254 int i;
2255 u8 tmp;
2256
2257 if (set_iga == IGA1) {
2258 /* access Primary Display's LUT */
2259 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
2260 /* turn off LCK */
2261 viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
2262 for (i = 0; i < 256; i++) {
2263 write_dac_reg(i, palLUT_table[i].red,
2264 palLUT_table[i].green,
2265 palLUT_table[i].blue);
2266 }
2267 /* turn on LCK */
2268 viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
2269 } else {
2270 tmp = viafb_read_reg(VIACR, CR6A);
2271 /* access Secondary Display's LUT */
2272 viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
2273 viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
2274 for (i = 0; i < 256; i++) {
2275 write_dac_reg(i, palLUT_table[i].red,
2276 palLUT_table[i].green,
2277 palLUT_table[i].blue);
2278 }
2279 /* set IGA1 DAC for default */
2280 viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
2281 viafb_write_reg(CR6A, VIACR, tmp);
2282 }
2283}
2284
2285static void device_screen_off(void)
2286{
2287 /* turn off CRT screen (IGA1) */
2288 viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
2289}
2290
2291static void device_screen_on(void)
2292{
2293 /* turn on CRT screen (IGA1) */
2294 viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
2295}
2296
2297static void set_display_channel(void)
2298{
2299 /*If viafb_LCD2_ON, on cx700, internal lvds's information
2300 is keeped on lvds_setting_info2 */
2301 if (viafb_LCD2_ON &&
2302 viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
2303 /* For dual channel LCD: */
2304 /* Set to Dual LVDS channel. */
2305 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
2306 } else if (viafb_LCD_ON && viafb_DVI_ON) {
2307 /* For LCD+DFP: */
2308 /* Set to LVDS1 + TMDS channel. */
2309 viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
2310 } else if (viafb_DVI_ON) {
2311 /* Set to single TMDS channel. */
2312 viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
2313 } else if (viafb_LCD_ON) {
2314 if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
2315 /* For dual channel LCD: */
2316 /* Set to Dual LVDS channel. */
2317 viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
2318 } else {
2319 /* Set to LVDS0 + LVDS1 channel. */
2320 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
2321 }
2322 }
2323}
2324
Florian Tobias Schandinat2e1abbd2010-09-19 01:20:19 +00002325static u8 get_sync(struct fb_info *info)
2326{
2327 u8 polarity = 0;
2328
2329 if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
2330 polarity |= VIA_HSYNC_NEGATIVE;
2331 if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
2332 polarity |= VIA_VSYNC_NEGATIVE;
2333 return polarity;
2334}
2335
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002336int viafb_setmode(struct VideoModeTable *vmode_tbl, int video_bpp,
2337 struct VideoModeTable *vmode_tbl1, int video_bpp1)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002338{
2339 int i, j;
2340 int port;
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00002341 u32 devices = viaparinfo->shared->iga1_devices
2342 | viaparinfo->shared->iga2_devices;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002343 u8 value, index, mask;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002344 struct crt_mode_table *crt_timing;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002345 struct crt_mode_table *crt_timing1 = NULL;
2346
Joseph Chand61e0bf2008-10-15 22:03:23 -07002347 device_screen_off();
Joseph Chand61e0bf2008-10-15 22:03:23 -07002348 crt_timing = vmode_tbl->crtc;
2349
2350 if (viafb_SAMM_ON == 1) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002351 crt_timing1 = vmode_tbl1->crtc;
2352 }
2353
2354 inb(VIAStatus);
2355 outb(0x00, VIAAR);
2356
2357 /* Write Common Setting for Video Mode */
2358 switch (viaparinfo->chip_info->gfx_chip_name) {
2359 case UNICHROME_CLE266:
2360 viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
2361 break;
2362
2363 case UNICHROME_K400:
2364 viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
2365 break;
2366
2367 case UNICHROME_K800:
2368 case UNICHROME_PM800:
2369 viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
2370 break;
2371
2372 case UNICHROME_CN700:
2373 case UNICHROME_K8M890:
2374 case UNICHROME_P4M890:
2375 case UNICHROME_P4M900:
2376 viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
2377 break;
2378
2379 case UNICHROME_CX700:
Joseph Chand61e0bf2008-10-15 22:03:23 -07002380 case UNICHROME_VX800:
Florian Tobias Schandinat0e3ca332009-09-22 16:47:10 -07002381 viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002382 break;
Harald Welte0306ab12009-09-22 16:47:35 -07002383
2384 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +00002385 case UNICHROME_VX900:
Harald Welte0306ab12009-09-22 16:47:35 -07002386 viafb_write_regx(VX855_ModeXregs, NUM_TOTAL_VX855_ModeXregs);
2387 break;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002388 }
2389
Florian Tobias Schandinatbf5ea022011-01-05 10:36:05 +00002390 viafb_write_regx(scaling_parameters, ARRAY_SIZE(scaling_parameters));
Joseph Chand61e0bf2008-10-15 22:03:23 -07002391 device_off();
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00002392 via_set_state(devices, VIA_STATE_OFF);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002393
2394 /* Fill VPIT Parameters */
2395 /* Write Misc Register */
Florian Tobias Schandinat162fc8c2010-04-17 19:44:55 +00002396 outb(VPIT.Misc, VIA_MISC_REG_WRITE);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002397
2398 /* Write Sequencer */
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00002399 for (i = 1; i <= StdSR; i++)
2400 via_write_reg(VIASR, i, VPIT.SR[i - 1]);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002401
Florian Tobias Schandinat415559f2010-03-10 15:21:40 -08002402 viafb_write_reg_mask(0x15, VIASR, 0xA2, 0xA2);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002403
2404 /* Write CRTC */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002405 viafb_fill_crtc_timing(crt_timing, vmode_tbl, video_bpp / 8, IGA1);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002406
2407 /* Write Graphic Controller */
Florian Tobias Schandinat384c3042010-04-17 19:44:54 +00002408 for (i = 0; i < StdGR; i++)
2409 via_write_reg(VIAGR, i, VPIT.GR[i]);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002410
2411 /* Write Attribute Controller */
2412 for (i = 0; i < StdAR; i++) {
2413 inb(VIAStatus);
2414 outb(i, VIAAR);
2415 outb(VPIT.AR[i], VIAAR);
2416 }
2417
2418 inb(VIAStatus);
2419 outb(0x20, VIAAR);
2420
2421 /* Update Patch Register */
2422
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002423 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266
2424 || viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)
2425 && vmode_tbl->crtc[0].crtc.hor_addr == 1024
2426 && vmode_tbl->crtc[0].crtc.ver_addr == 768) {
2427 for (j = 0; j < res_patch_table[0].table_length; j++) {
2428 index = res_patch_table[0].io_reg_table[j].index;
2429 port = res_patch_table[0].io_reg_table[j].port;
2430 value = res_patch_table[0].io_reg_table[j].value;
2431 mask = res_patch_table[0].io_reg_table[j].mask;
2432 viafb_write_reg_mask(index, port, value, mask);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002433 }
2434 }
2435
Florian Tobias Schandinat0f8132b2011-03-16 13:11:17 +00002436 load_fix_bit_crtc_reg();
Florian Tobias Schandinat27494132010-04-17 19:44:52 +00002437 via_set_primary_pitch(viafbinfo->fix.line_length);
2438 via_set_secondary_pitch(viafb_dual_fb ? viafbinfo1->fix.line_length
Florian Tobias Schandinat2d6e8852009-09-22 16:47:29 -07002439 : viafbinfo->fix.line_length);
Florian Tobias Schandinat27494132010-04-17 19:44:52 +00002440 via_set_primary_color_depth(viaparinfo->depth);
2441 via_set_secondary_color_depth(viafb_dual_fb ? viaparinfo1->depth
Florian Tobias Schandinatdaacccd2010-03-10 15:21:35 -08002442 : viaparinfo->depth);
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00002443 via_set_source(viaparinfo->shared->iga1_devices, IGA1);
2444 via_set_source(viaparinfo->shared->iga2_devices, IGA2);
2445 if (viaparinfo->shared->iga2_devices)
2446 enable_second_display_channel();
2447 else
2448 disable_second_display_channel();
2449
Joseph Chand61e0bf2008-10-15 22:03:23 -07002450 /* Update Refresh Rate Setting */
2451
2452 /* Clear On Screen */
2453
2454 /* CRT set mode */
2455 if (viafb_CRT_ON) {
2456 if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
2457 IGA2)) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002458 viafb_fill_crtc_timing(crt_timing1, vmode_tbl1,
Joseph Chand61e0bf2008-10-15 22:03:23 -07002459 video_bpp1 / 8,
2460 viaparinfo->crt_setting_info->iga_path);
2461 } else {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002462 viafb_fill_crtc_timing(crt_timing, vmode_tbl,
Joseph Chand61e0bf2008-10-15 22:03:23 -07002463 video_bpp / 8,
2464 viaparinfo->crt_setting_info->iga_path);
2465 }
2466
Joseph Chand61e0bf2008-10-15 22:03:23 -07002467 /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
2468 to 8 alignment (1368),there is several pixels (2 pixels)
2469 on right side of screen. */
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002470 if (vmode_tbl->crtc[0].crtc.hor_addr % 8) {
Joseph Chand61e0bf2008-10-15 22:03:23 -07002471 viafb_unlock_crt();
2472 viafb_write_reg(CR02, VIACR,
2473 viafb_read_reg(VIACR, CR02) - 1);
2474 viafb_lock_crt();
2475 }
2476 }
2477
2478 if (viafb_DVI_ON) {
2479 if (viafb_SAMM_ON &&
2480 (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002481 viafb_dvi_set_mode(viafb_get_mode
Joseph Chand61e0bf2008-10-15 22:03:23 -07002482 (viaparinfo->tmds_setting_info->h_active,
2483 viaparinfo->tmds_setting_info->
Florian Tobias Schandinat52159442009-08-06 15:07:34 -07002484 v_active),
Joseph Chand61e0bf2008-10-15 22:03:23 -07002485 video_bpp1, viaparinfo->
2486 tmds_setting_info->iga_path);
2487 } else {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002488 viafb_dvi_set_mode(viafb_get_mode
Joseph Chand61e0bf2008-10-15 22:03:23 -07002489 (viaparinfo->tmds_setting_info->h_active,
2490 viaparinfo->
Florian Tobias Schandinat52159442009-08-06 15:07:34 -07002491 tmds_setting_info->v_active),
Joseph Chand61e0bf2008-10-15 22:03:23 -07002492 video_bpp, viaparinfo->
2493 tmds_setting_info->iga_path);
2494 }
2495 }
2496
2497 if (viafb_LCD_ON) {
2498 if (viafb_SAMM_ON &&
2499 (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
2500 viaparinfo->lvds_setting_info->bpp = video_bpp1;
2501 viafb_lcd_set_mode(crt_timing1, viaparinfo->
2502 lvds_setting_info,
2503 &viaparinfo->chip_info->lvds_chip_info);
2504 } else {
2505 /* IGA1 doesn't have LCD scaling, so set it center. */
2506 if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
2507 viaparinfo->lvds_setting_info->display_method =
2508 LCD_CENTERING;
2509 }
2510 viaparinfo->lvds_setting_info->bpp = video_bpp;
2511 viafb_lcd_set_mode(crt_timing, viaparinfo->
2512 lvds_setting_info,
2513 &viaparinfo->chip_info->lvds_chip_info);
2514 }
2515 }
2516 if (viafb_LCD2_ON) {
2517 if (viafb_SAMM_ON &&
2518 (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
2519 viaparinfo->lvds_setting_info2->bpp = video_bpp1;
2520 viafb_lcd_set_mode(crt_timing1, viaparinfo->
2521 lvds_setting_info2,
2522 &viaparinfo->chip_info->lvds_chip_info2);
2523 } else {
2524 /* IGA1 doesn't have LCD scaling, so set it center. */
2525 if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
2526 viaparinfo->lvds_setting_info2->display_method =
2527 LCD_CENTERING;
2528 }
2529 viaparinfo->lvds_setting_info2->bpp = video_bpp;
2530 viafb_lcd_set_mode(crt_timing, viaparinfo->
2531 lvds_setting_info2,
2532 &viaparinfo->chip_info->lvds_chip_info2);
2533 }
2534 }
2535
2536 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
2537 && (viafb_LCD_ON || viafb_DVI_ON))
2538 set_display_channel();
2539
2540 /* If set mode normally, save resolution information for hot-plug . */
2541 if (!viafb_hotplug) {
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002542 viafb_hotplug_Xres = vmode_tbl->crtc[0].crtc.hor_addr;
2543 viafb_hotplug_Yres = vmode_tbl->crtc[0].crtc.ver_addr;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002544 viafb_hotplug_bpp = video_bpp;
2545 viafb_hotplug_refresh = viafb_refresh;
2546
2547 if (viafb_DVI_ON)
2548 viafb_DeviceStatus = DVI_Device;
2549 else
2550 viafb_DeviceStatus = CRT_Device;
2551 }
2552 device_on();
Florian Tobias Schandinat2e1abbd2010-09-19 01:20:19 +00002553 if (!viafb_dual_fb)
2554 via_set_sync_polarity(devices, get_sync(viafbinfo));
2555 else {
2556 via_set_sync_polarity(viaparinfo->shared->iga1_devices,
2557 get_sync(viafbinfo));
2558 via_set_sync_polarity(viaparinfo->shared->iga2_devices,
2559 get_sync(viafbinfo1));
2560 }
2561
Florian Tobias Schandinat6f9422d2010-09-07 14:28:26 +00002562 via_set_state(devices, VIA_STATE_ON);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002563 device_screen_on();
2564 return 1;
2565}
2566
2567int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
2568{
2569 int i;
Florian Tobias Schandinatf5b1c4b2011-03-09 22:13:32 +00002570 struct crt_mode_table *best;
2571 struct VideoModeTable *vmode = viafb_get_mode(hres, vres);
Joseph Chand61e0bf2008-10-15 22:03:23 -07002572
Florian Tobias Schandinatf5b1c4b2011-03-09 22:13:32 +00002573 if (!vmode)
2574 return RES_640X480_60HZ_PIXCLOCK;
2575
2576 best = &vmode->crtc[0];
2577 for (i = 1; i < vmode->mode_array; i++) {
2578 if (abs(vmode->crtc[i].refresh_rate - vmode_refresh)
2579 < abs(best->refresh_rate - vmode_refresh))
2580 best = &vmode->crtc[i];
Joseph Chand61e0bf2008-10-15 22:03:23 -07002581 }
Joseph Chand61e0bf2008-10-15 22:03:23 -07002582
Florian Tobias Schandinatf5b1c4b2011-03-09 22:13:32 +00002583 return 1000000000 / (best->crtc.hor_total * best->crtc.ver_total)
2584 * 1000 / best->refresh_rate;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002585}
2586
2587int viafb_get_refresh(int hres, int vres, u32 long_refresh)
2588{
Florian Tobias Schandinatf5b1c4b2011-03-09 22:13:32 +00002589 int i;
2590 struct crt_mode_table *best;
2591 struct VideoModeTable *vmode = viafb_get_mode(hres, vres);
2592
2593 if (!vmode)
2594 return 60;
2595
2596 best = &vmode->crtc[0];
2597 for (i = 1; i < vmode->mode_array; i++) {
2598 if (abs(vmode->crtc[i].refresh_rate - long_refresh)
2599 < abs(best->refresh_rate - long_refresh))
2600 best = &vmode->crtc[i];
Joseph Chand61e0bf2008-10-15 22:03:23 -07002601 }
Florian Tobias Schandinatf5b1c4b2011-03-09 22:13:32 +00002602
2603 if (abs(best->refresh_rate - long_refresh) > 3)
2604 return 60;
2605
2606 return best->refresh_rate;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002607}
2608
2609static void device_off(void)
2610{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002611 viafb_dvi_disable();
2612 viafb_lcd_disable();
2613}
2614
2615static void device_on(void)
2616{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002617 if (viafb_DVI_ON == 1)
2618 viafb_dvi_enable();
2619 if (viafb_LCD_ON == 1)
2620 viafb_lcd_enable();
2621}
2622
Joseph Chand61e0bf2008-10-15 22:03:23 -07002623static void enable_second_display_channel(void)
2624{
2625 /* to enable second display channel. */
2626 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2627 viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
2628 viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2629}
2630
Florian Tobias Schandinatbc684882010-08-11 00:37:58 +00002631static void disable_second_display_channel(void)
2632{
2633 /* to disable second display channel. */
2634 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
2635 viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
2636 viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
2637}
2638
Joseph Chand61e0bf2008-10-15 22:03:23 -07002639void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
2640 *p_gfx_dpa_setting)
2641{
2642 switch (output_interface) {
2643 case INTERFACE_DVP0:
2644 {
2645 /* DVP0 Clock Polarity and Adjust: */
2646 viafb_write_reg_mask(CR96, VIACR,
2647 p_gfx_dpa_setting->DVP0, 0x0F);
2648
2649 /* DVP0 Clock and Data Pads Driving: */
2650 viafb_write_reg_mask(SR1E, VIASR,
2651 p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
2652 viafb_write_reg_mask(SR2A, VIASR,
2653 p_gfx_dpa_setting->DVP0ClockDri_S1,
2654 BIT4);
2655 viafb_write_reg_mask(SR1B, VIASR,
2656 p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
2657 viafb_write_reg_mask(SR2A, VIASR,
2658 p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
2659 break;
2660 }
2661
2662 case INTERFACE_DVP1:
2663 {
2664 /* DVP1 Clock Polarity and Adjust: */
2665 viafb_write_reg_mask(CR9B, VIACR,
2666 p_gfx_dpa_setting->DVP1, 0x0F);
2667
2668 /* DVP1 Clock and Data Pads Driving: */
2669 viafb_write_reg_mask(SR65, VIASR,
2670 p_gfx_dpa_setting->DVP1Driving, 0x0F);
2671 break;
2672 }
2673
2674 case INTERFACE_DFP_HIGH:
2675 {
2676 viafb_write_reg_mask(CR97, VIACR,
2677 p_gfx_dpa_setting->DFPHigh, 0x0F);
2678 break;
2679 }
2680
2681 case INTERFACE_DFP_LOW:
2682 {
2683 viafb_write_reg_mask(CR99, VIACR,
2684 p_gfx_dpa_setting->DFPLow, 0x0F);
2685 break;
2686 }
2687
2688 case INTERFACE_DFP:
2689 {
2690 viafb_write_reg_mask(CR97, VIACR,
2691 p_gfx_dpa_setting->DFPHigh, 0x0F);
2692 viafb_write_reg_mask(CR99, VIACR,
2693 p_gfx_dpa_setting->DFPLow, 0x0F);
2694 break;
2695 }
2696 }
2697}
2698
Joseph Chand61e0bf2008-10-15 22:03:23 -07002699/*According var's xres, yres fill var's other timing information*/
2700void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -08002701 struct VideoModeTable *vmode_tbl)
Joseph Chand61e0bf2008-10-15 22:03:23 -07002702{
Joseph Chand61e0bf2008-10-15 22:03:23 -07002703 struct crt_mode_table *crt_timing = NULL;
2704 struct display_timing crt_reg;
2705 int i = 0, index = 0;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002706 crt_timing = vmode_tbl->crtc;
2707 for (i = 0; i < vmode_tbl->mode_array; i++) {
2708 index = i;
2709 if (crt_timing[i].refresh_rate == refresh)
2710 break;
2711 }
2712
2713 crt_reg = crt_timing[index].crtc;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002714 var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
2715 var->left_margin =
2716 crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
2717 var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
2718 var->hsync_len = crt_reg.hor_sync_end;
2719 var->upper_margin =
2720 crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
2721 var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
2722 var->vsync_len = crt_reg.ver_sync_end;
Florian Tobias Schandinat2e1abbd2010-09-19 01:20:19 +00002723 var->sync = 0;
2724 if (crt_timing[index].h_sync_polarity == POSITIVE)
2725 var->sync |= FB_SYNC_HOR_HIGH_ACT;
2726 if (crt_timing[index].v_sync_polarity == POSITIVE)
2727 var->sync |= FB_SYNC_VERT_HIGH_ACT;
Joseph Chand61e0bf2008-10-15 22:03:23 -07002728}