blob: 31f4509bf596755d2e2824d4b013c4a433675bb6 [file] [log] [blame]
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001/*
2 * Copyright (c) 2012 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
4 *
5 * Clock support for EXYNOS5 SoCs
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10*/
11
12#include <linux/kernel.h>
13#include <linux/err.h>
14#include <linux/io.h>
15#include <linux/syscore_ops.h>
16
17#include <plat/cpu-freq.h>
18#include <plat/clock.h>
19#include <plat/cpu.h>
20#include <plat/pll.h>
21#include <plat/s5p-clock.h>
22#include <plat/clock-clksrc.h>
23#include <plat/pm.h>
24
25#include <mach/map.h>
26#include <mach/regs-clock.h>
27#include <mach/sysmmu.h>
28
29#include "common.h"
30
31#ifdef CONFIG_PM_SLEEP
32static struct sleep_save exynos5_clock_save[] = {
Jongpill Leea2fa3042012-02-17 10:03:49 +090033 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_TOP),
34 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_GSCL),
35 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_DISP1_0),
36 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_FSYS),
37 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_MAUDIO),
38 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC0),
39 SAVE_ITEM(EXYNOS5_CLKSRC_MASK_PERIC1),
40 SAVE_ITEM(EXYNOS5_CLKGATE_IP_GSCL),
41 SAVE_ITEM(EXYNOS5_CLKGATE_IP_DISP1),
42 SAVE_ITEM(EXYNOS5_CLKGATE_IP_MFC),
43 SAVE_ITEM(EXYNOS5_CLKGATE_IP_G3D),
44 SAVE_ITEM(EXYNOS5_CLKGATE_IP_GEN),
45 SAVE_ITEM(EXYNOS5_CLKGATE_IP_FSYS),
46 SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIC),
47 SAVE_ITEM(EXYNOS5_CLKGATE_IP_PERIS),
48 SAVE_ITEM(EXYNOS5_CLKGATE_BLOCK),
49 SAVE_ITEM(EXYNOS5_CLKDIV_TOP0),
50 SAVE_ITEM(EXYNOS5_CLKDIV_TOP1),
51 SAVE_ITEM(EXYNOS5_CLKDIV_GSCL),
52 SAVE_ITEM(EXYNOS5_CLKDIV_DISP1_0),
53 SAVE_ITEM(EXYNOS5_CLKDIV_GEN),
54 SAVE_ITEM(EXYNOS5_CLKDIV_MAUDIO),
55 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS0),
56 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS1),
57 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS2),
58 SAVE_ITEM(EXYNOS5_CLKDIV_FSYS3),
59 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC0),
60 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC1),
61 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC2),
62 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC3),
63 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC4),
64 SAVE_ITEM(EXYNOS5_CLKDIV_PERIC5),
65 SAVE_ITEM(EXYNOS5_SCLK_DIV_ISP),
66 SAVE_ITEM(EXYNOS5_CLKSRC_TOP0),
67 SAVE_ITEM(EXYNOS5_CLKSRC_TOP1),
68 SAVE_ITEM(EXYNOS5_CLKSRC_TOP2),
69 SAVE_ITEM(EXYNOS5_CLKSRC_TOP3),
70 SAVE_ITEM(EXYNOS5_CLKSRC_GSCL),
71 SAVE_ITEM(EXYNOS5_CLKSRC_DISP1_0),
72 SAVE_ITEM(EXYNOS5_CLKSRC_MAUDIO),
73 SAVE_ITEM(EXYNOS5_CLKSRC_FSYS),
74 SAVE_ITEM(EXYNOS5_CLKSRC_PERIC0),
75 SAVE_ITEM(EXYNOS5_CLKSRC_PERIC1),
76 SAVE_ITEM(EXYNOS5_SCLK_SRC_ISP),
77 SAVE_ITEM(EXYNOS5_EPLL_CON0),
78 SAVE_ITEM(EXYNOS5_EPLL_CON1),
79 SAVE_ITEM(EXYNOS5_EPLL_CON2),
80 SAVE_ITEM(EXYNOS5_VPLL_CON0),
81 SAVE_ITEM(EXYNOS5_VPLL_CON1),
82 SAVE_ITEM(EXYNOS5_VPLL_CON2),
Abhilash Kesavan0f9e0352012-11-20 20:34:58 +090083 SAVE_ITEM(EXYNOS5_PWR_CTRL1),
84 SAVE_ITEM(EXYNOS5_PWR_CTRL2),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +090085};
86#endif
87
88static struct clk exynos5_clk_sclk_dptxphy = {
89 .name = "sclk_dptx",
90};
91
92static struct clk exynos5_clk_sclk_hdmi24m = {
93 .name = "sclk_hdmi24m",
94 .rate = 24000000,
95};
96
97static struct clk exynos5_clk_sclk_hdmi27m = {
98 .name = "sclk_hdmi27m",
99 .rate = 27000000,
100};
101
102static struct clk exynos5_clk_sclk_hdmiphy = {
103 .name = "sclk_hdmiphy",
104};
105
106static struct clk exynos5_clk_sclk_usbphy = {
107 .name = "sclk_usbphy",
108 .rate = 48000000,
109};
110
111static int exynos5_clksrc_mask_top_ctrl(struct clk *clk, int enable)
112{
113 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_TOP, clk, enable);
114}
115
116static int exynos5_clksrc_mask_disp1_0_ctrl(struct clk *clk, int enable)
117{
118 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_DISP1_0, clk, enable);
119}
120
121static int exynos5_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
122{
123 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_FSYS, clk, enable);
124}
125
126static int exynos5_clksrc_mask_gscl_ctrl(struct clk *clk, int enable)
127{
128 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_GSCL, clk, enable);
129}
130
131static int exynos5_clksrc_mask_peric0_ctrl(struct clk *clk, int enable)
132{
133 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC0, clk, enable);
134}
135
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +0900136static int exynos5_clksrc_mask_peric1_ctrl(struct clk *clk, int enable)
137{
138 return s5p_gatectrl(EXYNOS5_CLKSRC_MASK_PERIC1, clk, enable);
139}
140
KyongHo Chobca10b92012-04-04 09:23:02 -0700141static int exynos5_clk_ip_acp_ctrl(struct clk *clk, int enable)
142{
143 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ACP, clk, enable);
144}
145
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900146static int exynos5_clk_ip_core_ctrl(struct clk *clk, int enable)
147{
148 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_CORE, clk, enable);
149}
150
151static int exynos5_clk_ip_disp1_ctrl(struct clk *clk, int enable)
152{
153 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_DISP1, clk, enable);
154}
155
156static int exynos5_clk_ip_fsys_ctrl(struct clk *clk, int enable)
157{
158 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_FSYS, clk, enable);
159}
160
161static int exynos5_clk_block_ctrl(struct clk *clk, int enable)
162{
163 return s5p_gatectrl(EXYNOS5_CLKGATE_BLOCK, clk, enable);
164}
165
166static int exynos5_clk_ip_gen_ctrl(struct clk *clk, int enable)
167{
168 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GEN, clk, enable);
169}
170
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900171static int exynos5_clk_ip_mfc_ctrl(struct clk *clk, int enable)
172{
173 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_MFC, clk, enable);
174}
175
176static int exynos5_clk_ip_peric_ctrl(struct clk *clk, int enable)
177{
178 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIC, clk, enable);
179}
180
181static int exynos5_clk_ip_peris_ctrl(struct clk *clk, int enable)
182{
183 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_PERIS, clk, enable);
184}
185
KyongHo Chobca10b92012-04-04 09:23:02 -0700186static int exynos5_clk_ip_gscl_ctrl(struct clk *clk, int enable)
187{
188 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_GSCL, clk, enable);
189}
190
191static int exynos5_clk_ip_isp0_ctrl(struct clk *clk, int enable)
192{
193 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP0, clk, enable);
194}
195
196static int exynos5_clk_ip_isp1_ctrl(struct clk *clk, int enable)
197{
198 return s5p_gatectrl(EXYNOS5_CLKGATE_IP_ISP1, clk, enable);
199}
200
Rahul Sharmacf3a97b2012-10-29 21:51:51 +0900201static int exynos5_clk_hdmiphy_ctrl(struct clk *clk, int enable)
202{
203 return s5p_gatectrl(S5P_HDMI_PHY_CONTROL, clk, enable);
204}
205
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900206/* Core list of CMU_CPU side */
207
208static struct clksrc_clk exynos5_clk_mout_apll = {
209 .clk = {
210 .name = "mout_apll",
211 },
212 .sources = &clk_src_apll,
213 .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 0, .size = 1 },
214};
215
216static struct clksrc_clk exynos5_clk_sclk_apll = {
217 .clk = {
218 .name = "sclk_apll",
219 .parent = &exynos5_clk_mout_apll.clk,
220 },
221 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 24, .size = 3 },
222};
223
Kisoo Yu57b317f2012-04-24 14:54:15 -0700224static struct clksrc_clk exynos5_clk_mout_bpll_fout = {
225 .clk = {
226 .name = "mout_bpll_fout",
227 },
228 .sources = &clk_src_bpll_fout,
229 .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 0, .size = 1 },
230};
231
232static struct clk *exynos5_clk_src_bpll_list[] = {
233 [0] = &clk_fin_bpll,
234 [1] = &exynos5_clk_mout_bpll_fout.clk,
235};
236
237static struct clksrc_sources exynos5_clk_src_bpll = {
238 .sources = exynos5_clk_src_bpll_list,
239 .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_list),
240};
241
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900242static struct clksrc_clk exynos5_clk_mout_bpll = {
243 .clk = {
244 .name = "mout_bpll",
245 },
Kisoo Yu57b317f2012-04-24 14:54:15 -0700246 .sources = &exynos5_clk_src_bpll,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900247 .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 0, .size = 1 },
248};
249
250static struct clk *exynos5_clk_src_bpll_user_list[] = {
251 [0] = &clk_fin_mpll,
252 [1] = &exynos5_clk_mout_bpll.clk,
253};
254
255static struct clksrc_sources exynos5_clk_src_bpll_user = {
256 .sources = exynos5_clk_src_bpll_user_list,
257 .nr_sources = ARRAY_SIZE(exynos5_clk_src_bpll_user_list),
258};
259
260static struct clksrc_clk exynos5_clk_mout_bpll_user = {
261 .clk = {
262 .name = "mout_bpll_user",
263 },
264 .sources = &exynos5_clk_src_bpll_user,
265 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 24, .size = 1 },
266};
267
268static struct clksrc_clk exynos5_clk_mout_cpll = {
269 .clk = {
270 .name = "mout_cpll",
271 },
272 .sources = &clk_src_cpll,
273 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 8, .size = 1 },
274};
275
276static struct clksrc_clk exynos5_clk_mout_epll = {
277 .clk = {
278 .name = "mout_epll",
279 },
280 .sources = &clk_src_epll,
281 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 12, .size = 1 },
282};
283
Kisoo Yu57b317f2012-04-24 14:54:15 -0700284static struct clksrc_clk exynos5_clk_mout_mpll_fout = {
285 .clk = {
286 .name = "mout_mpll_fout",
287 },
288 .sources = &clk_src_mpll_fout,
289 .reg_src = { .reg = EXYNOS5_PLL_DIV2_SEL, .shift = 4, .size = 1 },
290};
291
292static struct clk *exynos5_clk_src_mpll_list[] = {
293 [0] = &clk_fin_mpll,
294 [1] = &exynos5_clk_mout_mpll_fout.clk,
295};
296
297static struct clksrc_sources exynos5_clk_src_mpll = {
298 .sources = exynos5_clk_src_mpll_list,
299 .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_list),
300};
301
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900302struct clksrc_clk exynos5_clk_mout_mpll = {
303 .clk = {
304 .name = "mout_mpll",
305 },
Kisoo Yu57b317f2012-04-24 14:54:15 -0700306 .sources = &exynos5_clk_src_mpll,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900307 .reg_src = { .reg = EXYNOS5_CLKSRC_CORE1, .shift = 8, .size = 1 },
308};
309
310static struct clk *exynos_clkset_vpllsrc_list[] = {
311 [0] = &clk_fin_vpll,
312 [1] = &exynos5_clk_sclk_hdmi27m,
313};
314
315static struct clksrc_sources exynos5_clkset_vpllsrc = {
316 .sources = exynos_clkset_vpllsrc_list,
317 .nr_sources = ARRAY_SIZE(exynos_clkset_vpllsrc_list),
318};
319
320static struct clksrc_clk exynos5_clk_vpllsrc = {
321 .clk = {
322 .name = "vpll_src",
323 .enable = exynos5_clksrc_mask_top_ctrl,
324 .ctrlbit = (1 << 0),
325 },
326 .sources = &exynos5_clkset_vpllsrc,
327 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 0, .size = 1 },
328};
329
330static struct clk *exynos5_clkset_sclk_vpll_list[] = {
331 [0] = &exynos5_clk_vpllsrc.clk,
332 [1] = &clk_fout_vpll,
333};
334
335static struct clksrc_sources exynos5_clkset_sclk_vpll = {
336 .sources = exynos5_clkset_sclk_vpll_list,
337 .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_vpll_list),
338};
339
340static struct clksrc_clk exynos5_clk_sclk_vpll = {
341 .clk = {
342 .name = "sclk_vpll",
343 },
344 .sources = &exynos5_clkset_sclk_vpll,
345 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 16, .size = 1 },
346};
347
348static struct clksrc_clk exynos5_clk_sclk_pixel = {
349 .clk = {
350 .name = "sclk_pixel",
351 .parent = &exynos5_clk_sclk_vpll.clk,
352 },
353 .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 28, .size = 4 },
354};
355
356static struct clk *exynos5_clkset_sclk_hdmi_list[] = {
357 [0] = &exynos5_clk_sclk_pixel.clk,
358 [1] = &exynos5_clk_sclk_hdmiphy,
359};
360
361static struct clksrc_sources exynos5_clkset_sclk_hdmi = {
362 .sources = exynos5_clkset_sclk_hdmi_list,
363 .nr_sources = ARRAY_SIZE(exynos5_clkset_sclk_hdmi_list),
364};
365
366static struct clksrc_clk exynos5_clk_sclk_hdmi = {
367 .clk = {
368 .name = "sclk_hdmi",
369 .enable = exynos5_clksrc_mask_disp1_0_ctrl,
370 .ctrlbit = (1 << 20),
371 },
372 .sources = &exynos5_clkset_sclk_hdmi,
373 .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 20, .size = 1 },
374};
375
376static struct clksrc_clk *exynos5_sclk_tv[] = {
377 &exynos5_clk_sclk_pixel,
378 &exynos5_clk_sclk_hdmi,
379};
380
381static struct clk *exynos5_clk_src_mpll_user_list[] = {
382 [0] = &clk_fin_mpll,
383 [1] = &exynos5_clk_mout_mpll.clk,
384};
385
386static struct clksrc_sources exynos5_clk_src_mpll_user = {
387 .sources = exynos5_clk_src_mpll_user_list,
388 .nr_sources = ARRAY_SIZE(exynos5_clk_src_mpll_user_list),
389};
390
391static struct clksrc_clk exynos5_clk_mout_mpll_user = {
392 .clk = {
393 .name = "mout_mpll_user",
394 },
395 .sources = &exynos5_clk_src_mpll_user,
396 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP2, .shift = 20, .size = 1 },
397};
398
399static struct clk *exynos5_clkset_mout_cpu_list[] = {
400 [0] = &exynos5_clk_mout_apll.clk,
401 [1] = &exynos5_clk_mout_mpll.clk,
402};
403
404static struct clksrc_sources exynos5_clkset_mout_cpu = {
405 .sources = exynos5_clkset_mout_cpu_list,
406 .nr_sources = ARRAY_SIZE(exynos5_clkset_mout_cpu_list),
407};
408
409static struct clksrc_clk exynos5_clk_mout_cpu = {
410 .clk = {
411 .name = "mout_cpu",
412 },
413 .sources = &exynos5_clkset_mout_cpu,
414 .reg_src = { .reg = EXYNOS5_CLKSRC_CPU, .shift = 16, .size = 1 },
415};
416
417static struct clksrc_clk exynos5_clk_dout_armclk = {
418 .clk = {
419 .name = "dout_armclk",
420 .parent = &exynos5_clk_mout_cpu.clk,
421 },
422 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 0, .size = 3 },
423};
424
425static struct clksrc_clk exynos5_clk_dout_arm2clk = {
426 .clk = {
427 .name = "dout_arm2clk",
428 .parent = &exynos5_clk_dout_armclk.clk,
429 },
430 .reg_div = { .reg = EXYNOS5_CLKDIV_CPU0, .shift = 28, .size = 3 },
431};
432
433static struct clk exynos5_clk_armclk = {
434 .name = "armclk",
435 .parent = &exynos5_clk_dout_arm2clk.clk,
436};
437
438/* Core list of CMU_CDREX side */
439
440static struct clk *exynos5_clkset_cdrex_list[] = {
441 [0] = &exynos5_clk_mout_mpll.clk,
442 [1] = &exynos5_clk_mout_bpll.clk,
443};
444
445static struct clksrc_sources exynos5_clkset_cdrex = {
446 .sources = exynos5_clkset_cdrex_list,
447 .nr_sources = ARRAY_SIZE(exynos5_clkset_cdrex_list),
448};
449
450static struct clksrc_clk exynos5_clk_cdrex = {
451 .clk = {
452 .name = "clk_cdrex",
453 },
454 .sources = &exynos5_clkset_cdrex,
455 .reg_src = { .reg = EXYNOS5_CLKSRC_CDREX, .shift = 4, .size = 1 },
456 .reg_div = { .reg = EXYNOS5_CLKDIV_CDREX, .shift = 16, .size = 3 },
457};
458
459static struct clksrc_clk exynos5_clk_aclk_acp = {
460 .clk = {
461 .name = "aclk_acp",
462 .parent = &exynos5_clk_mout_mpll.clk,
463 },
464 .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 0, .size = 3 },
465};
466
467static struct clksrc_clk exynos5_clk_pclk_acp = {
468 .clk = {
469 .name = "pclk_acp",
470 .parent = &exynos5_clk_aclk_acp.clk,
471 },
472 .reg_div = { .reg = EXYNOS5_CLKDIV_ACP, .shift = 4, .size = 3 },
473};
474
475/* Core list of CMU_TOP side */
476
477struct clk *exynos5_clkset_aclk_top_list[] = {
478 [0] = &exynos5_clk_mout_mpll_user.clk,
479 [1] = &exynos5_clk_mout_bpll_user.clk,
480};
481
482struct clksrc_sources exynos5_clkset_aclk = {
483 .sources = exynos5_clkset_aclk_top_list,
484 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_top_list),
485};
486
487static struct clksrc_clk exynos5_clk_aclk_400 = {
488 .clk = {
489 .name = "aclk_400",
490 },
491 .sources = &exynos5_clkset_aclk,
492 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
493 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
494};
495
496struct clk *exynos5_clkset_aclk_333_166_list[] = {
497 [0] = &exynos5_clk_mout_cpll.clk,
498 [1] = &exynos5_clk_mout_mpll_user.clk,
499};
500
501struct clksrc_sources exynos5_clkset_aclk_333_166 = {
502 .sources = exynos5_clkset_aclk_333_166_list,
503 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_333_166_list),
504};
505
506static struct clksrc_clk exynos5_clk_aclk_333 = {
507 .clk = {
508 .name = "aclk_333",
509 },
510 .sources = &exynos5_clkset_aclk_333_166,
511 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 16, .size = 1 },
512 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 20, .size = 3 },
513};
514
515static struct clksrc_clk exynos5_clk_aclk_166 = {
516 .clk = {
517 .name = "aclk_166",
518 },
519 .sources = &exynos5_clkset_aclk_333_166,
520 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 8, .size = 1 },
521 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 8, .size = 3 },
522};
523
524static struct clksrc_clk exynos5_clk_aclk_266 = {
525 .clk = {
526 .name = "aclk_266",
527 .parent = &exynos5_clk_mout_mpll_user.clk,
528 },
529 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 16, .size = 3 },
530};
531
532static struct clksrc_clk exynos5_clk_aclk_200 = {
533 .clk = {
534 .name = "aclk_200",
535 },
536 .sources = &exynos5_clkset_aclk,
537 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 12, .size = 1 },
538 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 12, .size = 3 },
539};
540
541static struct clksrc_clk exynos5_clk_aclk_66_pre = {
542 .clk = {
543 .name = "aclk_66_pre",
544 .parent = &exynos5_clk_mout_mpll_user.clk,
545 },
546 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP1, .shift = 24, .size = 3 },
547};
548
549static struct clksrc_clk exynos5_clk_aclk_66 = {
550 .clk = {
551 .name = "aclk_66",
552 .parent = &exynos5_clk_aclk_66_pre.clk,
553 },
554 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 0, .size = 3 },
555};
556
Shaik Ameer Basha2822d312012-09-07 14:13:08 +0900557static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid = {
558 .clk = {
559 .name = "mout_aclk_300_gscl_mid",
560 },
561 .sources = &exynos5_clkset_aclk,
562 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 24, .size = 1 },
563};
564
565static struct clk *exynos5_clkset_aclk_300_mid1_list[] = {
566 [0] = &exynos5_clk_sclk_vpll.clk,
567 [1] = &exynos5_clk_mout_cpll.clk,
568};
569
570static struct clksrc_sources exynos5_clkset_aclk_300_gscl_mid1 = {
571 .sources = exynos5_clkset_aclk_300_mid1_list,
572 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_mid1_list),
573};
574
575static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl_mid1 = {
576 .clk = {
577 .name = "mout_aclk_300_gscl_mid1",
578 },
579 .sources = &exynos5_clkset_aclk_300_gscl_mid1,
580 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP1, .shift = 12, .size = 1 },
581};
582
583static struct clk *exynos5_clkset_aclk_300_gscl_list[] = {
584 [0] = &exynos5_clk_mout_aclk_300_gscl_mid.clk,
585 [1] = &exynos5_clk_mout_aclk_300_gscl_mid1.clk,
586};
587
588static struct clksrc_sources exynos5_clkset_aclk_300_gscl = {
589 .sources = exynos5_clkset_aclk_300_gscl_list,
590 .nr_sources = ARRAY_SIZE(exynos5_clkset_aclk_300_gscl_list),
591};
592
593static struct clksrc_clk exynos5_clk_mout_aclk_300_gscl = {
594 .clk = {
595 .name = "mout_aclk_300_gscl",
596 },
597 .sources = &exynos5_clkset_aclk_300_gscl,
598 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 25, .size = 1 },
599};
600
601static struct clk *exynos5_clk_src_gscl_300_list[] = {
602 [0] = &clk_ext_xtal_mux,
603 [1] = &exynos5_clk_mout_aclk_300_gscl.clk,
604};
605
606static struct clksrc_sources exynos5_clk_src_gscl_300 = {
607 .sources = exynos5_clk_src_gscl_300_list,
608 .nr_sources = ARRAY_SIZE(exynos5_clk_src_gscl_300_list),
609};
610
611static struct clksrc_clk exynos5_clk_aclk_300_gscl = {
612 .clk = {
613 .name = "aclk_300_gscl",
614 },
615 .sources = &exynos5_clk_src_gscl_300,
616 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 10, .size = 1 },
617};
618
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900619static struct clk exynos5_init_clocks_off[] = {
620 {
621 .name = "timers",
622 .parent = &exynos5_clk_aclk_66.clk,
623 .enable = exynos5_clk_ip_peric_ctrl,
624 .ctrlbit = (1 << 24),
625 }, {
626 .name = "rtc",
627 .parent = &exynos5_clk_aclk_66.clk,
628 .enable = exynos5_clk_ip_peris_ctrl,
629 .ctrlbit = (1 << 20),
630 }, {
Thomas Abrahamd36bcd02012-04-24 14:03:05 -0700631 .name = "watchdog",
632 .parent = &exynos5_clk_aclk_66.clk,
633 .enable = exynos5_clk_ip_peris_ctrl,
634 .ctrlbit = (1 << 19),
635 }, {
Thomas Abrahame895e492012-09-26 08:54:42 +0900636 .name = "biu", /* bus interface unit clock */
637 .devname = "dw_mmc.0",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900638 .parent = &exynos5_clk_aclk_200.clk,
639 .enable = exynos5_clk_ip_fsys_ctrl,
640 .ctrlbit = (1 << 12),
641 }, {
Thomas Abrahame895e492012-09-26 08:54:42 +0900642 .name = "biu",
643 .devname = "dw_mmc.1",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900644 .parent = &exynos5_clk_aclk_200.clk,
645 .enable = exynos5_clk_ip_fsys_ctrl,
646 .ctrlbit = (1 << 13),
647 }, {
Thomas Abrahame895e492012-09-26 08:54:42 +0900648 .name = "biu",
649 .devname = "dw_mmc.2",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900650 .parent = &exynos5_clk_aclk_200.clk,
651 .enable = exynos5_clk_ip_fsys_ctrl,
652 .ctrlbit = (1 << 14),
653 }, {
Thomas Abrahame895e492012-09-26 08:54:42 +0900654 .name = "biu",
655 .devname = "dw_mmc.3",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900656 .parent = &exynos5_clk_aclk_200.clk,
657 .enable = exynos5_clk_ip_fsys_ctrl,
658 .ctrlbit = (1 << 15),
659 }, {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900660 .name = "sata",
661 .devname = "ahci",
662 .enable = exynos5_clk_ip_fsys_ctrl,
663 .ctrlbit = (1 << 6),
664 }, {
665 .name = "sata_phy",
666 .enable = exynos5_clk_ip_fsys_ctrl,
667 .ctrlbit = (1 << 24),
668 }, {
669 .name = "sata_phy_i2c",
670 .enable = exynos5_clk_ip_fsys_ctrl,
671 .ctrlbit = (1 << 25),
672 }, {
673 .name = "mfc",
674 .devname = "s5p-mfc",
675 .enable = exynos5_clk_ip_mfc_ctrl,
676 .ctrlbit = (1 << 0),
677 }, {
678 .name = "hdmi",
Rahul Sharmacf3a97b2012-10-29 21:51:51 +0900679 .devname = "exynos5-hdmi",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900680 .enable = exynos5_clk_ip_disp1_ctrl,
681 .ctrlbit = (1 << 6),
682 }, {
Rahul Sharmacf3a97b2012-10-29 21:51:51 +0900683 .name = "hdmiphy",
684 .devname = "exynos5-hdmi",
685 .enable = exynos5_clk_hdmiphy_ctrl,
686 .ctrlbit = (1 << 0),
687 }, {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900688 .name = "mixer",
Rahul Sharmacf3a97b2012-10-29 21:51:51 +0900689 .devname = "exynos5-mixer",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900690 .enable = exynos5_clk_ip_disp1_ctrl,
691 .ctrlbit = (1 << 5),
692 }, {
Jingoo Han0dca3002012-10-23 22:41:21 +0900693 .name = "dp",
694 .devname = "exynos-dp",
695 .enable = exynos5_clk_ip_disp1_ctrl,
696 .ctrlbit = (1 << 4),
697 }, {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900698 .name = "jpeg",
699 .enable = exynos5_clk_ip_gen_ctrl,
700 .ctrlbit = (1 << 2),
701 }, {
702 .name = "dsim0",
703 .enable = exynos5_clk_ip_disp1_ctrl,
704 .ctrlbit = (1 << 3),
705 }, {
706 .name = "iis",
707 .devname = "samsung-i2s.1",
708 .enable = exynos5_clk_ip_peric_ctrl,
709 .ctrlbit = (1 << 20),
710 }, {
711 .name = "iis",
712 .devname = "samsung-i2s.2",
713 .enable = exynos5_clk_ip_peric_ctrl,
714 .ctrlbit = (1 << 21),
715 }, {
716 .name = "pcm",
717 .devname = "samsung-pcm.1",
718 .enable = exynos5_clk_ip_peric_ctrl,
719 .ctrlbit = (1 << 22),
720 }, {
721 .name = "pcm",
722 .devname = "samsung-pcm.2",
723 .enable = exynos5_clk_ip_peric_ctrl,
724 .ctrlbit = (1 << 23),
725 }, {
726 .name = "spdif",
727 .devname = "samsung-spdif",
728 .enable = exynos5_clk_ip_peric_ctrl,
729 .ctrlbit = (1 << 26),
730 }, {
731 .name = "ac97",
732 .devname = "samsung-ac97",
733 .enable = exynos5_clk_ip_peric_ctrl,
734 .ctrlbit = (1 << 27),
735 }, {
736 .name = "usbhost",
737 .enable = exynos5_clk_ip_fsys_ctrl ,
738 .ctrlbit = (1 << 18),
739 }, {
740 .name = "usbotg",
741 .enable = exynos5_clk_ip_fsys_ctrl,
742 .ctrlbit = (1 << 7),
743 }, {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900744 .name = "nfcon",
745 .enable = exynos5_clk_ip_fsys_ctrl,
746 .ctrlbit = (1 << 22),
747 }, {
748 .name = "iop",
749 .enable = exynos5_clk_ip_fsys_ctrl,
750 .ctrlbit = ((1 << 30) | (1 << 26) | (1 << 23)),
751 }, {
752 .name = "core_iop",
753 .enable = exynos5_clk_ip_core_ctrl,
754 .ctrlbit = ((1 << 21) | (1 << 3)),
755 }, {
756 .name = "mcu_iop",
757 .enable = exynos5_clk_ip_fsys_ctrl,
758 .ctrlbit = (1 << 0),
759 }, {
760 .name = "i2c",
761 .devname = "s3c2440-i2c.0",
762 .parent = &exynos5_clk_aclk_66.clk,
763 .enable = exynos5_clk_ip_peric_ctrl,
764 .ctrlbit = (1 << 6),
765 }, {
766 .name = "i2c",
767 .devname = "s3c2440-i2c.1",
768 .parent = &exynos5_clk_aclk_66.clk,
769 .enable = exynos5_clk_ip_peric_ctrl,
770 .ctrlbit = (1 << 7),
771 }, {
772 .name = "i2c",
773 .devname = "s3c2440-i2c.2",
774 .parent = &exynos5_clk_aclk_66.clk,
775 .enable = exynos5_clk_ip_peric_ctrl,
776 .ctrlbit = (1 << 8),
777 }, {
778 .name = "i2c",
779 .devname = "s3c2440-i2c.3",
780 .parent = &exynos5_clk_aclk_66.clk,
781 .enable = exynos5_clk_ip_peric_ctrl,
782 .ctrlbit = (1 << 9),
783 }, {
784 .name = "i2c",
785 .devname = "s3c2440-i2c.4",
786 .parent = &exynos5_clk_aclk_66.clk,
787 .enable = exynos5_clk_ip_peric_ctrl,
788 .ctrlbit = (1 << 10),
789 }, {
790 .name = "i2c",
791 .devname = "s3c2440-i2c.5",
792 .parent = &exynos5_clk_aclk_66.clk,
793 .enable = exynos5_clk_ip_peric_ctrl,
794 .ctrlbit = (1 << 11),
795 }, {
796 .name = "i2c",
797 .devname = "s3c2440-i2c.6",
798 .parent = &exynos5_clk_aclk_66.clk,
799 .enable = exynos5_clk_ip_peric_ctrl,
800 .ctrlbit = (1 << 12),
801 }, {
802 .name = "i2c",
803 .devname = "s3c2440-i2c.7",
804 .parent = &exynos5_clk_aclk_66.clk,
805 .enable = exynos5_clk_ip_peric_ctrl,
806 .ctrlbit = (1 << 13),
807 }, {
808 .name = "i2c",
809 .devname = "s3c2440-hdmiphy-i2c",
810 .parent = &exynos5_clk_aclk_66.clk,
811 .enable = exynos5_clk_ip_peric_ctrl,
812 .ctrlbit = (1 << 14),
KyongHo Chobca10b92012-04-04 09:23:02 -0700813 }, {
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +0900814 .name = "spi",
815 .devname = "exynos4210-spi.0",
816 .parent = &exynos5_clk_aclk_66.clk,
817 .enable = exynos5_clk_ip_peric_ctrl,
818 .ctrlbit = (1 << 16),
819 }, {
820 .name = "spi",
821 .devname = "exynos4210-spi.1",
822 .parent = &exynos5_clk_aclk_66.clk,
823 .enable = exynos5_clk_ip_peric_ctrl,
824 .ctrlbit = (1 << 17),
825 }, {
826 .name = "spi",
827 .devname = "exynos4210-spi.2",
828 .parent = &exynos5_clk_aclk_66.clk,
829 .enable = exynos5_clk_ip_peric_ctrl,
830 .ctrlbit = (1 << 18),
831 }, {
Shaik Ameer Basha2822d312012-09-07 14:13:08 +0900832 .name = "gscl",
833 .devname = "exynos-gsc.0",
834 .enable = exynos5_clk_ip_gscl_ctrl,
835 .ctrlbit = (1 << 0),
836 }, {
837 .name = "gscl",
838 .devname = "exynos-gsc.1",
839 .enable = exynos5_clk_ip_gscl_ctrl,
840 .ctrlbit = (1 << 1),
841 }, {
842 .name = "gscl",
843 .devname = "exynos-gsc.2",
844 .enable = exynos5_clk_ip_gscl_ctrl,
845 .ctrlbit = (1 << 2),
846 }, {
847 .name = "gscl",
848 .devname = "exynos-gsc.3",
849 .enable = exynos5_clk_ip_gscl_ctrl,
850 .ctrlbit = (1 << 3),
851 }, {
KyongHo Chobca10b92012-04-04 09:23:02 -0700852 .name = SYSMMU_CLOCK_NAME,
853 .devname = SYSMMU_CLOCK_DEVNAME(mfc_l, 0),
854 .enable = &exynos5_clk_ip_mfc_ctrl,
855 .ctrlbit = (1 << 1),
856 }, {
857 .name = SYSMMU_CLOCK_NAME,
858 .devname = SYSMMU_CLOCK_DEVNAME(mfc_r, 1),
859 .enable = &exynos5_clk_ip_mfc_ctrl,
860 .ctrlbit = (1 << 2),
861 }, {
862 .name = SYSMMU_CLOCK_NAME,
863 .devname = SYSMMU_CLOCK_DEVNAME(tv, 2),
864 .enable = &exynos5_clk_ip_disp1_ctrl,
865 .ctrlbit = (1 << 9)
866 }, {
867 .name = SYSMMU_CLOCK_NAME,
868 .devname = SYSMMU_CLOCK_DEVNAME(jpeg, 3),
869 .enable = &exynos5_clk_ip_gen_ctrl,
870 .ctrlbit = (1 << 7),
871 }, {
872 .name = SYSMMU_CLOCK_NAME,
873 .devname = SYSMMU_CLOCK_DEVNAME(rot, 4),
874 .enable = &exynos5_clk_ip_gen_ctrl,
875 .ctrlbit = (1 << 6)
876 }, {
877 .name = SYSMMU_CLOCK_NAME,
878 .devname = SYSMMU_CLOCK_DEVNAME(gsc0, 5),
879 .enable = &exynos5_clk_ip_gscl_ctrl,
880 .ctrlbit = (1 << 7),
881 }, {
882 .name = SYSMMU_CLOCK_NAME,
883 .devname = SYSMMU_CLOCK_DEVNAME(gsc1, 6),
884 .enable = &exynos5_clk_ip_gscl_ctrl,
885 .ctrlbit = (1 << 8),
886 }, {
887 .name = SYSMMU_CLOCK_NAME,
888 .devname = SYSMMU_CLOCK_DEVNAME(gsc2, 7),
889 .enable = &exynos5_clk_ip_gscl_ctrl,
890 .ctrlbit = (1 << 9),
891 }, {
892 .name = SYSMMU_CLOCK_NAME,
893 .devname = SYSMMU_CLOCK_DEVNAME(gsc3, 8),
894 .enable = &exynos5_clk_ip_gscl_ctrl,
895 .ctrlbit = (1 << 10),
896 }, {
897 .name = SYSMMU_CLOCK_NAME,
898 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
899 .enable = &exynos5_clk_ip_isp0_ctrl,
900 .ctrlbit = (0x3F << 8),
901 }, {
902 .name = SYSMMU_CLOCK_NAME2,
903 .devname = SYSMMU_CLOCK_DEVNAME(isp, 9),
904 .enable = &exynos5_clk_ip_isp1_ctrl,
905 .ctrlbit = (0xF << 4),
906 }, {
907 .name = SYSMMU_CLOCK_NAME,
908 .devname = SYSMMU_CLOCK_DEVNAME(camif0, 12),
909 .enable = &exynos5_clk_ip_gscl_ctrl,
910 .ctrlbit = (1 << 11),
911 }, {
912 .name = SYSMMU_CLOCK_NAME,
913 .devname = SYSMMU_CLOCK_DEVNAME(camif1, 13),
914 .enable = &exynos5_clk_ip_gscl_ctrl,
915 .ctrlbit = (1 << 12),
916 }, {
917 .name = SYSMMU_CLOCK_NAME,
918 .devname = SYSMMU_CLOCK_DEVNAME(2d, 14),
919 .enable = &exynos5_clk_ip_acp_ctrl,
920 .ctrlbit = (1 << 7)
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900921 }
922};
923
924static struct clk exynos5_init_clocks_on[] = {
925 {
926 .name = "uart",
927 .devname = "s5pv210-uart.0",
928 .enable = exynos5_clk_ip_peric_ctrl,
929 .ctrlbit = (1 << 0),
930 }, {
931 .name = "uart",
932 .devname = "s5pv210-uart.1",
933 .enable = exynos5_clk_ip_peric_ctrl,
934 .ctrlbit = (1 << 1),
935 }, {
936 .name = "uart",
937 .devname = "s5pv210-uart.2",
938 .enable = exynos5_clk_ip_peric_ctrl,
939 .ctrlbit = (1 << 2),
940 }, {
941 .name = "uart",
942 .devname = "s5pv210-uart.3",
943 .enable = exynos5_clk_ip_peric_ctrl,
944 .ctrlbit = (1 << 3),
945 }, {
946 .name = "uart",
947 .devname = "s5pv210-uart.4",
948 .enable = exynos5_clk_ip_peric_ctrl,
949 .ctrlbit = (1 << 4),
950 }, {
951 .name = "uart",
952 .devname = "s5pv210-uart.5",
953 .enable = exynos5_clk_ip_peric_ctrl,
954 .ctrlbit = (1 << 5),
955 }
956};
957
958static struct clk exynos5_clk_pdma0 = {
959 .name = "dma",
960 .devname = "dma-pl330.0",
961 .enable = exynos5_clk_ip_fsys_ctrl,
962 .ctrlbit = (1 << 1),
963};
964
965static struct clk exynos5_clk_pdma1 = {
966 .name = "dma",
967 .devname = "dma-pl330.1",
968 .enable = exynos5_clk_ip_fsys_ctrl,
Kukjin Kim28b874a2012-05-12 16:45:47 +0900969 .ctrlbit = (1 << 2),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900970};
971
972static struct clk exynos5_clk_mdma1 = {
973 .name = "dma",
974 .devname = "dma-pl330.2",
975 .enable = exynos5_clk_ip_gen_ctrl,
976 .ctrlbit = (1 << 4),
977};
978
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +0900979static struct clk exynos5_clk_fimd1 = {
980 .name = "fimd",
981 .devname = "exynos5-fb.1",
982 .enable = exynos5_clk_ip_disp1_ctrl,
983 .ctrlbit = (1 << 0),
984};
985
Kukjin Kim87b3c6e2012-01-22 21:46:13 +0900986struct clk *exynos5_clkset_group_list[] = {
987 [0] = &clk_ext_xtal_mux,
988 [1] = NULL,
989 [2] = &exynos5_clk_sclk_hdmi24m,
990 [3] = &exynos5_clk_sclk_dptxphy,
991 [4] = &exynos5_clk_sclk_usbphy,
992 [5] = &exynos5_clk_sclk_hdmiphy,
993 [6] = &exynos5_clk_mout_mpll_user.clk,
994 [7] = &exynos5_clk_mout_epll.clk,
995 [8] = &exynos5_clk_sclk_vpll.clk,
996 [9] = &exynos5_clk_mout_cpll.clk,
997};
998
999struct clksrc_sources exynos5_clkset_group = {
1000 .sources = exynos5_clkset_group_list,
1001 .nr_sources = ARRAY_SIZE(exynos5_clkset_group_list),
1002};
1003
1004/* Possible clock sources for aclk_266_gscl_sub Mux */
1005static struct clk *clk_src_gscl_266_list[] = {
1006 [0] = &clk_ext_xtal_mux,
1007 [1] = &exynos5_clk_aclk_266.clk,
1008};
1009
1010static struct clksrc_sources clk_src_gscl_266 = {
1011 .sources = clk_src_gscl_266_list,
1012 .nr_sources = ARRAY_SIZE(clk_src_gscl_266_list),
1013};
1014
1015static struct clksrc_clk exynos5_clk_dout_mmc0 = {
1016 .clk = {
1017 .name = "dout_mmc0",
1018 },
1019 .sources = &exynos5_clkset_group,
1020 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 0, .size = 4 },
1021 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 0, .size = 4 },
1022};
1023
1024static struct clksrc_clk exynos5_clk_dout_mmc1 = {
1025 .clk = {
1026 .name = "dout_mmc1",
1027 },
1028 .sources = &exynos5_clkset_group,
1029 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 4, .size = 4 },
1030 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 16, .size = 4 },
1031};
1032
1033static struct clksrc_clk exynos5_clk_dout_mmc2 = {
1034 .clk = {
1035 .name = "dout_mmc2",
1036 },
1037 .sources = &exynos5_clkset_group,
1038 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 8, .size = 4 },
1039 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 0, .size = 4 },
1040};
1041
1042static struct clksrc_clk exynos5_clk_dout_mmc3 = {
1043 .clk = {
1044 .name = "dout_mmc3",
1045 },
1046 .sources = &exynos5_clkset_group,
1047 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 12, .size = 4 },
1048 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 16, .size = 4 },
1049};
1050
1051static struct clksrc_clk exynos5_clk_dout_mmc4 = {
1052 .clk = {
1053 .name = "dout_mmc4",
1054 },
1055 .sources = &exynos5_clkset_group,
1056 .reg_src = { .reg = EXYNOS5_CLKSRC_FSYS, .shift = 16, .size = 4 },
1057 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS3, .shift = 0, .size = 4 },
1058};
1059
1060static struct clksrc_clk exynos5_clk_sclk_uart0 = {
1061 .clk = {
1062 .name = "uclk1",
1063 .devname = "exynos4210-uart.0",
1064 .enable = exynos5_clksrc_mask_peric0_ctrl,
1065 .ctrlbit = (1 << 0),
1066 },
1067 .sources = &exynos5_clkset_group,
1068 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 0, .size = 4 },
1069 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 0, .size = 4 },
1070};
1071
1072static struct clksrc_clk exynos5_clk_sclk_uart1 = {
1073 .clk = {
1074 .name = "uclk1",
1075 .devname = "exynos4210-uart.1",
1076 .enable = exynos5_clksrc_mask_peric0_ctrl,
1077 .ctrlbit = (1 << 4),
1078 },
1079 .sources = &exynos5_clkset_group,
1080 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 4, .size = 4 },
1081 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 4, .size = 4 },
1082};
1083
1084static struct clksrc_clk exynos5_clk_sclk_uart2 = {
1085 .clk = {
1086 .name = "uclk1",
1087 .devname = "exynos4210-uart.2",
1088 .enable = exynos5_clksrc_mask_peric0_ctrl,
1089 .ctrlbit = (1 << 8),
1090 },
1091 .sources = &exynos5_clkset_group,
1092 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 8, .size = 4 },
1093 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 8, .size = 4 },
1094};
1095
1096static struct clksrc_clk exynos5_clk_sclk_uart3 = {
1097 .clk = {
1098 .name = "uclk1",
1099 .devname = "exynos4210-uart.3",
1100 .enable = exynos5_clksrc_mask_peric0_ctrl,
1101 .ctrlbit = (1 << 12),
1102 },
1103 .sources = &exynos5_clkset_group,
1104 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC0, .shift = 12, .size = 4 },
1105 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC0, .shift = 12, .size = 4 },
1106};
1107
1108static struct clksrc_clk exynos5_clk_sclk_mmc0 = {
1109 .clk = {
Thomas Abrahame895e492012-09-26 08:54:42 +09001110 .name = "ciu", /* card interface unit clock */
1111 .devname = "dw_mmc.0",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001112 .parent = &exynos5_clk_dout_mmc0.clk,
1113 .enable = exynos5_clksrc_mask_fsys_ctrl,
1114 .ctrlbit = (1 << 0),
1115 },
1116 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 8, .size = 8 },
1117};
1118
1119static struct clksrc_clk exynos5_clk_sclk_mmc1 = {
1120 .clk = {
Thomas Abrahame895e492012-09-26 08:54:42 +09001121 .name = "ciu",
1122 .devname = "dw_mmc.1",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001123 .parent = &exynos5_clk_dout_mmc1.clk,
1124 .enable = exynos5_clksrc_mask_fsys_ctrl,
1125 .ctrlbit = (1 << 4),
1126 },
1127 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS1, .shift = 24, .size = 8 },
1128};
1129
1130static struct clksrc_clk exynos5_clk_sclk_mmc2 = {
1131 .clk = {
Thomas Abrahame895e492012-09-26 08:54:42 +09001132 .name = "ciu",
1133 .devname = "dw_mmc.2",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001134 .parent = &exynos5_clk_dout_mmc2.clk,
1135 .enable = exynos5_clksrc_mask_fsys_ctrl,
1136 .ctrlbit = (1 << 8),
1137 },
1138 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 8, .size = 8 },
1139};
1140
1141static struct clksrc_clk exynos5_clk_sclk_mmc3 = {
1142 .clk = {
Thomas Abrahame895e492012-09-26 08:54:42 +09001143 .name = "ciu",
1144 .devname = "dw_mmc.3",
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001145 .parent = &exynos5_clk_dout_mmc3.clk,
1146 .enable = exynos5_clksrc_mask_fsys_ctrl,
1147 .ctrlbit = (1 << 12),
1148 },
1149 .reg_div = { .reg = EXYNOS5_CLKDIV_FSYS2, .shift = 24, .size = 8 },
1150};
1151
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001152static struct clksrc_clk exynos5_clk_mdout_spi0 = {
1153 .clk = {
1154 .name = "mdout_spi",
1155 .devname = "exynos4210-spi.0",
1156 },
1157 .sources = &exynos5_clkset_group,
1158 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 16, .size = 4 },
1159 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 0, .size = 4 },
1160};
1161
1162static struct clksrc_clk exynos5_clk_mdout_spi1 = {
1163 .clk = {
1164 .name = "mdout_spi",
1165 .devname = "exynos4210-spi.1",
1166 },
1167 .sources = &exynos5_clkset_group,
1168 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 20, .size = 4 },
1169 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 16, .size = 4 },
1170};
1171
1172static struct clksrc_clk exynos5_clk_mdout_spi2 = {
1173 .clk = {
1174 .name = "mdout_spi",
1175 .devname = "exynos4210-spi.2",
1176 },
1177 .sources = &exynos5_clkset_group,
1178 .reg_src = { .reg = EXYNOS5_CLKSRC_PERIC1, .shift = 24, .size = 4 },
1179 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 0, .size = 4 },
1180};
1181
1182static struct clksrc_clk exynos5_clk_sclk_spi0 = {
1183 .clk = {
1184 .name = "sclk_spi",
1185 .devname = "exynos4210-spi.0",
1186 .parent = &exynos5_clk_mdout_spi0.clk,
1187 .enable = exynos5_clksrc_mask_peric1_ctrl,
1188 .ctrlbit = (1 << 16),
1189 },
1190 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 8, .size = 8 },
1191};
1192
1193static struct clksrc_clk exynos5_clk_sclk_spi1 = {
1194 .clk = {
1195 .name = "sclk_spi",
1196 .devname = "exynos4210-spi.1",
1197 .parent = &exynos5_clk_mdout_spi1.clk,
1198 .enable = exynos5_clksrc_mask_peric1_ctrl,
1199 .ctrlbit = (1 << 20),
1200 },
1201 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC1, .shift = 24, .size = 8 },
1202};
1203
1204static struct clksrc_clk exynos5_clk_sclk_spi2 = {
1205 .clk = {
1206 .name = "sclk_spi",
1207 .devname = "exynos4210-spi.2",
1208 .parent = &exynos5_clk_mdout_spi2.clk,
1209 .enable = exynos5_clksrc_mask_peric1_ctrl,
1210 .ctrlbit = (1 << 24),
1211 },
1212 .reg_div = { .reg = EXYNOS5_CLKDIV_PERIC2, .shift = 8, .size = 8 },
1213};
1214
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001215struct clksrc_clk exynos5_clk_sclk_fimd1 = {
1216 .clk = {
1217 .name = "sclk_fimd",
1218 .devname = "exynos5-fb.1",
1219 .enable = exynos5_clksrc_mask_disp1_0_ctrl,
1220 .ctrlbit = (1 << 0),
1221 },
1222 .sources = &exynos5_clkset_group,
1223 .reg_src = { .reg = EXYNOS5_CLKSRC_DISP1_0, .shift = 0, .size = 4 },
1224 .reg_div = { .reg = EXYNOS5_CLKDIV_DISP1_0, .shift = 0, .size = 4 },
1225};
1226
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001227static struct clksrc_clk exynos5_clksrcs[] = {
1228 {
1229 .clk = {
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001230 .name = "aclk_266_gscl",
1231 },
1232 .sources = &clk_src_gscl_266,
1233 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP3, .shift = 8, .size = 1 },
1234 }, {
1235 .clk = {
1236 .name = "sclk_g3d",
1237 .devname = "mali-t604.0",
1238 .enable = exynos5_clk_block_ctrl,
1239 .ctrlbit = (1 << 1),
1240 },
1241 .sources = &exynos5_clkset_aclk,
1242 .reg_src = { .reg = EXYNOS5_CLKSRC_TOP0, .shift = 20, .size = 1 },
1243 .reg_div = { .reg = EXYNOS5_CLKDIV_TOP0, .shift = 24, .size = 3 },
1244 }, {
1245 .clk = {
1246 .name = "sclk_gscl_wrap",
1247 .devname = "s5p-mipi-csis.0",
1248 .enable = exynos5_clksrc_mask_gscl_ctrl,
1249 .ctrlbit = (1 << 24),
1250 },
1251 .sources = &exynos5_clkset_group,
1252 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 24, .size = 4 },
1253 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 24, .size = 4 },
1254 }, {
1255 .clk = {
1256 .name = "sclk_gscl_wrap",
1257 .devname = "s5p-mipi-csis.1",
1258 .enable = exynos5_clksrc_mask_gscl_ctrl,
1259 .ctrlbit = (1 << 28),
1260 },
1261 .sources = &exynos5_clkset_group,
1262 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 28, .size = 4 },
1263 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 28, .size = 4 },
1264 }, {
1265 .clk = {
1266 .name = "sclk_cam0",
1267 .enable = exynos5_clksrc_mask_gscl_ctrl,
1268 .ctrlbit = (1 << 16),
1269 },
1270 .sources = &exynos5_clkset_group,
1271 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 16, .size = 4 },
1272 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 16, .size = 4 },
1273 }, {
1274 .clk = {
1275 .name = "sclk_cam1",
1276 .enable = exynos5_clksrc_mask_gscl_ctrl,
1277 .ctrlbit = (1 << 20),
1278 },
1279 .sources = &exynos5_clkset_group,
1280 .reg_src = { .reg = EXYNOS5_CLKSRC_GSCL, .shift = 20, .size = 4 },
1281 .reg_div = { .reg = EXYNOS5_CLKDIV_GSCL, .shift = 20, .size = 4 },
1282 }, {
1283 .clk = {
1284 .name = "sclk_jpeg",
1285 .parent = &exynos5_clk_mout_cpll.clk,
1286 },
1287 .reg_div = { .reg = EXYNOS5_CLKDIV_GEN, .shift = 4, .size = 3 },
1288 },
1289};
1290
1291/* Clock initialization code */
1292static struct clksrc_clk *exynos5_sysclks[] = {
1293 &exynos5_clk_mout_apll,
1294 &exynos5_clk_sclk_apll,
1295 &exynos5_clk_mout_bpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001296 &exynos5_clk_mout_bpll_fout,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001297 &exynos5_clk_mout_bpll_user,
1298 &exynos5_clk_mout_cpll,
1299 &exynos5_clk_mout_epll,
1300 &exynos5_clk_mout_mpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001301 &exynos5_clk_mout_mpll_fout,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001302 &exynos5_clk_mout_mpll_user,
1303 &exynos5_clk_vpllsrc,
1304 &exynos5_clk_sclk_vpll,
1305 &exynos5_clk_mout_cpu,
1306 &exynos5_clk_dout_armclk,
1307 &exynos5_clk_dout_arm2clk,
1308 &exynos5_clk_cdrex,
1309 &exynos5_clk_aclk_400,
1310 &exynos5_clk_aclk_333,
1311 &exynos5_clk_aclk_266,
1312 &exynos5_clk_aclk_200,
1313 &exynos5_clk_aclk_166,
Shaik Ameer Basha2822d312012-09-07 14:13:08 +09001314 &exynos5_clk_aclk_300_gscl,
1315 &exynos5_clk_mout_aclk_300_gscl,
1316 &exynos5_clk_mout_aclk_300_gscl_mid,
1317 &exynos5_clk_mout_aclk_300_gscl_mid1,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001318 &exynos5_clk_aclk_66_pre,
1319 &exynos5_clk_aclk_66,
1320 &exynos5_clk_dout_mmc0,
1321 &exynos5_clk_dout_mmc1,
1322 &exynos5_clk_dout_mmc2,
1323 &exynos5_clk_dout_mmc3,
1324 &exynos5_clk_dout_mmc4,
1325 &exynos5_clk_aclk_acp,
1326 &exynos5_clk_pclk_acp,
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001327 &exynos5_clk_sclk_spi0,
1328 &exynos5_clk_sclk_spi1,
1329 &exynos5_clk_sclk_spi2,
1330 &exynos5_clk_mdout_spi0,
1331 &exynos5_clk_mdout_spi1,
1332 &exynos5_clk_mdout_spi2,
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001333 &exynos5_clk_sclk_fimd1,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001334};
1335
1336static struct clk *exynos5_clk_cdev[] = {
1337 &exynos5_clk_pdma0,
1338 &exynos5_clk_pdma1,
1339 &exynos5_clk_mdma1,
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001340 &exynos5_clk_fimd1,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001341};
1342
1343static struct clksrc_clk *exynos5_clksrc_cdev[] = {
1344 &exynos5_clk_sclk_uart0,
1345 &exynos5_clk_sclk_uart1,
1346 &exynos5_clk_sclk_uart2,
1347 &exynos5_clk_sclk_uart3,
1348 &exynos5_clk_sclk_mmc0,
1349 &exynos5_clk_sclk_mmc1,
1350 &exynos5_clk_sclk_mmc2,
1351 &exynos5_clk_sclk_mmc3,
1352};
1353
1354static struct clk_lookup exynos5_clk_lookup[] = {
1355 CLKDEV_INIT("exynos4210-uart.0", "clk_uart_baud0", &exynos5_clk_sclk_uart0.clk),
1356 CLKDEV_INIT("exynos4210-uart.1", "clk_uart_baud0", &exynos5_clk_sclk_uart1.clk),
1357 CLKDEV_INIT("exynos4210-uart.2", "clk_uart_baud0", &exynos5_clk_sclk_uart2.clk),
1358 CLKDEV_INIT("exynos4210-uart.3", "clk_uart_baud0", &exynos5_clk_sclk_uart3.clk),
Thomas Abraham8482c812012-04-14 08:04:46 -07001359 CLKDEV_INIT("exynos4-sdhci.0", "mmc_busclk.2", &exynos5_clk_sclk_mmc0.clk),
1360 CLKDEV_INIT("exynos4-sdhci.1", "mmc_busclk.2", &exynos5_clk_sclk_mmc1.clk),
1361 CLKDEV_INIT("exynos4-sdhci.2", "mmc_busclk.2", &exynos5_clk_sclk_mmc2.clk),
1362 CLKDEV_INIT("exynos4-sdhci.3", "mmc_busclk.2", &exynos5_clk_sclk_mmc3.clk),
Thomas Abrahamea5a9ce2012-07-14 10:53:13 +09001363 CLKDEV_INIT("exynos4210-spi.0", "spi_busclk0", &exynos5_clk_sclk_spi0.clk),
1364 CLKDEV_INIT("exynos4210-spi.1", "spi_busclk0", &exynos5_clk_sclk_spi1.clk),
1365 CLKDEV_INIT("exynos4210-spi.2", "spi_busclk0", &exynos5_clk_sclk_spi2.clk),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001366 CLKDEV_INIT("dma-pl330.0", "apb_pclk", &exynos5_clk_pdma0),
1367 CLKDEV_INIT("dma-pl330.1", "apb_pclk", &exynos5_clk_pdma1),
1368 CLKDEV_INIT("dma-pl330.2", "apb_pclk", &exynos5_clk_mdma1),
Leela Krishna Amudalaa5e0c152012-09-21 10:51:39 +09001369 CLKDEV_INIT("exynos5-fb.1", "lcd", &exynos5_clk_fimd1),
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001370};
1371
1372static unsigned long exynos5_epll_get_rate(struct clk *clk)
1373{
1374 return clk->rate;
1375}
1376
1377static struct clk *exynos5_clks[] __initdata = {
1378 &exynos5_clk_sclk_hdmi27m,
1379 &exynos5_clk_sclk_hdmiphy,
1380 &clk_fout_bpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001381 &clk_fout_bpll_div2,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001382 &clk_fout_cpll,
Kisoo Yu57b317f2012-04-24 14:54:15 -07001383 &clk_fout_mpll_div2,
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001384 &exynos5_clk_armclk,
1385};
1386
1387static u32 epll_div[][6] = {
1388 { 192000000, 0, 48, 3, 1, 0 },
1389 { 180000000, 0, 45, 3, 1, 0 },
1390 { 73728000, 1, 73, 3, 3, 47710 },
1391 { 67737600, 1, 90, 4, 3, 20762 },
1392 { 49152000, 0, 49, 3, 3, 9961 },
1393 { 45158400, 0, 45, 3, 3, 10381 },
1394 { 180633600, 0, 45, 3, 1, 10381 },
1395};
1396
1397static int exynos5_epll_set_rate(struct clk *clk, unsigned long rate)
1398{
1399 unsigned int epll_con, epll_con_k;
1400 unsigned int i;
1401 unsigned int tmp;
1402 unsigned int epll_rate;
1403 unsigned int locktime;
1404 unsigned int lockcnt;
1405
1406 /* Return if nothing changed */
1407 if (clk->rate == rate)
1408 return 0;
1409
1410 if (clk->parent)
1411 epll_rate = clk_get_rate(clk->parent);
1412 else
1413 epll_rate = clk_ext_xtal_mux.rate;
1414
1415 if (epll_rate != 24000000) {
1416 pr_err("Invalid Clock : recommended clock is 24MHz.\n");
1417 return -EINVAL;
1418 }
1419
1420 epll_con = __raw_readl(EXYNOS5_EPLL_CON0);
1421 epll_con &= ~(0x1 << 27 | \
1422 PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT | \
1423 PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT | \
1424 PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
1425
1426 for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
1427 if (epll_div[i][0] == rate) {
1428 epll_con_k = epll_div[i][5] << 0;
1429 epll_con |= epll_div[i][1] << 27;
1430 epll_con |= epll_div[i][2] << PLL46XX_MDIV_SHIFT;
1431 epll_con |= epll_div[i][3] << PLL46XX_PDIV_SHIFT;
1432 epll_con |= epll_div[i][4] << PLL46XX_SDIV_SHIFT;
1433 break;
1434 }
1435 }
1436
1437 if (i == ARRAY_SIZE(epll_div)) {
1438 printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n",
1439 __func__);
1440 return -EINVAL;
1441 }
1442
1443 epll_rate /= 1000000;
1444
1445 /* 3000 max_cycls : specification data */
1446 locktime = 3000 / epll_rate * epll_div[i][3];
1447 lockcnt = locktime * 10000 / (10000 / epll_rate);
1448
1449 __raw_writel(lockcnt, EXYNOS5_EPLL_LOCK);
1450
1451 __raw_writel(epll_con, EXYNOS5_EPLL_CON0);
1452 __raw_writel(epll_con_k, EXYNOS5_EPLL_CON1);
1453
1454 do {
1455 tmp = __raw_readl(EXYNOS5_EPLL_CON0);
1456 } while (!(tmp & 0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT));
1457
1458 clk->rate = rate;
1459
1460 return 0;
1461}
1462
1463static struct clk_ops exynos5_epll_ops = {
1464 .get_rate = exynos5_epll_get_rate,
1465 .set_rate = exynos5_epll_set_rate,
1466};
1467
1468static int xtal_rate;
1469
1470static unsigned long exynos5_fout_apll_get_rate(struct clk *clk)
1471{
1472 return s5p_get_pll35xx(xtal_rate, __raw_readl(EXYNOS5_APLL_CON0));
1473}
1474
1475static struct clk_ops exynos5_fout_apll_ops = {
1476 .get_rate = exynos5_fout_apll_get_rate,
1477};
1478
1479#ifdef CONFIG_PM
1480static int exynos5_clock_suspend(void)
1481{
1482 s3c_pm_do_save(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
1483
1484 return 0;
1485}
1486
1487static void exynos5_clock_resume(void)
1488{
1489 s3c_pm_do_restore_core(exynos5_clock_save, ARRAY_SIZE(exynos5_clock_save));
1490}
1491#else
1492#define exynos5_clock_suspend NULL
1493#define exynos5_clock_resume NULL
1494#endif
1495
1496struct syscore_ops exynos5_clock_syscore_ops = {
1497 .suspend = exynos5_clock_suspend,
1498 .resume = exynos5_clock_resume,
1499};
1500
1501void __init_or_cpufreq exynos5_setup_clocks(void)
1502{
1503 struct clk *xtal_clk;
1504 unsigned long apll;
1505 unsigned long bpll;
1506 unsigned long cpll;
1507 unsigned long mpll;
1508 unsigned long epll;
1509 unsigned long vpll;
1510 unsigned long vpllsrc;
1511 unsigned long xtal;
1512 unsigned long armclk;
1513 unsigned long mout_cdrex;
1514 unsigned long aclk_400;
1515 unsigned long aclk_333;
1516 unsigned long aclk_266;
1517 unsigned long aclk_200;
1518 unsigned long aclk_166;
1519 unsigned long aclk_66;
1520 unsigned int ptr;
1521
1522 printk(KERN_DEBUG "%s: registering clocks\n", __func__);
1523
1524 xtal_clk = clk_get(NULL, "xtal");
1525 BUG_ON(IS_ERR(xtal_clk));
1526
1527 xtal = clk_get_rate(xtal_clk);
1528
1529 xtal_rate = xtal;
1530
1531 clk_put(xtal_clk);
1532
1533 printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
1534
1535 apll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_APLL_CON0));
1536 bpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_BPLL_CON0));
1537 cpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_CPLL_CON0));
1538 mpll = s5p_get_pll35xx(xtal, __raw_readl(EXYNOS5_MPLL_CON0));
1539 epll = s5p_get_pll36xx(xtal, __raw_readl(EXYNOS5_EPLL_CON0),
1540 __raw_readl(EXYNOS5_EPLL_CON1));
1541
1542 vpllsrc = clk_get_rate(&exynos5_clk_vpllsrc.clk);
1543 vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(EXYNOS5_VPLL_CON0),
1544 __raw_readl(EXYNOS5_VPLL_CON1));
1545
1546 clk_fout_apll.ops = &exynos5_fout_apll_ops;
1547 clk_fout_bpll.rate = bpll;
Kisoo Yu57b317f2012-04-24 14:54:15 -07001548 clk_fout_bpll_div2.rate = bpll >> 1;
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001549 clk_fout_cpll.rate = cpll;
1550 clk_fout_mpll.rate = mpll;
Kisoo Yu57b317f2012-04-24 14:54:15 -07001551 clk_fout_mpll_div2.rate = mpll >> 1;
Kukjin Kim87b3c6e2012-01-22 21:46:13 +09001552 clk_fout_epll.rate = epll;
1553 clk_fout_vpll.rate = vpll;
1554
1555 printk(KERN_INFO "EXYNOS5: PLL settings, A=%ld, B=%ld, C=%ld\n"
1556 "M=%ld, E=%ld V=%ld",
1557 apll, bpll, cpll, mpll, epll, vpll);
1558
1559 armclk = clk_get_rate(&exynos5_clk_armclk);
1560 mout_cdrex = clk_get_rate(&exynos5_clk_cdrex.clk);
1561
1562 aclk_400 = clk_get_rate(&exynos5_clk_aclk_400.clk);
1563 aclk_333 = clk_get_rate(&exynos5_clk_aclk_333.clk);
1564 aclk_266 = clk_get_rate(&exynos5_clk_aclk_266.clk);
1565 aclk_200 = clk_get_rate(&exynos5_clk_aclk_200.clk);
1566 aclk_166 = clk_get_rate(&exynos5_clk_aclk_166.clk);
1567 aclk_66 = clk_get_rate(&exynos5_clk_aclk_66.clk);
1568
1569 printk(KERN_INFO "EXYNOS5: ARMCLK=%ld, CDREX=%ld, ACLK400=%ld\n"
1570 "ACLK333=%ld, ACLK266=%ld, ACLK200=%ld\n"
1571 "ACLK166=%ld, ACLK66=%ld\n",
1572 armclk, mout_cdrex, aclk_400,
1573 aclk_333, aclk_266, aclk_200,
1574 aclk_166, aclk_66);
1575
1576
1577 clk_fout_epll.ops = &exynos5_epll_ops;
1578
1579 if (clk_set_parent(&exynos5_clk_mout_epll.clk, &clk_fout_epll))
1580 printk(KERN_ERR "Unable to set parent %s of clock %s.\n",
1581 clk_fout_epll.name, exynos5_clk_mout_epll.clk.name);
1582
1583 clk_set_rate(&exynos5_clk_sclk_apll.clk, 100000000);
1584 clk_set_rate(&exynos5_clk_aclk_266.clk, 300000000);
1585
1586 clk_set_rate(&exynos5_clk_aclk_acp.clk, 267000000);
1587 clk_set_rate(&exynos5_clk_pclk_acp.clk, 134000000);
1588
1589 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrcs); ptr++)
1590 s3c_set_clksrc(&exynos5_clksrcs[ptr], true);
1591}
1592
1593void __init exynos5_register_clocks(void)
1594{
1595 int ptr;
1596
1597 s3c24xx_register_clocks(exynos5_clks, ARRAY_SIZE(exynos5_clks));
1598
1599 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sysclks); ptr++)
1600 s3c_register_clksrc(exynos5_sysclks[ptr], 1);
1601
1602 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_sclk_tv); ptr++)
1603 s3c_register_clksrc(exynos5_sclk_tv[ptr], 1);
1604
1605 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clksrc_cdev); ptr++)
1606 s3c_register_clksrc(exynos5_clksrc_cdev[ptr], 1);
1607
1608 s3c_register_clksrc(exynos5_clksrcs, ARRAY_SIZE(exynos5_clksrcs));
1609 s3c_register_clocks(exynos5_init_clocks_on, ARRAY_SIZE(exynos5_init_clocks_on));
1610
1611 s3c24xx_register_clocks(exynos5_clk_cdev, ARRAY_SIZE(exynos5_clk_cdev));
1612 for (ptr = 0; ptr < ARRAY_SIZE(exynos5_clk_cdev); ptr++)
1613 s3c_disable_clocks(exynos5_clk_cdev[ptr], 1);
1614
1615 s3c_register_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
1616 s3c_disable_clocks(exynos5_init_clocks_off, ARRAY_SIZE(exynos5_init_clocks_off));
1617 clkdev_add_table(exynos5_clk_lookup, ARRAY_SIZE(exynos5_clk_lookup));
1618
1619 register_syscore_ops(&exynos5_clock_syscore_ops);
1620 s3c_pwmclk_init();
1621}