blob: 2729cba715b0326c7411c3446248c8c0b5837668 [file] [log] [blame]
Bryan Wu1394f032007-05-06 14:50:22 -07001/*
Robin Getz96f10502009-09-24 14:11:24 +00002 * Set up the interrupt priorities
Bryan Wu1394f032007-05-06 14:50:22 -07003 *
Robin Getz96f10502009-09-24 14:11:24 +00004 * Copyright 2004-2009 Analog Devices Inc.
5 * 2003 Bas Vermeulen <bas@buyways.nl>
6 * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
7 * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
8 * 1999 D. Jeff Dionne <jeff@uclinux.org>
9 * 1996 Roman Zippel
Bryan Wu1394f032007-05-06 14:50:22 -070010 *
Robin Getz96f10502009-09-24 14:11:24 +000011 * Licensed under the GPL-2
Bryan Wu1394f032007-05-06 14:50:22 -070012 */
13
14#include <linux/module.h>
15#include <linux/kernel_stat.h>
16#include <linux/seq_file.h>
17#include <linux/irq.h>
Philippe Gerum5b5da4c2011-03-17 02:12:48 -040018#include <linux/sched.h>
Steven Miao4f6b6002012-05-16 17:56:51 +080019#include <linux/syscore_ops.h>
20#include <asm/delay.h>
Yi Li6a01f232009-01-07 23:14:39 +080021#ifdef CONFIG_IPIPE
22#include <linux/ipipe.h>
23#endif
Bryan Wu1394f032007-05-06 14:50:22 -070024#include <asm/traps.h>
25#include <asm/blackfin.h>
26#include <asm/gpio.h>
27#include <asm/irq_handler.h>
Mike Frysinger761ec442009-10-15 17:12:05 +000028#include <asm/dpmc.h>
Bryan Wu1394f032007-05-06 14:50:22 -070029
Steven Miao4f6b6002012-05-16 17:56:51 +080030#ifndef CONFIG_BF60x
31# define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
32#else
33# define SIC_SYSIRQ(irq) ((irq) - IVG15)
34#endif
Mike Frysinger7beb7432008-11-18 17:48:22 +080035
Bryan Wu1394f032007-05-06 14:50:22 -070036/*
37 * NOTES:
38 * - we have separated the physical Hardware interrupt from the
39 * levels that the LINUX kernel sees (see the description in irq.h)
40 * -
41 */
42
Graf Yang6b3087c2009-01-07 23:14:39 +080043#ifndef CONFIG_SMP
Mike Frysingera99bbcc2007-10-22 00:19:31 +080044/* Initialize this to an actual value to force it into the .data
45 * section so that we know it is properly initialized at entry into
46 * the kernel but before bss is initialized to zero (which is where
47 * it would live otherwise). The 0x1f magic represents the IRQs we
48 * cannot actually mask out in hardware.
49 */
Mike Frysinger40059782008-11-18 17:48:22 +080050unsigned long bfin_irq_flags = 0x1f;
51EXPORT_SYMBOL(bfin_irq_flags);
Graf Yang6b3087c2009-01-07 23:14:39 +080052#endif
Bryan Wu1394f032007-05-06 14:50:22 -070053
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080054#ifdef CONFIG_PM
55unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
Michael Hennerich4a88d0c2008-08-05 17:38:41 +080056unsigned vr_wakeup;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +080057#endif
58
Steven Miao4f6b6002012-05-16 17:56:51 +080059#ifndef CONFIG_BF60x
Mike Frysingere9e334c2011-03-30 00:43:52 -040060static struct ivgx {
Michael Hennerich464abc52008-02-25 13:50:20 +080061 /* irq number for request_irq, available in mach-bf5xx/irq.h */
Roy Huang24a07a12007-07-12 22:41:45 +080062 unsigned int irqno;
Bryan Wu1394f032007-05-06 14:50:22 -070063 /* corresponding bit in the SIC_ISR register */
Roy Huang24a07a12007-07-12 22:41:45 +080064 unsigned int isrflag;
Bryan Wu1394f032007-05-06 14:50:22 -070065} ivg_table[NR_PERI_INTS];
66
Mike Frysingere9e334c2011-03-30 00:43:52 -040067static struct ivg_slice {
Bryan Wu1394f032007-05-06 14:50:22 -070068 /* position of first irq in ivg_table for given ivg */
69 struct ivgx *ifirst;
70 struct ivgx *istop;
71} ivg7_13[IVG13 - IVG7 + 1];
72
Bryan Wu1394f032007-05-06 14:50:22 -070073
74/*
75 * Search SIC_IAR and fill tables with the irqvalues
76 * and their positions in the SIC_ISR register.
77 */
78static void __init search_IAR(void)
79{
80 unsigned ivg, irq_pos = 0;
81 for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
Mike Frysinger80fcdb92010-04-22 21:15:00 +000082 int irqN;
Bryan Wu1394f032007-05-06 14:50:22 -070083
Michael Hennerich34e0fc82007-07-12 16:17:18 +080084 ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
Bryan Wu1394f032007-05-06 14:50:22 -070085
Mike Frysinger80fcdb92010-04-22 21:15:00 +000086 for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
87 int irqn;
Steven Miao4f6b6002012-05-16 17:56:51 +080088 u32 iar =
89 bfin_read32((unsigned long *)SIC_IAR0 +
Mike Frysinger80fcdb92010-04-22 21:15:00 +000090#if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
91 defined(CONFIG_BF538) || defined(CONFIG_BF539)
92 ((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
Michael Hennerich59003142007-10-21 16:54:27 +080093#else
Mike Frysinger80fcdb92010-04-22 21:15:00 +000094 (irqN >> 3)
Michael Hennerich59003142007-10-21 16:54:27 +080095#endif
Mike Frysinger80fcdb92010-04-22 21:15:00 +000096 );
Mike Frysinger80fcdb92010-04-22 21:15:00 +000097 for (irqn = irqN; irqn < irqN + 4; ++irqn) {
98 int iar_shift = (irqn & 7) * 4;
99 if (ivg == (0xf & (iar >> iar_shift))) {
100 ivg_table[irq_pos].irqno = IVG7 + irqn;
101 ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
102 ivg7_13[ivg].istop++;
103 irq_pos++;
104 }
Bryan Wu1394f032007-05-06 14:50:22 -0700105 }
106 }
107 }
108}
Steven Miao4f6b6002012-05-16 17:56:51 +0800109#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700110
111/*
Michael Hennerich464abc52008-02-25 13:50:20 +0800112 * This is for core internal IRQs
Bryan Wu1394f032007-05-06 14:50:22 -0700113 */
Mike Frysingerf58c3272011-04-15 03:08:20 -0400114void bfin_ack_noop(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700115{
116 /* Dummy function. */
117}
118
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000119static void bfin_core_mask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700120{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000121 bfin_irq_flags &= ~(1 << d->irq);
David Howells3b139cd2010-10-07 14:08:52 +0100122 if (!hard_irqs_disabled())
123 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700124}
125
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000126static void bfin_core_unmask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700127{
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000128 bfin_irq_flags |= 1 << d->irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700129 /*
130 * If interrupts are enabled, IMASK must contain the same value
Mike Frysinger40059782008-11-18 17:48:22 +0800131 * as bfin_irq_flags. Make sure that invariant holds. If interrupts
Bryan Wu1394f032007-05-06 14:50:22 -0700132 * are currently disabled we need not do anything; one of the
133 * callers will take care of setting IMASK to the proper value
134 * when reenabling interrupts.
Mike Frysinger40059782008-11-18 17:48:22 +0800135 * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
Bryan Wu1394f032007-05-06 14:50:22 -0700136 * what we need.
137 */
David Howells3b139cd2010-10-07 14:08:52 +0100138 if (!hard_irqs_disabled())
139 hard_local_irq_enable();
Bryan Wu1394f032007-05-06 14:50:22 -0700140 return;
141}
142
Mike Frysingerf58c3272011-04-15 03:08:20 -0400143void bfin_internal_mask_irq(unsigned int irq)
Bryan Wu1394f032007-05-06 14:50:22 -0700144{
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400145 unsigned long flags = hard_local_irq_save();
Steven Miao4f6b6002012-05-16 17:56:51 +0800146#ifndef CONFIG_BF60x
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400147#ifdef SIC_IMASK0
148 unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
149 unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
Bryan Wuc04d66b2007-07-12 17:26:31 +0800150 bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
Steven Miao4f6b6002012-05-16 17:56:51 +0800151 ~(1 << mask_bit));
152# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +0800153 bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
Steven Miao4f6b6002012-05-16 17:56:51 +0800154 ~(1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400155# endif
156#else
157 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
Steven Miao4f6b6002012-05-16 17:56:51 +0800158 ~(1 << SIC_SYSIRQ(irq)));
159#endif /* end of SIC_IMASK0 */
Graf Yang6b3087c2009-01-07 23:14:39 +0800160#endif
David Howells3b139cd2010-10-07 14:08:52 +0100161 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700162}
163
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000164static void bfin_internal_mask_irq_chip(struct irq_data *d)
165{
166 bfin_internal_mask_irq(d->irq);
167}
168
Sonic Zhang0325f252009-12-28 07:29:57 +0000169#ifdef CONFIG_SMP
Steven Miao4f6b6002012-05-16 17:56:51 +0800170void bfin_internal_unmask_irq_affinity(unsigned int irq,
Sonic Zhang0325f252009-12-28 07:29:57 +0000171 const struct cpumask *affinity)
172#else
Mike Frysingerf58c3272011-04-15 03:08:20 -0400173void bfin_internal_unmask_irq(unsigned int irq)
Sonic Zhang0325f252009-12-28 07:29:57 +0000174#endif
Bryan Wu1394f032007-05-06 14:50:22 -0700175{
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400176 unsigned long flags = hard_local_irq_save();
Philippe Gerum9bd50df2009-03-04 16:52:38 +0800177
Steven Miao4f6b6002012-05-16 17:56:51 +0800178#ifndef CONFIG_BF60x
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400179#ifdef SIC_IMASK0
180 unsigned mask_bank = SIC_SYSIRQ(irq) / 32;
181 unsigned mask_bit = SIC_SYSIRQ(irq) % 32;
182# ifdef CONFIG_SMP
Sonic Zhang0325f252009-12-28 07:29:57 +0000183 if (cpumask_test_cpu(0, affinity))
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400184# endif
Sonic Zhang0325f252009-12-28 07:29:57 +0000185 bfin_write_SIC_IMASK(mask_bank,
Steven Miao4f6b6002012-05-16 17:56:51 +0800186 bfin_read_SIC_IMASK(mask_bank) |
187 (1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400188# ifdef CONFIG_SMP
Sonic Zhang0325f252009-12-28 07:29:57 +0000189 if (cpumask_test_cpu(1, affinity))
190 bfin_write_SICB_IMASK(mask_bank,
Steven Miao4f6b6002012-05-16 17:56:51 +0800191 bfin_read_SICB_IMASK(mask_bank) |
192 (1 << mask_bit));
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400193# endif
194#else
195 bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
Steven Miao4f6b6002012-05-16 17:56:51 +0800196 (1 << SIC_SYSIRQ(irq)));
Graf Yang6b3087c2009-01-07 23:14:39 +0800197#endif
Steven Miao4f6b6002012-05-16 17:56:51 +0800198#endif
199 hard_local_irq_restore(flags);
200}
201
202#ifdef CONFIG_BF60x
203static void bfin_sec_preflow_handler(struct irq_data *d)
204{
205 unsigned long flags = hard_local_irq_save();
206 unsigned int sid = SIC_SYSIRQ(d->irq);
207
208 bfin_write_SEC_SCI(0, SEC_CSID, sid);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400209
David Howells3b139cd2010-10-07 14:08:52 +0100210 hard_local_irq_restore(flags);
Bryan Wu1394f032007-05-06 14:50:22 -0700211}
212
Steven Miao4f6b6002012-05-16 17:56:51 +0800213static void bfin_sec_mask_ack_irq(struct irq_data *d)
214{
215 unsigned long flags = hard_local_irq_save();
216 unsigned int sid = SIC_SYSIRQ(d->irq);
217
218 bfin_write_SEC_SCI(0, SEC_CSID, sid);
219
220 hard_local_irq_restore(flags);
221}
222
223static void bfin_sec_unmask_irq(struct irq_data *d)
224{
225 unsigned long flags = hard_local_irq_save();
226 unsigned int sid = SIC_SYSIRQ(d->irq);
227
228 bfin_write32(SEC_END, sid);
229
230 hard_local_irq_restore(flags);
231}
232
233static void bfin_sec_enable_ssi(unsigned int sid)
234{
235 unsigned long flags = hard_local_irq_save();
236 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
237
238 reg_sctl |= SEC_SCTL_SRC_EN;
239 bfin_write_SEC_SCTL(sid, reg_sctl);
240
241 hard_local_irq_restore(flags);
242}
243
244static void bfin_sec_disable_ssi(unsigned int sid)
245{
246 unsigned long flags = hard_local_irq_save();
247 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
248
249 reg_sctl &= ((uint32_t)~SEC_SCTL_SRC_EN);
250 bfin_write_SEC_SCTL(sid, reg_sctl);
251
252 hard_local_irq_restore(flags);
253}
254
255static void bfin_sec_set_ssi_coreid(unsigned int sid, unsigned int coreid)
256{
257 unsigned long flags = hard_local_irq_save();
258 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
259
260 reg_sctl &= ((uint32_t)~SEC_SCTL_CTG);
261 bfin_write_SEC_SCTL(sid, reg_sctl | ((coreid << 20) & SEC_SCTL_CTG));
262
263 hard_local_irq_restore(flags);
264}
265
266static void bfin_sec_enable_sci(unsigned int sid)
267{
268 unsigned long flags = hard_local_irq_save();
269 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
270
271 if (sid == SIC_SYSIRQ(IRQ_WATCH0))
272 reg_sctl |= SEC_SCTL_FAULT_EN;
273 else
274 reg_sctl |= SEC_SCTL_INT_EN;
275 bfin_write_SEC_SCTL(sid, reg_sctl);
276
277 hard_local_irq_restore(flags);
278}
279
280static void bfin_sec_disable_sci(unsigned int sid)
281{
282 unsigned long flags = hard_local_irq_save();
283 uint32_t reg_sctl = bfin_read_SEC_SCTL(sid);
284
285 reg_sctl &= ((uint32_t)~SEC_SCTL_INT_EN);
286 bfin_write_SEC_SCTL(sid, reg_sctl);
287
288 hard_local_irq_restore(flags);
289}
290
291static void bfin_sec_enable(struct irq_data *d)
292{
293 unsigned long flags = hard_local_irq_save();
294 unsigned int sid = SIC_SYSIRQ(d->irq);
295
296 bfin_sec_enable_sci(sid);
297 bfin_sec_enable_ssi(sid);
298
299 hard_local_irq_restore(flags);
300}
301
302static void bfin_sec_disable(struct irq_data *d)
303{
304 unsigned long flags = hard_local_irq_save();
305 unsigned int sid = SIC_SYSIRQ(d->irq);
306
307 bfin_sec_disable_sci(sid);
308 bfin_sec_disable_ssi(sid);
309
310 hard_local_irq_restore(flags);
311}
312
313static void bfin_sec_raise_irq(unsigned int sid)
314{
315 unsigned long flags = hard_local_irq_save();
316
317 bfin_write32(SEC_RAISE, sid);
318
319 hard_local_irq_restore(flags);
320}
321
322static void init_software_driven_irq(void)
323{
324 bfin_sec_set_ssi_coreid(34, 0);
325 bfin_sec_set_ssi_coreid(35, 1);
326 bfin_sec_set_ssi_coreid(36, 0);
327 bfin_sec_set_ssi_coreid(37, 1);
328}
329
330void bfin_sec_resume(void)
331{
332 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
333 udelay(100);
334 bfin_write_SEC_GCTL(SEC_GCTL_EN);
335 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
336}
337
338void handle_sec_sfi_fault(uint32_t gstat)
339{
340
341}
342
343void handle_sec_sci_fault(uint32_t gstat)
344{
345 uint32_t core_id;
346 uint32_t cstat;
347
348 core_id = gstat & SEC_GSTAT_SCI;
349 cstat = bfin_read_SEC_SCI(core_id, SEC_CSTAT);
350 if (cstat & SEC_CSTAT_ERR) {
351 switch (cstat & SEC_CSTAT_ERRC) {
352 case SEC_CSTAT_ACKERR:
353 printk(KERN_DEBUG "sec ack err\n");
354 break;
355 default:
356 printk(KERN_DEBUG "sec sci unknow err\n");
357 }
358 }
359
360}
361
362void handle_sec_ssi_fault(uint32_t gstat)
363{
364 uint32_t sid;
365 uint32_t sstat;
366
367 sid = gstat & SEC_GSTAT_SID;
368 sstat = bfin_read_SEC_SSTAT(sid);
369
370}
371
372void handle_sec_fault(unsigned int irq, struct irq_desc *desc)
373{
374 uint32_t sec_gstat;
375
376 raw_spin_lock(&desc->lock);
377
378 sec_gstat = bfin_read32(SEC_GSTAT);
379 if (sec_gstat & SEC_GSTAT_ERR) {
380
381 switch (sec_gstat & SEC_GSTAT_ERRC) {
382 case 0:
383 handle_sec_sfi_fault(sec_gstat);
384 break;
385 case SEC_GSTAT_SCIERR:
386 handle_sec_sci_fault(sec_gstat);
387 break;
388 case SEC_GSTAT_SSIERR:
389 handle_sec_ssi_fault(sec_gstat);
390 break;
391 }
392
393
394 }
395
396 raw_spin_unlock(&desc->lock);
397}
398
399static int sec_suspend(void)
400{
401 return 0;
402}
403
404static void sec_resume(void)
405{
406 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
407 udelay(100);
408 bfin_write_SEC_GCTL(SEC_GCTL_EN);
409 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
410}
411
412static struct syscore_ops sec_pm_syscore_ops = {
413 .suspend = sec_suspend,
414 .resume = sec_resume,
415};
416
417#endif
418
Sonic Zhang0325f252009-12-28 07:29:57 +0000419#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000420static void bfin_internal_unmask_irq_chip(struct irq_data *d)
Sonic Zhang0325f252009-12-28 07:29:57 +0000421{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000422 bfin_internal_unmask_irq_affinity(d->irq, d->affinity);
Sonic Zhang0325f252009-12-28 07:29:57 +0000423}
424
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000425static int bfin_internal_set_affinity(struct irq_data *d,
426 const struct cpumask *mask, bool force)
Sonic Zhang0325f252009-12-28 07:29:57 +0000427{
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000428 bfin_internal_mask_irq(d->irq);
429 bfin_internal_unmask_irq_affinity(d->irq, mask);
Sonic Zhang0325f252009-12-28 07:29:57 +0000430
431 return 0;
432}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000433#else
434static void bfin_internal_unmask_irq_chip(struct irq_data *d)
435{
436 bfin_internal_unmask_irq(d->irq);
437}
Sonic Zhang0325f252009-12-28 07:29:57 +0000438#endif
439
Steven Miao0fbd88c2012-05-17 17:29:54 +0800440#if defined(CONFIG_PM) && !defined(CONFIG_BF60x)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800441int bfin_internal_set_wake(unsigned int irq, unsigned int state)
442{
Michael Hennerich8d022372008-11-18 17:48:22 +0800443 u32 bank, bit, wakeup = 0;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800444 unsigned long flags;
Michael Hennerich464abc52008-02-25 13:50:20 +0800445 bank = SIC_SYSIRQ(irq) / 32;
446 bit = SIC_SYSIRQ(irq) % 32;
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800447
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800448 switch (irq) {
449#ifdef IRQ_RTC
450 case IRQ_RTC:
451 wakeup |= WAKE;
452 break;
453#endif
454#ifdef IRQ_CAN0_RX
455 case IRQ_CAN0_RX:
456 wakeup |= CANWE;
457 break;
458#endif
459#ifdef IRQ_CAN1_RX
460 case IRQ_CAN1_RX:
461 wakeup |= CANWE;
462 break;
463#endif
464#ifdef IRQ_USB_INT0
465 case IRQ_USB_INT0:
466 wakeup |= USBWE;
467 break;
468#endif
Michael Hennerichd310fb42008-08-28 17:32:01 +0800469#ifdef CONFIG_BF54x
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800470 case IRQ_CNT:
471 wakeup |= ROTWE;
472 break;
473#endif
474 default:
475 break;
476 }
477
David Howells3b139cd2010-10-07 14:08:52 +0100478 flags = hard_local_irq_save();
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800479
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800480 if (state) {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800481 bfin_sic_iwr[bank] |= (1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800482 vr_wakeup |= wakeup;
483
484 } else {
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800485 bfin_sic_iwr[bank] &= ~(1 << bit);
Michael Hennerich4a88d0c2008-08-05 17:38:41 +0800486 vr_wakeup &= ~wakeup;
487 }
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800488
David Howells3b139cd2010-10-07 14:08:52 +0100489 hard_local_irq_restore(flags);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800490
491 return 0;
492}
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000493
494static int bfin_internal_set_wake_chip(struct irq_data *d, unsigned int state)
495{
496 return bfin_internal_set_wake(d->irq, state);
497}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400498#else
Steven Miao0fbd88c2012-05-17 17:29:54 +0800499# define bfin_internal_set_wake(irq, state)
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400500# define bfin_internal_set_wake_chip NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800501#endif
502
Bryan Wu1394f032007-05-06 14:50:22 -0700503static struct irq_chip bfin_core_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800504 .name = "CORE",
Thomas Gleixner4f19ea42011-02-06 18:23:27 +0000505 .irq_mask = bfin_core_mask_irq,
506 .irq_unmask = bfin_core_unmask_irq,
Bryan Wu1394f032007-05-06 14:50:22 -0700507};
508
509static struct irq_chip bfin_internal_irqchip = {
Graf Yang763e63c2008-10-08 17:08:15 +0800510 .name = "INTN",
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000511 .irq_mask = bfin_internal_mask_irq_chip,
512 .irq_unmask = bfin_internal_unmask_irq_chip,
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000513 .irq_disable = bfin_internal_mask_irq_chip,
514 .irq_enable = bfin_internal_unmask_irq_chip,
Sonic Zhang0325f252009-12-28 07:29:57 +0000515#ifdef CONFIG_SMP
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000516 .irq_set_affinity = bfin_internal_set_affinity,
Sonic Zhang0325f252009-12-28 07:29:57 +0000517#endif
Thomas Gleixnerff43a672011-02-06 18:23:29 +0000518 .irq_set_wake = bfin_internal_set_wake_chip,
Bryan Wu1394f032007-05-06 14:50:22 -0700519};
520
Steven Miao4f6b6002012-05-16 17:56:51 +0800521#ifdef CONFIG_BF60x
522static struct irq_chip bfin_sec_irqchip = {
523 .name = "SEC",
524 .irq_mask_ack = bfin_sec_mask_ack_irq,
525 .irq_mask = bfin_sec_mask_ack_irq,
526 .irq_unmask = bfin_sec_unmask_irq,
527 .irq_eoi = bfin_sec_unmask_irq,
528 .irq_disable = bfin_sec_disable,
529 .irq_enable = bfin_sec_enable,
530};
531#endif
532
Mike Frysingerf58c3272011-04-15 03:08:20 -0400533void bfin_handle_irq(unsigned irq)
Yi Li6a01f232009-01-07 23:14:39 +0800534{
535#ifdef CONFIG_IPIPE
536 struct pt_regs regs; /* Contents not used. */
537 ipipe_trace_irq_entry(irq);
538 __ipipe_handle_irq(irq, &regs);
539 ipipe_trace_irq_exit(irq);
540#else /* !CONFIG_IPIPE */
Thomas Gleixnerb10bbbb2011-02-06 18:23:25 +0000541 generic_handle_irq(irq);
Yi Li6a01f232009-01-07 23:14:39 +0800542#endif /* !CONFIG_IPIPE */
543}
544
Michael Hennerichaec59c92010-02-19 15:09:10 +0000545#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
546static int mac_stat_int_mask;
547
548static void bfin_mac_status_ack_irq(unsigned int irq)
549{
550 switch (irq) {
551 case IRQ_MAC_MMCINT:
552 bfin_write_EMAC_MMC_TIRQS(
553 bfin_read_EMAC_MMC_TIRQE() &
554 bfin_read_EMAC_MMC_TIRQS());
555 bfin_write_EMAC_MMC_RIRQS(
556 bfin_read_EMAC_MMC_RIRQE() &
557 bfin_read_EMAC_MMC_RIRQS());
558 break;
559 case IRQ_MAC_RXFSINT:
560 bfin_write_EMAC_RX_STKY(
561 bfin_read_EMAC_RX_IRQE() &
562 bfin_read_EMAC_RX_STKY());
563 break;
564 case IRQ_MAC_TXFSINT:
565 bfin_write_EMAC_TX_STKY(
566 bfin_read_EMAC_TX_IRQE() &
567 bfin_read_EMAC_TX_STKY());
568 break;
569 case IRQ_MAC_WAKEDET:
570 bfin_write_EMAC_WKUP_CTL(
571 bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
572 break;
573 default:
574 /* These bits are W1C */
575 bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
576 break;
577 }
578}
579
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000580static void bfin_mac_status_mask_irq(struct irq_data *d)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000581{
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000582 unsigned int irq = d->irq;
583
Michael Hennerichaec59c92010-02-19 15:09:10 +0000584 mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
Mike Frysingerf58c3272011-04-15 03:08:20 -0400585#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000586 switch (irq) {
587 case IRQ_MAC_PHYINT:
588 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
589 break;
590 default:
591 break;
592 }
593#else
594 if (!mac_stat_int_mask)
595 bfin_internal_mask_irq(IRQ_MAC_ERROR);
596#endif
597 bfin_mac_status_ack_irq(irq);
598}
599
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000600static void bfin_mac_status_unmask_irq(struct irq_data *d)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000601{
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000602 unsigned int irq = d->irq;
603
Mike Frysingerf58c3272011-04-15 03:08:20 -0400604#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000605 switch (irq) {
606 case IRQ_MAC_PHYINT:
607 bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
608 break;
609 default:
610 break;
611 }
612#else
613 if (!mac_stat_int_mask)
614 bfin_internal_unmask_irq(IRQ_MAC_ERROR);
615#endif
616 mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
617}
618
619#ifdef CONFIG_PM
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000620int bfin_mac_status_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000621{
Mike Frysingerf58c3272011-04-15 03:08:20 -0400622#ifdef BF537_FAMILY
Michael Hennerichaec59c92010-02-19 15:09:10 +0000623 return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
624#else
625 return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
626#endif
627}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400628#else
629# define bfin_mac_status_set_wake NULL
Michael Hennerichaec59c92010-02-19 15:09:10 +0000630#endif
631
632static struct irq_chip bfin_mac_status_irqchip = {
633 .name = "MACST",
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000634 .irq_mask = bfin_mac_status_mask_irq,
635 .irq_unmask = bfin_mac_status_unmask_irq,
Thomas Gleixner172d2d12011-02-06 18:23:34 +0000636 .irq_set_wake = bfin_mac_status_set_wake,
Michael Hennerichaec59c92010-02-19 15:09:10 +0000637};
638
Mike Frysingerf58c3272011-04-15 03:08:20 -0400639void bfin_demux_mac_status_irq(unsigned int int_err_irq,
640 struct irq_desc *inta_desc)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000641{
642 int i, irq = 0;
643 u32 status = bfin_read_EMAC_SYSTAT();
644
Michael Hennerichbedeea62010-08-20 11:59:27 +0000645 for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
Michael Hennerichaec59c92010-02-19 15:09:10 +0000646 if (status & (1L << i)) {
647 irq = IRQ_MAC_PHYINT + i;
648 break;
649 }
650
651 if (irq) {
652 if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
653 bfin_handle_irq(irq);
654 } else {
655 bfin_mac_status_ack_irq(irq);
656 pr_debug("IRQ %d:"
Steven Miao4f6b6002012-05-16 17:56:51 +0800657 " MASKED MAC ERROR INTERRUPT ASSERTED\n",
658 irq);
Michael Hennerichaec59c92010-02-19 15:09:10 +0000659 }
660 } else
661 printk(KERN_ERR
Steven Miao4f6b6002012-05-16 17:56:51 +0800662 "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
663 " INTERRUPT ASSERTED BUT NO SOURCE FOUND"
664 "(EMAC_SYSTAT=0x%X)\n",
665 __func__, __FILE__, __LINE__, status);
Michael Hennerichaec59c92010-02-19 15:09:10 +0000666}
667#endif
668
Graf Yangbfd15112008-10-08 18:02:44 +0800669static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
670{
Yi Li6a01f232009-01-07 23:14:39 +0800671#ifdef CONFIG_IPIPE
Philippe Gerum5b5da4c2011-03-17 02:12:48 -0400672 handle = handle_level_irq;
Yi Li6a01f232009-01-07 23:14:39 +0800673#endif
Thomas Gleixner43f2f112011-03-24 17:22:30 +0100674 __irq_set_handler_locked(irq, handle);
Graf Yangbfd15112008-10-08 18:02:44 +0800675}
676
Michael Hennerich8d022372008-11-18 17:48:22 +0800677static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800678extern void bfin_gpio_irq_prepare(unsigned gpio);
Michael Hennerich6fce6a82007-12-24 16:56:12 +0800679
Mike Frysinger01f8e342011-06-26 13:56:23 -0400680#if !BFIN_GPIO_PINT
Michael Hennerich8d022372008-11-18 17:48:22 +0800681
Thomas Gleixnere9502852011-02-06 18:23:36 +0000682static void bfin_gpio_ack_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700683{
Michael Hennerich8d022372008-11-18 17:48:22 +0800684 /* AFAIK ack_irq in case mask_ack is provided
685 * get's only called for edge sense irqs
686 */
Thomas Gleixnere9502852011-02-06 18:23:36 +0000687 set_gpio_data(irq_to_gpio(d->irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700688}
689
Thomas Gleixnere9502852011-02-06 18:23:36 +0000690static void bfin_gpio_mask_ack_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700691{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000692 unsigned int irq = d->irq;
Michael Hennerich8d022372008-11-18 17:48:22 +0800693 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700694
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100695 if (!irqd_is_level_type(d))
Bryan Wu1394f032007-05-06 14:50:22 -0700696 set_gpio_data(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700697
698 set_gpio_maska(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700699}
700
Thomas Gleixnere9502852011-02-06 18:23:36 +0000701static void bfin_gpio_mask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700702{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000703 set_gpio_maska(irq_to_gpio(d->irq), 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700704}
705
Thomas Gleixnere9502852011-02-06 18:23:36 +0000706static void bfin_gpio_unmask_irq(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700707{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000708 set_gpio_maska(irq_to_gpio(d->irq), 1);
Bryan Wu1394f032007-05-06 14:50:22 -0700709}
710
Thomas Gleixnere9502852011-02-06 18:23:36 +0000711static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700712{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000713 u32 gpionr = irq_to_gpio(d->irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700714
Michael Hennerich8d022372008-11-18 17:48:22 +0800715 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800716 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700717
Thomas Gleixnere9502852011-02-06 18:23:36 +0000718 bfin_gpio_unmask_irq(d);
Bryan Wu1394f032007-05-06 14:50:22 -0700719
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800720 return 0;
Bryan Wu1394f032007-05-06 14:50:22 -0700721}
722
Thomas Gleixnere9502852011-02-06 18:23:36 +0000723static void bfin_gpio_irq_shutdown(struct irq_data *d)
Bryan Wu1394f032007-05-06 14:50:22 -0700724{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000725 u32 gpionr = irq_to_gpio(d->irq);
Graf Yang30af6d42008-11-18 17:48:21 +0800726
Thomas Gleixnere9502852011-02-06 18:23:36 +0000727 bfin_gpio_mask_irq(d);
Graf Yang30af6d42008-11-18 17:48:21 +0800728 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +0800729 bfin_gpio_irq_free(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700730}
731
Thomas Gleixnere9502852011-02-06 18:23:36 +0000732static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
Bryan Wu1394f032007-05-06 14:50:22 -0700733{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000734 unsigned int irq = d->irq;
Graf Yang8eb3e3b2008-11-18 17:48:22 +0800735 int ret;
736 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +0800737 u32 gpionr = irq_to_gpio(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700738
739 if (type == IRQ_TYPE_PROBE) {
740 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -0400741 if (test_bit(gpionr, gpio_enabled))
Bryan Wu1394f032007-05-06 14:50:22 -0700742 return 0;
743 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
744 }
745
746 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800747 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Michael Hennerich8d022372008-11-18 17:48:22 +0800748
Graf Yang9570ff42009-01-07 23:14:38 +0800749 snprintf(buf, 16, "gpio-irq%d", irq);
750 ret = bfin_gpio_irq_request(gpionr, buf);
751 if (ret)
752 return ret;
753
Michael Hennerich8d022372008-11-18 17:48:22 +0800754 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +0800755 bfin_gpio_irq_prepare(gpionr);
Bryan Wu1394f032007-05-06 14:50:22 -0700756
Bryan Wu1394f032007-05-06 14:50:22 -0700757 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +0800758 __clear_bit(gpionr, gpio_enabled);
Bryan Wu1394f032007-05-06 14:50:22 -0700759 return 0;
760 }
761
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800762 set_gpio_inen(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700763 set_gpio_dir(gpionr, 0);
Bryan Wu1394f032007-05-06 14:50:22 -0700764
765 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
766 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
767 set_gpio_both(gpionr, 1);
768 else
769 set_gpio_both(gpionr, 0);
770
771 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
772 set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
773 else
774 set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
775
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800776 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
777 set_gpio_edge(gpionr, 1);
778 set_gpio_inen(gpionr, 1);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800779 set_gpio_data(gpionr, 0);
780
781 } else {
782 set_gpio_edge(gpionr, 0);
Michael Hennerichf1bceb42008-02-02 16:17:52 +0800783 set_gpio_inen(gpionr, 1);
784 }
785
Bryan Wu1394f032007-05-06 14:50:22 -0700786 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
Graf Yangbfd15112008-10-08 18:02:44 +0800787 bfin_set_irq_handler(irq, handle_edge_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700788 else
Graf Yangbfd15112008-10-08 18:02:44 +0800789 bfin_set_irq_handler(irq, handle_level_irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700790
791 return 0;
792}
793
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800794#ifdef CONFIG_PM
Mike Frysingerdd8cb372011-04-15 03:19:22 -0400795static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800796{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000797 return gpio_pm_wakeup_ctrl(irq_to_gpio(d->irq), state);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800798}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400799#else
800# define bfin_gpio_set_wake NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +0800801#endif
802
Mike Frysingere2a80922011-04-15 12:51:33 -0400803static void bfin_demux_gpio_block(unsigned int irq)
804{
805 unsigned int gpio, mask;
806
807 gpio = irq_to_gpio(irq);
808 mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
809
810 while (mask) {
811 if (mask & 1)
812 bfin_handle_irq(irq);
813 irq++;
814 mask >>= 1;
815 }
816}
817
Mike Frysinger8c054102011-04-15 13:04:59 -0400818void bfin_demux_gpio_irq(unsigned int inta_irq,
Steven Miao4f6b6002012-05-16 17:56:51 +0800819 struct irq_desc *desc)
Bryan Wu1394f032007-05-06 14:50:22 -0700820{
Mike Frysingere2a80922011-04-15 12:51:33 -0400821 unsigned int irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700822
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800823 switch (inta_irq) {
Mike Frysingere2a80922011-04-15 12:51:33 -0400824#if defined(BF537_FAMILY)
Mike Frysinger8c054102011-04-15 13:04:59 -0400825 case IRQ_PF_INTA_PG_INTA:
Mike Frysingere2a80922011-04-15 12:51:33 -0400826 bfin_demux_gpio_block(IRQ_PF0);
827 irq = IRQ_PG0;
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800828 break;
Mike Frysinger8c054102011-04-15 13:04:59 -0400829 case IRQ_PH_INTA_MAC_RX:
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800830 irq = IRQ_PH0;
831 break;
Mike Frysingere2a80922011-04-15 12:51:33 -0400832#elif defined(BF533_FAMILY)
833 case IRQ_PROG_INTA:
834 irq = IRQ_PF0;
835 break;
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -0400836#elif defined(BF538_FAMILY)
Michael Hennerichdc26aec2008-11-18 17:48:22 +0800837 case IRQ_PORTF_INTA:
838 irq = IRQ_PF0;
839 break;
Bryan Wu2f6f4bc2008-11-18 17:48:21 +0800840#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800841 case IRQ_PORTF_INTA:
842 irq = IRQ_PF0;
843 break;
844 case IRQ_PORTG_INTA:
845 irq = IRQ_PG0;
846 break;
847 case IRQ_PORTH_INTA:
848 irq = IRQ_PH0;
849 break;
850#elif defined(CONFIG_BF561)
851 case IRQ_PROG0_INTA:
852 irq = IRQ_PF0;
853 break;
854 case IRQ_PROG1_INTA:
855 irq = IRQ_PF16;
856 break;
857 case IRQ_PROG2_INTA:
858 irq = IRQ_PF32;
859 break;
860#endif
861 default:
862 BUG();
863 return;
Bryan Wu1394f032007-05-06 14:50:22 -0700864 }
Michael Hennerich2c4f8292008-02-09 04:11:14 +0800865
Mike Frysingere2a80922011-04-15 12:51:33 -0400866 bfin_demux_gpio_block(irq);
Bryan Wu1394f032007-05-06 14:50:22 -0700867}
868
Mike Frysinger01f8e342011-06-26 13:56:23 -0400869#else
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800870
Steven Miao4f6b6002012-05-16 17:56:51 +0800871# ifndef CONFIG_BF60x
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800872#define NR_PINT_SYS_IRQS 4
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800873#define NR_PINTS 160
Steven Miao4f6b6002012-05-16 17:56:51 +0800874# else
875#define NR_PINT_SYS_IRQS 6
876#define NR_PINTS 112
877#endif
878
879#define NR_PINT_BITS 32
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800880#define IRQ_NOT_AVAIL 0xFF
881
882#define PINT_2_BANK(x) ((x) >> 5)
883#define PINT_2_BIT(x) ((x) & 0x1F)
884#define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
885
886static unsigned char irq2pint_lut[NR_PINTS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800887static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800888
Mike Frysinger82ed5f72011-06-26 13:22:05 -0400889static struct bfin_pint_regs * const pint[NR_PINT_SYS_IRQS] = {
890 (struct bfin_pint_regs *)PINT0_MASK_SET,
891 (struct bfin_pint_regs *)PINT1_MASK_SET,
892 (struct bfin_pint_regs *)PINT2_MASK_SET,
893 (struct bfin_pint_regs *)PINT3_MASK_SET,
Steven Miao4f6b6002012-05-16 17:56:51 +0800894#ifdef CONFIG_BF60x
895 (struct bfin_pint_regs *)PINT4_MASK_SET,
896 (struct bfin_pint_regs *)PINT5_MASK_SET,
897#endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800898};
899
Steven Miao4f6b6002012-05-16 17:56:51 +0800900#ifndef CONFIG_BF60x
Michael Hennerich8d022372008-11-18 17:48:22 +0800901inline unsigned int get_irq_base(u32 bank, u8 bmap)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800902{
Michael Hennerich8d022372008-11-18 17:48:22 +0800903 unsigned int irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800904
905 if (bank < 2) { /*PA-PB */
906 irq_base = IRQ_PA0 + bmap * 16;
907 } else { /*PC-PJ */
908 irq_base = IRQ_PC0 + bmap * 16;
909 }
910
911 return irq_base;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800912}
Steven Miao4f6b6002012-05-16 17:56:51 +0800913#else
914inline unsigned int get_irq_base(u32 bank, u8 bmap)
915{
916 unsigned int irq_base;
917
918 irq_base = IRQ_PA0 + bank * 16 + bmap * 16;
919
920 return irq_base;
921}
922#endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800923
924 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
925void init_pint_lut(void)
926{
927 u16 bank, bit, irq_base, bit_pos;
928 u32 pint_assign;
929 u8 bmap;
930
931 memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
932
933 for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
934
935 pint_assign = pint[bank]->assign;
936
937 for (bit = 0; bit < NR_PINT_BITS; bit++) {
938
939 bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
940
941 irq_base = get_irq_base(bank, bmap);
942
943 irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
944 bit_pos = bit + bank * NR_PINT_BITS;
945
Michael Henneriche3f23002007-07-12 16:39:29 +0800946 pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800947 irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800948 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800949 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800950}
951
Thomas Gleixnere9502852011-02-06 18:23:36 +0000952static void bfin_gpio_ack_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800953{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000954 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerich8baf5602007-12-24 18:51:34 +0800955 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800956 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800957
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100958 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800959 if (pint[bank]->invert_set & pintbit)
960 pint[bank]->invert_clear = pintbit;
961 else
962 pint[bank]->invert_set = pintbit;
963 }
964 pint[bank]->request = pintbit;
965
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800966}
967
Thomas Gleixnere9502852011-02-06 18:23:36 +0000968static void bfin_gpio_mask_ack_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800969{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000970 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800971 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800972 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800973
Thomas Gleixner1907d8b2011-03-24 17:21:01 +0100974 if (irqd_get_trigger_type(d) == IRQ_TYPE_EDGE_BOTH) {
Michael Hennerich8baf5602007-12-24 18:51:34 +0800975 if (pint[bank]->invert_set & pintbit)
976 pint[bank]->invert_clear = pintbit;
977 else
978 pint[bank]->invert_set = pintbit;
979 }
980
Michael Henneriche3f23002007-07-12 16:39:29 +0800981 pint[bank]->request = pintbit;
982 pint[bank]->mask_clear = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800983}
984
Thomas Gleixnere9502852011-02-06 18:23:36 +0000985static void bfin_gpio_mask_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800986{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000987 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800988
989 pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800990}
991
Thomas Gleixnere9502852011-02-06 18:23:36 +0000992static void bfin_gpio_unmask_irq(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800993{
Thomas Gleixnere9502852011-02-06 18:23:36 +0000994 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +0800995 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +0800996 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800997
Michael Henneriche3f23002007-07-12 16:39:29 +0800998 pint[bank]->mask_set = pintbit;
Michael Hennerich34e0fc82007-07-12 16:17:18 +0800999}
1000
Thomas Gleixnere9502852011-02-06 18:23:36 +00001001static unsigned int bfin_gpio_irq_startup(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001002{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001003 unsigned int irq = d->irq;
Michael Hennerich8d022372008-11-18 17:48:22 +08001004 u32 gpionr = irq_to_gpio(irq);
1005 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001006
Michael Hennerich50e163c2007-07-24 16:17:28 +08001007 if (pint_val == IRQ_NOT_AVAIL) {
1008 printk(KERN_ERR
1009 "GPIO IRQ %d :Not in PINT Assign table "
1010 "Reconfigure Interrupt to Port Assignemt\n", irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001011 return -ENODEV;
Michael Hennerich50e163c2007-07-24 16:17:28 +08001012 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001013
Michael Hennerich8d022372008-11-18 17:48:22 +08001014 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001015 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001016
Thomas Gleixnere9502852011-02-06 18:23:36 +00001017 bfin_gpio_unmask_irq(d);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001018
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001019 return 0;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001020}
1021
Thomas Gleixnere9502852011-02-06 18:23:36 +00001022static void bfin_gpio_irq_shutdown(struct irq_data *d)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001023{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001024 u32 gpionr = irq_to_gpio(d->irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001025
Thomas Gleixnere9502852011-02-06 18:23:36 +00001026 bfin_gpio_mask_irq(d);
Michael Hennerich8d022372008-11-18 17:48:22 +08001027 __clear_bit(gpionr, gpio_enabled);
Graf Yang9570ff42009-01-07 23:14:38 +08001028 bfin_gpio_irq_free(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001029}
1030
Thomas Gleixnere9502852011-02-06 18:23:36 +00001031static int bfin_gpio_irq_type(struct irq_data *d, unsigned int type)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001032{
Thomas Gleixnere9502852011-02-06 18:23:36 +00001033 unsigned int irq = d->irq;
Graf Yang8eb3e3b2008-11-18 17:48:22 +08001034 int ret;
1035 char buf[16];
Michael Hennerich8d022372008-11-18 17:48:22 +08001036 u32 gpionr = irq_to_gpio(irq);
1037 u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
Michael Henneriche3f23002007-07-12 16:39:29 +08001038 u32 pintbit = PINT_BIT(pint_val);
Michael Hennerich8d022372008-11-18 17:48:22 +08001039 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001040
1041 if (pint_val == IRQ_NOT_AVAIL)
1042 return -ENODEV;
1043
1044 if (type == IRQ_TYPE_PROBE) {
1045 /* only probe unenabled GPIO interrupt lines */
Mike Frysingerc3695342009-06-13 10:32:29 -04001046 if (test_bit(gpionr, gpio_enabled))
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001047 return 0;
1048 type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
1049 }
1050
1051 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
1052 IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
Graf Yang9570ff42009-01-07 23:14:38 +08001053
1054 snprintf(buf, 16, "gpio-irq%d", irq);
1055 ret = bfin_gpio_irq_request(gpionr, buf);
1056 if (ret)
1057 return ret;
1058
Michael Hennerich8d022372008-11-18 17:48:22 +08001059 if (__test_and_set_bit(gpionr, gpio_enabled))
Michael Hennerichaffee2b2008-04-24 08:10:10 +08001060 bfin_gpio_irq_prepare(gpionr);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001061
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001062 } else {
Michael Hennerich8d022372008-11-18 17:48:22 +08001063 __clear_bit(gpionr, gpio_enabled);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001064 return 0;
1065 }
1066
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001067 if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
Michael Henneriche3f23002007-07-12 16:39:29 +08001068 pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001069 else
Michael Hennerich8baf5602007-12-24 18:51:34 +08001070 pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001071
Michael Hennerich8baf5602007-12-24 18:51:34 +08001072 if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
1073 == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
Michael Hennerich8baf5602007-12-24 18:51:34 +08001074 if (gpio_get_value(gpionr))
1075 pint[bank]->invert_set = pintbit;
1076 else
1077 pint[bank]->invert_clear = pintbit;
Michael Hennerich8baf5602007-12-24 18:51:34 +08001078 }
1079
1080 if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
1081 pint[bank]->edge_set = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +08001082 bfin_set_irq_handler(irq, handle_edge_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001083 } else {
1084 pint[bank]->edge_clear = pintbit;
Graf Yangbfd15112008-10-08 18:02:44 +08001085 bfin_set_irq_handler(irq, handle_level_irq);
Michael Hennerich8baf5602007-12-24 18:51:34 +08001086 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001087
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001088 return 0;
1089}
1090
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001091#ifdef CONFIG_PM
Mike Frysingerdd8cb372011-04-15 03:19:22 -04001092static int bfin_gpio_set_wake(struct irq_data *d, unsigned int state)
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001093{
1094 u32 pint_irq;
Thomas Gleixnere9502852011-02-06 18:23:36 +00001095 u32 pint_val = irq2pint_lut[d->irq - SYS_IRQS];
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001096 u32 bank = PINT_2_BANK(pint_val);
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001097
1098 switch (bank) {
1099 case 0:
1100 pint_irq = IRQ_PINT0;
1101 break;
1102 case 2:
1103 pint_irq = IRQ_PINT2;
1104 break;
1105 case 3:
1106 pint_irq = IRQ_PINT3;
1107 break;
1108 case 1:
1109 pint_irq = IRQ_PINT1;
1110 break;
Bob Liu494b7942012-04-27 14:13:01 +08001111#ifdef CONFIG_BF60x
Steven Miao4f6b6002012-05-16 17:56:51 +08001112 case 4:
1113 pint_irq = IRQ_PINT4;
1114 break;
1115 case 5:
1116 pint_irq = IRQ_PINT5;
1117 break;
Bob Liu494b7942012-04-27 14:13:01 +08001118#endif
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001119 default:
1120 return -EINVAL;
1121 }
1122
1123 bfin_internal_set_wake(pint_irq, state);
1124
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001125 return 0;
1126}
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001127#else
1128# define bfin_gpio_set_wake NULL
Michael Hennerichcfefe3c2008-02-09 04:12:37 +08001129#endif
1130
Mike Frysinger8c054102011-04-15 13:04:59 -04001131void bfin_demux_gpio_irq(unsigned int inta_irq,
Steven Miao4f6b6002012-05-16 17:56:51 +08001132 struct irq_desc *desc)
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001133{
Michael Hennerich8d022372008-11-18 17:48:22 +08001134 u32 bank, pint_val;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001135 u32 request, irq;
Steven Miao4f6b6002012-05-16 17:56:51 +08001136 u32 level_mask;
1137 int umask = 0;
1138 struct irq_chip *chip = irq_desc_get_chip(desc);
1139
1140 if (chip->irq_mask_ack) {
1141 chip->irq_mask_ack(&desc->irq_data);
1142 } else {
1143 chip->irq_mask(&desc->irq_data);
1144 if (chip->irq_ack)
1145 chip->irq_ack(&desc->irq_data);
1146 }
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001147
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001148 switch (inta_irq) {
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001149 case IRQ_PINT0:
1150 bank = 0;
1151 break;
1152 case IRQ_PINT2:
1153 bank = 2;
1154 break;
1155 case IRQ_PINT3:
1156 bank = 3;
1157 break;
1158 case IRQ_PINT1:
1159 bank = 1;
1160 break;
Steven Miao4f6b6002012-05-16 17:56:51 +08001161#ifdef CONFIG_BF60x
1162 case IRQ_PINT4:
1163 bank = 4;
1164 break;
1165 case IRQ_PINT5:
1166 bank = 5;
1167 break;
1168#endif
Michael Henneriche3f23002007-07-12 16:39:29 +08001169 default:
1170 return;
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001171 }
1172
1173 pint_val = bank * NR_PINT_BITS;
1174
1175 request = pint[bank]->request;
1176
Steven Miao4f6b6002012-05-16 17:56:51 +08001177 level_mask = pint[bank]->edge_set & request;
1178
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001179 while (request) {
1180 if (request & 1) {
Michael Henneriche3f23002007-07-12 16:39:29 +08001181 irq = pint2irq_lut[pint_val] + SYS_IRQS;
Steven Miao4f6b6002012-05-16 17:56:51 +08001182 if (level_mask & PINT_BIT(pint_val)) {
1183 umask = 1;
1184 chip->irq_unmask(&desc->irq_data);
1185 }
Yi Li6a01f232009-01-07 23:14:39 +08001186 bfin_handle_irq(irq);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001187 }
1188 pint_val++;
1189 request >>= 1;
1190 }
1191
Steven Miao4f6b6002012-05-16 17:56:51 +08001192 if (!umask)
1193 chip->irq_unmask(&desc->irq_data);
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001194}
Mike Frysingera055b2b2007-11-15 21:12:32 +08001195#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001196
Michael Hennerich8d022372008-11-18 17:48:22 +08001197static struct irq_chip bfin_gpio_irqchip = {
1198 .name = "GPIO",
Thomas Gleixnere9502852011-02-06 18:23:36 +00001199 .irq_ack = bfin_gpio_ack_irq,
1200 .irq_mask = bfin_gpio_mask_irq,
1201 .irq_mask_ack = bfin_gpio_mask_ack_irq,
1202 .irq_unmask = bfin_gpio_unmask_irq,
1203 .irq_disable = bfin_gpio_mask_irq,
1204 .irq_enable = bfin_gpio_unmask_irq,
1205 .irq_set_type = bfin_gpio_irq_type,
1206 .irq_startup = bfin_gpio_irq_startup,
1207 .irq_shutdown = bfin_gpio_irq_shutdown,
Thomas Gleixnere9502852011-02-06 18:23:36 +00001208 .irq_set_wake = bfin_gpio_set_wake,
Michael Hennerich8d022372008-11-18 17:48:22 +08001209};
1210
Graf Yang6b3087c2009-01-07 23:14:39 +08001211void __cpuinit init_exception_vectors(void)
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001212{
Mike Frysingerf0b5d122007-08-05 17:03:59 +08001213 /* cannot program in software:
1214 * evt0 - emulation (jtag)
1215 * evt1 - reset
1216 */
1217 bfin_write_EVT2(evt_nmi);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001218 bfin_write_EVT3(trap);
1219 bfin_write_EVT5(evt_ivhw);
1220 bfin_write_EVT6(evt_timer);
1221 bfin_write_EVT7(evt_evt7);
1222 bfin_write_EVT8(evt_evt8);
1223 bfin_write_EVT9(evt_evt9);
1224 bfin_write_EVT10(evt_evt10);
1225 bfin_write_EVT11(evt_evt11);
1226 bfin_write_EVT12(evt_evt12);
1227 bfin_write_EVT13(evt_evt13);
Philippe Gerum9703a732009-06-22 18:23:48 +02001228 bfin_write_EVT14(evt_evt14);
Bernd Schmidt8be80ed2007-07-25 14:44:49 +08001229 bfin_write_EVT15(evt_system_call);
1230 CSYNC();
1231}
1232
Bryan Wu1394f032007-05-06 14:50:22 -07001233/*
1234 * This function should be called during kernel startup to initialize
1235 * the BFin IRQ handling routines.
1236 */
Michael Hennerich8d022372008-11-18 17:48:22 +08001237
Bryan Wu1394f032007-05-06 14:50:22 -07001238int __init init_arch_irq(void)
1239{
1240 int irq;
1241 unsigned long ilat = 0;
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001242
Steven Miao4f6b6002012-05-16 17:56:51 +08001243#ifndef CONFIG_BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001244 /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001245#ifdef SIC_IMASK0
Roy Huang24a07a12007-07-12 22:41:45 +08001246 bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
1247 bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001248# ifdef SIC_IMASK2
Michael Hennerich59003142007-10-21 16:54:27 +08001249 bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
Mike Frysingera055b2b2007-11-15 21:12:32 +08001250# endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001251# if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +08001252 bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
1253 bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
1254# endif
Roy Huang24a07a12007-07-12 22:41:45 +08001255#else
Bryan Wu1394f032007-05-06 14:50:22 -07001256 bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
Roy Huang24a07a12007-07-12 22:41:45 +08001257#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001258#else /* CONFIG_BF60x */
1259 bfin_write_SEC_GCTL(SEC_GCTL_RESET);
1260#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001261
1262 local_irq_disable();
1263
Mike Frysinger01f8e342011-06-26 13:56:23 -04001264#if BFIN_GPIO_PINT
Mike Frysingera055b2b2007-11-15 21:12:32 +08001265# ifdef CONFIG_PINTx_REASSIGN
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001266 pint[0]->assign = CONFIG_PINT0_ASSIGN;
1267 pint[1]->assign = CONFIG_PINT1_ASSIGN;
1268 pint[2]->assign = CONFIG_PINT2_ASSIGN;
1269 pint[3]->assign = CONFIG_PINT3_ASSIGN;
Steven Miao4f6b6002012-05-16 17:56:51 +08001270# ifdef CONFIG_BF60x
1271 pint[4]->assign = CONFIG_PINT4_ASSIGN;
1272 pint[5]->assign = CONFIG_PINT5_ASSIGN;
1273# endif
Mike Frysingera055b2b2007-11-15 21:12:32 +08001274# endif
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001275 /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
1276 init_pint_lut();
1277#endif
1278
1279 for (irq = 0; irq <= SYS_IRQS; irq++) {
Bryan Wu1394f032007-05-06 14:50:22 -07001280 if (irq <= IRQ_CORETMR)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001281 irq_set_chip(irq, &bfin_core_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -07001282 else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001283 irq_set_chip(irq, &bfin_internal_irqchip);
Bryan Wu1394f032007-05-06 14:50:22 -07001284
Michael Hennerich464abc52008-02-25 13:50:20 +08001285 switch (irq) {
Steven Miao4f6b6002012-05-16 17:56:51 +08001286#ifndef CONFIG_BF60x
Mike Frysinger01f8e342011-06-26 13:56:23 -04001287#if BFIN_GPIO_PINT
Michael Hennerich464abc52008-02-25 13:50:20 +08001288 case IRQ_PINT0:
1289 case IRQ_PINT1:
1290 case IRQ_PINT2:
1291 case IRQ_PINT3:
Mike Frysinger01f8e342011-06-26 13:56:23 -04001292#elif defined(BF537_FAMILY)
1293 case IRQ_PH_INTA_MAC_RX:
1294 case IRQ_PF_INTA_PG_INTA:
1295#elif defined(BF533_FAMILY)
1296 case IRQ_PROG_INTA:
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001297#elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
Michael Hennerich464abc52008-02-25 13:50:20 +08001298 case IRQ_PORTF_INTA:
1299 case IRQ_PORTG_INTA:
1300 case IRQ_PORTH_INTA:
Michael Hennerich2c4f8292008-02-09 04:11:14 +08001301#elif defined(CONFIG_BF561)
Michael Hennerich464abc52008-02-25 13:50:20 +08001302 case IRQ_PROG0_INTA:
1303 case IRQ_PROG1_INTA:
1304 case IRQ_PROG2_INTA:
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001305#elif defined(BF538_FAMILY)
Michael Hennerichdc26aec2008-11-18 17:48:22 +08001306 case IRQ_PORTF_INTA:
Michael Hennerich59003142007-10-21 16:54:27 +08001307#endif
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001308 irq_set_chained_handler(irq, bfin_demux_gpio_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001309 break;
Michael Hennerichaec59c92010-02-19 15:09:10 +00001310#if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
1311 case IRQ_MAC_ERROR:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001312 irq_set_chained_handler(irq,
1313 bfin_demux_mac_status_irq);
Michael Hennerichaec59c92010-02-19 15:09:10 +00001314 break;
1315#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001316#if defined(CONFIG_SMP) || defined(CONFIG_ICC)
Graf Yang6b3087c2009-01-07 23:14:39 +08001317 case IRQ_SUPPLE_0:
1318 case IRQ_SUPPLE_1:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001319 irq_set_handler(irq, handle_percpu_irq);
Graf Yang6b3087c2009-01-07 23:14:39 +08001320 break;
1321#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001322#endif
Graf Yang179413142009-08-18 04:29:33 +00001323
Yi Licb191712009-12-30 07:12:50 +00001324#ifdef CONFIG_TICKSOURCE_CORETMR
1325 case IRQ_CORETMR:
1326# ifdef CONFIG_SMP
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001327 irq_set_handler(irq, handle_percpu_irq);
Yi Licb191712009-12-30 07:12:50 +00001328# else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001329 irq_set_handler(irq, handle_simple_irq);
Yi Licb191712009-12-30 07:12:50 +00001330# endif
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001331 break;
Yi Licb191712009-12-30 07:12:50 +00001332#endif
1333
1334#ifdef CONFIG_TICKSOURCE_GPTMR0
Philippe Geruma40494a2009-06-16 05:25:42 +02001335 case IRQ_TIMER0:
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001336 irq_set_handler(irq, handle_simple_irq);
Michael Hennerich464abc52008-02-25 13:50:20 +08001337 break;
Graf Yang179413142009-08-18 04:29:33 +00001338#endif
Yi Licb191712009-12-30 07:12:50 +00001339
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001340 default:
Yi Licb191712009-12-30 07:12:50 +00001341#ifdef CONFIG_IPIPE
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001342 irq_set_handler(irq, handle_level_irq);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001343#else
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001344 irq_set_handler(irq, handle_simple_irq);
Mike Frysingerfc6bd7b2011-04-15 01:35:53 -04001345#endif
Philippe Geruma40494a2009-06-16 05:25:42 +02001346 break;
Bryan Wu1394f032007-05-06 14:50:22 -07001347 }
Bryan Wu1394f032007-05-06 14:50:22 -07001348 }
Michael Hennerich464abc52008-02-25 13:50:20 +08001349
Mike Frysingerf58c3272011-04-15 03:08:20 -04001350 init_mach_irq();
Bryan Wu1394f032007-05-06 14:50:22 -07001351
Steven Miao4f6b6002012-05-16 17:56:51 +08001352#ifndef CONFIG_BF60x
1353#if (defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)) && !defined(CONFIG_BF60x)
Michael Hennerichaec59c92010-02-19 15:09:10 +00001354 for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001355 irq_set_chip_and_handler(irq, &bfin_mac_status_irqchip,
Michael Hennerichaec59c92010-02-19 15:09:10 +00001356 handle_level_irq);
1357#endif
Michael Hennerich464abc52008-02-25 13:50:20 +08001358 /* if configured as edge, then will be changed to do_edge_IRQ */
Michael Hennerichaec59c92010-02-19 15:09:10 +00001359 for (irq = GPIO_IRQ_BASE;
1360 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
Thomas Gleixner43f2f112011-03-24 17:22:30 +01001361 irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
Michael Hennerich464abc52008-02-25 13:50:20 +08001362 handle_level_irq);
Steven Miao4f6b6002012-05-16 17:56:51 +08001363#else
1364 for (irq = BFIN_IRQ(0); irq <= SYS_IRQS; irq++) {
1365 if (irq < CORE_IRQS) {
1366 irq_set_chip(irq, &bfin_sec_irqchip);
1367 __irq_set_handler(irq, handle_sec_fault, 0, NULL);
1368 } else if (irq >= BFIN_IRQ(21) && irq <= BFIN_IRQ(26)) {
1369 irq_set_chip(irq, &bfin_sec_irqchip);
1370 irq_set_chained_handler(irq, bfin_demux_gpio_irq);
1371 } else if (irq >= BFIN_IRQ(34) && irq <= BFIN_IRQ(37)) {
1372 irq_set_chip(irq, &bfin_sec_irqchip);
1373 irq_set_handler(irq, handle_percpu_irq);
1374 } else {
1375 irq_set_chip_and_handler(irq, &bfin_sec_irqchip,
1376 handle_fasteoi_irq);
1377 __irq_set_preflow_handler(irq, bfin_sec_preflow_handler);
1378 }
1379 }
1380 for (irq = GPIO_IRQ_BASE;
1381 irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
1382 irq_set_chip_and_handler(irq, &bfin_gpio_irqchip,
1383 handle_level_irq);
1384#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001385 bfin_write_IMASK(0);
1386 CSYNC();
1387 ilat = bfin_read_ILAT();
1388 CSYNC();
1389 bfin_write_ILAT(ilat);
1390 CSYNC();
1391
Michael Hennerich34e0fc82007-07-12 16:17:18 +08001392 printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
Mike Frysinger40059782008-11-18 17:48:22 +08001393 /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
Bryan Wu1394f032007-05-06 14:50:22 -07001394 * local_irq_enable()
1395 */
Steven Miao4f6b6002012-05-16 17:56:51 +08001396#ifndef CONFIG_BF60x
Bryan Wu1394f032007-05-06 14:50:22 -07001397 program_IAR();
1398 /* Therefore it's better to setup IARs before interrupts enabled */
1399 search_IAR();
1400
1401 /* Enable interrupts IVG7-15 */
Mike Frysinger40059782008-11-18 17:48:22 +08001402 bfin_irq_flags |= IMASK_IVG15 |
Steven Miao4f6b6002012-05-16 17:56:51 +08001403 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1404 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
1405
1406 bfin_sti(bfin_irq_flags);
Bryan Wu1394f032007-05-06 14:50:22 -07001407
Michael Hennerich349ebbc2009-04-15 08:48:08 +00001408 /* This implicitly covers ANOMALY_05000171
1409 * Boot-ROM code modifies SICA_IWRx wakeup registers
1410 */
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001411#ifdef SIC_IWR0
Michael Hennerich56f5f592008-08-06 17:55:32 +08001412 bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001413# ifdef SIC_IWR1
Bryan Wu2f6f4bc2008-11-18 17:48:21 +08001414 /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
Michael Hennerich55546ac2008-08-13 17:41:13 +08001415 * will screw up the bootrom as it relies on MDMA0/1 waking it
1416 * up from IDLE instructions. See this report for more info:
1417 * http://blackfin.uclinux.org/gf/tracker/4323
1418 */
Mike Frysingerb7e11292008-11-18 17:48:22 +08001419 if (ANOMALY_05000435)
1420 bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
1421 else
1422 bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
Mike Frysingerbe1d8542009-02-04 16:49:45 +08001423# endif
1424# ifdef SIC_IWR2
Michael Hennerich56f5f592008-08-06 17:55:32 +08001425 bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001426# endif
1427#else
Michael Hennerich56f5f592008-08-06 17:55:32 +08001428 bfin_write_SIC_IWR(IWR_DISABLE_ALL);
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001429#endif
Steven Miao4f6b6002012-05-16 17:56:51 +08001430#else /* CONFIG_BF60x */
1431 /* Enable interrupts IVG7-15 */
1432 bfin_irq_flags |= IMASK_IVG15 |
1433 IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
1434 IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
Michael Hennerichfe9ec9b2008-02-25 12:04:57 +08001435
Steven Miao4f6b6002012-05-16 17:56:51 +08001436
1437 bfin_write_SEC_FCTL(SEC_FCTL_EN | SEC_FCTL_SYSRST_EN | SEC_FCTL_FLTIN_EN);
1438 bfin_sec_enable_sci(SIC_SYSIRQ(IRQ_WATCH0));
1439 bfin_sec_enable_ssi(SIC_SYSIRQ(IRQ_WATCH0));
1440 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_RESET);
1441 udelay(100);
1442 bfin_write_SEC_GCTL(SEC_GCTL_EN);
1443 bfin_write_SEC_SCI(0, SEC_CCTL, SEC_CCTL_EN | SEC_CCTL_NMI_EN);
1444 init_software_driven_irq();
1445 register_syscore_ops(&sec_pm_syscore_ops);
1446#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001447 return 0;
1448}
1449
1450#ifdef CONFIG_DO_IRQ_L1
Mike Frysingera055b2b2007-11-15 21:12:32 +08001451__attribute__((l1_text))
Bryan Wu1394f032007-05-06 14:50:22 -07001452#endif
Mike Frysinger6b108042011-03-30 01:35:41 -04001453static int vec_to_irq(int vec)
1454{
Steven Miao4f6b6002012-05-16 17:56:51 +08001455#ifndef CONFIG_BF60x
Mike Frysinger6b108042011-03-30 01:35:41 -04001456 struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
1457 struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
1458 unsigned long sic_status[3];
Steven Miao4f6b6002012-05-16 17:56:51 +08001459#endif
Mike Frysinger6b108042011-03-30 01:35:41 -04001460 if (likely(vec == EVT_IVTMR_P))
1461 return IRQ_CORETMR;
Steven Miao4f6b6002012-05-16 17:56:51 +08001462#ifndef CONFIG_BF60x
Mike Frysinger6b108042011-03-30 01:35:41 -04001463#ifdef SIC_ISR
1464 sic_status[0] = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
1465#else
1466 if (smp_processor_id()) {
1467# ifdef SICB_ISR0
1468 /* This will be optimized out in UP mode. */
1469 sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
1470 sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
1471# endif
1472 } else {
1473 sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
1474 sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
1475 }
1476#endif
1477#ifdef SIC_ISR2
1478 sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
1479#endif
1480
1481 for (;; ivg++) {
1482 if (ivg >= ivg_stop)
1483 return -1;
1484#ifdef SIC_ISR
1485 if (sic_status[0] & ivg->isrflag)
1486#else
1487 if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
1488#endif
1489 return ivg->irqno;
1490 }
Steven Miao4f6b6002012-05-16 17:56:51 +08001491#else
1492 /* for bf60x read */
1493 return BFIN_IRQ(bfin_read_SEC_SCI(0, SEC_CSID));
1494#endif /* end of CONFIG_BF60x */
Mike Frysinger6b108042011-03-30 01:35:41 -04001495}
1496
1497#ifdef CONFIG_DO_IRQ_L1
1498__attribute__((l1_text))
1499#endif
Bryan Wu1394f032007-05-06 14:50:22 -07001500void do_irq(int vec, struct pt_regs *fp)
1501{
Mike Frysinger6b108042011-03-30 01:35:41 -04001502 int irq = vec_to_irq(vec);
1503 if (irq == -1)
1504 return;
1505 asm_do_IRQ(irq, fp);
Bryan Wu1394f032007-05-06 14:50:22 -07001506}
Yi Li6a01f232009-01-07 23:14:39 +08001507
1508#ifdef CONFIG_IPIPE
1509
1510int __ipipe_get_irq_priority(unsigned irq)
1511{
1512 int ient, prio;
1513
1514 if (irq <= IRQ_CORETMR)
1515 return irq;
1516
1517 for (ient = 0; ient < NR_PERI_INTS; ient++) {
1518 struct ivgx *ivg = ivg_table + ient;
1519 if (ivg->irqno == irq) {
1520 for (prio = 0; prio <= IVG13-IVG7; prio++) {
1521 if (ivg7_13[prio].ifirst <= ivg &&
1522 ivg7_13[prio].istop > ivg)
1523 return IVG7 + prio;
1524 }
1525 }
1526 }
1527
1528 return IVG15;
1529}
1530
Yi Li6a01f232009-01-07 23:14:39 +08001531/* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
1532#ifdef CONFIG_DO_IRQ_L1
1533__attribute__((l1_text))
1534#endif
1535asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
1536{
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001537 struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
Philippe Geruma40494a2009-06-16 05:25:42 +02001538 struct ipipe_domain *this_domain = __ipipe_current_domain;
Yi Li6a01f232009-01-07 23:14:39 +08001539 struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
1540 struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001541 int irq, s = 0;
Yi Li6a01f232009-01-07 23:14:39 +08001542
Mike Frysinger6b108042011-03-30 01:35:41 -04001543 irq = vec_to_irq(vec);
1544 if (irq == -1)
1545 return 0;
Yi Li6a01f232009-01-07 23:14:39 +08001546
1547 if (irq == IRQ_SYSTMR) {
Philippe Geruma40494a2009-06-16 05:25:42 +02001548#if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
Yi Li6a01f232009-01-07 23:14:39 +08001549 bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001550#endif
Yi Li6a01f232009-01-07 23:14:39 +08001551 /* This is basically what we need from the register frame. */
1552 __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
1553 __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001554 if (this_domain != ipipe_root_domain)
Yi Li6a01f232009-01-07 23:14:39 +08001555 __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001556 else
1557 __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
Yi Li6a01f232009-01-07 23:14:39 +08001558 }
1559
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001560 /*
1561 * We don't want Linux interrupt handlers to run at the
1562 * current core priority level (i.e. < EVT15), since this
1563 * might delay other interrupts handled by a high priority
1564 * domain. Here is what we do instead:
1565 *
1566 * - we raise the SYNCDEFER bit to prevent
1567 * __ipipe_handle_irq() to sync the pipeline for the root
1568 * stage for the incoming interrupt. Upon return, that IRQ is
1569 * pending in the interrupt log.
1570 *
1571 * - we raise the TIF_IRQ_SYNC bit for the current thread, so
1572 * that _schedule_and_signal_from_int will eventually sync the
1573 * pipeline from EVT15.
1574 */
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001575 if (this_domain == ipipe_root_domain) {
1576 s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1577 barrier();
1578 }
Yi Li6a01f232009-01-07 23:14:39 +08001579
1580 ipipe_trace_irq_entry(irq);
1581 __ipipe_handle_irq(irq, regs);
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001582 ipipe_trace_irq_exit(irq);
Yi Li6a01f232009-01-07 23:14:39 +08001583
Philippe Gerum5b5da4c2011-03-17 02:12:48 -04001584 if (user_mode(regs) &&
1585 !ipipe_test_foreign_stack() &&
1586 (current->ipipe_flags & PF_EVTRET) != 0) {
1587 /*
1588 * Testing for user_regs() does NOT fully eliminate
1589 * foreign stack contexts, because of the forged
1590 * interrupt returns we do through
1591 * __ipipe_call_irqtail. In that case, we might have
1592 * preempted a foreign stack context in a high
1593 * priority domain, with a single interrupt level now
1594 * pending after the irqtail unwinding is done. In
1595 * which case user_mode() is now true, and the event
1596 * gets dispatched spuriously.
1597 */
1598 current->ipipe_flags &= ~PF_EVTRET;
1599 __ipipe_dispatch_event(IPIPE_EVENT_RETURN, regs);
1600 }
1601
Philippe Gerum9bd50df2009-03-04 16:52:38 +08001602 if (this_domain == ipipe_root_domain) {
1603 set_thread_flag(TIF_IRQ_SYNC);
1604 if (!s) {
1605 __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
1606 return !test_bit(IPIPE_STALL_FLAG, &p->status);
1607 }
1608 }
Yi Li6a01f232009-01-07 23:14:39 +08001609
Graf Yang1fa9be72009-05-15 11:01:59 +00001610 return 0;
Yi Li6a01f232009-01-07 23:14:39 +08001611}
1612
1613#endif /* CONFIG_IPIPE */