blob: a4c9cf0bf70bfdef62c638ed10d64c2a33a0a74b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Local APIC handling, local APIC timers
3 *
Ingo Molnar8f47e162009-01-31 02:03:42 +01004 * (c) 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 *
6 * Fixes
7 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
8 * thanks to Eric Gilmore
9 * and Rolf G. Tews
10 * for testing these extensively.
11 * Maciej W. Rozycki : Various updates and fixes.
12 * Mikael Pettersson : Power Management for UP-APIC.
13 * Pavel Machek and
14 * Mikael Pettersson : PM converted to driver model.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/kernel_stat.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010018#include <linux/mc146818rtc.h>
Thomas Gleixner70a20022008-01-30 13:30:18 +010019#include <linux/acpi_pmtmr.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010020#include <linux/clockchips.h>
21#include <linux/interrupt.h>
22#include <linux/bootmem.h>
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +010023#include <linux/ftrace.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010024#include <linux/ioport.h>
25#include <linux/module.h>
26#include <linux/sysdev.h>
27#include <linux/delay.h>
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +053028#include <linux/timex.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010029#include <linux/dmar.h>
30#include <linux/init.h>
31#include <linux/cpu.h>
32#include <linux/dmi.h>
33#include <linux/nmi.h>
34#include <linux/smp.h>
35#include <linux/mm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#include <asm/pgalloc.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010038#include <asm/atomic.h>
39#include <asm/mpspec.h>
Yinghai Lu773763d2008-08-24 02:01:52 -070040#include <asm/i8253.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010041#include <asm/i8259.h>
Andi Kleen73dea472006-02-03 21:50:50 +010042#include <asm/proto.h>
Andi Kleen2c8c0e62006-09-26 10:52:32 +020043#include <asm/apic.h>
Ingo Molnard1de36f2009-01-31 01:59:14 +010044#include <asm/desc.h>
45#include <asm/hpet.h>
46#include <asm/idle.h>
47#include <asm/mtrr.h>
Jaswinder Singh Rajput2bc13792009-01-11 20:34:47 +053048#include <asm/smp.h>
Andi Kleenbe71b852009-02-12 13:49:38 +010049#include <asm/mce.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070050
Brian Gerstec70de82009-01-27 12:56:47 +090051unsigned int num_processors;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010052
Brian Gerstec70de82009-01-27 12:56:47 +090053unsigned disabled_cpus __cpuinitdata;
Ingo Molnarfdbecd92009-01-31 03:57:12 +010054
Brian Gerstec70de82009-01-27 12:56:47 +090055/* Processor that is doing the boot up */
56unsigned int boot_cpu_physical_apicid = -1U;
Glauber Costa5af55732008-03-25 13:28:56 -030057
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070058/*
Ingo Molnarfdbecd92009-01-31 03:57:12 +010059 * The highest APIC ID seen during enumeration.
60 *
61 * This determines the messaging protocol we can use: if all APIC IDs
62 * are in the 0 ... 7 range, then we can use logical addressing which
63 * has some performance advantages (better broadcasting).
64 *
65 * If there's an APIC ID above 8, we use physical addressing.
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070066 */
Brian Gerstec70de82009-01-27 12:56:47 +090067unsigned int max_physical_apicid;
68
Ingo Molnarfdbecd92009-01-31 03:57:12 +010069/*
70 * Bitmask of physically existing CPUs:
71 */
Brian Gerstec70de82009-01-27 12:56:47 +090072physid_mask_t phys_cpu_present_map;
73
74/*
75 * Map cpu index to physical APIC ID
76 */
77DEFINE_EARLY_PER_CPU(u16, x86_cpu_to_apicid, BAD_APICID);
78DEFINE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid, BAD_APICID);
79EXPORT_EARLY_PER_CPU_SYMBOL(x86_cpu_to_apicid);
80EXPORT_EARLY_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
Cyrill Gorcunov80e56092008-08-24 02:01:42 -070081
Yinghai Lub3c51172008-08-24 02:01:46 -070082#ifdef CONFIG_X86_32
83/*
84 * Knob to control our willingness to enable the local APIC.
85 *
86 * +1=force-enable
87 */
88static int force_enable_local_apic;
89/*
90 * APIC command line parameters
91 */
92static int __init parse_lapic(char *arg)
93{
94 force_enable_local_apic = 1;
95 return 0;
96}
97early_param("lapic", parse_lapic);
Yinghai Luf28c0ae2008-08-24 02:01:49 -070098/* Local APIC was disabled by the BIOS and enabled by the kernel */
99static int enabled_via_apicbase;
100
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400101/*
102 * Handle interrupt mode configuration register (IMCR).
103 * This register controls whether the interrupt signals
104 * that reach the BSP come from the master PIC or from the
105 * local APIC. Before entering Symmetric I/O Mode, either
106 * the BIOS or the operating system must switch out of
107 * PIC Mode by changing the IMCR.
108 */
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200109static inline void imcr_pic_to_apic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400110{
111 /* select IMCR register */
112 outb(0x70, 0x22);
113 /* NMI and 8259 INTR go through APIC */
114 outb(0x01, 0x23);
115}
116
Alexander van Heukelum5cda3952009-04-13 17:39:24 +0200117static inline void imcr_apic_to_pic(void)
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +0400118{
119 /* select IMCR register */
120 outb(0x70, 0x22);
121 /* NMI and 8259 INTR go directly to BSP */
122 outb(0x00, 0x23);
123}
Yinghai Lub3c51172008-08-24 02:01:46 -0700124#endif
125
126#ifdef CONFIG_X86_64
Chris Wrightbc1d99c2007-10-12 23:04:23 +0200127static int apic_calibrate_pmtmr __initdata;
Yinghai Lub3c51172008-08-24 02:01:46 -0700128static __init int setup_apicpmtimer(char *s)
129{
130 apic_calibrate_pmtmr = 1;
131 notsc_setup(NULL);
132 return 0;
133}
134__setup("apicpmtimer", setup_apicpmtimer);
135#endif
136
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700137int x2apic_mode;
Yinghai Lu06cd9a72009-02-16 17:29:58 -0800138#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -0700139/* x2apic enabled before OS handover */
Jaswinder Singhb6b301a2008-12-23 21:52:33 +0530140static int x2apic_preenabled;
141static int disable_x2apic;
Yinghai Lu49899ea2008-08-24 02:01:47 -0700142static __init int setup_nox2apic(char *str)
143{
Suresh Siddha39d83a52009-04-20 13:02:29 -0700144 if (x2apic_enabled()) {
145 pr_warning("Bios already enabled x2apic, "
146 "can't enforce nox2apic");
147 return 0;
148 }
149
Yinghai Lu49899ea2008-08-24 02:01:47 -0700150 disable_x2apic = 1;
151 setup_clear_cpu_cap(X86_FEATURE_X2APIC);
152 return 0;
153}
154early_param("nox2apic", setup_nox2apic);
155#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156
Yinghai Lub3c51172008-08-24 02:01:46 -0700157unsigned long mp_lapic_addr;
158int disable_apic;
159/* Disable local APIC timer from the kernel commandline or via dmi quirk */
160static int disable_apic_timer __cpuinitdata;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100161/* Local APIC timer works in C2 */
Linus Torvalds2e7c2832007-03-23 11:32:31 -0700162int local_apic_timer_c2_ok;
163EXPORT_SYMBOL_GPL(local_apic_timer_c2_ok);
164
Yinghai Luefa25592008-08-19 20:50:36 -0700165int first_system_vector = 0xfe;
166
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100167/*
168 * Debug level, exported for io_apic.c
169 */
Maciej W. Rozyckibaa13182008-07-14 18:44:51 +0100170unsigned int apic_verbosity;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100171
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -0700172int pic_mode;
173
Alexey Starikovskiybab4b272008-05-19 19:47:03 +0400174/* Have we found an MP table */
175int smp_found_config;
176
Aaron Durbin39928722006-12-07 02:14:01 +0100177static struct resource lapic_resource = {
178 .name = "Local APIC",
179 .flags = IORESOURCE_MEM | IORESOURCE_BUSY,
180};
181
Thomas Gleixnerd03030e2007-10-12 23:04:06 +0200182static unsigned int calibration_result;
183
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200184static int lapic_next_event(unsigned long delta,
185 struct clock_event_device *evt);
186static void lapic_timer_setup(enum clock_event_mode mode,
187 struct clock_event_device *evt);
Mike Travis96289372008-12-31 18:08:46 -0800188static void lapic_timer_broadcast(const struct cpumask *mask);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100189static void apic_pm_activate(void);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200190
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400191/*
192 * The local apic timer can be used for any function which is CPU local.
193 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200194static struct clock_event_device lapic_clockevent = {
195 .name = "lapic",
196 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT
197 | CLOCK_EVT_FEAT_C3STOP | CLOCK_EVT_FEAT_DUMMY,
198 .shift = 32,
199 .set_mode = lapic_timer_setup,
200 .set_next_event = lapic_next_event,
201 .broadcast = lapic_timer_broadcast,
202 .rating = 100,
203 .irq = -1,
204};
205static DEFINE_PER_CPU(struct clock_event_device, lapic_events);
206
Andi Kleend3432892008-01-30 13:33:17 +0100207static unsigned long apic_phys;
208
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100209/*
210 * Get the LAPIC version
211 */
212static inline int lapic_get_version(void)
213{
214 return GET_APIC_VERSION(apic_read(APIC_LVR));
215}
216
217/*
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400218 * Check, if the APIC is integrated or a separate chip
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100219 */
220static inline int lapic_is_integrated(void)
221{
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400222#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100223 return 1;
Cyrill Gorcunov9c803862008-08-16 23:21:54 +0400224#else
225 return APIC_INTEGRATED(lapic_get_version());
226#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100227}
228
229/*
230 * Check, whether this is a modern or a first generation APIC
231 */
232static int modern_apic(void)
233{
234 /* AMD systems use old APIC versions, so check the CPU */
235 if (boot_cpu_data.x86_vendor == X86_VENDOR_AMD &&
236 boot_cpu_data.x86 >= 0xf)
237 return 1;
238 return lapic_get_version() >= 0x14;
239}
240
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400241/*
242 * bare function to substitute write operation
243 * and it's _that_ fast :)
244 */
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700245static void native_apic_write_dummy(u32 reg, u32 v)
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400246{
247 WARN_ON_ONCE((cpu_has_apic || !disable_apic));
248}
249
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700250static u32 native_apic_read_dummy(u32 reg)
251{
Cyrill Gorcunov103428e2009-06-07 16:48:40 +0400252 WARN_ON_ONCE((cpu_has_apic && !disable_apic));
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700253 return 0;
254}
255
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400256/*
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700257 * right after this call apic->write/read doesn't do anything
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400258 * note that there is no restore operation it works one way
259 */
260void apic_disable(void)
261{
Yinghai Lu4797f6b2009-05-02 10:40:57 -0700262 apic->read = native_apic_read_dummy;
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +0400263 apic->write = native_apic_write_dummy;
264}
265
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800266void native_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100267{
268 while (apic_read(APIC_ICR) & APIC_ICR_BUSY)
269 cpu_relax();
270}
271
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800272u32 native_safe_apic_wait_icr_idle(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100273{
274 u32 send_status;
275 int timeout;
276
277 timeout = 0;
278 do {
279 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
280 if (!send_status)
281 break;
282 udelay(100);
283 } while (timeout++ < 1000);
284
285 return send_status;
286}
287
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800288void native_apic_icr_write(u32 low, u32 id)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700289{
Cyrill Gorcunoved4e5ec2008-08-15 13:51:20 +0200290 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(id));
Suresh Siddha1b374e42008-07-10 11:16:49 -0700291 apic_write(APIC_ICR, low);
292}
293
Yinghai Luc1eeb2d2009-02-16 23:02:14 -0800294u64 native_apic_icr_read(void)
Suresh Siddha1b374e42008-07-10 11:16:49 -0700295{
296 u32 icr1, icr2;
297
298 icr2 = apic_read(APIC_ICR2);
299 icr1 = apic_read(APIC_ICR);
300
Cyrill Gorcunovcf9768d72008-08-16 23:21:55 +0400301 return icr1 | ((u64)icr2 << 32);
Suresh Siddha1b374e42008-07-10 11:16:49 -0700302}
303
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100304/**
305 * enable_NMI_through_LVT0 - enable NMI through local vector table 0
306 */
Jan Beuliche9427102008-01-30 13:31:24 +0100307void __cpuinit enable_NMI_through_LVT0(void)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100308{
309 unsigned int v;
310
311 /* unmask and set to NMI */
312 v = APIC_DM_NMI;
Cyrill Gorcunovd4c63ec2008-07-24 13:52:29 +0200313
314 /* Level triggered for 82489DX (32bit mode) */
315 if (!lapic_is_integrated())
316 v |= APIC_LVT_LEVEL_TRIGGER;
317
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100318 apic_write(APIC_LVT0, v);
319}
320
Cyrill Gorcunov7c37e482008-08-24 02:01:40 -0700321#ifdef CONFIG_X86_32
322/**
323 * get_physical_broadcast - Get number of physical broadcast IDs
324 */
325int get_physical_broadcast(void)
326{
327 return modern_apic() ? 0xff : 0xf;
328}
329#endif
330
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100331/**
332 * lapic_get_maxlvt - get the maximum number of local vector table entries
333 */
334int lapic_get_maxlvt(void)
335{
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200336 unsigned int v;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100337
338 v = apic_read(APIC_LVR);
Cyrill Gorcunov36a028d2008-07-24 13:52:28 +0200339 /*
340 * - we always have APIC integrated on 64bit mode
341 * - 82489DXs do not report # of LVT entries
342 */
343 return APIC_INTEGRATED(GET_APIC_VERSION(v)) ? GET_APIC_MAXLVT(v) : 2;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100344}
345
346/*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400347 * Local APIC timer
348 */
349
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400350/* Clock divisor */
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400351#define APIC_DIVISOR 16
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200352
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100353/*
354 * This function sets up the local APIC timer, with a timeout of
355 * 'clocks' APIC bus clock. During calibration we actually call
356 * this function twice on the boot CPU, once with a bogus timeout
357 * value, second time for real. The other (noncalibrating) CPUs
358 * call this function only once, with the real, calibrated value.
359 *
360 * We do reads before writes even if unnecessary, to get around the
361 * P5 APIC double write bug.
362 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100363static void __setup_APIC_LVTT(unsigned int clocks, int oneshot, int irqen)
364{
365 unsigned int lvtt_value, tmp_value;
366
367 lvtt_value = LOCAL_TIMER_VECTOR;
368 if (!oneshot)
369 lvtt_value |= APIC_LVT_TIMER_PERIODIC;
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200370 if (!lapic_is_integrated())
371 lvtt_value |= SET_APIC_TIMER_BASE(APIC_TIMER_BASE_DIV);
372
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100373 if (!irqen)
374 lvtt_value |= APIC_LVT_MASKED;
375
376 apic_write(APIC_LVTT, lvtt_value);
377
378 /*
379 * Divide PICLK by 16
380 */
381 tmp_value = apic_read(APIC_TDCR);
Cyrill Gorcunovc40aaec2008-08-18 20:45:55 +0400382 apic_write(APIC_TDCR,
383 (tmp_value & ~(APIC_TDR_DIV_1 | APIC_TDR_DIV_TMBASE)) |
384 APIC_TDR_DIV_16);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100385
386 if (!oneshot)
Cyrill Gorcunovf07f4f92008-08-15 13:51:21 +0200387 apic_write(APIC_TMICT, clocks / APIC_DIVISOR);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100388}
389
390/*
Robert Richter7b83dae2008-01-30 13:30:40 +0100391 * Setup extended LVT, AMD specific (K8, family 10h)
392 *
393 * Vector mappings are hard coded. On K8 only offset 0 (APIC500) and
394 * MCE interrupts are supported. Thus MCE offset must be set to 0.
Robert Richter286f5712008-07-22 21:08:46 +0200395 *
396 * If mask=1, the LVT entry does not generate interrupts while mask=0
397 * enables the vector. See also the BKDGs.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100398 */
Robert Richter7b83dae2008-01-30 13:30:40 +0100399
400#define APIC_EILVT_LVTOFF_MCE 0
401#define APIC_EILVT_LVTOFF_IBS 1
402
403static void setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100404{
Andreas Herrmann97a52712009-05-08 18:23:50 +0200405 unsigned long reg = (lvt_off << 4) + APIC_EILVTn(0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100406 unsigned int v = (mask << 16) | (msg_type << 8) | vector;
407
408 apic_write(reg, v);
409}
410
Robert Richter7b83dae2008-01-30 13:30:40 +0100411u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask)
412{
413 setup_APIC_eilvt(APIC_EILVT_LVTOFF_MCE, vector, msg_type, mask);
414 return APIC_EILVT_LVTOFF_MCE;
415}
416
417u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask)
418{
419 setup_APIC_eilvt(APIC_EILVT_LVTOFF_IBS, vector, msg_type, mask);
420 return APIC_EILVT_LVTOFF_IBS;
421}
Robert Richter6aa360e2008-07-23 15:28:14 +0200422EXPORT_SYMBOL_GPL(setup_APIC_eilvt_ibs);
Robert Richter7b83dae2008-01-30 13:30:40 +0100423
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100424/*
425 * Program the next event, relative to now
426 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200427static int lapic_next_event(unsigned long delta,
428 struct clock_event_device *evt)
429{
430 apic_write(APIC_TMICT, delta);
431 return 0;
432}
433
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100434/*
435 * Setup the lapic timer in periodic or oneshot mode
436 */
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200437static void lapic_timer_setup(enum clock_event_mode mode,
438 struct clock_event_device *evt)
439{
440 unsigned long flags;
441 unsigned int v;
442
443 /* Lapic used as dummy for broadcast ? */
444 if (evt->features & CLOCK_EVT_FEAT_DUMMY)
445 return;
446
447 local_irq_save(flags);
448
449 switch (mode) {
450 case CLOCK_EVT_MODE_PERIODIC:
451 case CLOCK_EVT_MODE_ONESHOT:
452 __setup_APIC_LVTT(calibration_result,
453 mode != CLOCK_EVT_MODE_PERIODIC, 1);
454 break;
455 case CLOCK_EVT_MODE_UNUSED:
456 case CLOCK_EVT_MODE_SHUTDOWN:
457 v = apic_read(APIC_LVTT);
458 v |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
459 apic_write(APIC_LVTT, v);
Thomas Gleixnera98f8fd2008-11-06 01:13:39 +0100460 apic_write(APIC_TMICT, 0xffffffff);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200461 break;
462 case CLOCK_EVT_MODE_RESUME:
463 /* Nothing to do here */
464 break;
465 }
466
467 local_irq_restore(flags);
468}
469
470/*
471 * Local APIC timer broadcast function
472 */
Mike Travis96289372008-12-31 18:08:46 -0800473static void lapic_timer_broadcast(const struct cpumask *mask)
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200474{
475#ifdef CONFIG_SMP
Ingo Molnardac5f412009-01-28 15:42:24 +0100476 apic->send_IPI_mask(mask, LOCAL_TIMER_VECTOR);
Thomas Gleixnerba7eda42007-10-12 23:04:07 +0200477#endif
478}
479
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100480/*
481 * Setup the local APIC timer for this CPU. Copy the initilized values
482 * of the boot CPU and register the clock event in the framework.
483 */
Cyrill Gorcunovdb4b5522008-08-24 02:01:39 -0700484static void __cpuinit setup_APIC_timer(void)
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200485{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100486 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
487
Venkatesh Pallipadidb954b52009-04-06 18:51:29 -0700488 if (cpu_has(&current_cpu_data, X86_FEATURE_ARAT)) {
489 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_C3STOP;
490 /* Make LAPIC timer preferrable over percpu HPET */
491 lapic_clockevent.rating = 150;
492 }
493
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100494 memcpy(levt, &lapic_clockevent, sizeof(*levt));
Rusty Russell320ab2b2008-12-13 21:20:26 +1030495 levt->cpumask = cpumask_of(smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100496
497 clockevents_register_device(levt);
Fernando Luis VazquezCao8339e9f2007-05-02 19:27:17 +0200498}
499
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700500/*
501 * In this functions we calibrate APIC bus clocks to the external timer.
502 *
503 * We want to do the calibration only once since we want to have local timer
504 * irqs syncron. CPUs connected by the same APIC bus have the very same bus
505 * frequency.
506 *
507 * This was previously done by reading the PIT/HPET and waiting for a wrap
508 * around to find out, that a tick has elapsed. I have a box, where the PIT
509 * readout is broken, so it never gets out of the wait loop again. This was
510 * also reported by others.
511 *
512 * Monitoring the jiffies value is inaccurate and the clockevents
513 * infrastructure allows us to do a simple substitution of the interrupt
514 * handler.
515 *
516 * The calibration routine also uses the pm_timer when possible, as the PIT
517 * happens to run way too slow (factor 2.3 on my VAIO CoreDuo, which goes
518 * back to normal later in the boot process).
519 */
520
521#define LAPIC_CAL_LOOPS (HZ/10)
522
523static __initdata int lapic_cal_loops = -1;
524static __initdata long lapic_cal_t1, lapic_cal_t2;
525static __initdata unsigned long long lapic_cal_tsc1, lapic_cal_tsc2;
526static __initdata unsigned long lapic_cal_pm1, lapic_cal_pm2;
527static __initdata unsigned long lapic_cal_j1, lapic_cal_j2;
528
529/*
530 * Temporary interrupt handler.
531 */
532static void __init lapic_cal_handler(struct clock_event_device *dev)
533{
534 unsigned long long tsc = 0;
535 long tapic = apic_read(APIC_TMCCT);
536 unsigned long pm = acpi_pm_read_early();
537
538 if (cpu_has_tsc)
539 rdtscll(tsc);
540
541 switch (lapic_cal_loops++) {
542 case 0:
543 lapic_cal_t1 = tapic;
544 lapic_cal_tsc1 = tsc;
545 lapic_cal_pm1 = pm;
546 lapic_cal_j1 = jiffies;
547 break;
548
549 case LAPIC_CAL_LOOPS:
550 lapic_cal_t2 = tapic;
551 lapic_cal_tsc2 = tsc;
552 if (pm < lapic_cal_pm1)
553 pm += ACPI_PM_OVRRUN;
554 lapic_cal_pm2 = pm;
555 lapic_cal_j2 = jiffies;
556 break;
557 }
558}
559
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900560static int __init
561calibrate_by_pmtimer(long deltapm, long *delta, long *deltatsc)
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400562{
563 const long pm_100ms = PMTMR_TICKS_PER_SEC / 10;
564 const long pm_thresh = pm_100ms / 100;
565 unsigned long mult;
566 u64 res;
567
568#ifndef CONFIG_X86_PM_TIMER
569 return -1;
570#endif
571
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900572 apic_printk(APIC_VERBOSE, "... PM-Timer delta = %ld\n", deltapm);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400573
574 /* Check, if the PM timer is available */
575 if (!deltapm)
576 return -1;
577
578 mult = clocksource_hz2mult(PMTMR_TICKS_PER_SEC, 22);
579
580 if (deltapm > (pm_100ms - pm_thresh) &&
581 deltapm < (pm_100ms + pm_thresh)) {
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900582 apic_printk(APIC_VERBOSE, "... PM-Timer result ok\n");
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900583 return 0;
584 }
585
586 res = (((u64)deltapm) * mult) >> 22;
587 do_div(res, 1000000);
588 pr_warning("APIC calibration not consistent "
Yasuaki Ishimatsu39ba5d42009-01-28 12:52:24 +0900589 "with PM-Timer: %ldms instead of 100ms\n",(long)res);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900590
591 /* Correct the lapic counter value */
592 res = (((u64)(*delta)) * pm_100ms);
593 do_div(res, deltapm);
594 pr_info("APIC delta adjusted to PM-Timer: "
595 "%lu (%ld)\n", (unsigned long)res, *delta);
596 *delta = (long)res;
597
598 /* Correct the tsc counter value */
599 if (cpu_has_tsc) {
600 res = (((u64)(*deltatsc)) * pm_100ms);
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400601 do_div(res, deltapm);
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900602 apic_printk(APIC_VERBOSE, "TSC delta adjusted to "
603 "PM-Timer: %lu (%ld) \n",
604 (unsigned long)res, *deltatsc);
605 *deltatsc = (long)res;
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400606 }
607
608 return 0;
609}
610
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700611static int __init calibrate_APIC_clock(void)
612{
613 struct clock_event_device *levt = &__get_cpu_var(lapic_events);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700614 void (*real_handler)(struct clock_event_device *dev);
615 unsigned long deltaj;
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900616 long delta, deltatsc;
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700617 int pm_referenced = 0;
618
619 local_irq_disable();
620
621 /* Replace the global interrupt handler */
622 real_handler = global_clock_event->event_handler;
623 global_clock_event->event_handler = lapic_cal_handler;
624
625 /*
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400626 * Setup the APIC counter to maximum. There is no way the lapic
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700627 * can underflow in the 100ms detection time frame
628 */
Cyrill Gorcunov81608f32008-10-10 19:00:17 +0400629 __setup_APIC_LVTT(0xffffffff, 0, 0);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700630
631 /* Let the interrupts run */
632 local_irq_enable();
633
634 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
635 cpu_relax();
636
637 local_irq_disable();
638
639 /* Restore the real event handler */
640 global_clock_event->event_handler = real_handler;
641
642 /* Build delta t1-t2 as apic timer counts down */
643 delta = lapic_cal_t1 - lapic_cal_t2;
644 apic_printk(APIC_VERBOSE, "... lapic delta = %ld\n", delta);
645
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900646 deltatsc = (long)(lapic_cal_tsc2 - lapic_cal_tsc1);
647
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400648 /* we trust the PM based calibration if possible */
649 pm_referenced = !calibrate_by_pmtimer(lapic_cal_pm2 - lapic_cal_pm1,
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900650 &delta, &deltatsc);
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700651
652 /* Calculate the scaled math multiplication factor */
653 lapic_clockevent.mult = div_sc(delta, TICK_NSEC * LAPIC_CAL_LOOPS,
654 lapic_clockevent.shift);
655 lapic_clockevent.max_delta_ns =
656 clockevent_delta2ns(0x7FFFFF, &lapic_clockevent);
657 lapic_clockevent.min_delta_ns =
658 clockevent_delta2ns(0xF, &lapic_clockevent);
659
660 calibration_result = (delta * APIC_DIVISOR) / LAPIC_CAL_LOOPS;
661
662 apic_printk(APIC_VERBOSE, "..... delta %ld\n", delta);
663 apic_printk(APIC_VERBOSE, "..... mult: %ld\n", lapic_clockevent.mult);
664 apic_printk(APIC_VERBOSE, "..... calibration result: %u\n",
665 calibration_result);
666
667 if (cpu_has_tsc) {
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700668 apic_printk(APIC_VERBOSE, "..... CPU clock speed is "
669 "%ld.%04ld MHz.\n",
Yasuaki Ishimatsu754ef0c2009-01-28 12:51:09 +0900670 (deltatsc / LAPIC_CAL_LOOPS) / (1000000 / HZ),
671 (deltatsc / LAPIC_CAL_LOOPS) % (1000000 / HZ));
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700672 }
673
674 apic_printk(APIC_VERBOSE, "..... host bus clock speed is "
675 "%u.%04u MHz.\n",
676 calibration_result / (1000000 / HZ),
677 calibration_result % (1000000 / HZ));
678
679 /*
680 * Do a sanity check on the APIC calibration result
681 */
682 if (calibration_result < (1000000 / HZ)) {
683 local_irq_enable();
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100684 pr_warning("APIC frequency too slow, disabling apic timer\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700685 return -1;
686 }
687
688 levt->features &= ~CLOCK_EVT_FEAT_DUMMY;
689
Cyrill Gorcunovb1898922008-09-12 23:58:24 +0400690 /*
691 * PM timer calibration failed or not turned on
692 * so lets try APIC timer based calibration
693 */
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700694 if (!pm_referenced) {
695 apic_printk(APIC_VERBOSE, "... verify APIC timer\n");
696
697 /*
698 * Setup the apic timer manually
699 */
700 levt->event_handler = lapic_cal_handler;
701 lapic_timer_setup(CLOCK_EVT_MODE_PERIODIC, levt);
702 lapic_cal_loops = -1;
703
704 /* Let the interrupts run */
705 local_irq_enable();
706
707 while (lapic_cal_loops <= LAPIC_CAL_LOOPS)
708 cpu_relax();
709
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700710 /* Stop the lapic timer */
711 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, levt);
712
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700713 /* Jiffies delta */
714 deltaj = lapic_cal_j2 - lapic_cal_j1;
715 apic_printk(APIC_VERBOSE, "... jiffies delta = %lu\n", deltaj);
716
717 /* Check, if the jiffies result is consistent */
718 if (deltaj >= LAPIC_CAL_LOOPS-2 && deltaj <= LAPIC_CAL_LOOPS+2)
719 apic_printk(APIC_VERBOSE, "... jiffies result ok\n");
720 else
721 levt->features |= CLOCK_EVT_FEAT_DUMMY;
722 } else
723 local_irq_enable();
724
725 if (levt->features & CLOCK_EVT_FEAT_DUMMY) {
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +0530726 pr_warning("APIC timer disabled due to verification failure\n");
Yinghai Lu2f04fa82008-08-24 02:01:54 -0700727 return -1;
728 }
729
730 return 0;
731}
732
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +0100733/*
734 * Setup the boot APIC
735 *
736 * Calibrate and verify the result.
737 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100738void __init setup_boot_APIC_clock(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100740 /*
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400741 * The local apic timer can be disabled via the kernel
742 * commandline or from the CPU detection code. Register the lapic
743 * timer as a dummy clock event source on SMP systems, so the
744 * broadcast mechanism is used. On UP systems simply ignore it.
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100745 */
746 if (disable_apic_timer) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100747 pr_info("Disabling APIC timer\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100748 /* No broadcast on UP ! */
Thomas Gleixner9d099512008-01-30 13:33:04 +0100749 if (num_possible_cpus() > 1) {
750 lapic_clockevent.mult = 1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100751 setup_APIC_timer();
Thomas Gleixner9d099512008-01-30 13:33:04 +0100752 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100753 return;
754 }
Thomas Gleixner6935d1f2007-07-21 17:10:17 +0200755
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400756 apic_printk(APIC_VERBOSE, "Using local APIC timer interrupts.\n"
757 "calibrating APIC timer ...\n");
758
Cyrill Gorcunov89b3b1f2008-07-15 21:02:54 +0400759 if (calibrate_APIC_clock()) {
Thomas Gleixnerc2b84b32008-01-30 13:33:04 +0100760 /* No broadcast on UP ! */
761 if (num_possible_cpus() > 1)
762 setup_APIC_timer();
763 return;
764 }
765
766 /*
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100767 * If nmi_watchdog is set to IO_APIC, we need the
768 * PIT/HPET going. Otherwise register lapic as a dummy
769 * device.
770 */
771 if (nmi_watchdog != NMI_IO_APIC)
772 lapic_clockevent.features &= ~CLOCK_EVT_FEAT_DUMMY;
773 else
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100774 pr_warning("APIC timer registered as dummy,"
Cyrill Gorcunov116f5702008-06-24 22:52:04 +0200775 " due to nmi_watchdog=%d!\n", nmi_watchdog);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100776
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400777 /* Setup the lapic or request the broadcast */
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100778 setup_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779}
780
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100781void __cpuinit setup_secondary_APIC_clock(void)
782{
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100783 setup_APIC_timer();
784}
785
786/*
787 * The guts of the apic timer interrupt
788 */
789static void local_apic_timer_interrupt(void)
790{
791 int cpu = smp_processor_id();
792 struct clock_event_device *evt = &per_cpu(lapic_events, cpu);
793
794 /*
795 * Normally we should not be here till LAPIC has been initialized but
796 * in some cases like kdump, its possible that there is a pending LAPIC
797 * timer interrupt from previous kernel's context and is delivered in
798 * new kernel the moment interrupts are enabled.
799 *
800 * Interrupts are enabled early and LAPIC is setup much later, hence
801 * its possible that when we get here evt->event_handler is NULL.
802 * Check for event_handler being NULL and discard the interrupt as
803 * spurious.
804 */
805 if (!evt->event_handler) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +0100806 pr_warning("Spurious LAPIC timer interrupt on cpu %d\n", cpu);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100807 /* Switch it off */
808 lapic_timer_setup(CLOCK_EVT_MODE_SHUTDOWN, evt);
809 return;
810 }
811
812 /*
813 * the NMI deadlock-detector uses this.
814 */
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -0800815 inc_irq_stat(apic_timer_irqs);
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100816
817 evt->event_handler(evt);
818}
819
820/*
821 * Local APIC timer interrupt. This is the most natural way for doing
822 * local interrupts, but local timer interrupts can be emulated by
823 * broadcast interrupts too. [in case the hw doesn't support APIC timers]
824 *
825 * [ if a single-CPU system runs an SMP kernel then we call the local
826 * interrupt as well. Thus we cannot inline the local irq ... ]
827 */
Frederic Weisbeckerbcbc4f22008-12-09 23:54:20 +0100828void __irq_entry smp_apic_timer_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100829{
830 struct pt_regs *old_regs = set_irq_regs(regs);
831
832 /*
833 * NOTE! We'd better ACK the irq immediately,
834 * because timer handling can be slow.
835 */
836 ack_APIC_irq();
837 /*
838 * update_process_times() expects us to have done irq_enter().
839 * Besides, if we don't timer interrupts ignore the global
840 * interrupt lock, which is the WrongThing (tm) to do.
841 */
842 exit_idle();
843 irq_enter();
844 local_apic_timer_interrupt();
845 irq_exit();
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +0400846
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100847 set_irq_regs(old_regs);
848}
849
850int setup_profiling_timer(unsigned int multiplier)
851{
852 return -EINVAL;
853}
854
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100855/*
856 * Local APIC start and shutdown
857 */
858
859/**
860 * clear_local_APIC - shutdown the local APIC
861 *
862 * This is called, when a CPU is disabled and before rebooting, so the state of
863 * the local APIC has no dangling leftovers. Also used to cleanout any BIOS
864 * leftovers during boot.
865 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866void clear_local_APIC(void)
867{
Chuck Ebbert2584a822008-05-20 18:18:12 -0400868 int maxlvt;
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100869 u32 v;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870
Andi Kleend3432892008-01-30 13:33:17 +0100871 /* APIC hasn't been mapped yet */
Suresh Siddhafc1edaf2009-04-20 13:02:27 -0700872 if (!x2apic_mode && !apic_phys)
Andi Kleend3432892008-01-30 13:33:17 +0100873 return;
874
875 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876 /*
Siddha, Suresh B704fc592006-06-26 13:59:53 +0200877 * Masking an LVT entry can trigger a local APIC error
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 * if the vector is zero. Mask LVTERR first to prevent this.
879 */
880 if (maxlvt >= 3) {
881 v = ERROR_APIC_VECTOR; /* any non-zero vector will do */
Andi Kleen11a8e772006-01-11 22:46:51 +0100882 apic_write(APIC_LVTERR, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700883 }
884 /*
885 * Careful: we have to set masks only first to deassert
886 * any level-triggered sources.
887 */
888 v = apic_read(APIC_LVTT);
Andi Kleen11a8e772006-01-11 22:46:51 +0100889 apic_write(APIC_LVTT, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890 v = apic_read(APIC_LVT0);
Andi Kleen11a8e772006-01-11 22:46:51 +0100891 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700892 v = apic_read(APIC_LVT1);
Andi Kleen11a8e772006-01-11 22:46:51 +0100893 apic_write(APIC_LVT1, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if (maxlvt >= 4) {
895 v = apic_read(APIC_LVTPC);
Andi Kleen11a8e772006-01-11 22:46:51 +0100896 apic_write(APIC_LVTPC, v | APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400899 /* lets not touch this if we didn't frob it */
Andi Kleen07db1c12009-02-12 13:39:35 +0100900#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400901 if (maxlvt >= 5) {
902 v = apic_read(APIC_LVTTHMR);
903 apic_write(APIC_LVTTHMR, v | APIC_LVT_MASKED);
904 }
905#endif
Andi Kleen5ca86812009-02-12 13:49:37 +0100906#ifdef CONFIG_X86_MCE_INTEL
907 if (maxlvt >= 6) {
908 v = apic_read(APIC_LVTCMCI);
909 if (!(v & APIC_LVT_MASKED))
910 apic_write(APIC_LVTCMCI, v | APIC_LVT_MASKED);
911 }
912#endif
913
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914 /*
915 * Clean APIC state for other OSs:
916 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100917 apic_write(APIC_LVTT, APIC_LVT_MASKED);
918 apic_write(APIC_LVT0, APIC_LVT_MASKED);
919 apic_write(APIC_LVT1, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 if (maxlvt >= 3)
Andi Kleen11a8e772006-01-11 22:46:51 +0100921 apic_write(APIC_LVTERR, APIC_LVT_MASKED);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 if (maxlvt >= 4)
Andi Kleen11a8e772006-01-11 22:46:51 +0100923 apic_write(APIC_LVTPC, APIC_LVT_MASKED);
Cyrill Gorcunov67640142008-08-16 23:21:50 +0400924
925 /* Integrated APIC (!82489DX) ? */
926 if (lapic_is_integrated()) {
927 if (maxlvt > 3)
928 /* Clear ESR due to Pentium errata 3AP and 11AP */
929 apic_write(APIC_ESR, 0);
930 apic_read(APIC_ESR);
931 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932}
933
Thomas Gleixner0e078e22008-01-30 13:30:20 +0100934/**
935 * disable_local_APIC - clear and disable the local APIC
936 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937void disable_local_APIC(void)
938{
939 unsigned int value;
940
Jan Beulich4a13ad02009-01-14 12:28:51 +0000941 /* APIC hasn't been mapped yet */
942 if (!apic_phys)
943 return;
944
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945 clear_local_APIC();
946
947 /*
948 * Disable APIC (implies clearing of registers
949 * for 82489DX!).
950 */
951 value = apic_read(APIC_SPIV);
952 value &= ~APIC_SPIV_APIC_ENABLED;
Andi Kleen11a8e772006-01-11 22:46:51 +0100953 apic_write(APIC_SPIV, value);
Cyrill Gorcunov990b1832008-08-18 20:45:51 +0400954
955#ifdef CONFIG_X86_32
956 /*
957 * When LAPIC was disabled by the BIOS and enabled by the kernel,
958 * restore the disabled state.
959 */
960 if (enabled_via_apicbase) {
961 unsigned int l, h;
962
963 rdmsr(MSR_IA32_APICBASE, l, h);
964 l &= ~MSR_IA32_APICBASE_ENABLE;
965 wrmsr(MSR_IA32_APICBASE, l, h);
966 }
967#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700968}
969
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400970/*
971 * If Linux enabled the LAPIC against the BIOS default disable it down before
972 * re-entering the BIOS on shutdown. Otherwise the BIOS may get confused and
973 * not power-off. Additionally clear all LVT entries before disable_local_APIC
974 * for the case where Linux didn't enable the LAPIC.
975 */
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700976void lapic_shutdown(void)
977{
978 unsigned long flags;
979
980 if (!cpu_has_apic)
981 return;
982
983 local_irq_save(flags);
984
Cyrill Gorcunovfe4024d2008-08-18 20:45:52 +0400985#ifdef CONFIG_X86_32
986 if (!enabled_via_apicbase)
987 clear_local_APIC();
988 else
989#endif
990 disable_local_APIC();
991
Hiroshi Shimamoto9b7711f2007-10-19 18:21:11 -0700992
993 local_irq_restore(flags);
994}
995
Linus Torvalds1da177e2005-04-16 15:20:36 -0700996/*
997 * This is to verify that we're looking at a real local APIC.
998 * Check these against your board if the CPUs aren't getting
999 * started for no apparent reason.
1000 */
1001int __init verify_local_APIC(void)
1002{
1003 unsigned int reg0, reg1;
1004
1005 /*
1006 * The version register is read-only in a real APIC.
1007 */
1008 reg0 = apic_read(APIC_LVR);
1009 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg0);
1010 apic_write(APIC_LVR, reg0 ^ APIC_LVR_MASK);
1011 reg1 = apic_read(APIC_LVR);
1012 apic_printk(APIC_DEBUG, "Getting VERSION: %x\n", reg1);
1013
1014 /*
1015 * The two version reads above should print the same
1016 * numbers. If the second one is different, then we
1017 * poke at a non-APIC.
1018 */
1019 if (reg1 != reg0)
1020 return 0;
1021
1022 /*
1023 * Check if the version looks reasonably.
1024 */
1025 reg1 = GET_APIC_VERSION(reg0);
1026 if (reg1 == 0x00 || reg1 == 0xff)
1027 return 0;
Thomas Gleixner37e650c2008-01-30 13:30:14 +01001028 reg1 = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001029 if (reg1 < 0x02 || reg1 == 0xff)
1030 return 0;
1031
1032 /*
1033 * The ID register is read/write in a real APIC.
1034 */
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001035 reg0 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001036 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001037 apic_write(APIC_ID, reg0 ^ apic->apic_id_mask);
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07001038 reg1 = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001039 apic_printk(APIC_DEBUG, "Getting ID: %x\n", reg1);
1040 apic_write(APIC_ID, reg0);
Ingo Molnar5b812722009-01-28 14:59:17 +01001041 if (reg1 != (reg0 ^ apic->apic_id_mask))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 return 0;
1043
1044 /*
1045 * The next two are just to see if we have sane values.
1046 * They're only really relevant if we're in Virtual Wire
1047 * compatibility mode, but most boxes are anymore.
1048 */
1049 reg0 = apic_read(APIC_LVT0);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001050 apic_printk(APIC_DEBUG, "Getting LVT0: %x\n", reg0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001051 reg1 = apic_read(APIC_LVT1);
1052 apic_printk(APIC_DEBUG, "Getting LVT1: %x\n", reg1);
1053
1054 return 1;
1055}
1056
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001057/**
1058 * sync_Arb_IDs - synchronize APIC bus arbitration IDs
1059 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001060void __init sync_Arb_IDs(void)
1061{
Cyrill Gorcunov296cb952008-08-15 13:51:23 +02001062 /*
1063 * Unsupported on P4 - see Intel Dev. Manual Vol. 3, Ch. 8.6.1 And not
1064 * needed on AMD.
1065 */
1066 if (modern_apic() || boot_cpu_data.x86_vendor == X86_VENDOR_AMD)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 return;
1068
1069 /*
1070 * Wait for idle.
1071 */
1072 apic_wait_icr_idle();
1073
1074 apic_printk(APIC_DEBUG, "Synchronizing Arb IDs.\n");
Cyrill Gorcunov6f6da972008-08-15 23:05:19 +04001075 apic_write(APIC_ICR, APIC_DEST_ALLINC |
1076 APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001077}
1078
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079/*
1080 * An initial setup of the virtual wire mode.
1081 */
1082void __init init_bsp_APIC(void)
1083{
Andi Kleen11a8e772006-01-11 22:46:51 +01001084 unsigned int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085
1086 /*
1087 * Don't do the setup now if we have a SMP BIOS as the
1088 * through-I/O-APIC virtual wire mode might be active.
1089 */
1090 if (smp_found_config || !cpu_has_apic)
1091 return;
1092
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 /*
1094 * Do not trust the local APIC being empty at bootup.
1095 */
1096 clear_local_APIC();
1097
1098 /*
1099 * Enable APIC.
1100 */
1101 value = apic_read(APIC_SPIV);
1102 value &= ~APIC_VECTOR_MASK;
1103 value |= APIC_SPIV_APIC_ENABLED;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001104
1105#ifdef CONFIG_X86_32
1106 /* This bit is reserved on P4/Xeon and should be cleared */
1107 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
1108 (boot_cpu_data.x86 == 15))
1109 value &= ~APIC_SPIV_FOCUS_DISABLED;
1110 else
1111#endif
1112 value |= APIC_SPIV_FOCUS_DISABLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001114 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001115
1116 /*
1117 * Set up the virtual wire mode.
1118 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001119 apic_write(APIC_LVT0, APIC_DM_EXTINT);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 value = APIC_DM_NMI;
Cyrill Gorcunov638c0412008-08-15 23:05:18 +04001121 if (!lapic_is_integrated()) /* 82489DX */
1122 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001123 apic_write(APIC_LVT1, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001124}
1125
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001126static void __cpuinit lapic_setup_esr(void)
1127{
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001128 unsigned int oldvalue, value, maxlvt;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001129
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001130 if (!lapic_is_integrated()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001131 pr_info("No ESR for 82489DX.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001132 return;
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001133 }
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001134
Ingo Molnar08125d32009-01-28 05:08:44 +01001135 if (apic->disable_esr) {
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001136 /*
1137 * Something untraceable is creating bad interrupts on
1138 * secondary quads ... for the moment, just leave the
1139 * ESR disabled - we can't do anything useful with the
1140 * errors anyway - mbligh
1141 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001142 pr_info("Leaving ESR disabled.\n");
Cyrill Gorcunov9df08f12008-09-14 11:55:37 +04001143 return;
1144 }
1145
1146 maxlvt = lapic_get_maxlvt();
1147 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1148 apic_write(APIC_ESR, 0);
1149 oldvalue = apic_read(APIC_ESR);
1150
1151 /* enables sending errors */
1152 value = ERROR_APIC_VECTOR;
1153 apic_write(APIC_LVTERR, value);
1154
1155 /*
1156 * spec says clear errors after enabling vector.
1157 */
1158 if (maxlvt > 3)
1159 apic_write(APIC_ESR, 0);
1160 value = apic_read(APIC_ESR);
1161 if (value != oldvalue)
1162 apic_printk(APIC_VERBOSE, "ESR value before enabling "
1163 "vector: 0x%08x after: 0x%08x\n",
1164 oldvalue, value);
Cyrill Gorcunovc43da2f2008-08-18 20:45:54 +04001165}
1166
1167
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001168/**
1169 * setup_local_APIC - setup the local APIC
1170 */
1171void __cpuinit setup_local_APIC(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172{
Andi Kleen739f33b2008-01-30 13:30:40 +01001173 unsigned int value;
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001174 int i, j;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Jan Beulichf1182632009-01-14 12:27:35 +00001176 if (disable_apic) {
Ingo Molnar65a4e572009-01-31 03:36:17 +01001177 arch_disable_smp_support();
Jan Beulichf1182632009-01-14 12:27:35 +00001178 return;
1179 }
1180
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001181#ifdef CONFIG_X86_32
1182 /* Pound the ESR really hard over the head with a big hammer - mbligh */
Ingo Molnar08125d32009-01-28 05:08:44 +01001183 if (lapic_is_integrated() && apic->disable_esr) {
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001184 apic_write(APIC_ESR, 0);
1185 apic_write(APIC_ESR, 0);
1186 apic_write(APIC_ESR, 0);
1187 apic_write(APIC_ESR, 0);
1188 }
1189#endif
1190
Jack Steinerac23d4e2008-03-28 14:12:16 -05001191 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001192
Linus Torvalds1da177e2005-04-16 15:20:36 -07001193 /*
1194 * Double-check whether this APIC is really registered.
1195 * This is meaningless in clustered apic mode, so we skip it.
1196 */
Ingo Molnar7ed248d2009-01-28 03:43:47 +01001197 if (!apic->apic_id_registered())
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 BUG();
1199
1200 /*
1201 * Intel recommends to set DFR, LDR and TPR before enabling
1202 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
1203 * document number 292116). So here it goes...
1204 */
Ingo Molnara5c43292009-01-28 06:50:47 +01001205 apic->init_apic_ldr();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001206
1207 /*
1208 * Set Task Priority to 'accept all'. We never change this
1209 * later on.
1210 */
1211 value = apic_read(APIC_TASKPRI);
1212 value &= ~APIC_TPRI_MASK;
Andi Kleen11a8e772006-01-11 22:46:51 +01001213 apic_write(APIC_TASKPRI, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214
1215 /*
Vivek Goyalda7ed9f2006-03-25 16:31:16 +01001216 * After a crash, we no longer service the interrupts and a pending
1217 * interrupt from previous kernel might still have ISR bit set.
1218 *
1219 * Most probably by now CPU has serviced that pending interrupt and
1220 * it might not have done the ack_APIC_irq() because it thought,
1221 * interrupt came from i8259 as ExtInt. LAPIC did not get EOI so it
1222 * does not clear the ISR bit and cpu thinks it has already serivced
1223 * the interrupt. Hence a vector might get locked. It was noticed
1224 * for timer irq (vector 0x31). Issue an extra EOI to clear ISR.
1225 */
1226 for (i = APIC_ISR_NR - 1; i >= 0; i--) {
1227 value = apic_read(APIC_ISR + i*0x10);
1228 for (j = 31; j >= 0; j--) {
1229 if (value & (1<<j))
1230 ack_APIC_irq();
1231 }
1232 }
1233
1234 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07001235 * Now that we are all set up, enable the APIC
1236 */
1237 value = apic_read(APIC_SPIV);
1238 value &= ~APIC_VECTOR_MASK;
1239 /*
1240 * Enable APIC
1241 */
1242 value |= APIC_SPIV_APIC_ENABLED;
1243
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001244#ifdef CONFIG_X86_32
1245 /*
1246 * Some unknown Intel IO/APIC (or APIC) errata is biting us with
1247 * certain networking cards. If high frequency interrupts are
1248 * happening on a particular IOAPIC pin, plus the IOAPIC routing
1249 * entry is masked/unmasked at a high rate as well then sooner or
1250 * later IOAPIC line gets 'stuck', no more interrupts are received
1251 * from the device. If focus CPU is disabled then the hang goes
1252 * away, oh well :-(
1253 *
1254 * [ This bug can be reproduced easily with a level-triggered
1255 * PCI Ne2000 networking cards and PII/PIII processors, dual
1256 * BX chipset. ]
1257 */
1258 /*
1259 * Actually disabling the focus CPU check just makes the hang less
1260 * frequent as it makes the interrupt distributon model be more
1261 * like LRU than MRU (the short-term load is more even across CPUs).
1262 * See also the comment in end_level_ioapic_irq(). --macro
1263 */
1264
1265 /*
1266 * - enable focus processor (bit==0)
1267 * - 64bit mode always use processor focus
1268 * so no need to set it
1269 */
1270 value &= ~APIC_SPIV_FOCUS_DISABLED;
1271#endif
Andi Kleen3f14c742006-09-26 10:52:29 +02001272
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273 /*
1274 * Set spurious IRQ vector
1275 */
1276 value |= SPURIOUS_APIC_VECTOR;
Andi Kleen11a8e772006-01-11 22:46:51 +01001277 apic_write(APIC_SPIV, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278
1279 /*
1280 * Set up LVT0, LVT1:
1281 *
1282 * set up through-local-APIC on the BP's LINT0. This is not
1283 * strictly necessary in pure symmetric-IO mode, but sometimes
1284 * we delegate interrupts to the 8259A.
1285 */
1286 /*
1287 * TODO: set up through-local-APIC from through-I/O-APIC? --macro
1288 */
1289 value = apic_read(APIC_LVT0) & APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001290 if (!smp_processor_id() && (pic_mode || !value)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001291 value = APIC_DM_EXTINT;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001292 apic_printk(APIC_VERBOSE, "enabled ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001293 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001294 } else {
1295 value = APIC_DM_EXTINT | APIC_LVT_MASKED;
Chris Wrightbc1d99c2007-10-12 23:04:23 +02001296 apic_printk(APIC_VERBOSE, "masked ExtINT on CPU#%d\n",
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001297 smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298 }
Andi Kleen11a8e772006-01-11 22:46:51 +01001299 apic_write(APIC_LVT0, value);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300
1301 /*
1302 * only the BP should see the LINT1 NMI signal, obviously.
1303 */
1304 if (!smp_processor_id())
1305 value = APIC_DM_NMI;
1306 else
1307 value = APIC_DM_NMI | APIC_LVT_MASKED;
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001308 if (!lapic_is_integrated()) /* 82489DX */
1309 value |= APIC_LVT_LEVEL_TRIGGER;
Andi Kleen11a8e772006-01-11 22:46:51 +01001310 apic_write(APIC_LVT1, value);
Cyrill Gorcunov89c38c22008-08-24 02:01:43 -07001311
Jack Steinerac23d4e2008-03-28 14:12:16 -05001312 preempt_enable();
Andi Kleenbe71b852009-02-12 13:49:38 +01001313
1314#ifdef CONFIG_X86_MCE_INTEL
1315 /* Recheck CMCI information after local APIC is up on CPU #0 */
1316 if (smp_processor_id() == 0)
1317 cmci_recheck();
1318#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001319}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001320
Andi Kleen739f33b2008-01-30 13:30:40 +01001321void __cpuinit end_local_APIC_setup(void)
1322{
1323 lapic_setup_esr();
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001324
1325#ifdef CONFIG_X86_32
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001326 {
1327 unsigned int value;
1328 /* Disable the local apic timer */
1329 value = apic_read(APIC_LVTT);
1330 value |= (APIC_LVT_MASKED | LOCAL_TIMER_VECTOR);
1331 apic_write(APIC_LVTT, value);
1332 }
Cyrill Gorcunovfa6b95f2008-08-18 20:45:58 +04001333#endif
1334
Don Zickusf2802e72006-09-26 10:52:26 +02001335 setup_apic_nmi_watchdog(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001336 apic_pm_activate();
1337}
1338
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001339#ifdef CONFIG_X86_X2APIC
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001340void check_x2apic(void)
1341{
Suresh Siddhaef1f87a2009-02-21 14:23:21 -08001342 if (x2apic_enabled()) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001343 pr_info("x2apic enabled by BIOS, switching to x2apic ops\n");
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001344 x2apic_preenabled = x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001345 }
1346}
1347
1348void enable_x2apic(void)
1349{
1350 int msr, msr2;
1351
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001352 if (!x2apic_mode)
Yinghai Lu06cd9a72009-02-16 17:29:58 -08001353 return;
1354
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001355 rdmsr(MSR_IA32_APICBASE, msr, msr2);
1356 if (!(msr & X2APIC_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001357 pr_info("Enabling x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001358 wrmsr(MSR_IA32_APICBASE, msr | X2APIC_ENABLE, 0);
1359 }
1360}
Weidong Han93758232009-04-17 16:42:14 +08001361#endif /* CONFIG_X86_X2APIC */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001362
Al Viro2236d252008-11-22 17:37:34 +00001363void __init enable_IR_x2apic(void)
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001364{
1365#ifdef CONFIG_INTR_REMAP
1366 int ret;
1367 unsigned long flags;
Fenghua Yub24696b2009-03-27 14:22:44 -07001368 struct IO_APIC_route_entry **ioapic_entries = NULL;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001369
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001370 ret = dmar_table_init();
1371 if (ret) {
Weidong Han93758232009-04-17 16:42:14 +08001372 pr_debug("dmar_table_init() failed with %d:\n", ret);
1373 goto ir_failed;
1374 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001375
Weidong Han93758232009-04-17 16:42:14 +08001376 if (!intr_remapping_supported()) {
1377 pr_debug("intr-remapping not supported\n");
1378 goto ir_failed;
1379 }
1380
1381
1382 if (!x2apic_preenabled && skip_ioapic_setup) {
1383 pr_info("Skipped enabling intr-remap because of skipping "
1384 "io-apic setup\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001385 return;
1386 }
1387
Fenghua Yub24696b2009-03-27 14:22:44 -07001388 ioapic_entries = alloc_ioapic_entries();
1389 if (!ioapic_entries) {
1390 pr_info("Allocate ioapic_entries failed: %d\n", ret);
1391 goto end;
1392 }
1393
1394 ret = save_IO_APIC_setup(ioapic_entries);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001395 if (ret) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001396 pr_info("Saving IO-APIC state failed: %d\n", ret);
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001397 goto end;
1398 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001399
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001400 local_irq_save(flags);
Fenghua Yub24696b2009-03-27 14:22:44 -07001401 mask_IO_APIC_setup(ioapic_entries);
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001402 mask_8259A();
1403
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001404 ret = enable_intr_remapping(x2apic_supported());
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001405 if (ret)
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001406 goto end_restore;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001407
Weidong Han93758232009-04-17 16:42:14 +08001408 pr_info("Enabled Interrupt-remapping\n");
1409
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001410 if (x2apic_supported() && !x2apic_mode) {
1411 x2apic_mode = 1;
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001412 enable_x2apic();
Weidong Han93758232009-04-17 16:42:14 +08001413 pr_info("Enabled x2apic\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001414 }
Cyrill Gorcunov5ffa4eb2008-09-18 23:37:57 +04001415
1416end_restore:
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001417 if (ret)
1418 /*
1419 * IR enabling failed
1420 */
Fenghua Yub24696b2009-03-27 14:22:44 -07001421 restore_IO_APIC_setup(ioapic_entries);
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001422
1423 unmask_8259A();
1424 local_irq_restore(flags);
1425
Suresh Siddha05c3dc22009-03-16 17:05:03 -07001426end:
Fenghua Yub24696b2009-03-27 14:22:44 -07001427 if (ioapic_entries)
1428 free_ioapic_entries(ioapic_entries);
Weidong Han93758232009-04-17 16:42:14 +08001429
1430 if (!ret)
1431 return;
1432
1433ir_failed:
1434 if (x2apic_preenabled)
1435 panic("x2apic enabled by bios. But IR enabling failed");
1436 else if (cpu_has_x2apic)
1437 pr_info("Not enabling x2apic,Intr-remapping\n");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001438#else
1439 if (!cpu_has_x2apic)
1440 return;
1441
1442 if (x2apic_preenabled)
1443 panic("x2apic enabled prior OS handover,"
Weidong Han93758232009-04-17 16:42:14 +08001444 " enable CONFIG_X86_X2APIC, CONFIG_INTR_REMAP");
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001445#endif
1446
1447 return;
1448}
Weidong Han93758232009-04-17 16:42:14 +08001449
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001450
Yinghai Lube7a6562008-08-24 02:01:51 -07001451#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001452/*
1453 * Detect and enable local APICs on non-SMP boards.
1454 * Original code written by Keir Fraser.
1455 * On AMD64 we trust the BIOS - if it says no APIC it is likely
1456 * not correctly set up (usually the APIC timer won't work etc.)
1457 */
1458static int __init detect_init_APIC(void)
1459{
1460 if (!cpu_has_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001461 pr_info("No local APIC present\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001462 return -1;
1463 }
1464
1465 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001466 return 0;
1467}
Yinghai Lube7a6562008-08-24 02:01:51 -07001468#else
1469/*
1470 * Detect and initialize APIC
1471 */
1472static int __init detect_init_APIC(void)
1473{
1474 u32 h, l, features;
1475
1476 /* Disabled by kernel option? */
1477 if (disable_apic)
1478 return -1;
1479
1480 switch (boot_cpu_data.x86_vendor) {
1481 case X86_VENDOR_AMD:
1482 if ((boot_cpu_data.x86 == 6 && boot_cpu_data.x86_model > 1) ||
Borislav Petkov85877062009-02-03 16:24:22 +01001483 (boot_cpu_data.x86 >= 15))
Yinghai Lube7a6562008-08-24 02:01:51 -07001484 break;
1485 goto no_apic;
1486 case X86_VENDOR_INTEL:
1487 if (boot_cpu_data.x86 == 6 || boot_cpu_data.x86 == 15 ||
1488 (boot_cpu_data.x86 == 5 && cpu_has_apic))
1489 break;
1490 goto no_apic;
1491 default:
1492 goto no_apic;
1493 }
1494
1495 if (!cpu_has_apic) {
1496 /*
1497 * Over-ride BIOS and try to enable the local APIC only if
1498 * "lapic" specified.
1499 */
1500 if (!force_enable_local_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001501 pr_info("Local APIC disabled by BIOS -- "
1502 "you can enable it with \"lapic\"\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001503 return -1;
1504 }
1505 /*
1506 * Some BIOSes disable the local APIC in the APIC_BASE
1507 * MSR. This can only be done in software for Intel P6 or later
1508 * and AMD K7 (Model > 1) or later.
1509 */
1510 rdmsr(MSR_IA32_APICBASE, l, h);
1511 if (!(l & MSR_IA32_APICBASE_ENABLE)) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001512 pr_info("Local APIC disabled by BIOS -- reenabling.\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001513 l &= ~MSR_IA32_APICBASE_BASE;
1514 l |= MSR_IA32_APICBASE_ENABLE | APIC_DEFAULT_PHYS_BASE;
1515 wrmsr(MSR_IA32_APICBASE, l, h);
1516 enabled_via_apicbase = 1;
1517 }
1518 }
1519 /*
1520 * The APIC feature bit should now be enabled
1521 * in `cpuid'
1522 */
1523 features = cpuid_edx(1);
1524 if (!(features & (1 << X86_FEATURE_APIC))) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001525 pr_warning("Could not enable APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001526 return -1;
1527 }
1528 set_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1529 mp_lapic_addr = APIC_DEFAULT_PHYS_BASE;
1530
1531 /* The BIOS may have set up the APIC at some other address */
1532 rdmsr(MSR_IA32_APICBASE, l, h);
1533 if (l & MSR_IA32_APICBASE_ENABLE)
1534 mp_lapic_addr = l & MSR_IA32_APICBASE_BASE;
1535
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001536 pr_info("Found and enabled local APIC!\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001537
1538 apic_pm_activate();
1539
1540 return 0;
1541
1542no_apic:
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001543 pr_info("No local APIC present or hardware disabled\n");
Yinghai Lube7a6562008-08-24 02:01:51 -07001544 return -1;
1545}
1546#endif
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001547
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001548#ifdef CONFIG_X86_64
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001549void __init early_init_lapic_mapping(void)
1550{
Thomas Gleixner431ee792008-05-12 15:43:35 +02001551 unsigned long phys_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001552
1553 /*
1554 * If no local APIC can be found then go out
1555 * : it means there is no mpatable and MADT
1556 */
1557 if (!smp_found_config)
1558 return;
1559
Thomas Gleixner431ee792008-05-12 15:43:35 +02001560 phys_addr = mp_lapic_addr;
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001561
Thomas Gleixner431ee792008-05-12 15:43:35 +02001562 set_fixmap_nocache(FIX_APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001563 apic_printk(APIC_VERBOSE, "mapped APIC to %16lx (%16lx)\n",
Thomas Gleixner431ee792008-05-12 15:43:35 +02001564 APIC_BASE, phys_addr);
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001565
1566 /*
1567 * Fetch the APIC ID of the BSP in case we have a
1568 * default configuration (or the MP table is broken).
1569 */
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001570 boot_cpu_physical_apicid = read_apic_id();
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001571}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07001572#endif
Yinghai Lu8643f9d2008-02-19 03:21:06 -08001573
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001574/**
1575 * init_apic_mappings - initialize APIC mappings
1576 */
1577void __init init_apic_mappings(void)
1578{
Yinghai Lu4401da62009-05-02 10:40:57 -07001579 unsigned int new_apicid;
1580
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07001581 if (x2apic_mode) {
Yinghai Lu4c9961d2008-07-11 18:44:16 -07001582 boot_cpu_physical_apicid = read_apic_id();
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001583 return;
1584 }
1585
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001586 /* If no local APIC can be found return early */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001587 if (!smp_found_config && detect_init_APIC()) {
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001588 /* lets NOP'ify apic operations */
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001589 pr_info("APIC: disable apic facility\n");
1590 apic_disable();
Yinghai Lu4797f6b2009-05-02 10:40:57 -07001591 } else {
1592 apic_phys = mp_lapic_addr;
1593
1594 /*
1595 * acpi lapic path already maps that address in
1596 * acpi_register_lapic_address()
1597 */
1598 if (!acpi_lapic)
1599 set_fixmap_nocache(FIX_APIC_BASE, apic_phys);
1600
1601 apic_printk(APIC_VERBOSE, "mapped APIC to %08lx (%08lx)\n",
1602 APIC_BASE, apic_phys);
Cyrill Gorcunovcec6be62009-05-11 17:41:40 +04001603 }
1604
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001605 /*
1606 * Fetch the APIC ID of the BSP in case we have a
1607 * default configuration (or the MP table is broken).
1608 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001609 new_apicid = read_apic_id();
1610 if (boot_cpu_physical_apicid != new_apicid) {
1611 boot_cpu_physical_apicid = new_apicid;
Cyrill Gorcunov103428e2009-06-07 16:48:40 +04001612 /*
1613 * yeah -- we lie about apic_version
1614 * in case if apic was disabled via boot option
1615 * but it's not a problem for SMP compiled kernel
1616 * since smp_sanity_check is prepared for such a case
1617 * and disable smp mode
1618 */
Yinghai Lu4401da62009-05-02 10:40:57 -07001619 apic_version[new_apicid] =
1620 GET_APIC_VERSION(apic_read(APIC_LVR));
Cyrill Gorcunov08306ce2009-04-12 20:47:41 +04001621 }
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001622}
1623
1624/*
1625 * This initializes the IO-APIC and APIC hardware if this is
1626 * a UP kernel.
1627 */
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001628int apic_version[MAX_APICS];
1629
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001630int __init APIC_init_uniprocessor(void)
1631{
1632 if (disable_apic) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001633 pr_info("Apic disabled\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001634 return -1;
1635 }
Jan Beulichf1182632009-01-14 12:27:35 +00001636#ifdef CONFIG_X86_64
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001637 if (!cpu_has_apic) {
1638 disable_apic = 1;
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001639 pr_info("Apic disabled by BIOS\n");
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001640 return -1;
1641 }
Yinghai Lufa2bd352008-08-24 02:01:50 -07001642#else
1643 if (!smp_found_config && !cpu_has_apic)
1644 return -1;
1645
1646 /*
1647 * Complain if the BIOS pretends there is one.
1648 */
1649 if (!cpu_has_apic &&
1650 APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001651 pr_err("BIOS bug, local APIC 0x%x not detected!...\n",
1652 boot_cpu_physical_apicid);
Yinghai Lufa2bd352008-08-24 02:01:50 -07001653 clear_cpu_cap(&boot_cpu_data, X86_FEATURE_APIC);
1654 return -1;
1655 }
1656#endif
1657
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001658 enable_IR_x2apic();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001659#ifdef CONFIG_X86_64
Ingo Molnar72ce0162009-01-28 06:50:47 +01001660 default_setup_apic_routing();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001661#endif
Suresh Siddha6e1cb382008-07-10 11:16:58 -07001662
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001663 verify_local_APIC();
Glauber Costab5841762008-05-28 13:38:28 -03001664 connect_bsp_APIC();
1665
Yinghai Lufa2bd352008-08-24 02:01:50 -07001666#ifdef CONFIG_X86_64
Glauber de Oliveira Costac70dcb72008-03-19 14:25:58 -03001667 apic_write(APIC_ID, SET_APIC_ID(boot_cpu_physical_apicid));
Yinghai Lufa2bd352008-08-24 02:01:50 -07001668#else
1669 /*
1670 * Hack: In case of kdump, after a crash, kernel might be booting
1671 * on a cpu with non-zero lapic id. But boot_cpu_physical_apicid
1672 * might be zero if read from MP tables. Get it from LAPIC.
1673 */
1674# ifdef CONFIG_CRASH_DUMP
1675 boot_cpu_physical_apicid = read_apic_id();
1676# endif
1677#endif
1678 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001679 setup_local_APIC();
1680
Yinghai Lu88d0f552009-02-14 23:57:28 -08001681#ifdef CONFIG_X86_IO_APIC
Andi Kleen739f33b2008-01-30 13:30:40 +01001682 /*
1683 * Now enable IO-APICs, actually call clear_IO_APIC
Yinghai Lu98c061b2009-02-16 00:00:50 -08001684 * We need clear_IO_APIC before enabling error vector
Andi Kleen739f33b2008-01-30 13:30:40 +01001685 */
1686 if (!skip_ioapic_setup && nr_ioapics)
1687 enable_IO_APIC();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001688#endif
Andi Kleen739f33b2008-01-30 13:30:40 +01001689
1690 end_local_APIC_setup();
1691
Yinghai Lufa2bd352008-08-24 02:01:50 -07001692#ifdef CONFIG_X86_IO_APIC
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001693 if (smp_found_config && !skip_ioapic_setup && nr_ioapics)
1694 setup_IO_APIC();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001695 else {
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001696 nr_ioapics = 0;
Yinghai Lu98c061b2009-02-16 00:00:50 -08001697 localise_nmi_watchdog();
1698 }
1699#else
1700 localise_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001701#endif
1702
Yinghai Lufa2bd352008-08-24 02:01:50 -07001703 setup_boot_clock();
Yinghai Lu98c061b2009-02-16 00:00:50 -08001704#ifdef CONFIG_X86_64
1705 check_nmi_watchdog();
Yinghai Lufa2bd352008-08-24 02:01:50 -07001706#endif
1707
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001708 return 0;
1709}
1710
1711/*
1712 * Local APIC interrupts
1713 */
1714
1715/*
1716 * This interrupt should _never_ happen with our APIC/SMP architecture
1717 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001718void smp_spurious_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001719{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001720 u32 v;
1721
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001722 exit_idle();
1723 irq_enter();
1724 /*
1725 * Check if this really is a spurious interrupt and ACK it
1726 * if it is a vectored one. Just in case...
1727 * Spurious interrupts should not be ACKed.
1728 */
1729 v = apic_read(APIC_ISR + ((SPURIOUS_APIC_VECTOR & ~0x1f) >> 1));
1730 if (v & (1 << (SPURIOUS_APIC_VECTOR & 0x1f)))
1731 ack_APIC_irq();
1732
Hiroshi Shimamoto915b0d02008-12-08 19:19:26 -08001733 inc_irq_stat(irq_spurious_count);
1734
Yinghai Ludc1528d2008-08-24 02:01:53 -07001735 /* see sw-dev-man vol 3, chapter 7.4.13.5 */
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001736 pr_info("spurious APIC interrupt on CPU#%d, "
1737 "should never happen.\n", smp_processor_id());
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001738 irq_exit();
1739}
1740
1741/*
1742 * This interrupt should never happen with our APIC/SMP architecture
1743 */
Yinghai Ludc1528d2008-08-24 02:01:53 -07001744void smp_error_interrupt(struct pt_regs *regs)
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001745{
Yinghai Ludc1528d2008-08-24 02:01:53 -07001746 u32 v, v1;
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001747
1748 exit_idle();
1749 irq_enter();
1750 /* First tickle the hardware, only then report what went on. -- REW */
1751 v = apic_read(APIC_ESR);
1752 apic_write(APIC_ESR, 0);
1753 v1 = apic_read(APIC_ESR);
1754 ack_APIC_irq();
1755 atomic_inc(&irq_err_count);
1756
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001757 /*
1758 * Here is what the APIC error bits mean:
1759 * 0: Send CS error
1760 * 1: Receive CS error
1761 * 2: Send accept error
1762 * 3: Receive accept error
1763 * 4: Reserved
1764 * 5: Send illegal vector
1765 * 6: Received illegal vector
1766 * 7: Illegal register address
1767 */
1768 pr_debug("APIC error on CPU%d: %02x(%02x)\n",
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001769 smp_processor_id(), v , v1);
1770 irq_exit();
1771}
1772
Glauber Costab5841762008-05-28 13:38:28 -03001773/**
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001774 * connect_bsp_APIC - attach the APIC to the interrupt system
1775 */
Glauber Costab5841762008-05-28 13:38:28 -03001776void __init connect_bsp_APIC(void)
1777{
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001778#ifdef CONFIG_X86_32
1779 if (pic_mode) {
1780 /*
1781 * Do not trust the local APIC being empty at bootup.
1782 */
1783 clear_local_APIC();
1784 /*
1785 * PIC mode, enable APIC mode in the IMCR, i.e. connect BSP's
1786 * local APIC to INT and NMI lines.
1787 */
1788 apic_printk(APIC_VERBOSE, "leaving PIC mode, "
1789 "enabling APIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001790 imcr_pic_to_apic();
Cyrill Gorcunov36c9d672008-08-18 20:45:53 +04001791 }
1792#endif
Ingo Molnar49040332009-01-28 12:43:18 +01001793 if (apic->enable_apic_mode)
1794 apic->enable_apic_mode();
Glauber Costab5841762008-05-28 13:38:28 -03001795}
1796
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001797/**
1798 * disconnect_bsp_APIC - detach the APIC from the interrupt system
1799 * @virt_wire_setup: indicates, whether virtual wire mode is selected
1800 *
1801 * Virtual wire mode is necessary to deliver legacy interrupts even when the
1802 * APIC is disabled.
1803 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001804void disconnect_bsp_APIC(int virt_wire_setup)
1805{
Cyrill Gorcunov1b4ee4e2008-08-18 23:12:33 +04001806 unsigned int value;
1807
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001808#ifdef CONFIG_X86_32
1809 if (pic_mode) {
1810 /*
1811 * Put the board back into PIC mode (has an effect only on
1812 * certain older boards). Note that APIC interrupts, including
1813 * IPIs, won't work beyond this point! The only exception are
1814 * INIT IPIs.
1815 */
1816 apic_printk(APIC_VERBOSE, "disabling APIC mode, "
1817 "entering PIC mode.\n");
Cyrill Gorcunovc0eaa452009-04-12 20:47:40 +04001818 imcr_apic_to_pic();
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001819 return;
1820 }
1821#endif
1822
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001823 /* Go back to Virtual Wire compatibility mode */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001824
1825 /* For the spurious interrupt use vector F, and enable it */
1826 value = apic_read(APIC_SPIV);
1827 value &= ~APIC_VECTOR_MASK;
1828 value |= APIC_SPIV_APIC_ENABLED;
1829 value |= 0xf;
1830 apic_write(APIC_SPIV, value);
1831
1832 if (!virt_wire_setup) {
1833 /*
1834 * For LVT0 make it edge triggered, active high,
1835 * external and enabled
1836 */
1837 value = apic_read(APIC_LVT0);
1838 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1839 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1840 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1841 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1842 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_EXTINT);
1843 apic_write(APIC_LVT0, value);
1844 } else {
1845 /* Disable LVT0 */
1846 apic_write(APIC_LVT0, APIC_LVT_MASKED);
1847 }
1848
Cyrill Gorcunovc177b0b2008-08-18 20:45:56 +04001849 /*
1850 * For LVT1 make it edge triggered, active high,
1851 * nmi and enabled
1852 */
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001853 value = apic_read(APIC_LVT1);
1854 value &= ~(APIC_MODE_MASK | APIC_SEND_PENDING |
1855 APIC_INPUT_POLARITY | APIC_LVT_REMOTE_IRR |
1856 APIC_LVT_LEVEL_TRIGGER | APIC_LVT_MASKED);
1857 value |= APIC_LVT_REMOTE_IRR | APIC_SEND_PENDING;
1858 value = SET_APIC_DELIVERY_MODE(value, APIC_MODE_NMI);
1859 apic_write(APIC_LVT1, value);
1860}
1861
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001862void __cpuinit generic_processor_info(int apicid, int version)
1863{
1864 int cpu;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001865
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001866 /*
1867 * Validate version
1868 */
1869 if (version == 0x0) {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01001870 pr_warning("BIOS bug, APIC version is 0 for CPU#%d! "
Mike Travis3b11ce72008-12-17 15:21:39 -08001871 "fixing up to 0x10. (tell your hw vendor)\n",
1872 version);
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001873 version = 0x10;
1874 }
1875 apic_version[apicid] = version;
1876
Mike Travis3b11ce72008-12-17 15:21:39 -08001877 if (num_processors >= nr_cpu_ids) {
1878 int max = nr_cpu_ids;
1879 int thiscpu = max + disabled_cpus;
1880
1881 pr_warning(
1882 "ACPI: NR_CPUS/possible_cpus limit of %i reached."
1883 " Processor %d/0x%x ignored.\n", max, thiscpu, apicid);
1884
1885 disabled_cpus++;
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001886 return;
1887 }
1888
1889 num_processors++;
Mike Travis3b11ce72008-12-17 15:21:39 -08001890 cpu = cpumask_next_zero(-1, cpu_present_mask);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001891
Mike Travisb2b815d2009-01-16 15:22:16 -08001892 if (version != apic_version[boot_cpu_physical_apicid])
1893 WARN_ONCE(1,
1894 "ACPI: apic version mismatch, bootcpu: %x cpu %d: %x\n",
1895 apic_version[boot_cpu_physical_apicid], cpu, version);
1896
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001897 physid_set(apicid, phys_cpu_present_map);
1898 if (apicid == boot_cpu_physical_apicid) {
1899 /*
1900 * x86_bios_cpu_apicid is required to have processors listed
1901 * in same order as logical cpu numbers. Hence the first
1902 * entry is BSP, and so on.
1903 */
1904 cpu = 0;
1905 }
Yinghai Lue0da3362008-06-08 18:29:22 -07001906 if (apicid > max_physical_apicid)
1907 max_physical_apicid = apicid;
1908
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001909#ifdef CONFIG_X86_32
1910 /*
1911 * Would be preferable to switch to bigsmp when CONFIG_HOTPLUG_CPU=y
1912 * but we need to work other dependencies like SMP_SUSPEND etc
1913 * before this can be done without some confusion.
1914 * if (CPU_HOTPLUG_ENABLED || num_processors > 8)
1915 * - Ashok Raj <ashok.raj@intel.com>
1916 */
1917 if (max_physical_apicid >= 8) {
1918 switch (boot_cpu_data.x86_vendor) {
1919 case X86_VENDOR_INTEL:
1920 if (!APIC_XAPIC(version)) {
1921 def_to_bigsmp = 0;
1922 break;
1923 }
1924 /* If P4 and above fall through */
1925 case X86_VENDOR_AMD:
1926 def_to_bigsmp = 1;
1927 }
1928 }
1929#endif
1930
Ingo Molnar3e5095d2009-01-27 17:07:08 +01001931#if defined(CONFIG_SMP) || defined(CONFIG_X86_64)
Tejun Heof10fcd42009-01-13 20:41:34 +09001932 early_per_cpu(x86_cpu_to_apicid, cpu) = apicid;
1933 early_per_cpu(x86_bios_cpu_apicid, cpu) = apicid;
Cyrill Gorcunov1b313f42008-08-18 20:45:57 +04001934#endif
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001935
Mike Travis1de88cd2008-12-16 17:34:02 -08001936 set_cpu_possible(cpu, true);
1937 set_cpu_present(cpu, true);
Alexey Starikovskiybe8a5682008-03-27 23:56:19 +03001938}
1939
Suresh Siddha0c81c742008-07-10 11:16:48 -07001940int hard_smp_processor_id(void)
1941{
1942 return read_apic_id();
1943}
Ingo Molnar1dcdd3d2009-01-28 17:55:37 +01001944
1945void default_init_apic_ldr(void)
1946{
1947 unsigned long val;
1948
1949 apic_write(APIC_DFR, APIC_DFR_VALUE);
1950 val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
1951 val |= SET_APIC_LOGICAL_ID(1UL << smp_processor_id());
1952 apic_write(APIC_LDR, val);
1953}
1954
1955#ifdef CONFIG_X86_32
1956int default_apicid_to_node(int logical_apicid)
1957{
1958#ifdef CONFIG_SMP
1959 return apicid_2_node[hard_smp_processor_id()];
1960#else
1961 return 0;
1962#endif
1963}
Yinghai Lu34919982008-08-24 02:01:48 -07001964#endif
Suresh Siddha0c81c742008-07-10 11:16:48 -07001965
Thomas Gleixner0e078e22008-01-30 13:30:20 +01001966/*
1967 * Power management
1968 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001969#ifdef CONFIG_PM
1970
1971static struct {
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04001972 /*
1973 * 'active' is true if the local APIC was enabled by us and
1974 * not the BIOS; this signifies that we are also responsible
1975 * for disabling it before entering apm/acpi suspend
1976 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001977 int active;
1978 /* r/w apic fields */
1979 unsigned int apic_id;
1980 unsigned int apic_taskpri;
1981 unsigned int apic_ldr;
1982 unsigned int apic_dfr;
1983 unsigned int apic_spiv;
1984 unsigned int apic_lvtt;
1985 unsigned int apic_lvtpc;
1986 unsigned int apic_lvt0;
1987 unsigned int apic_lvt1;
1988 unsigned int apic_lvterr;
1989 unsigned int apic_tmict;
1990 unsigned int apic_tdcr;
1991 unsigned int apic_thmr;
1992} apic_pm_state;
1993
Pavel Machek0b9c33a2005-04-16 15:25:31 -07001994static int lapic_suspend(struct sys_device *dev, pm_message_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001995{
1996 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01001997 int maxlvt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
1999 if (!apic_pm_state.active)
2000 return 0;
2001
Thomas Gleixner37e650c2008-01-30 13:30:14 +01002002 maxlvt = lapic_get_maxlvt();
Karsten Wiesef990fff2006-12-07 02:14:11 +01002003
Suresh Siddha2d7a66d2008-07-11 14:24:19 -07002004 apic_pm_state.apic_id = apic_read(APIC_ID);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002005 apic_pm_state.apic_taskpri = apic_read(APIC_TASKPRI);
2006 apic_pm_state.apic_ldr = apic_read(APIC_LDR);
2007 apic_pm_state.apic_dfr = apic_read(APIC_DFR);
2008 apic_pm_state.apic_spiv = apic_read(APIC_SPIV);
2009 apic_pm_state.apic_lvtt = apic_read(APIC_LVTT);
Karsten Wiesef990fff2006-12-07 02:14:11 +01002010 if (maxlvt >= 4)
2011 apic_pm_state.apic_lvtpc = apic_read(APIC_LVTPC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012 apic_pm_state.apic_lvt0 = apic_read(APIC_LVT0);
2013 apic_pm_state.apic_lvt1 = apic_read(APIC_LVT1);
2014 apic_pm_state.apic_lvterr = apic_read(APIC_LVTERR);
2015 apic_pm_state.apic_tmict = apic_read(APIC_TMICT);
2016 apic_pm_state.apic_tdcr = apic_read(APIC_TDCR);
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002017#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002018 if (maxlvt >= 5)
2019 apic_pm_state.apic_thmr = apic_read(APIC_LVTTHMR);
2020#endif
Cyrill Gorcunov24968cf2008-08-16 23:21:52 +04002021
Fernando Luis Vázquez Cao2b94ab22006-09-26 10:52:33 +02002022 local_irq_save(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002023 disable_local_APIC();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002024
Fenghua Yub24696b2009-03-27 14:22:44 -07002025 if (intr_remapping_enabled)
2026 disable_intr_remapping();
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002027
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028 local_irq_restore(flags);
2029 return 0;
2030}
2031
2032static int lapic_resume(struct sys_device *dev)
2033{
2034 unsigned int l, h;
2035 unsigned long flags;
Karsten Wiesef990fff2006-12-07 02:14:11 +01002036 int maxlvt;
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002037 int ret = 0;
Fenghua Yub24696b2009-03-27 14:22:44 -07002038 struct IO_APIC_route_entry **ioapic_entries = NULL;
2039
Linus Torvalds1da177e2005-04-16 15:20:36 -07002040 if (!apic_pm_state.active)
2041 return 0;
2042
Fenghua Yub24696b2009-03-27 14:22:44 -07002043 local_irq_save(flags);
Weidong Han9a2755c2009-04-17 16:42:16 +08002044 if (intr_remapping_enabled) {
Fenghua Yub24696b2009-03-27 14:22:44 -07002045 ioapic_entries = alloc_ioapic_entries();
2046 if (!ioapic_entries) {
2047 WARN(1, "Alloc ioapic_entries in lapic resume failed.");
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002048 ret = -ENOMEM;
2049 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002050 }
2051
2052 ret = save_IO_APIC_setup(ioapic_entries);
2053 if (ret) {
2054 WARN(1, "Saving IO-APIC state failed: %d\n", ret);
2055 free_ioapic_entries(ioapic_entries);
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002056 goto restore;
Fenghua Yub24696b2009-03-27 14:22:44 -07002057 }
2058
2059 mask_IO_APIC_setup(ioapic_entries);
2060 mask_8259A();
Fenghua Yub24696b2009-03-27 14:22:44 -07002061 }
Weidong Han9a2755c2009-04-17 16:42:16 +08002062
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002063 if (x2apic_mode)
Weidong Han9a2755c2009-04-17 16:42:16 +08002064 enable_x2apic();
Suresh Siddhacf6567f2009-03-16 17:05:00 -07002065 else {
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002066 /*
2067 * Make sure the APICBASE points to the right address
2068 *
2069 * FIXME! This will be wrong if we ever support suspend on
2070 * SMP! We'll need to do this as part of the CPU restore!
2071 */
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002072 rdmsr(MSR_IA32_APICBASE, l, h);
2073 l &= ~MSR_IA32_APICBASE_BASE;
2074 l |= MSR_IA32_APICBASE_ENABLE | mp_lapic_addr;
2075 wrmsr(MSR_IA32_APICBASE, l, h);
Yinghai Lud5e629a2008-08-17 21:12:27 -07002076 }
Suresh Siddha6e1cb382008-07-10 11:16:58 -07002077
Fenghua Yub24696b2009-03-27 14:22:44 -07002078 maxlvt = lapic_get_maxlvt();
Linus Torvalds1da177e2005-04-16 15:20:36 -07002079 apic_write(APIC_LVTERR, ERROR_APIC_VECTOR | APIC_LVT_MASKED);
2080 apic_write(APIC_ID, apic_pm_state.apic_id);
2081 apic_write(APIC_DFR, apic_pm_state.apic_dfr);
2082 apic_write(APIC_LDR, apic_pm_state.apic_ldr);
2083 apic_write(APIC_TASKPRI, apic_pm_state.apic_taskpri);
2084 apic_write(APIC_SPIV, apic_pm_state.apic_spiv);
2085 apic_write(APIC_LVT0, apic_pm_state.apic_lvt0);
2086 apic_write(APIC_LVT1, apic_pm_state.apic_lvt1);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002087#if defined(CONFIG_X86_MCE_P4THERMAL) || defined(CONFIG_X86_MCE_INTEL)
Karsten Wiesef990fff2006-12-07 02:14:11 +01002088 if (maxlvt >= 5)
2089 apic_write(APIC_LVTTHMR, apic_pm_state.apic_thmr);
2090#endif
2091 if (maxlvt >= 4)
2092 apic_write(APIC_LVTPC, apic_pm_state.apic_lvtpc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002093 apic_write(APIC_LVTT, apic_pm_state.apic_lvtt);
2094 apic_write(APIC_TDCR, apic_pm_state.apic_tdcr);
2095 apic_write(APIC_TMICT, apic_pm_state.apic_tmict);
2096 apic_write(APIC_ESR, 0);
2097 apic_read(APIC_ESR);
2098 apic_write(APIC_LVTERR, apic_pm_state.apic_lvterr);
2099 apic_write(APIC_ESR, 0);
2100 apic_read(APIC_ESR);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002101
Weidong Han9a2755c2009-04-17 16:42:16 +08002102 if (intr_remapping_enabled) {
Suresh Siddhafc1edaf2009-04-20 13:02:27 -07002103 reenable_intr_remapping(x2apic_mode);
Fenghua Yub24696b2009-03-27 14:22:44 -07002104 unmask_8259A();
2105 restore_IO_APIC_setup(ioapic_entries);
2106 free_ioapic_entries(ioapic_entries);
2107 }
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002108restore:
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 local_irq_restore(flags);
Cyrill Gorcunov92206c92008-08-16 23:21:51 +04002110
Jiri Slaby3d58829b2009-05-28 09:54:47 +02002111 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112}
2113
Cyrill Gorcunov274cfe52008-08-16 23:21:53 +04002114/*
2115 * This device has no shutdown method - fully functioning local APICs
2116 * are needed on every CPU up until machine_halt/restart/poweroff.
2117 */
2118
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119static struct sysdev_class lapic_sysclass = {
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01002120 .name = "lapic",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121 .resume = lapic_resume,
2122 .suspend = lapic_suspend,
2123};
2124
2125static struct sys_device device_lapic = {
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002126 .id = 0,
2127 .cls = &lapic_sysclass,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002128};
2129
Ashok Raje6982c62005-06-25 14:54:58 -07002130static void __cpuinit apic_pm_activate(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002131{
2132 apic_pm_state.active = 1;
2133}
2134
2135static int __init init_lapic_sysfs(void)
2136{
2137 int error;
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002138
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 if (!cpu_has_apic)
2140 return 0;
2141 /* XXX: remove suspend/resume procs if !apic_pm_state.active? */
Hiroshi Shimamotoe83a5fd2008-01-30 13:32:35 +01002142
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 error = sysdev_class_register(&lapic_sysclass);
2144 if (!error)
2145 error = sysdev_register(&device_lapic);
2146 return error;
2147}
Fenghua Yub24696b2009-03-27 14:22:44 -07002148
2149/* local apic needs to resume before other devices access its registers. */
2150core_initcall(init_lapic_sysfs);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151
2152#else /* CONFIG_PM */
2153
2154static void apic_pm_activate(void) { }
2155
2156#endif /* CONFIG_PM */
2157
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002158#ifdef CONFIG_X86_64
Yinghai Lue0e42142009-04-26 23:39:38 -07002159
2160static int __cpuinit apic_cluster_num(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161{
2162 int i, clusters, zeros;
2163 unsigned id;
Yinghai Lu322850a2008-02-23 21:48:42 -08002164 u16 *bios_cpu_apicid;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 DECLARE_BITMAP(clustermap, NUM_APIC_CLUSTERS);
2166
Mike Travis23ca4bb2008-05-12 21:21:12 +02002167 bios_cpu_apicid = early_per_cpu_ptr(x86_bios_cpu_apicid);
Suresh Siddha376ec332005-05-16 21:53:32 -07002168 bitmap_zero(clustermap, NUM_APIC_CLUSTERS);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169
Mike Travis168ef542008-12-16 17:34:01 -08002170 for (i = 0; i < nr_cpu_ids; i++) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002171 /* are we being called early in kernel startup? */
Mike Travis693e3c52008-01-30 13:33:14 +01002172 if (bios_cpu_apicid) {
2173 id = bios_cpu_apicid[i];
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302174 } else if (i < nr_cpu_ids) {
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002175 if (cpu_present(i))
2176 id = per_cpu(x86_bios_cpu_apicid, i);
2177 else
2178 continue;
Jaswinder Singh Rajpute423e332009-01-04 16:16:25 +05302179 } else
travis@sgi.come8c10ef2008-01-30 13:33:12 +01002180 break;
2181
Linus Torvalds1da177e2005-04-16 15:20:36 -07002182 if (id != BAD_APICID)
2183 __set_bit(APIC_CLUSTERID(id), clustermap);
2184 }
2185
2186 /* Problem: Partially populated chassis may not have CPUs in some of
2187 * the APIC clusters they have been allocated. Only present CPUs have
travis@sgi.com602a54a2008-01-30 13:33:21 +01002188 * x86_bios_cpu_apicid entries, thus causing zeroes in the bitmap.
2189 * Since clusters are allocated sequentially, count zeros only if
2190 * they are bounded by ones.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191 */
2192 clusters = 0;
2193 zeros = 0;
2194 for (i = 0; i < NUM_APIC_CLUSTERS; i++) {
2195 if (test_bit(i, clustermap)) {
2196 clusters += 1 + zeros;
2197 zeros = 0;
2198 } else
2199 ++zeros;
2200 }
2201
Yinghai Lue0e42142009-04-26 23:39:38 -07002202 return clusters;
2203}
2204
2205static int __cpuinitdata multi_checked;
2206static int __cpuinitdata multi;
2207
2208static int __cpuinit set_multi(const struct dmi_system_id *d)
2209{
2210 if (multi)
2211 return 0;
Cyrill Gorcunov6f0aced2009-05-01 23:54:25 +04002212 pr_info("APIC: %s detected, Multi Chassis\n", d->ident);
Yinghai Lue0e42142009-04-26 23:39:38 -07002213 multi = 1;
2214 return 0;
2215}
2216
2217static const __cpuinitconst struct dmi_system_id multi_dmi_table[] = {
2218 {
2219 .callback = set_multi,
2220 .ident = "IBM System Summit2",
2221 .matches = {
2222 DMI_MATCH(DMI_SYS_VENDOR, "IBM"),
2223 DMI_MATCH(DMI_PRODUCT_NAME, "Summit2"),
2224 },
2225 },
2226 {}
2227};
2228
2229static void __cpuinit dmi_check_multi(void)
2230{
2231 if (multi_checked)
2232 return;
2233
2234 dmi_check_system(multi_dmi_table);
2235 multi_checked = 1;
2236}
2237
2238/*
2239 * apic_is_clustered_box() -- Check if we can expect good TSC
2240 *
2241 * Thus far, the major user of this is IBM's Summit2 series:
2242 * Clustered boxes may have unsynced TSC problems if they are
2243 * multi-chassis.
2244 * Use DMI to check them
2245 */
2246__cpuinit int apic_is_clustered_box(void)
2247{
2248 dmi_check_multi();
2249 if (multi)
Ravikiran G Thirumalai1cb68482008-03-20 00:45:08 -07002250 return 1;
2251
Yinghai Lue0e42142009-04-26 23:39:38 -07002252 if (!is_vsmp_box())
2253 return 0;
2254
Linus Torvalds1da177e2005-04-16 15:20:36 -07002255 /*
Yinghai Lue0e42142009-04-26 23:39:38 -07002256 * ScaleMP vSMPowered boxes have one cluster per board and TSCs are
2257 * not guaranteed to be synced between boards
Linus Torvalds1da177e2005-04-16 15:20:36 -07002258 */
Yinghai Lue0e42142009-04-26 23:39:38 -07002259 if (apic_cluster_num() > 1)
2260 return 1;
2261
2262 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263}
Yinghai Luf28c0ae2008-08-24 02:01:49 -07002264#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265
2266/*
Thomas Gleixner0e078e22008-01-30 13:30:20 +01002267 * APIC command line parameters
Linus Torvalds1da177e2005-04-16 15:20:36 -07002268 */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002269static int __init setup_disableapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002270{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002271 disable_apic = 1;
Yinghai Lu9175fc02008-07-21 01:38:14 -07002272 setup_clear_cpu_cap(X86_FEATURE_APIC);
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002273 return 0;
2274}
2275early_param("disableapic", setup_disableapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002277/* same as disableapic, for compatibility */
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002278static int __init setup_nolapic(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002279{
Cyrill Gorcunov789fa732008-08-18 20:46:01 +04002280 return setup_disableapic(arg);
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002281}
Andi Kleen2c8c0e62006-09-26 10:52:32 +02002282early_param("nolapic", setup_nolapic);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002283
Linus Torvalds2e7c2832007-03-23 11:32:31 -07002284static int __init parse_lapic_timer_c2_ok(char *arg)
2285{
2286 local_apic_timer_c2_ok = 1;
2287 return 0;
2288}
2289early_param("lapic_timer_c2_ok", parse_lapic_timer_c2_ok);
2290
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002291static int __init parse_disable_apic_timer(char *arg)
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002292{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002293 disable_apic_timer = 1;
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002294 return 0;
Thomas Gleixner6935d1f2007-07-21 17:10:17 +02002295}
Cyrill Gorcunov36fef092008-08-15 13:51:20 +02002296early_param("noapictimer", parse_disable_apic_timer);
2297
2298static int __init parse_nolapic_timer(char *arg)
2299{
2300 disable_apic_timer = 1;
2301 return 0;
2302}
2303early_param("nolapic_timer", parse_nolapic_timer);
Andi Kleen73dea472006-02-03 21:50:50 +01002304
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002305static int __init apic_set_verbosity(char *arg)
2306{
2307 if (!arg) {
2308#ifdef CONFIG_X86_64
2309 skip_ioapic_setup = 0;
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002310 return 0;
2311#endif
2312 return -EINVAL;
2313 }
2314
2315 if (strcmp("debug", arg) == 0)
2316 apic_verbosity = APIC_DEBUG;
2317 else if (strcmp("verbose", arg) == 0)
2318 apic_verbosity = APIC_VERBOSE;
2319 else {
Cyrill Gorcunovba21ebb2008-11-10 09:16:41 +01002320 pr_warning("APIC Verbosity level %s not recognised"
Cyrill Gorcunov79af9be2008-08-18 20:46:00 +04002321 " use apic=verbose or apic=debug\n", arg);
2322 return -EINVAL;
2323 }
2324
2325 return 0;
2326}
2327early_param("apic", apic_set_verbosity);
2328
Yinghai Lu1e934dd2008-02-22 13:37:26 -08002329static int __init lapic_insert_resource(void)
2330{
2331 if (!apic_phys)
2332 return -1;
2333
2334 /* Put local APIC into the resource map. */
2335 lapic_resource.start = apic_phys;
2336 lapic_resource.end = lapic_resource.start + PAGE_SIZE - 1;
2337 insert_resource(&iomem_resource, &lapic_resource);
2338
2339 return 0;
2340}
2341
2342/*
2343 * need call insert after e820_reserve_resources()
2344 * that is using request_resource
2345 */
2346late_initcall(lapic_insert_resource);