blob: a462d697a690b1df94e38aadb9ee7b07718b9324 [file] [log] [blame]
Ron Rindjunsky1053d352008-05-05 10:22:43 +08001/******************************************************************************
2 *
Wey-Yi Guy901069c2011-04-05 09:42:00 -07003 * Copyright(c) 2003 - 2011 Intel Corporation. All rights reserved.
Ron Rindjunsky1053d352008-05-05 10:22:43 +08004 *
5 * Portions of this file are derived from the ipw3945 project, as well
6 * as portions of the ieee80211 subsystem header files.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of version 2 of the GNU General Public License as
10 * published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program; if not, write to the Free Software Foundation, Inc.,
19 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
20 *
21 * The full GNU General Public License is included in this distribution in the
22 * file called LICENSE.
23 *
24 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080025 * Intel Linux Wireless <ilw@linux.intel.com>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080026 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
27 *
28 *****************************************************************************/
Tomas Winklerfd4abac2008-05-15 13:54:07 +080029#include <linux/etherdevice.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070031#include <linux/sched.h>
Ron Rindjunsky1053d352008-05-05 10:22:43 +080032#include <net/mac80211.h>
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070033
Johannes Berg214d14d2011-05-04 07:50:44 -070034#include "iwl-agn.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080035#include "iwl-dev.h"
36#include "iwl-core.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080037#include "iwl-io.h"
38#include "iwl-helpers.h"
Emmanuel Grumbach253a6342011-07-11 07:39:46 -070039#include "iwl-trans-int-pcie.h"
Ron Rindjunsky1053d352008-05-05 10:22:43 +080040
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030041/**
42 * iwl_trans_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
43 */
44void iwl_trans_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
45 struct iwl_tx_queue *txq,
46 u16 byte_cnt)
47{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070048 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
49 struct iwl_trans *trans = trans(priv);
50 struct iwl_trans_pcie *trans_pcie =
51 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030052 int write_ptr = txq->q.write_ptr;
53 int txq_id = txq->q.id;
54 u8 sec_ctl = 0;
55 u8 sta_id = 0;
56 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
57 __le16 bc_ent;
58
Emmanuel Grumbach105183b2011-08-25 23:11:02 -070059 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
60
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +030061 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
62
63 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
64 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
65
66 switch (sec_ctl & TX_CMD_SEC_MSK) {
67 case TX_CMD_SEC_CCM:
68 len += CCMP_MIC_LEN;
69 break;
70 case TX_CMD_SEC_TKIP:
71 len += TKIP_ICV_LEN;
72 break;
73 case TX_CMD_SEC_WEP:
74 len += WEP_IV_LEN + WEP_ICV_LEN;
75 break;
76 }
77
78 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
79
80 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
81
82 if (write_ptr < TFD_QUEUE_SIZE_BC_DUP)
83 scd_bc_tbl[txq_id].
84 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
85}
86
Tomas Winklerfd4abac2008-05-15 13:54:07 +080087/**
88 * iwl_txq_update_write_ptr - Send new write index to hardware
89 */
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080090void iwl_txq_update_write_ptr(struct iwl_priv *priv, struct iwl_tx_queue *txq)
Tomas Winklerfd4abac2008-05-15 13:54:07 +080091{
92 u32 reg = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080093 int txq_id = txq->q.id;
94
95 if (txq->need_update == 0)
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -080096 return;
Tomas Winklerfd4abac2008-05-15 13:54:07 +080097
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -080098 if (priv->cfg->base_params->shadow_reg_enable) {
99 /* shadow register enabled */
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800100 iwl_write32(priv, HBUS_TARG_WRPTR,
101 txq->q.write_ptr | (txq_id << 8));
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800102 } else {
103 /* if we're trying to save power */
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700104 if (test_bit(STATUS_POWER_PMI, &priv->shrd->status)) {
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800105 /* wake up nic if it's powered down ...
106 * uCode will wake up, and interrupt us again, so next
107 * time we'll skip this part. */
108 reg = iwl_read32(priv, CSR_UCODE_DRV_GP1);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800109
Wey-Yi Guyf81c1f42010-11-10 09:56:50 -0800110 if (reg & CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP) {
111 IWL_DEBUG_INFO(priv,
112 "Tx queue %d requesting wakeup,"
113 " GP1 = 0x%x\n", txq_id, reg);
114 iwl_set_bit(priv, CSR_GP_CNTRL,
115 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
116 return;
117 }
118
119 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
120 txq->q.write_ptr | (txq_id << 8));
121
122 /*
123 * else not in power-save mode,
124 * uCode will never sleep when we're
125 * trying to tx (during RFKILL, we're not trying to tx).
126 */
127 } else
128 iwl_write32(priv, HBUS_TARG_WRPTR,
129 txq->q.write_ptr | (txq_id << 8));
130 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800131 txq->need_update = 0;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800132}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800133
Johannes Berg214d14d2011-05-04 07:50:44 -0700134static inline dma_addr_t iwl_tfd_tb_get_addr(struct iwl_tfd *tfd, u8 idx)
135{
136 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
137
138 dma_addr_t addr = get_unaligned_le32(&tb->lo);
139 if (sizeof(dma_addr_t) > sizeof(u32))
140 addr |=
141 ((dma_addr_t)(le16_to_cpu(tb->hi_n_len) & 0xF) << 16) << 16;
142
143 return addr;
144}
145
146static inline u16 iwl_tfd_tb_get_len(struct iwl_tfd *tfd, u8 idx)
147{
148 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
149
150 return le16_to_cpu(tb->hi_n_len) >> 4;
151}
152
153static inline void iwl_tfd_set_tb(struct iwl_tfd *tfd, u8 idx,
154 dma_addr_t addr, u16 len)
155{
156 struct iwl_tfd_tb *tb = &tfd->tbs[idx];
157 u16 hi_n_len = len << 4;
158
159 put_unaligned_le32(addr, &tb->lo);
160 if (sizeof(dma_addr_t) > sizeof(u32))
161 hi_n_len |= ((addr >> 16) >> 16) & 0xF;
162
163 tb->hi_n_len = cpu_to_le16(hi_n_len);
164
165 tfd->num_tbs = idx + 1;
166}
167
168static inline u8 iwl_tfd_get_num_tbs(struct iwl_tfd *tfd)
169{
170 return tfd->num_tbs & 0x1f;
171}
172
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700173static void iwlagn_unmap_tfd(struct iwl_priv *priv, struct iwl_cmd_meta *meta,
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700174 struct iwl_tfd *tfd, enum dma_data_direction dma_dir)
Johannes Berg214d14d2011-05-04 07:50:44 -0700175{
Johannes Berg214d14d2011-05-04 07:50:44 -0700176 int i;
177 int num_tbs;
178
Johannes Berg214d14d2011-05-04 07:50:44 -0700179 /* Sanity check on number of chunks */
180 num_tbs = iwl_tfd_get_num_tbs(tfd);
181
182 if (num_tbs >= IWL_NUM_OF_TBS) {
183 IWL_ERR(priv, "Too many chunks: %i\n", num_tbs);
184 /* @todo issue fatal error, it is quite serious situation */
185 return;
186 }
187
188 /* Unmap tx_cmd */
189 if (num_tbs)
Emmanuel Grumbachd5934112011-07-11 10:48:51 +0300190 dma_unmap_single(priv->bus->dev,
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700191 dma_unmap_addr(meta, mapping),
192 dma_unmap_len(meta, len),
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700193 DMA_BIDIRECTIONAL);
Johannes Berg214d14d2011-05-04 07:50:44 -0700194
195 /* Unmap chunks, if any. */
196 for (i = 1; i < num_tbs; i++)
Emmanuel Grumbachd5934112011-07-11 10:48:51 +0300197 dma_unmap_single(priv->bus->dev, iwl_tfd_tb_get_addr(tfd, i),
Johannes Berge8154072011-06-27 07:54:49 -0700198 iwl_tfd_tb_get_len(tfd, i), dma_dir);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700199}
200
201/**
202 * iwlagn_txq_free_tfd - Free all chunks referenced by TFD [txq->q.read_ptr]
203 * @priv - driver private data
204 * @txq - tx queue
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700205 * @index - the index of the TFD to be freed
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700206 *
207 * Does NOT advance any TFD circular buffer read/write indexes
208 * Does NOT free the TFD itself (which is within circular buffer)
209 */
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700210void iwlagn_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq,
211 int index)
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700212{
213 struct iwl_tfd *tfd_tmp = txq->tfds;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700214
Johannes Berge8154072011-06-27 07:54:49 -0700215 iwlagn_unmap_tfd(priv, &txq->meta[index], &tfd_tmp[index],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400216 DMA_TO_DEVICE);
Johannes Berg214d14d2011-05-04 07:50:44 -0700217
218 /* free SKB */
219 if (txq->txb) {
220 struct sk_buff *skb;
221
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700222 skb = txq->txb[index].skb;
Johannes Berg214d14d2011-05-04 07:50:44 -0700223
224 /* can be called from irqs-disabled context */
225 if (skb) {
226 dev_kfree_skb_any(skb);
Emmanuel Grumbach1359ca42011-07-08 08:46:10 -0700227 txq->txb[index].skb = NULL;
Johannes Berg214d14d2011-05-04 07:50:44 -0700228 }
229 }
230}
231
232int iwlagn_txq_attach_buf_to_tfd(struct iwl_priv *priv,
233 struct iwl_tx_queue *txq,
234 dma_addr_t addr, u16 len,
Johannes Berg4c42db02011-05-04 07:50:48 -0700235 u8 reset)
Johannes Berg214d14d2011-05-04 07:50:44 -0700236{
237 struct iwl_queue *q;
238 struct iwl_tfd *tfd, *tfd_tmp;
239 u32 num_tbs;
240
241 q = &txq->q;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700242 tfd_tmp = txq->tfds;
Johannes Berg214d14d2011-05-04 07:50:44 -0700243 tfd = &tfd_tmp[q->write_ptr];
244
245 if (reset)
246 memset(tfd, 0, sizeof(*tfd));
247
248 num_tbs = iwl_tfd_get_num_tbs(tfd);
249
250 /* Each TFD can point to a maximum 20 Tx buffers */
251 if (num_tbs >= IWL_NUM_OF_TBS) {
252 IWL_ERR(priv, "Error can not send more than %d chunks\n",
253 IWL_NUM_OF_TBS);
254 return -EINVAL;
255 }
256
257 if (WARN_ON(addr & ~DMA_BIT_MASK(36)))
258 return -EINVAL;
259
260 if (unlikely(addr & ~IWL_TX_DMA_MASK))
261 IWL_ERR(priv, "Unaligned address = %llx\n",
262 (unsigned long long)addr);
263
264 iwl_tfd_set_tb(tfd, num_tbs, addr, len);
265
266 return 0;
267}
268
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800269/*************** DMA-QUEUE-GENERAL-FUNCTIONS *****
270 * DMA services
271 *
272 * Theory of operation
273 *
274 * A Tx or Rx queue resides in host DRAM, and is comprised of a circular buffer
275 * of buffer descriptors, each of which points to one or more data buffers for
276 * the device to read from or fill. Driver and device exchange status of each
277 * queue via "read" and "write" pointers. Driver keeps minimum of 2 empty
278 * entries in each circular buffer, to protect against confusing empty and full
279 * queue states.
280 *
281 * The device reads or writes the data in the queues via the device's several
282 * DMA/FIFO channels. Each queue is mapped to a single DMA channel.
283 *
284 * For Tx queue, there are low mark and high mark limits. If, after queuing
285 * the packet for Tx, free space become < low mark, Tx queue stopped. When
286 * reclaiming packets (on 'tx done IRQ), if free space become > high mark,
287 * Tx queue resumed.
288 *
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800289 ***************************************************/
290
291int iwl_queue_space(const struct iwl_queue *q)
292{
293 int s = q->read_ptr - q->write_ptr;
294
295 if (q->read_ptr > q->write_ptr)
296 s -= q->n_bd;
297
298 if (s <= 0)
299 s += q->n_window;
300 /* keep some reserve to not confuse empty and full situations */
301 s -= 2;
302 if (s < 0)
303 s = 0;
304 return s;
305}
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800306
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800307/**
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800308 * iwl_queue_init - Initialize queue's high/low-water and read/write indexes
309 */
Emmanuel Grumbach02aca582011-06-28 08:58:41 -0700310int iwl_queue_init(struct iwl_priv *priv, struct iwl_queue *q,
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800311 int count, int slots_num, u32 id)
312{
313 q->n_bd = count;
314 q->n_window = slots_num;
315 q->id = id;
316
317 /* count must be power-of-two size, otherwise iwl_queue_inc_wrap
318 * and iwl_queue_dec_wrap are broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700319 if (WARN_ON(!is_power_of_2(count)))
320 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800321
322 /* slots_num must be power-of-two size, otherwise
323 * get_cmd_index is broken. */
Johannes Berg3e41ace2011-04-18 09:12:37 -0700324 if (WARN_ON(!is_power_of_2(slots_num)))
325 return -EINVAL;
Ron Rindjunsky1053d352008-05-05 10:22:43 +0800326
327 q->low_mark = q->n_window / 4;
328 if (q->low_mark < 4)
329 q->low_mark = 4;
330
331 q->high_mark = q->n_window / 8;
332 if (q->high_mark < 2)
333 q->high_mark = 2;
334
335 q->write_ptr = q->read_ptr = 0;
336
337 return 0;
338}
339
Emmanuel Grumbach04e1cab2011-08-25 23:11:01 -0700340static void iwlagn_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300341 struct iwl_tx_queue *txq)
342{
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700343 struct iwlagn_scd_bc_tbl *scd_bc_tbl;
344 struct iwl_trans *trans = trans(priv);
345 struct iwl_trans_pcie *trans_pcie =
346 IWL_TRANS_GET_PCIE_TRANS(trans);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300347 int txq_id = txq->q.id;
348 int read_ptr = txq->q.read_ptr;
349 u8 sta_id = 0;
350 __le16 bc_ent;
351
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700352 scd_bc_tbl = trans_pcie->scd_bc_tbls.addr;
353
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300354 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
355
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700356 if (txq_id != priv->shrd->cmd_queue)
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300357 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
358
359 bc_ent = cpu_to_le16(1 | (sta_id << 12));
360 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
361
362 if (read_ptr < TFD_QUEUE_SIZE_BC_DUP)
363 scd_bc_tbl[txq_id].
364 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
365}
366
367static int iwlagn_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
368 u16 txq_id)
369{
370 u32 tbl_dw_addr;
371 u32 tbl_dw;
372 u16 scd_q2ratid;
373
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700374 struct iwl_trans *trans = trans(priv);
375 struct iwl_trans_pcie *trans_pcie =
376 IWL_TRANS_GET_PCIE_TRANS(trans);
377
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300378 scd_q2ratid = ra_tid & SCD_QUEUE_RA_TID_MAP_RATID_MSK;
379
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700380 tbl_dw_addr = trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300381 SCD_TRANS_TBL_OFFSET_QUEUE(txq_id);
382
383 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
384
385 if (txq_id & 0x1)
386 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
387 else
388 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
389
390 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
391
392 return 0;
393}
394
395static void iwlagn_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
396{
397 /* Simply stop the queue, but don't change any configuration;
398 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
399 iwl_write_prph(priv,
400 SCD_QUEUE_STATUS_BITS(txq_id),
401 (0 << SCD_QUEUE_STTS_REG_POS_ACTIVE)|
402 (1 << SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
403}
404
405void iwl_trans_set_wr_ptrs(struct iwl_priv *priv,
406 int txq_id, u32 index)
407{
408 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
409 (index & 0xff) | (txq_id << 8));
410 iwl_write_prph(priv, SCD_QUEUE_RDPTR(txq_id), index);
411}
412
413void iwl_trans_tx_queue_set_status(struct iwl_priv *priv,
414 struct iwl_tx_queue *txq,
415 int tx_fifo_id, int scd_retry)
416{
417 int txq_id = txq->q.id;
418 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
419
420 iwl_write_prph(priv, SCD_QUEUE_STATUS_BITS(txq_id),
421 (active << SCD_QUEUE_STTS_REG_POS_ACTIVE) |
422 (tx_fifo_id << SCD_QUEUE_STTS_REG_POS_TXF) |
423 (1 << SCD_QUEUE_STTS_REG_POS_WSL) |
424 SCD_QUEUE_STTS_REG_MSK);
425
426 txq->sched_retry = scd_retry;
427
428 IWL_DEBUG_INFO(priv, "%s %s Queue %d on FIFO %d\n",
429 active ? "Activate" : "Deactivate",
430 scd_retry ? "BA" : "AC/CMD", txq_id, tx_fifo_id);
431}
432
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700433void iwl_trans_pcie_txq_agg_setup(struct iwl_priv *priv, int sta_id, int tid,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300434 int frame_limit)
435{
436 int tx_fifo, txq_id, ssn_idx;
437 u16 ra_tid;
438 unsigned long flags;
439 struct iwl_tid_data *tid_data;
440
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700441 struct iwl_trans *trans = trans(priv);
442 struct iwl_trans_pcie *trans_pcie =
443 IWL_TRANS_GET_PCIE_TRANS(trans);
444
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300445 if (WARN_ON(sta_id == IWL_INVALID_STATION))
446 return;
447 if (WARN_ON(tid >= MAX_TID_COUNT))
448 return;
449
Emmanuel Grumbachf39c95e2011-08-25 23:10:47 -0700450 spin_lock_irqsave(&priv->shrd->sta_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300451 tid_data = &priv->stations[sta_id].tid[tid];
452 ssn_idx = SEQ_TO_SN(tid_data->seq_number);
453 txq_id = tid_data->agg.txq_id;
454 tx_fifo = tid_data->agg.tx_fifo;
Emmanuel Grumbachf39c95e2011-08-25 23:10:47 -0700455 spin_unlock_irqrestore(&priv->shrd->sta_lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300456
457 ra_tid = BUILD_RAxTID(sta_id, tid);
458
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700459 spin_lock_irqsave(&priv->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300460
461 /* Stop this Tx queue before configuring it */
462 iwlagn_tx_queue_stop_scheduler(priv, txq_id);
463
464 /* Map receiver-address / traffic-ID to this queue */
465 iwlagn_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
466
467 /* Set this queue as a chain-building queue */
468 iwl_set_bits_prph(priv, SCD_QUEUECHAIN_SEL, (1<<txq_id));
469
470 /* enable aggregations for the queue */
471 iwl_set_bits_prph(priv, SCD_AGGR_SEL, (1<<txq_id));
472
473 /* Place first TFD at index corresponding to start sequence number.
474 * Assumes that ssn_idx is valid (!= 0xFFF) */
475 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
476 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
477 iwl_trans_set_wr_ptrs(priv, txq_id, ssn_idx);
478
479 /* Set up Tx window size and frame limit for this queue */
Emmanuel Grumbach105183b2011-08-25 23:11:02 -0700480 iwl_write_targ_mem(priv, trans_pcie->scd_base_addr +
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300481 SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
482 sizeof(u32),
483 ((frame_limit <<
484 SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
485 SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
486 ((frame_limit <<
487 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
488 SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
489
490 iwl_set_bits_prph(priv, SCD_INTERRUPT_MASK, (1 << txq_id));
491
492 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
493 iwl_trans_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
494
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -0700495 priv->txq[txq_id].sta_id = sta_id;
496 priv->txq[txq_id].tid = tid;
497
Emmanuel Grumbach10b15e62011-08-25 23:10:43 -0700498 spin_unlock_irqrestore(&priv->shrd->lock, flags);
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300499}
500
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -0700501int iwl_trans_pcie_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Emmanuel Grumbach48d42c42011-07-10 10:47:01 +0300502 u16 ssn_idx, u8 tx_fifo)
503{
504 if ((IWLAGN_FIRST_AMPDU_QUEUE > txq_id) ||
505 (IWLAGN_FIRST_AMPDU_QUEUE +
506 priv->cfg->base_params->num_of_ampdu_queues <= txq_id)) {
507 IWL_ERR(priv,
508 "queue number out of range: %d, must be %d to %d\n",
509 txq_id, IWLAGN_FIRST_AMPDU_QUEUE,
510 IWLAGN_FIRST_AMPDU_QUEUE +
511 priv->cfg->base_params->num_of_ampdu_queues - 1);
512 return -EINVAL;
513 }
514
515 iwlagn_tx_queue_stop_scheduler(priv, txq_id);
516
517 iwl_clear_bits_prph(priv, SCD_AGGR_SEL, (1 << txq_id));
518
519 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
520 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
521 /* supposes that ssn_idx is valid (!= 0xFFF) */
522 iwl_trans_set_wr_ptrs(priv, txq_id, ssn_idx);
523
524 iwl_clear_bits_prph(priv, SCD_INTERRUPT_MASK, (1 << txq_id));
525 iwl_txq_ctx_deactivate(priv, txq_id);
526 iwl_trans_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
527
528 return 0;
529}
530
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800531/*************** HOST COMMAND QUEUE FUNCTIONS *****/
532
533/**
534 * iwl_enqueue_hcmd - enqueue a uCode command
535 * @priv: device private data point
536 * @cmd: a point to the ucode command structure
537 *
538 * The function returns < 0 values to indicate the operation is
539 * failed. On success, it turns the index (> 0) of command in the
540 * command queue.
541 */
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700542static int iwl_enqueue_hcmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800543{
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700544 struct iwl_tx_queue *txq = &priv->txq[priv->shrd->cmd_queue];
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800545 struct iwl_queue *q = &txq->q;
Johannes Bergc2acea82009-07-24 11:13:05 -0700546 struct iwl_device_cmd *out_cmd;
547 struct iwl_cmd_meta *out_meta;
Tomas Winklerf3674222008-08-04 16:00:44 +0800548 dma_addr_t phys_addr;
549 unsigned long flags;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800550 u32 idx;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700551 u16 copy_size, cmd_size;
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700552 bool is_ct_kill = false;
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700553 bool had_nocopy = false;
554 int i;
555 u8 *cmd_dest;
556#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
557 const void *trace_bufs[IWL_MAX_CMD_TFDS + 1] = {};
558 int trace_lens[IWL_MAX_CMD_TFDS + 1] = {};
559 int trace_idx;
560#endif
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800561
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700562 if (test_bit(STATUS_FW_ERROR, &priv->shrd->status)) {
Wey-Yi Guy3083d032011-05-06 17:06:44 -0700563 IWL_WARN(priv, "fw recovery, no hcmd send\n");
564 return -EIO;
565 }
566
Wey-Yi Guyeedb6e32011-07-08 08:46:27 -0700567 if ((priv->ucode_owner == IWL_OWNERSHIP_TM) &&
568 !(cmd->flags & CMD_ON_DEMAND)) {
569 IWL_DEBUG_HC(priv, "tm own the uCode, no regular hcmd send\n");
570 return -EIO;
571 }
572
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700573 copy_size = sizeof(out_cmd->hdr);
574 cmd_size = sizeof(out_cmd->hdr);
575
576 /* need one for the header if the first is NOCOPY */
577 BUILD_BUG_ON(IWL_MAX_CMD_TFDS > IWL_NUM_OF_TBS - 1);
578
579 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
580 if (!cmd->len[i])
581 continue;
582 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY) {
583 had_nocopy = true;
584 } else {
585 /* NOCOPY must not be followed by normal! */
586 if (WARN_ON(had_nocopy))
587 return -EINVAL;
588 copy_size += cmd->len[i];
589 }
590 cmd_size += cmd->len[i];
591 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800592
Johannes Berg3e41ace2011-04-18 09:12:37 -0700593 /*
594 * If any of the command structures end up being larger than
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700595 * the TFD_MAX_PAYLOAD_SIZE and they aren't dynamically
596 * allocated into separate TFDs, then we will need to
597 * increase the size of the buffers.
Johannes Berg3e41ace2011-04-18 09:12:37 -0700598 */
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700599 if (WARN_ON(copy_size > TFD_MAX_PAYLOAD_SIZE))
Johannes Berg3e41ace2011-04-18 09:12:37 -0700600 return -EINVAL;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800601
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700602 if (iwl_is_rfkill(priv) || iwl_is_ctkill(priv)) {
Reinette Chatref2f21b42009-10-30 14:36:15 -0700603 IWL_WARN(priv, "Not sending command - %s KILL\n",
604 iwl_is_rfkill(priv) ? "RF" : "CT");
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800605 return -EIO;
606 }
607
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200608 spin_lock_irqsave(&priv->hcmd_lock, flags);
609
Johannes Bergc2acea82009-07-24 11:13:05 -0700610 if (iwl_queue_space(q) < ((cmd->flags & CMD_ASYNC) ? 2 : 1)) {
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200611 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
612
Wey-Yi Guy2d237f72009-11-20 12:05:08 -0800613 IWL_ERR(priv, "No space in command queue\n");
Wey-Yi Guyf42e7662011-04-18 09:30:09 -0700614 is_ct_kill = iwl_check_for_ct_kill(priv);
Wey-Yi Guy0975cc82010-07-31 08:34:07 -0700615 if (!is_ct_kill) {
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700616 IWL_ERR(priv, "Restarting adapter due to queue full\n");
Johannes Berge6494372011-04-05 09:41:58 -0700617 iwlagn_fw_error(priv, false);
Wey-Yi Guy7812b162009-10-02 13:43:58 -0700618 }
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800619 return -ENOSPC;
620 }
621
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700622 idx = get_cmd_index(q, q->write_ptr);
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800623 out_cmd = txq->cmd[idx];
Johannes Bergc2acea82009-07-24 11:13:05 -0700624 out_meta = &txq->meta[idx];
625
Daniel C Halperin8ce73f32009-07-31 14:28:06 -0700626 memset(out_meta, 0, sizeof(*out_meta)); /* re-initialize to NULL */
Johannes Bergc2acea82009-07-24 11:13:05 -0700627 if (cmd->flags & CMD_WANT_SKB)
628 out_meta->source = cmd;
629 if (cmd->flags & CMD_ASYNC)
630 out_meta->callback = cmd->callback;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800631
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700632 /* set up the header */
633
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800634 out_cmd->hdr.cmd = cmd->id;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800635 out_cmd->hdr.flags = 0;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700636 out_cmd->hdr.sequence =
637 cpu_to_le16(QUEUE_TO_SEQ(priv->shrd->cmd_queue) |
638 INDEX_TO_SEQ(q->write_ptr));
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800639
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700640 /* and copy the data that needs to be copied */
641
642 cmd_dest = &out_cmd->cmd.payload[0];
643 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
644 if (!cmd->len[i])
645 continue;
646 if (cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY)
647 break;
648 memcpy(cmd_dest, cmd->data[i], cmd->len[i]);
649 cmd_dest += cmd->len[i];
Esti Kummerded2ae72008-08-04 16:00:45 +0800650 }
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700651
652 IWL_DEBUG_HC(priv, "Sending command %s (#%x), seq: 0x%04X, "
653 "%d bytes at %d[%d]:%d\n",
654 get_cmd_string(out_cmd->hdr.cmd),
655 out_cmd->hdr.cmd,
656 le16_to_cpu(out_cmd->hdr.sequence), cmd_size,
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700657 q->write_ptr, idx, priv->shrd->cmd_queue);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700658
Emmanuel Grumbachd5934112011-07-11 10:48:51 +0300659 phys_addr = dma_map_single(priv->bus->dev, &out_cmd->hdr, copy_size,
Emmanuel Grumbach795414d2011-06-18 08:12:57 -0700660 DMA_BIDIRECTIONAL);
Emmanuel Grumbachd5934112011-07-11 10:48:51 +0300661 if (unlikely(dma_mapping_error(priv->bus->dev, phys_addr))) {
Johannes Berg2c46f722011-04-28 07:27:10 -0700662 idx = -ENOMEM;
663 goto out;
664 }
665
FUJITA Tomonori2e724442010-06-03 14:19:20 +0900666 dma_unmap_addr_set(out_meta, mapping, phys_addr);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700667 dma_unmap_len_set(out_meta, len, copy_size);
668
669 iwlagn_txq_attach_buf_to_tfd(priv, txq, phys_addr, copy_size, 1);
670#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
671 trace_bufs[0] = &out_cmd->hdr;
672 trace_lens[0] = copy_size;
673 trace_idx = 1;
674#endif
675
676 for (i = 0; i < IWL_MAX_CMD_TFDS; i++) {
677 if (!cmd->len[i])
678 continue;
679 if (!(cmd->dataflags[i] & IWL_HCMD_DFL_NOCOPY))
680 continue;
Emmanuel Grumbachd5934112011-07-11 10:48:51 +0300681 phys_addr = dma_map_single(priv->bus->dev, (void *)cmd->data[i],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400682 cmd->len[i], DMA_BIDIRECTIONAL);
Emmanuel Grumbachd5934112011-07-11 10:48:51 +0300683 if (dma_mapping_error(priv->bus->dev, phys_addr)) {
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700684 iwlagn_unmap_tfd(priv, out_meta,
Johannes Berge8154072011-06-27 07:54:49 -0700685 &txq->tfds[q->write_ptr],
John W. Linville3be3fdb2011-06-28 13:53:32 -0400686 DMA_BIDIRECTIONAL);
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700687 idx = -ENOMEM;
688 goto out;
689 }
690
691 iwlagn_txq_attach_buf_to_tfd(priv, txq, phys_addr,
692 cmd->len[i], 0);
693#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
694 trace_bufs[trace_idx] = cmd->data[i];
695 trace_lens[trace_idx] = cmd->len[i];
696 trace_idx++;
697#endif
698 }
Reinette Chatredf833b12009-04-21 10:55:48 -0700699
Emmanuel Grumbachafaf6b52011-07-08 08:46:09 -0700700 out_meta->flags = cmd->flags;
Johannes Berg2c46f722011-04-28 07:27:10 -0700701
702 txq->need_update = 1;
703
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700704 /* check that tracing gets all possible blocks */
705 BUILD_BUG_ON(IWL_MAX_CMD_TFDS + 1 != 3);
706#ifdef CONFIG_IWLWIFI_DEVICE_TRACING
707 trace_iwlwifi_dev_hcmd(priv, cmd->flags,
708 trace_bufs[0], trace_lens[0],
709 trace_bufs[1], trace_lens[1],
710 trace_bufs[2], trace_lens[2]);
711#endif
Reinette Chatredf833b12009-04-21 10:55:48 -0700712
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800713 /* Increment and update queue's write index */
714 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800715 iwl_txq_update_write_ptr(priv, txq);
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800716
Johannes Berg2c46f722011-04-28 07:27:10 -0700717 out:
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800718 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
Abhijeet Kolekar7bfedc52010-02-03 13:47:56 -0800719 return idx;
Tomas Winklerfd4abac2008-05-15 13:54:07 +0800720}
721
Tomas Winkler17b88922008-05-29 16:35:12 +0800722/**
723 * iwl_hcmd_queue_reclaim - Reclaim TX command queue entries already Tx'd
724 *
725 * When FW advances 'R' index, all entries between old and new 'R' index
726 * need to be reclaimed. As result, some free space forms. If there is
727 * enough free space (> low mark), wake the stack that feeds us.
728 */
Daniel Halperin20ba2862011-05-16 21:46:28 -0700729static void iwl_hcmd_queue_reclaim(struct iwl_priv *priv, int txq_id, int idx)
Tomas Winkler17b88922008-05-29 16:35:12 +0800730{
731 struct iwl_tx_queue *txq = &priv->txq[txq_id];
732 struct iwl_queue *q = &txq->q;
733 int nfreed = 0;
734
Tomas Winkler499b1882008-10-14 12:32:48 -0700735 if ((idx >= q->n_bd) || (iwl_queue_used(q, idx) == 0)) {
Daniel Halperin2e5d04d2011-05-27 08:40:28 -0700736 IWL_ERR(priv, "%s: Read index for DMA queue txq id (%d), "
737 "index %d is out of range [0-%d] %d %d.\n", __func__,
738 txq_id, idx, q->n_bd, q->write_ptr, q->read_ptr);
Tomas Winkler17b88922008-05-29 16:35:12 +0800739 return;
740 }
741
Tomas Winkler499b1882008-10-14 12:32:48 -0700742 for (idx = iwl_queue_inc_wrap(idx, q->n_bd); q->read_ptr != idx;
743 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
744
745 if (nfreed++ > 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800746 IWL_ERR(priv, "HCMD skipped: index (%d) %d %d\n", idx,
Tomas Winkler17b88922008-05-29 16:35:12 +0800747 q->write_ptr, q->read_ptr);
Johannes Berge6494372011-04-05 09:41:58 -0700748 iwlagn_fw_error(priv, false);
Tomas Winkler17b88922008-05-29 16:35:12 +0800749 }
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800750
Tomas Winkler17b88922008-05-29 16:35:12 +0800751 }
752}
753
754/**
755 * iwl_tx_cmd_complete - Pull unused buffers off the queue and reclaim them
756 * @rxb: Rx buffer to reclaim
757 *
758 * If an Rx buffer has an async callback associated with it the callback
759 * will be executed. The attached skb (if present) will only be freed
760 * if the callback returns 1
761 */
762void iwl_tx_cmd_complete(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
763{
Zhu Yi2f301222009-10-09 17:19:45 +0800764 struct iwl_rx_packet *pkt = rxb_addr(rxb);
Tomas Winkler17b88922008-05-29 16:35:12 +0800765 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
766 int txq_id = SEQ_TO_QUEUE(sequence);
767 int index = SEQ_TO_INDEX(sequence);
Tomas Winkler17b88922008-05-29 16:35:12 +0800768 int cmd_index;
Johannes Bergc2acea82009-07-24 11:13:05 -0700769 struct iwl_device_cmd *cmd;
770 struct iwl_cmd_meta *meta;
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700771 struct iwl_tx_queue *txq = &priv->txq[priv->shrd->cmd_queue];
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200772 unsigned long flags;
Tomas Winkler17b88922008-05-29 16:35:12 +0800773
774 /* If a Tx command is being handled and it isn't in the actual
775 * command queue then there a command routing bug has been introduced
776 * in the queue management code. */
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700777 if (WARN(txq_id != priv->shrd->cmd_queue,
Johannes Berg13bb9482010-08-23 10:46:33 +0200778 "wrong command queue %d (should be %d), sequence 0x%X readp=%d writep=%d\n",
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -0700779 txq_id, priv->shrd->cmd_queue, sequence,
780 priv->txq[priv->shrd->cmd_queue].q.read_ptr,
781 priv->txq[priv->shrd->cmd_queue].q.write_ptr)) {
Reinette Chatreec741162009-07-24 11:13:08 -0700782 iwl_print_hex_error(priv, pkt, 32);
Johannes Berg55d6a3c2008-09-23 19:18:43 +0200783 return;
Winkler, Tomas01ef9322008-11-07 09:58:45 -0800784 }
Tomas Winkler17b88922008-05-29 16:35:12 +0800785
Johannes Berg4ce7cc22011-05-13 11:57:40 -0700786 cmd_index = get_cmd_index(&txq->q, index);
Zhu Yidd487442010-03-22 02:28:41 -0700787 cmd = txq->cmd[cmd_index];
788 meta = &txq->meta[cmd_index];
Tomas Winkler17b88922008-05-29 16:35:12 +0800789
John W. Linville3be3fdb2011-06-28 13:53:32 -0400790 iwlagn_unmap_tfd(priv, meta, &txq->tfds[index], DMA_BIDIRECTIONAL);
Reinette Chatrec33de622009-10-30 14:36:10 -0700791
Tomas Winkler17b88922008-05-29 16:35:12 +0800792 /* Input error checking is done when commands are added to queue. */
Johannes Bergc2acea82009-07-24 11:13:05 -0700793 if (meta->flags & CMD_WANT_SKB) {
Zhu Yi2f301222009-10-09 17:19:45 +0800794 meta->source->reply_page = (unsigned long)rxb_addr(rxb);
795 rxb->page = NULL;
Stanislaw Gruszka2624e962011-04-20 16:02:58 +0200796 } else if (meta->callback)
797 meta->callback(priv, cmd, pkt);
798
799 spin_lock_irqsave(&priv->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800800
Daniel Halperin20ba2862011-05-16 21:46:28 -0700801 iwl_hcmd_queue_reclaim(priv, txq_id, index);
Tomas Winkler17b88922008-05-29 16:35:12 +0800802
Johannes Bergc2acea82009-07-24 11:13:05 -0700803 if (!(meta->flags & CMD_ASYNC)) {
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700804 clear_bit(STATUS_HCMD_ACTIVE, &priv->shrd->status);
Frans Pop91dd6c22010-03-24 14:19:58 -0700805 IWL_DEBUG_INFO(priv, "Clearing HCMD_ACTIVE for command %s\n",
Reinette Chatred2dfe6d2010-02-18 22:03:04 -0800806 get_cmd_string(cmd->hdr.cmd));
Tomas Winkler17b88922008-05-29 16:35:12 +0800807 wake_up_interruptible(&priv->wait_command_queue);
808 }
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200809
Zhu Yidd487442010-03-22 02:28:41 -0700810 meta->flags = 0;
Stanislaw Gruszka3598e172011-03-31 17:36:26 +0200811
812 spin_unlock_irqrestore(&priv->hcmd_lock, flags);
Tomas Winkler17b88922008-05-29 16:35:12 +0800813}
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700814
815const char *get_cmd_string(u8 cmd)
816{
817 switch (cmd) {
818 IWL_CMD(REPLY_ALIVE);
819 IWL_CMD(REPLY_ERROR);
820 IWL_CMD(REPLY_RXON);
821 IWL_CMD(REPLY_RXON_ASSOC);
822 IWL_CMD(REPLY_QOS_PARAM);
823 IWL_CMD(REPLY_RXON_TIMING);
824 IWL_CMD(REPLY_ADD_STA);
825 IWL_CMD(REPLY_REMOVE_STA);
826 IWL_CMD(REPLY_REMOVE_ALL_STA);
827 IWL_CMD(REPLY_TXFIFO_FLUSH);
828 IWL_CMD(REPLY_WEPKEY);
829 IWL_CMD(REPLY_TX);
830 IWL_CMD(REPLY_LEDS_CMD);
831 IWL_CMD(REPLY_TX_LINK_QUALITY_CMD);
832 IWL_CMD(COEX_PRIORITY_TABLE_CMD);
833 IWL_CMD(COEX_MEDIUM_NOTIFICATION);
834 IWL_CMD(COEX_EVENT_CMD);
835 IWL_CMD(REPLY_QUIET_CMD);
836 IWL_CMD(REPLY_CHANNEL_SWITCH);
837 IWL_CMD(CHANNEL_SWITCH_NOTIFICATION);
838 IWL_CMD(REPLY_SPECTRUM_MEASUREMENT_CMD);
839 IWL_CMD(SPECTRUM_MEASURE_NOTIFICATION);
840 IWL_CMD(POWER_TABLE_CMD);
841 IWL_CMD(PM_SLEEP_NOTIFICATION);
842 IWL_CMD(PM_DEBUG_STATISTIC_NOTIFIC);
843 IWL_CMD(REPLY_SCAN_CMD);
844 IWL_CMD(REPLY_SCAN_ABORT_CMD);
845 IWL_CMD(SCAN_START_NOTIFICATION);
846 IWL_CMD(SCAN_RESULTS_NOTIFICATION);
847 IWL_CMD(SCAN_COMPLETE_NOTIFICATION);
848 IWL_CMD(BEACON_NOTIFICATION);
849 IWL_CMD(REPLY_TX_BEACON);
850 IWL_CMD(WHO_IS_AWAKE_NOTIFICATION);
851 IWL_CMD(QUIET_NOTIFICATION);
852 IWL_CMD(REPLY_TX_PWR_TABLE_CMD);
853 IWL_CMD(MEASURE_ABORT_NOTIFICATION);
854 IWL_CMD(REPLY_BT_CONFIG);
855 IWL_CMD(REPLY_STATISTICS_CMD);
856 IWL_CMD(STATISTICS_NOTIFICATION);
857 IWL_CMD(REPLY_CARD_STATE_CMD);
858 IWL_CMD(CARD_STATE_NOTIFICATION);
859 IWL_CMD(MISSED_BEACONS_NOTIFICATION);
860 IWL_CMD(REPLY_CT_KILL_CONFIG_CMD);
861 IWL_CMD(SENSITIVITY_CMD);
862 IWL_CMD(REPLY_PHY_CALIBRATION_CMD);
863 IWL_CMD(REPLY_RX_PHY_CMD);
864 IWL_CMD(REPLY_RX_MPDU_CMD);
865 IWL_CMD(REPLY_RX);
866 IWL_CMD(REPLY_COMPRESSED_BA);
867 IWL_CMD(CALIBRATION_CFG_CMD);
868 IWL_CMD(CALIBRATION_RES_NOTIFICATION);
869 IWL_CMD(CALIBRATION_COMPLETE_NOTIFICATION);
870 IWL_CMD(REPLY_TX_POWER_DBM_CMD);
871 IWL_CMD(TEMPERATURE_NOTIFICATION);
872 IWL_CMD(TX_ANT_CONFIGURATION_CMD);
873 IWL_CMD(REPLY_BT_COEX_PROFILE_NOTIF);
874 IWL_CMD(REPLY_BT_COEX_PRIO_TABLE);
875 IWL_CMD(REPLY_BT_COEX_PROT_ENV);
876 IWL_CMD(REPLY_WIPAN_PARAMS);
877 IWL_CMD(REPLY_WIPAN_RXON);
878 IWL_CMD(REPLY_WIPAN_RXON_TIMING);
879 IWL_CMD(REPLY_WIPAN_RXON_ASSOC);
880 IWL_CMD(REPLY_WIPAN_QOS_PARAM);
881 IWL_CMD(REPLY_WIPAN_WEPKEY);
882 IWL_CMD(REPLY_WIPAN_P2P_CHANNEL_SWITCH);
883 IWL_CMD(REPLY_WIPAN_NOA_NOTIFICATION);
884 IWL_CMD(REPLY_WIPAN_DEACTIVATION_COMPLETE);
Johannes Bergc8ac61c2011-07-15 13:23:45 -0700885 IWL_CMD(REPLY_WOWLAN_PATTERNS);
886 IWL_CMD(REPLY_WOWLAN_WAKEUP_FILTER);
887 IWL_CMD(REPLY_WOWLAN_TSC_RSC_PARAMS);
888 IWL_CMD(REPLY_WOWLAN_TKIP_PARAMS);
889 IWL_CMD(REPLY_WOWLAN_KEK_KCK_MATERIAL);
890 IWL_CMD(REPLY_WOWLAN_GET_STATUS);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700891 default:
892 return "UNKNOWN";
893
894 }
895}
896
897#define HOST_COMPLETE_TIMEOUT (2 * HZ)
898
899static void iwl_generic_cmd_callback(struct iwl_priv *priv,
900 struct iwl_device_cmd *cmd,
901 struct iwl_rx_packet *pkt)
902{
903 if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
904 IWL_ERR(priv, "Bad return from %s (0x%08X)\n",
905 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
906 return;
907 }
908
909#ifdef CONFIG_IWLWIFI_DEBUG
910 switch (cmd->hdr.cmd) {
911 case REPLY_TX_LINK_QUALITY_CMD:
912 case SENSITIVITY_CMD:
913 IWL_DEBUG_HC_DUMP(priv, "back from %s (0x%08X)\n",
914 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
915 break;
916 default:
917 IWL_DEBUG_HC(priv, "back from %s (0x%08X)\n",
918 get_cmd_string(cmd->hdr.cmd), pkt->hdr.flags);
919 }
920#endif
921}
922
923static int iwl_send_cmd_async(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
924{
925 int ret;
926
927 /* An asynchronous command can not expect an SKB to be set. */
928 if (WARN_ON(cmd->flags & CMD_WANT_SKB))
929 return -EINVAL;
930
931 /* Assign a generic callback if one is not provided */
932 if (!cmd->callback)
933 cmd->callback = iwl_generic_cmd_callback;
934
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700935 if (test_bit(STATUS_EXIT_PENDING, &priv->shrd->status))
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700936 return -EBUSY;
937
938 ret = iwl_enqueue_hcmd(priv, cmd);
939 if (ret < 0) {
940 IWL_ERR(priv, "Error sending %s: enqueue_hcmd failed: %d\n",
941 get_cmd_string(cmd->id), ret);
942 return ret;
943 }
944 return 0;
945}
946
947static int iwl_send_cmd_sync(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
948{
949 int cmd_idx;
950 int ret;
951
Emmanuel Grumbach6ac2f832011-08-25 23:10:44 -0700952 lockdep_assert_held(&priv->shrd->mutex);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700953
954 /* A synchronous command can not have a callback set. */
955 if (WARN_ON(cmd->callback))
956 return -EINVAL;
957
958 IWL_DEBUG_INFO(priv, "Attempting to send sync command %s\n",
959 get_cmd_string(cmd->id));
960
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700961 set_bit(STATUS_HCMD_ACTIVE, &priv->shrd->status);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700962 IWL_DEBUG_INFO(priv, "Setting HCMD_ACTIVE for command %s\n",
963 get_cmd_string(cmd->id));
964
965 cmd_idx = iwl_enqueue_hcmd(priv, cmd);
966 if (cmd_idx < 0) {
967 ret = cmd_idx;
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700968 clear_bit(STATUS_HCMD_ACTIVE, &priv->shrd->status);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700969 IWL_ERR(priv, "Error sending %s: enqueue_hcmd failed: %d\n",
970 get_cmd_string(cmd->id), ret);
971 return ret;
972 }
973
974 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700975 !test_bit(STATUS_HCMD_ACTIVE, &priv->shrd->status),
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700976 HOST_COMPLETE_TIMEOUT);
977 if (!ret) {
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700978 if (test_bit(STATUS_HCMD_ACTIVE, &priv->shrd->status)) {
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700979 IWL_ERR(priv,
980 "Error sending %s: time out after %dms.\n",
981 get_cmd_string(cmd->id),
982 jiffies_to_msecs(HOST_COMPLETE_TIMEOUT));
983
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700984 clear_bit(STATUS_HCMD_ACTIVE, &priv->shrd->status);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700985 IWL_DEBUG_INFO(priv, "Clearing HCMD_ACTIVE for command"
986 "%s\n", get_cmd_string(cmd->id));
987 ret = -ETIMEDOUT;
988 goto cancel;
989 }
990 }
991
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700992 if (test_bit(STATUS_RF_KILL_HW, &priv->shrd->status)) {
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700993 IWL_ERR(priv, "Command %s aborted: RF KILL Switch\n",
994 get_cmd_string(cmd->id));
995 ret = -ECANCELED;
996 goto fail;
997 }
Emmanuel Grumbach63013ae2011-08-25 23:10:42 -0700998 if (test_bit(STATUS_FW_ERROR, &priv->shrd->status)) {
Emmanuel Grumbach253a6342011-07-11 07:39:46 -0700999 IWL_ERR(priv, "Command %s failed: FW Error\n",
1000 get_cmd_string(cmd->id));
1001 ret = -EIO;
1002 goto fail;
1003 }
1004 if ((cmd->flags & CMD_WANT_SKB) && !cmd->reply_page) {
1005 IWL_ERR(priv, "Error: Response NULL in '%s'\n",
1006 get_cmd_string(cmd->id));
1007 ret = -EIO;
1008 goto cancel;
1009 }
1010
1011 return 0;
1012
1013cancel:
1014 if (cmd->flags & CMD_WANT_SKB) {
1015 /*
1016 * Cancel the CMD_WANT_SKB flag for the cmd in the
1017 * TX cmd queue. Otherwise in case the cmd comes
1018 * in later, it will possibly set an invalid
1019 * address (cmd->meta.source).
1020 */
Emmanuel Grumbachcefeaa52011-08-25 23:10:40 -07001021 priv->txq[priv->shrd->cmd_queue].meta[cmd_idx].flags &=
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001022 ~CMD_WANT_SKB;
1023 }
1024fail:
1025 if (cmd->reply_page) {
1026 iwl_free_pages(priv, cmd->reply_page);
1027 cmd->reply_page = 0;
1028 }
1029
1030 return ret;
1031}
1032
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001033int iwl_trans_pcie_send_cmd(struct iwl_priv *priv, struct iwl_host_cmd *cmd)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001034{
1035 if (cmd->flags & CMD_ASYNC)
1036 return iwl_send_cmd_async(priv, cmd);
1037
1038 return iwl_send_cmd_sync(priv, cmd);
1039}
1040
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001041int iwl_trans_pcie_send_cmd_pdu(struct iwl_priv *priv, u8 id, u32 flags,
1042 u16 len, const void *data)
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001043{
1044 struct iwl_host_cmd cmd = {
1045 .id = id,
1046 .len = { len, },
1047 .data = { data, },
1048 .flags = flags,
1049 };
1050
Emmanuel Grumbache6bb4c92011-08-25 23:10:48 -07001051 return iwl_trans_pcie_send_cmd(priv, &cmd);
Emmanuel Grumbach253a6342011-07-11 07:39:46 -07001052}
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001053
1054/* Frees buffers until index _not_ inclusive */
1055void iwl_tx_queue_reclaim(struct iwl_trans *trans, int txq_id, int index,
1056 struct sk_buff_head *skbs)
Emmanuel Grumbacha0eaad72011-08-25 23:11:00 -07001057{
1058 struct iwl_tx_queue *txq = &priv(trans)->txq[txq_id];
1059 struct iwl_queue *q = &txq->q;
1060 struct iwl_tx_info *tx_info;
1061 struct ieee80211_tx_info *info;
1062 int last_to_free;
1063
1064 /*Since we free until index _not_ inclusive, the one before index is
1065 * the last we will free. This one must be used */
1066 last_to_free = iwl_queue_dec_wrap(index, q->n_bd);
1067
1068 if ((index >= q->n_bd) ||
1069 (iwl_queue_used(q, last_to_free) == 0)) {
1070 IWL_ERR(trans, "%s: Read index for DMA queue txq id (%d), "
1071 "last_to_free %d is out of range [0-%d] %d %d.\n",
1072 __func__, txq_id, last_to_free, q->n_bd,
1073 q->write_ptr, q->read_ptr);
1074 return;
1075 }
1076
1077 IWL_DEBUG_TX_REPLY(trans, "reclaim: [%d, %d, %d]\n", txq_id,
1078 q->read_ptr, index);
1079
1080 if (WARN_ON(!skb_queue_empty(skbs)))
1081 return;
1082
1083 for (;
1084 q->read_ptr != index;
1085 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
1086
1087 tx_info = &txq->txb[txq->q.read_ptr];
1088
1089 if (WARN_ON_ONCE(tx_info->skb == NULL))
1090 continue;
1091
1092 info = IEEE80211_SKB_CB(tx_info->skb);
1093 info->driver_data[0] = tx_info->ctx;
1094
1095 __skb_queue_tail(skbs, tx_info->skb);
1096
1097 tx_info->skb = NULL;
1098
1099 iwlagn_txq_inval_byte_cnt_tbl(priv(trans), txq);
1100
1101 iwlagn_txq_free_tfd(priv(trans), txq, txq->q.read_ptr);
1102 }
1103}