blob: 519bb5ce30754c2930c05c0fb6d702fb6d4903f1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#ifndef _ASM_IA64_PCI_H
2#define _ASM_IA64_PCI_H
3
4#include <linux/mm.h>
5#include <linux/slab.h>
6#include <linux/spinlock.h>
7#include <linux/string.h>
8#include <linux/types.h>
9
10#include <asm/io.h>
11#include <asm/scatterlist.h>
Zhang, Yanmin86212352007-02-12 14:12:01 +080012#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070013
14/*
15 * Can be used to override the logic in pci_scan_bus for skipping already-configured bus
16 * numbers - to be used for buggy BIOSes or architectures with incomplete PCI setup by the
17 * loader.
18 */
19#define pcibios_assign_all_busses() 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
21#define PCIBIOS_MIN_IO 0x1000
22#define PCIBIOS_MIN_MEM 0x10000000
23
24void pcibios_config_init(void);
25
26struct pci_dev;
27
28/*
Matthew Wilcox3efe2d82006-10-10 08:01:19 -060029 * PCI_DMA_BUS_IS_PHYS should be set to 1 if there is _necessarily_ a direct
30 * correspondence between device bus addresses and CPU physical addresses.
31 * Platforms with a hardware I/O MMU _must_ turn this off to suppress the
32 * bounce buffer handling code in the block and network device layers.
33 * Platforms with separate bus address spaces _must_ turn this off and provide
34 * a device DMA mapping implementation that takes care of the necessary
Linus Torvalds1da177e2005-04-16 15:20:36 -070035 * address translation.
36 *
Matthew Wilcox3efe2d82006-10-10 08:01:19 -060037 * For now, the ia64 platforms which may have separate/multiple bus address
38 * spaces all have I/O MMUs which support the merging of physically
39 * discontiguous buffers, so we can use that as the sole factor to determine
40 * the setting of PCI_DMA_BUS_IS_PHYS.
Linus Torvalds1da177e2005-04-16 15:20:36 -070041 */
42extern unsigned long ia64_max_iommu_merge_mask;
43#define PCI_DMA_BUS_IS_PHYS (ia64_max_iommu_merge_mask == ~0UL)
44
45static inline void
David Shaohua Lic9c3e452005-04-01 00:07:31 -050046pcibios_penalize_isa_irq (int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -070047{
48 /* We don't do dynamic PCI IRQ allocation */
49}
50
Linus Torvalds1da177e2005-04-16 15:20:36 -070051#include <asm-generic/pci-dma-compat.h>
52
Andrew Mortonbb4a61b2005-06-06 23:07:46 -070053#ifdef CONFIG_PCI
David S. Millere24c2d92005-06-02 12:55:50 -070054static inline void pci_dma_burst_advice(struct pci_dev *pdev,
55 enum pci_dma_burst_strategy *strat,
56 unsigned long *strategy_parameter)
57{
58 unsigned long cacheline_size;
59 u8 byte;
60
61 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
62 if (byte == 0)
63 cacheline_size = 1024;
64 else
65 cacheline_size = (int) byte * 4;
66
67 *strat = PCI_DMA_BURST_MULTIPLE;
68 *strategy_parameter = cacheline_size;
69}
Andrew Mortonbb4a61b2005-06-06 23:07:46 -070070#endif
David S. Millere24c2d92005-06-02 12:55:50 -070071
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define HAVE_PCI_MMAP
73extern int pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
74 enum pci_mmap_state mmap_state, int write_combine);
75#define HAVE_PCI_LEGACY
76extern int pci_mmap_legacy_page_range(struct pci_bus *bus,
Benjamin Herrenschmidtf19aeb12008-10-03 19:49:32 +100077 struct vm_area_struct *vma,
78 enum pci_mmap_state mmap_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -070079
80#define pci_get_legacy_mem platform_pci_get_legacy_mem
81#define pci_legacy_read platform_pci_legacy_read
82#define pci_legacy_write platform_pci_legacy_write
83
84struct pci_window {
85 struct resource resource;
86 u64 offset;
87};
88
89struct pci_controller {
90 void *acpi_handle;
91 void *iommu;
92 int segment;
Christoph Lameter514604c2005-07-07 16:59:00 -070093 int node; /* nearest node with memory or -1 for global allocation */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094
95 unsigned int windows;
96 struct pci_window *window;
97
98 void *platform_data;
99};
100
101#define PCI_CONTROLLER(busdev) ((struct pci_controller *) busdev->sysdata)
102#define pci_domain_nr(busdev) (PCI_CONTROLLER(busdev)->segment)
103
104extern struct pci_ops pci_root_ops;
105
106static inline int pci_proc_domain(struct pci_bus *bus)
107{
108 return (pci_domain_nr(bus) != 0);
109}
110
Bjorn Helgaas10d1cd22012-02-23 20:19:02 -0700111#define ARCH_HAS_GENERIC_PCI_OFFSETS
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Alex Chianga7db5042009-06-22 08:08:07 -0600113static inline struct resource *
114pcibios_select_root(struct pci_dev *pdev, struct resource *res)
115{
116 struct resource *root = NULL;
117
118 if (res->flags & IORESOURCE_IO)
119 root = &ioport_resource;
120 if (res->flags & IORESOURCE_MEM)
121 root = &iomem_resource;
122
123 return root;
124}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125
Bartlomiej Zolnierkiewicz677c0a72007-01-27 13:46:54 +0100126#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
127static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
128{
Zhang, Yanmin86212352007-02-12 14:12:01 +0800129 return channel ? isa_irq_to_vector(15) : isa_irq_to_vector(14);
Bartlomiej Zolnierkiewicz677c0a72007-01-27 13:46:54 +0100130}
131
Suresh Siddhad3f13812011-08-23 17:05:25 -0700132#ifdef CONFIG_INTEL_IOMMU
Fenghua Yu62fdd762008-10-17 12:14:13 -0700133extern void pci_iommu_alloc(void);
134#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135#endif /* _ASM_IA64_PCI_H */