| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * Intel 82443BX/GX (440BX/GX chipset) Memory Controller EDAC kernel | 
 | 3 |  * module (C) 2006 Tim Small | 
 | 4 |  * | 
 | 5 |  * This file may be distributed under the terms of the GNU General | 
 | 6 |  * Public License. | 
 | 7 |  * | 
 | 8 |  * Written by Tim Small <tim@buttersideup.com>, based on work by Linux | 
 | 9 |  * Networx, Thayne Harbaugh, Dan Hollis <goemon at anime dot net> and | 
 | 10 |  * others. | 
 | 11 |  * | 
 | 12 |  * 440GX fix by Jason Uhlenkott <juhlenko@akamai.com>. | 
 | 13 |  * | 
 | 14 |  * Written with reference to 82443BX Host Bridge Datasheet: | 
| Mauro Carvalho Chehab | 084a4fc | 2012-01-27 18:38:08 -0300 | [diff] [blame] | 15 |  * http://download.intel.com/design/chipsets/datashts/29063301.pdf | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 16 |  * references to this document given in []. | 
 | 17 |  * | 
 | 18 |  * This module doesn't support the 440LX, but it may be possible to | 
 | 19 |  * make it do so (the 440LX's register definitions are different, but | 
 | 20 |  * not completely so - I haven't studied them in enough detail to know | 
 | 21 |  * how easy this would be). | 
 | 22 |  */ | 
 | 23 |  | 
 | 24 | #include <linux/module.h> | 
 | 25 | #include <linux/init.h> | 
 | 26 |  | 
 | 27 | #include <linux/pci.h> | 
 | 28 | #include <linux/pci_ids.h> | 
 | 29 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 30 |  | 
| Hitoshi Mitake | c3c52bc | 2008-04-29 01:03:18 -0700 | [diff] [blame] | 31 | #include <linux/edac.h> | 
| Douglas Thompson | 20bcb7a | 2007-07-19 01:49:47 -0700 | [diff] [blame] | 32 | #include "edac_core.h" | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 33 |  | 
 | 34 | #define I82443_REVISION	"0.1" | 
 | 35 |  | 
 | 36 | #define EDAC_MOD_STR    "i82443bxgx_edac" | 
 | 37 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 38 | /* The 82443BX supports SDRAM, or EDO (EDO for mobile only), "Memory | 
 | 39 |  * Size: 8 MB to 512 MB (1GB with Registered DIMMs) with eight memory | 
 | 40 |  * rows" "The 82443BX supports multiple-bit error detection and | 
 | 41 |  * single-bit error correction when ECC mode is enabled and | 
 | 42 |  * single/multi-bit error detection when correction is disabled. | 
 | 43 |  * During writes to the DRAM, the 82443BX generates ECC for the data | 
 | 44 |  * on a QWord basis. Partial QWord writes require a read-modify-write | 
 | 45 |  * cycle when ECC is enabled." | 
 | 46 | */ | 
 | 47 |  | 
 | 48 | /* "Additionally, the 82443BX ensures that the data is corrected in | 
 | 49 |  * main memory so that accumulation of errors is prevented. Another | 
 | 50 |  * error within the same QWord would result in a double-bit error | 
 | 51 |  * which is unrecoverable. This is known as hardware scrubbing since | 
 | 52 |  * it requires no software intervention to correct the data in memory." | 
 | 53 |  */ | 
 | 54 |  | 
 | 55 | /* [Also see page 100 (section 4.3), "DRAM Interface"] | 
 | 56 |  * [Also see page 112 (section 4.6.1.4), ECC] | 
 | 57 |  */ | 
 | 58 |  | 
 | 59 | #define I82443BXGX_NR_CSROWS 8 | 
 | 60 | #define I82443BXGX_NR_CHANS  1 | 
 | 61 | #define I82443BXGX_NR_DIMMS  4 | 
 | 62 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 63 | /* 82443 PCI Device 0 */ | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 64 | #define I82443BXGX_NBXCFG 0x50	/* 32bit register starting at this PCI | 
 | 65 | 				 * config space offset */ | 
 | 66 | #define I82443BXGX_NBXCFG_OFFSET_NON_ECCROW 24	/* Array of bits, zero if | 
 | 67 | 						 * row is non-ECC */ | 
 | 68 | #define I82443BXGX_NBXCFG_OFFSET_DRAM_FREQ 12	/* 2 bits,00=100MHz,10=66 MHz */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 69 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 70 | #define I82443BXGX_NBXCFG_OFFSET_DRAM_INTEGRITY 7	/* 2 bits:       */ | 
 | 71 | #define I82443BXGX_NBXCFG_INTEGRITY_NONE   0x0	/* 00 = Non-ECC */ | 
 | 72 | #define I82443BXGX_NBXCFG_INTEGRITY_EC     0x1	/* 01 = EC (only) */ | 
 | 73 | #define I82443BXGX_NBXCFG_INTEGRITY_ECC    0x2	/* 10 = ECC */ | 
 | 74 | #define I82443BXGX_NBXCFG_INTEGRITY_SCRUB  0x3	/* 11 = ECC + HW Scrub */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 75 |  | 
 | 76 | #define I82443BXGX_NBXCFG_OFFSET_ECC_DIAG_ENABLE  6 | 
 | 77 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 78 | /* 82443 PCI Device 0 */ | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 79 | #define I82443BXGX_EAP   0x80	/* 32bit register starting at this PCI | 
 | 80 | 				 * config space offset, Error Address | 
 | 81 | 				 * Pointer Register */ | 
 | 82 | #define I82443BXGX_EAP_OFFSET_EAP  12	/* High 20 bits of error address */ | 
 | 83 | #define I82443BXGX_EAP_OFFSET_MBE  BIT(1)	/* Err at EAP was multi-bit (W1TC) */ | 
 | 84 | #define I82443BXGX_EAP_OFFSET_SBE  BIT(0)	/* Err at EAP was single-bit (W1TC) */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 85 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 86 | #define I82443BXGX_ERRCMD  0x90	/* 8bit register starting at this PCI | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 87 | 				 * config space offset. */ | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 88 | #define I82443BXGX_ERRCMD_OFFSET_SERR_ON_MBE BIT(1)	/* 1 = enable */ | 
 | 89 | #define I82443BXGX_ERRCMD_OFFSET_SERR_ON_SBE BIT(0)	/* 1 = enable */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 90 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 91 | #define I82443BXGX_ERRSTS  0x91	/* 16bit register starting at this PCI | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 92 | 				 * config space offset. */ | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 93 | #define I82443BXGX_ERRSTS_OFFSET_MBFRE 5	/* 3 bits - first err row multibit */ | 
 | 94 | #define I82443BXGX_ERRSTS_OFFSET_MEF   BIT(4)	/* 1 = MBE occurred */ | 
 | 95 | #define I82443BXGX_ERRSTS_OFFSET_SBFRE 1	/* 3 bits - first err row singlebit */ | 
 | 96 | #define I82443BXGX_ERRSTS_OFFSET_SEF   BIT(0)	/* 1 = SBE occurred */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 97 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 98 | #define I82443BXGX_DRAMC 0x57	/* 8bit register starting at this PCI | 
 | 99 | 				 * config space offset. */ | 
 | 100 | #define I82443BXGX_DRAMC_OFFSET_DT 3	/* 2 bits, DRAM Type */ | 
 | 101 | #define I82443BXGX_DRAMC_DRAM_IS_EDO 0	/* 00 = EDO */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 102 | #define I82443BXGX_DRAMC_DRAM_IS_SDRAM 1	/* 01 = SDRAM */ | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 103 | #define I82443BXGX_DRAMC_DRAM_IS_RSDRAM 2	/* 10 = Registered SDRAM */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 104 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 105 | #define I82443BXGX_DRB 0x60	/* 8x 8bit registers starting at this PCI | 
 | 106 | 				 * config space offset. */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 107 |  | 
 | 108 | /* FIXME - don't poll when ECC disabled? */ | 
 | 109 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 110 | struct i82443bxgx_edacmc_error_info { | 
 | 111 | 	u32 eap; | 
 | 112 | }; | 
 | 113 |  | 
| Dave Jiang | 456a2f9 | 2007-07-19 01:50:10 -0700 | [diff] [blame] | 114 | static struct edac_pci_ctl_info *i82443bxgx_pci; | 
 | 115 |  | 
| Vladislav Bogdanov | 53a2fe5 | 2008-10-15 22:04:26 -0700 | [diff] [blame] | 116 | static struct pci_dev *mci_pdev;	/* init dev: in case that AGP code has | 
 | 117 | 					 * already registered driver | 
 | 118 | 					 */ | 
 | 119 |  | 
 | 120 | static int i82443bxgx_registered = 1; | 
 | 121 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 122 | static void i82443bxgx_edacmc_get_error_info(struct mem_ctl_info *mci, | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 123 | 				struct i82443bxgx_edacmc_error_info | 
 | 124 | 				*info) | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 125 | { | 
 | 126 | 	struct pci_dev *pdev; | 
 | 127 | 	pdev = to_pci_dev(mci->dev); | 
 | 128 | 	pci_read_config_dword(pdev, I82443BXGX_EAP, &info->eap); | 
 | 129 | 	if (info->eap & I82443BXGX_EAP_OFFSET_SBE) | 
 | 130 | 		/* Clear error to allow next error to be reported [p.61] */ | 
 | 131 | 		pci_write_bits32(pdev, I82443BXGX_EAP, | 
 | 132 | 				 I82443BXGX_EAP_OFFSET_SBE, | 
 | 133 | 				 I82443BXGX_EAP_OFFSET_SBE); | 
 | 134 |  | 
 | 135 | 	if (info->eap & I82443BXGX_EAP_OFFSET_MBE) | 
 | 136 | 		/* Clear error to allow next error to be reported [p.61] */ | 
 | 137 | 		pci_write_bits32(pdev, I82443BXGX_EAP, | 
 | 138 | 				 I82443BXGX_EAP_OFFSET_MBE, | 
 | 139 | 				 I82443BXGX_EAP_OFFSET_MBE); | 
 | 140 | } | 
 | 141 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 142 | static int i82443bxgx_edacmc_process_error_info(struct mem_ctl_info *mci, | 
 | 143 | 						struct | 
 | 144 | 						i82443bxgx_edacmc_error_info | 
 | 145 | 						*info, int handle_errors) | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 146 | { | 
 | 147 | 	int error_found = 0; | 
 | 148 | 	u32 eapaddr, page, pageoffset; | 
 | 149 |  | 
 | 150 | 	/* bits 30:12 hold the 4kb block in which the error occurred | 
 | 151 | 	 * [p.61] */ | 
 | 152 | 	eapaddr = (info->eap & 0xfffff000); | 
 | 153 | 	page = eapaddr >> PAGE_SHIFT; | 
 | 154 | 	pageoffset = eapaddr - (page << PAGE_SHIFT); | 
 | 155 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 156 | 	if (info->eap & I82443BXGX_EAP_OFFSET_SBE) { | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 157 | 		error_found = 1; | 
 | 158 | 		if (handle_errors) | 
| Mauro Carvalho Chehab | 40f562b | 2012-04-16 15:10:18 -0300 | [diff] [blame] | 159 | 			edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, | 
 | 160 | 					     page, pageoffset, 0, | 
 | 161 | 					     edac_mc_find_csrow_by_page(mci, page), | 
 | 162 | 					     0, -1, mci->ctl_name, "", NULL); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 163 | 	} | 
 | 164 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 165 | 	if (info->eap & I82443BXGX_EAP_OFFSET_MBE) { | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 166 | 		error_found = 1; | 
 | 167 | 		if (handle_errors) | 
| Mauro Carvalho Chehab | 40f562b | 2012-04-16 15:10:18 -0300 | [diff] [blame] | 168 | 			edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, | 
 | 169 | 					     page, pageoffset, 0, | 
 | 170 | 					     edac_mc_find_csrow_by_page(mci, page), | 
 | 171 | 					     0, -1, mci->ctl_name, "", NULL); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 172 | 	} | 
 | 173 |  | 
 | 174 | 	return error_found; | 
 | 175 | } | 
 | 176 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 177 | static void i82443bxgx_edacmc_check(struct mem_ctl_info *mci) | 
 | 178 | { | 
 | 179 | 	struct i82443bxgx_edacmc_error_info info; | 
 | 180 |  | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 181 | 	debugf1("MC%d: %s: %s()\n", mci->mc_idx, __FILE__, __func__); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 182 | 	i82443bxgx_edacmc_get_error_info(mci, &info); | 
 | 183 | 	i82443bxgx_edacmc_process_error_info(mci, &info, 1); | 
 | 184 | } | 
 | 185 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 186 | static void i82443bxgx_init_csrows(struct mem_ctl_info *mci, | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 187 | 				struct pci_dev *pdev, | 
 | 188 | 				enum edac_type edac_mode, | 
 | 189 | 				enum mem_type mtype) | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 190 | { | 
 | 191 | 	struct csrow_info *csrow; | 
| Mauro Carvalho Chehab | 084a4fc | 2012-01-27 18:38:08 -0300 | [diff] [blame] | 192 | 	struct dimm_info *dimm; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 193 | 	int index; | 
 | 194 | 	u8 drbar, dramc; | 
 | 195 | 	u32 row_base, row_high_limit, row_high_limit_last; | 
 | 196 |  | 
 | 197 | 	pci_read_config_byte(pdev, I82443BXGX_DRAMC, &dramc); | 
 | 198 | 	row_high_limit_last = 0; | 
 | 199 | 	for (index = 0; index < mci->nr_csrows; index++) { | 
 | 200 | 		csrow = &mci->csrows[index]; | 
| Mauro Carvalho Chehab | 084a4fc | 2012-01-27 18:38:08 -0300 | [diff] [blame] | 201 | 		dimm = csrow->channels[0].dimm; | 
 | 202 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 203 | 		pci_read_config_byte(pdev, I82443BXGX_DRB + index, &drbar); | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 204 | 		debugf1("MC%d: %s: %s() Row=%d DRB = %#0x\n", | 
 | 205 | 			mci->mc_idx, __FILE__, __func__, index, drbar); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 206 | 		row_high_limit = ((u32) drbar << 23); | 
 | 207 | 		/* find the DRAM Chip Select Base address and mask */ | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 208 | 		debugf1("MC%d: %s: %s() Row=%d, " | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 209 | 			"Boundary Address=%#0x, Last = %#0x\n", | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 210 | 			mci->mc_idx, __FILE__, __func__, index, row_high_limit, | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 211 | 			row_high_limit_last); | 
 | 212 |  | 
 | 213 | 		/* 440GX goes to 2GB, represented with a DRB of 0. */ | 
 | 214 | 		if (row_high_limit_last && !row_high_limit) | 
 | 215 | 			row_high_limit = 1UL << 31; | 
 | 216 |  | 
 | 217 | 		/* This row is empty [p.49] */ | 
 | 218 | 		if (row_high_limit == row_high_limit_last) | 
 | 219 | 			continue; | 
 | 220 | 		row_base = row_high_limit_last; | 
 | 221 | 		csrow->first_page = row_base >> PAGE_SHIFT; | 
 | 222 | 		csrow->last_page = (row_high_limit >> PAGE_SHIFT) - 1; | 
| Mauro Carvalho Chehab | a895bf8 | 2012-01-28 09:09:38 -0300 | [diff] [blame] | 223 | 		dimm->nr_pages = csrow->last_page - csrow->first_page + 1; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 224 | 		/* EAP reports in 4kilobyte granularity [61] */ | 
| Mauro Carvalho Chehab | 084a4fc | 2012-01-27 18:38:08 -0300 | [diff] [blame] | 225 | 		dimm->grain = 1 << 12; | 
 | 226 | 		dimm->mtype = mtype; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 227 | 		/* I don't think 440BX can tell you device type? FIXME? */ | 
| Mauro Carvalho Chehab | 084a4fc | 2012-01-27 18:38:08 -0300 | [diff] [blame] | 228 | 		dimm->dtype = DEV_UNKNOWN; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 229 | 		/* Mode is global to all rows on 440BX */ | 
| Mauro Carvalho Chehab | 084a4fc | 2012-01-27 18:38:08 -0300 | [diff] [blame] | 230 | 		dimm->edac_mode = edac_mode; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 231 | 		row_high_limit_last = row_high_limit; | 
 | 232 | 	} | 
 | 233 | } | 
 | 234 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 235 | static int i82443bxgx_edacmc_probe1(struct pci_dev *pdev, int dev_idx) | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 236 | { | 
 | 237 | 	struct mem_ctl_info *mci; | 
| Mauro Carvalho Chehab | 40f562b | 2012-04-16 15:10:18 -0300 | [diff] [blame] | 238 | 	struct edac_mc_layer layers[2]; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 239 | 	u8 dramc; | 
 | 240 | 	u32 nbxcfg, ecc_mode; | 
 | 241 | 	enum mem_type mtype; | 
 | 242 | 	enum edac_type edac_mode; | 
 | 243 |  | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 244 | 	debugf0("MC: %s: %s()\n", __FILE__, __func__); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 245 |  | 
 | 246 | 	/* Something is really hosed if PCI config space reads from | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 247 | 	 * the MC aren't working. | 
 | 248 | 	 */ | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 249 | 	if (pci_read_config_dword(pdev, I82443BXGX_NBXCFG, &nbxcfg)) | 
 | 250 | 		return -EIO; | 
 | 251 |  | 
| Mauro Carvalho Chehab | 40f562b | 2012-04-16 15:10:18 -0300 | [diff] [blame] | 252 | 	layers[0].type = EDAC_MC_LAYER_CHIP_SELECT; | 
 | 253 | 	layers[0].size = I82443BXGX_NR_CSROWS; | 
 | 254 | 	layers[0].is_virt_csrow = true; | 
 | 255 | 	layers[1].type = EDAC_MC_LAYER_CHANNEL; | 
 | 256 | 	layers[1].size = I82443BXGX_NR_CHANS; | 
 | 257 | 	layers[1].is_virt_csrow = false; | 
| Mauro Carvalho Chehab | ca0907b | 2012-05-02 14:37:00 -0300 | [diff] [blame] | 258 | 	mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers, 0); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 259 | 	if (mci == NULL) | 
 | 260 | 		return -ENOMEM; | 
 | 261 |  | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 262 | 	debugf0("MC: %s: %s(): mci = %p\n", __FILE__, __func__, mci); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 263 | 	mci->dev = &pdev->dev; | 
 | 264 | 	mci->mtype_cap = MEM_FLAG_EDO | MEM_FLAG_SDR | MEM_FLAG_RDR; | 
 | 265 | 	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED; | 
 | 266 | 	pci_read_config_byte(pdev, I82443BXGX_DRAMC, &dramc); | 
 | 267 | 	switch ((dramc >> I82443BXGX_DRAMC_OFFSET_DT) & (BIT(0) | BIT(1))) { | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 268 | 	case I82443BXGX_DRAMC_DRAM_IS_EDO: | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 269 | 		mtype = MEM_EDO; | 
 | 270 | 		break; | 
 | 271 | 	case I82443BXGX_DRAMC_DRAM_IS_SDRAM: | 
 | 272 | 		mtype = MEM_SDR; | 
 | 273 | 		break; | 
 | 274 | 	case I82443BXGX_DRAMC_DRAM_IS_RSDRAM: | 
 | 275 | 		mtype = MEM_RDR; | 
 | 276 | 		break; | 
 | 277 | 	default: | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 278 | 		debugf0("Unknown/reserved DRAM type value " | 
 | 279 | 			"in DRAMC register!\n"); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 280 | 		mtype = -MEM_UNKNOWN; | 
 | 281 | 	} | 
 | 282 |  | 
 | 283 | 	if ((mtype == MEM_SDR) || (mtype == MEM_RDR)) | 
 | 284 | 		mci->edac_cap = mci->edac_ctl_cap; | 
 | 285 | 	else | 
 | 286 | 		mci->edac_cap = EDAC_FLAG_NONE; | 
 | 287 |  | 
 | 288 | 	mci->scrub_cap = SCRUB_FLAG_HW_SRC; | 
 | 289 | 	pci_read_config_dword(pdev, I82443BXGX_NBXCFG, &nbxcfg); | 
 | 290 | 	ecc_mode = ((nbxcfg >> I82443BXGX_NBXCFG_OFFSET_DRAM_INTEGRITY) & | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 291 | 		(BIT(0) | BIT(1))); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 292 |  | 
 | 293 | 	mci->scrub_mode = (ecc_mode == I82443BXGX_NBXCFG_INTEGRITY_SCRUB) | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 294 | 		? SCRUB_HW_SRC : SCRUB_NONE; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 295 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 296 | 	switch (ecc_mode) { | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 297 | 	case I82443BXGX_NBXCFG_INTEGRITY_NONE: | 
 | 298 | 		edac_mode = EDAC_NONE; | 
 | 299 | 		break; | 
 | 300 | 	case I82443BXGX_NBXCFG_INTEGRITY_EC: | 
 | 301 | 		edac_mode = EDAC_EC; | 
 | 302 | 		break; | 
 | 303 | 	case I82443BXGX_NBXCFG_INTEGRITY_ECC: | 
 | 304 | 	case I82443BXGX_NBXCFG_INTEGRITY_SCRUB: | 
 | 305 | 		edac_mode = EDAC_SECDED; | 
 | 306 | 		break; | 
 | 307 | 	default: | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 308 | 		debugf0("%s(): Unknown/reserved ECC state " | 
 | 309 | 			"in NBXCFG register!\n", __func__); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 310 | 		edac_mode = EDAC_UNKNOWN; | 
 | 311 | 		break; | 
 | 312 | 	} | 
 | 313 |  | 
 | 314 | 	i82443bxgx_init_csrows(mci, pdev, edac_mode, mtype); | 
 | 315 |  | 
 | 316 | 	/* Many BIOSes don't clear error flags on boot, so do this | 
| Lucas De Marchi | 25985ed | 2011-03-30 22:57:33 -0300 | [diff] [blame] | 317 | 	 * here, or we get "phantom" errors occurring at module-load | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 318 | 	 * time. */ | 
 | 319 | 	pci_write_bits32(pdev, I82443BXGX_EAP, | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 320 | 			(I82443BXGX_EAP_OFFSET_SBE | | 
 | 321 | 				I82443BXGX_EAP_OFFSET_MBE), | 
 | 322 | 			(I82443BXGX_EAP_OFFSET_SBE | | 
 | 323 | 				I82443BXGX_EAP_OFFSET_MBE)); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 324 |  | 
 | 325 | 	mci->mod_name = EDAC_MOD_STR; | 
 | 326 | 	mci->mod_ver = I82443_REVISION; | 
 | 327 | 	mci->ctl_name = "I82443BXGX"; | 
| Dave Jiang | c419270 | 2007-07-19 01:49:47 -0700 | [diff] [blame] | 328 | 	mci->dev_name = pci_name(pdev); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 329 | 	mci->edac_check = i82443bxgx_edacmc_check; | 
 | 330 | 	mci->ctl_page_to_phys = NULL; | 
 | 331 |  | 
| Doug Thompson | b8f6f97 | 2007-07-19 01:50:26 -0700 | [diff] [blame] | 332 | 	if (edac_mc_add_mc(mci)) { | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 333 | 		debugf3("%s(): failed edac_mc_add_mc()\n", __func__); | 
 | 334 | 		goto fail; | 
 | 335 | 	} | 
 | 336 |  | 
| Dave Jiang | 456a2f9 | 2007-07-19 01:50:10 -0700 | [diff] [blame] | 337 | 	/* allocating generic PCI control info */ | 
 | 338 | 	i82443bxgx_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR); | 
 | 339 | 	if (!i82443bxgx_pci) { | 
 | 340 | 		printk(KERN_WARNING | 
 | 341 | 			"%s(): Unable to create PCI control\n", | 
 | 342 | 			__func__); | 
 | 343 | 		printk(KERN_WARNING | 
 | 344 | 			"%s(): PCI error report via EDAC not setup\n", | 
 | 345 | 			__func__); | 
 | 346 | 	} | 
 | 347 |  | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 348 | 	debugf3("MC: %s: %s(): success\n", __FILE__, __func__); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 349 | 	return 0; | 
 | 350 |  | 
| Douglas Thompson | 052dfb4 | 2007-07-19 01:50:13 -0700 | [diff] [blame] | 351 | fail: | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 352 | 	edac_mc_free(mci); | 
 | 353 | 	return -ENODEV; | 
 | 354 | } | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 355 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 356 | EXPORT_SYMBOL_GPL(i82443bxgx_edacmc_probe1); | 
 | 357 |  | 
 | 358 | /* returns count (>= 0), or negative on error */ | 
 | 359 | static int __devinit i82443bxgx_edacmc_init_one(struct pci_dev *pdev, | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 360 | 						const struct pci_device_id *ent) | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 361 | { | 
| Vladislav Bogdanov | 53a2fe5 | 2008-10-15 22:04:26 -0700 | [diff] [blame] | 362 | 	int rc; | 
 | 363 |  | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 364 | 	debugf0("MC: %s: %s()\n", __FILE__, __func__); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 365 |  | 
| Roman Fietze | ee6583f | 2010-05-18 14:45:47 +0200 | [diff] [blame] | 366 | 	/* don't need to call pci_enable_device() */ | 
| Vladislav Bogdanov | 53a2fe5 | 2008-10-15 22:04:26 -0700 | [diff] [blame] | 367 | 	rc = i82443bxgx_edacmc_probe1(pdev, ent->driver_data); | 
 | 368 |  | 
 | 369 | 	if (mci_pdev == NULL) | 
 | 370 | 		mci_pdev = pci_dev_get(pdev); | 
 | 371 |  | 
 | 372 | 	return rc; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 373 | } | 
 | 374 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 375 | static void __devexit i82443bxgx_edacmc_remove_one(struct pci_dev *pdev) | 
 | 376 | { | 
 | 377 | 	struct mem_ctl_info *mci; | 
 | 378 |  | 
| Joe Perches | 63ae96b | 2010-05-26 14:44:14 -0700 | [diff] [blame] | 379 | 	debugf0("%s: %s()\n", __FILE__, __func__); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 380 |  | 
| Dave Jiang | 456a2f9 | 2007-07-19 01:50:10 -0700 | [diff] [blame] | 381 | 	if (i82443bxgx_pci) | 
 | 382 | 		edac_pci_release_generic_ctl(i82443bxgx_pci); | 
 | 383 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 384 | 	if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL) | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 385 | 		return; | 
 | 386 |  | 
 | 387 | 	edac_mc_free(mci); | 
 | 388 | } | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 389 |  | 
| Douglas Thompson | 1111660 | 2007-07-19 01:50:07 -0700 | [diff] [blame] | 390 | EXPORT_SYMBOL_GPL(i82443bxgx_edacmc_remove_one); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 391 |  | 
| Lionel Debroux | 36c46f3 | 2012-02-27 07:41:47 +0100 | [diff] [blame] | 392 | static DEFINE_PCI_DEVICE_TABLE(i82443bxgx_pci_tbl) = { | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 393 | 	{PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0)}, | 
 | 394 | 	{PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2)}, | 
 | 395 | 	{PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_0)}, | 
 | 396 | 	{PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443GX_2)}, | 
 | 397 | 	{0,}			/* 0 terminated list. */ | 
 | 398 | }; | 
 | 399 |  | 
 | 400 | MODULE_DEVICE_TABLE(pci, i82443bxgx_pci_tbl); | 
 | 401 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 402 | static struct pci_driver i82443bxgx_edacmc_driver = { | 
 | 403 | 	.name = EDAC_MOD_STR, | 
 | 404 | 	.probe = i82443bxgx_edacmc_init_one, | 
 | 405 | 	.remove = __devexit_p(i82443bxgx_edacmc_remove_one), | 
 | 406 | 	.id_table = i82443bxgx_pci_tbl, | 
 | 407 | }; | 
 | 408 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 409 | static int __init i82443bxgx_edacmc_init(void) | 
 | 410 | { | 
| Vladislav Bogdanov | 53a2fe5 | 2008-10-15 22:04:26 -0700 | [diff] [blame] | 411 | 	int pci_rc; | 
| Hitoshi Mitake | c3c52bc | 2008-04-29 01:03:18 -0700 | [diff] [blame] | 412 |        /* Ensure that the OPSTATE is set correctly for POLL or NMI */ | 
 | 413 |        opstate_init(); | 
 | 414 |  | 
| Vladislav Bogdanov | 53a2fe5 | 2008-10-15 22:04:26 -0700 | [diff] [blame] | 415 | 	pci_rc = pci_register_driver(&i82443bxgx_edacmc_driver); | 
 | 416 | 	if (pci_rc < 0) | 
 | 417 | 		goto fail0; | 
 | 418 |  | 
 | 419 | 	if (mci_pdev == NULL) { | 
 | 420 | 		const struct pci_device_id *id = &i82443bxgx_pci_tbl[0]; | 
 | 421 | 		int i = 0; | 
 | 422 | 		i82443bxgx_registered = 0; | 
 | 423 |  | 
 | 424 | 		while (mci_pdev == NULL && id->vendor != 0) { | 
 | 425 | 			mci_pdev = pci_get_device(id->vendor, | 
 | 426 | 					id->device, NULL); | 
 | 427 | 			i++; | 
 | 428 | 			id = &i82443bxgx_pci_tbl[i]; | 
 | 429 | 		} | 
 | 430 | 		if (!mci_pdev) { | 
 | 431 | 			debugf0("i82443bxgx pci_get_device fail\n"); | 
 | 432 | 			pci_rc = -ENODEV; | 
 | 433 | 			goto fail1; | 
 | 434 | 		} | 
 | 435 |  | 
 | 436 | 		pci_rc = i82443bxgx_edacmc_init_one(mci_pdev, i82443bxgx_pci_tbl); | 
 | 437 |  | 
 | 438 | 		if (pci_rc < 0) { | 
 | 439 | 			debugf0("i82443bxgx init fail\n"); | 
 | 440 | 			pci_rc = -ENODEV; | 
 | 441 | 			goto fail1; | 
 | 442 | 		} | 
 | 443 | 	} | 
 | 444 |  | 
 | 445 | 	return 0; | 
 | 446 |  | 
 | 447 | fail1: | 
 | 448 | 	pci_unregister_driver(&i82443bxgx_edacmc_driver); | 
 | 449 |  | 
 | 450 | fail0: | 
 | 451 | 	if (mci_pdev != NULL) | 
 | 452 | 		pci_dev_put(mci_pdev); | 
 | 453 |  | 
 | 454 | 	return pci_rc; | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 455 | } | 
 | 456 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 457 | static void __exit i82443bxgx_edacmc_exit(void) | 
 | 458 | { | 
 | 459 | 	pci_unregister_driver(&i82443bxgx_edacmc_driver); | 
| Vladislav Bogdanov | 53a2fe5 | 2008-10-15 22:04:26 -0700 | [diff] [blame] | 460 |  | 
 | 461 | 	if (!i82443bxgx_registered) | 
 | 462 | 		i82443bxgx_edacmc_remove_one(mci_pdev); | 
 | 463 |  | 
 | 464 | 	if (mci_pdev) | 
 | 465 | 		pci_dev_put(mci_pdev); | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 466 | } | 
 | 467 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 468 | module_init(i82443bxgx_edacmc_init); | 
 | 469 | module_exit(i82443bxgx_edacmc_exit); | 
 | 470 |  | 
| Tim Small | 5a2c675 | 2007-07-19 01:49:42 -0700 | [diff] [blame] | 471 | MODULE_LICENSE("GPL"); | 
 | 472 | MODULE_AUTHOR("Tim Small <tim@buttersideup.com> - WPAD"); | 
 | 473 | MODULE_DESCRIPTION("EDAC MC support for Intel 82443BX/GX memory controllers"); | 
| Hitoshi Mitake | c3c52bc | 2008-04-29 01:03:18 -0700 | [diff] [blame] | 474 |  | 
 | 475 | module_param(edac_op_state, int, 0444); | 
 | 476 | MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI"); |