| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 1 | /****************************************************************************** | 
|  | 2 | * | 
|  | 3 | * This file is provided under a dual BSD/GPLv2 license.  When using or | 
|  | 4 | * redistributing this file, you may do so under either license. | 
|  | 5 | * | 
|  | 6 | * GPL LICENSE SUMMARY | 
|  | 7 | * | 
| Wey-Yi Guy | fb4961d | 2012-01-06 13:16:33 -0800 | [diff] [blame] | 8 | * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved. | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 9 | * | 
|  | 10 | * This program is free software; you can redistribute it and/or modify | 
|  | 11 | * it under the terms of version 2 of the GNU General Public License as | 
|  | 12 | * published by the Free Software Foundation. | 
|  | 13 | * | 
|  | 14 | * This program is distributed in the hope that it will be useful, but | 
|  | 15 | * WITHOUT ANY WARRANTY; without even the implied warranty of | 
|  | 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU | 
|  | 17 | * General Public License for more details. | 
|  | 18 | * | 
|  | 19 | * You should have received a copy of the GNU General Public License | 
|  | 20 | * along with this program; if not, write to the Free Software | 
|  | 21 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, | 
|  | 22 | * USA | 
|  | 23 | * | 
|  | 24 | * The full GNU General Public License is included in this distribution | 
|  | 25 | * in the file called LICENSE.GPL. | 
|  | 26 | * | 
|  | 27 | * Contact Information: | 
| Winkler, Tomas | 759ef89 | 2008-12-09 11:28:58 -0800 | [diff] [blame] | 28 | *  Intel Linux Wireless <ilw@linux.intel.com> | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 29 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | 
|  | 30 | * | 
|  | 31 | * BSD LICENSE | 
|  | 32 | * | 
| Wey-Yi Guy | fb4961d | 2012-01-06 13:16:33 -0800 | [diff] [blame] | 33 | * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved. | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 34 | * All rights reserved. | 
|  | 35 | * | 
|  | 36 | * Redistribution and use in source and binary forms, with or without | 
|  | 37 | * modification, are permitted provided that the following conditions | 
|  | 38 | * are met: | 
|  | 39 | * | 
|  | 40 | *  * Redistributions of source code must retain the above copyright | 
|  | 41 | *    notice, this list of conditions and the following disclaimer. | 
|  | 42 | *  * Redistributions in binary form must reproduce the above copyright | 
|  | 43 | *    notice, this list of conditions and the following disclaimer in | 
|  | 44 | *    the documentation and/or other materials provided with the | 
|  | 45 | *    distribution. | 
|  | 46 | *  * Neither the name Intel Corporation nor the names of its | 
|  | 47 | *    contributors may be used to endorse or promote products derived | 
|  | 48 | *    from this software without specific prior written permission. | 
|  | 49 | * | 
|  | 50 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS | 
|  | 51 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT | 
|  | 52 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR | 
|  | 53 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT | 
|  | 54 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, | 
|  | 55 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT | 
|  | 56 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, | 
|  | 57 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY | 
|  | 58 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | 
|  | 59 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | 
|  | 60 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | 
|  | 61 | * | 
|  | 62 | *****************************************************************************/ | 
| Tomas Winkler | 65a0667 | 2008-10-15 11:06:23 -0700 | [diff] [blame] | 63 | #ifndef __iwl_csr_h__ | 
|  | 64 | #define __iwl_csr_h__ | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 65 | /* | 
|  | 66 | * CSR (control and status registers) | 
|  | 67 | * | 
|  | 68 | * CSR registers are mapped directly into PCI bus space, and are accessible | 
|  | 69 | * whenever platform supplies power to device, even when device is in | 
|  | 70 | * low power states due to driver-invoked device resets | 
|  | 71 | * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes. | 
|  | 72 | * | 
|  | 73 | * Use iwl_write32() and iwl_read32() family to access these registers; | 
|  | 74 | * these provide simple PCI bus access, without waking up the MAC. | 
|  | 75 | * Do not use iwl_write_direct32() family for these registers; | 
|  | 76 | * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ. | 
|  | 77 | * The MAC (uCode processor, etc.) does not need to be powered up for accessing | 
|  | 78 | * the CSR registers. | 
|  | 79 | * | 
| Reinette Chatre | f8701fe | 2009-12-10 14:37:22 -0800 | [diff] [blame] | 80 | * NOTE:  Device does need to be awake in order to read this memory | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 81 | *        via CSR_EEPROM and CSR_OTP registers | 
|  | 82 | */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 83 | #define CSR_BASE    (0x000) | 
|  | 84 |  | 
|  | 85 | #define CSR_HW_IF_CONFIG_REG    (CSR_BASE+0x000) /* hardware interface config */ | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 86 | #define CSR_INT_COALESCING      (CSR_BASE+0x004) /* accum ints, 32-usec units */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 87 | #define CSR_INT                 (CSR_BASE+0x008) /* host interrupt status/ack */ | 
|  | 88 | #define CSR_INT_MASK            (CSR_BASE+0x00c) /* host interrupt enable */ | 
|  | 89 | #define CSR_FH_INT_STATUS       (CSR_BASE+0x010) /* busmaster int status/ack*/ | 
|  | 90 | #define CSR_GPIO_IN             (CSR_BASE+0x018) /* read external chip pins */ | 
|  | 91 | #define CSR_RESET               (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/ | 
|  | 92 | #define CSR_GP_CNTRL            (CSR_BASE+0x024) | 
|  | 93 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 94 | /* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */ | 
|  | 95 | #define CSR_INT_PERIODIC_REG	(CSR_BASE+0x005) | 
|  | 96 |  | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 97 | /* | 
|  | 98 | * Hardware revision info | 
|  | 99 | * Bit fields: | 
|  | 100 | * 31-8:  Reserved | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 101 | *  7-4:  Type of device:  see CSR_HW_REV_TYPE_xxx definitions | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 102 | *  3-2:  Revision step:  0 = A, 1 = B, 2 = C, 3 = D | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 103 | *  1-0:  "Dash" (-) value, as in A-1, etc. | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 104 | * | 
|  | 105 | * NOTE:  Revision step affects calculation of CCK txpower for 4965. | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 106 | * NOTE:  See also CSR_HW_REV_WA_REG (work-around for bug in 4965). | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 107 | */ | 
|  | 108 | #define CSR_HW_REV              (CSR_BASE+0x028) | 
|  | 109 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 110 | /* | 
|  | 111 | * EEPROM and OTP (one-time-programmable) memory reads | 
|  | 112 | * | 
| Reinette Chatre | f8701fe | 2009-12-10 14:37:22 -0800 | [diff] [blame] | 113 | * NOTE:  Device must be awake, initialized via apm_ops.init(), | 
|  | 114 | *        in order to read. | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 115 | */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 116 | #define CSR_EEPROM_REG          (CSR_BASE+0x02c) | 
|  | 117 | #define CSR_EEPROM_GP           (CSR_BASE+0x030) | 
| Wey-Yi Guy | 0848e29 | 2009-05-22 11:01:46 -0700 | [diff] [blame] | 118 | #define CSR_OTP_GP_REG   	(CSR_BASE+0x034) | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 119 |  | 
| Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 120 | #define CSR_GIO_REG		(CSR_BASE+0x03C) | 
| Wey-Yi Guy | 65b7998 | 2009-07-31 14:28:07 -0700 | [diff] [blame] | 121 | #define CSR_GP_UCODE_REG	(CSR_BASE+0x048) | 
|  | 122 | #define CSR_GP_DRIVER_REG	(CSR_BASE+0x050) | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 123 |  | 
|  | 124 | /* | 
|  | 125 | * UCODE-DRIVER GP (general purpose) mailbox registers. | 
|  | 126 | * SET/CLR registers set/clear bit(s) if "1" is written. | 
|  | 127 | */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 128 | #define CSR_UCODE_DRV_GP1       (CSR_BASE+0x054) | 
|  | 129 | #define CSR_UCODE_DRV_GP1_SET   (CSR_BASE+0x058) | 
|  | 130 | #define CSR_UCODE_DRV_GP1_CLR   (CSR_BASE+0x05c) | 
|  | 131 | #define CSR_UCODE_DRV_GP2       (CSR_BASE+0x060) | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 132 |  | 
| Mohamed Abbas | ab53d8a | 2008-03-25 16:33:36 -0700 | [diff] [blame] | 133 | #define CSR_LED_REG             (CSR_BASE+0x094) | 
| Mohamed Abbas | ef850d7 | 2009-05-22 11:01:50 -0700 | [diff] [blame] | 134 | #define CSR_DRAM_INT_TBL_REG	(CSR_BASE+0x0A0) | 
| Wey-Yi Guy | f81c1f4 | 2010-11-10 09:56:50 -0800 | [diff] [blame] | 135 | #define CSR_MAC_SHADOW_REG_CTRL	(CSR_BASE+0x0A8) /* 6000 and up */ | 
|  | 136 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 137 |  | 
|  | 138 | /* GIO Chicken Bits (PCI Express bus link power management) */ | 
| Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 139 | #define CSR_GIO_CHICKEN_BITS    (CSR_BASE+0x100) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 140 |  | 
| Tomas Winkler | a693f18 | 2008-04-17 16:03:38 -0700 | [diff] [blame] | 141 | /* Analog phase-lock-loop configuration  */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 142 | #define CSR_ANA_PLL_CFG         (CSR_BASE+0x20c) | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 143 |  | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 144 | /* | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 145 | * CSR Hardware Revision Workaround Register.  Indicates hardware rev; | 
|  | 146 | * "step" determines CCK backoff for txpower calculation.  Used for 4965 only. | 
|  | 147 | * See also CSR_HW_REV register. | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 148 | * Bit fields: | 
|  | 149 | *  3-2:  0 = A, 1 = B, 2 = C, 3 = D step | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 150 | *  1-0:  "Dash" (-) value, as in C-1, etc. | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 151 | */ | 
| Wey-Yi Guy | 32004ee | 2009-10-16 14:25:56 -0700 | [diff] [blame] | 152 | #define CSR_HW_REV_WA_REG		(CSR_BASE+0x22C) | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 153 |  | 
| Wey-Yi Guy | 32004ee | 2009-10-16 14:25:56 -0700 | [diff] [blame] | 154 | #define CSR_DBG_HPET_MEM_REG		(CSR_BASE+0x240) | 
|  | 155 | #define CSR_DBG_LINK_PWR_MGMT_REG	(CSR_BASE+0x250) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 156 |  | 
|  | 157 | /* Bits for CSR_HW_IF_CONFIG_REG */ | 
| Tomas Winkler | a395b92 | 2008-04-24 11:55:19 -0700 | [diff] [blame] | 158 | #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER	(0x00000C00) | 
|  | 159 | #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI 	(0x00000100) | 
|  | 160 | #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI	(0x00000200) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 161 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 162 | #define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A	(0x00080000) | 
|  | 163 | #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM	(0x00200000) | 
|  | 164 | #define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY	(0x00400000) /* PCI_OWN_SEM */ | 
|  | 165 | #define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */ | 
|  | 166 | #define CSR_HW_IF_CONFIG_REG_PREPARE		  (0x08000000) /* WAKE_ME */ | 
| Tomas Winkler | 4c43e0d | 2008-08-04 16:00:39 +0800 | [diff] [blame] | 167 |  | 
| Ben Cahill | 74ba67e | 2009-11-20 12:04:53 -0800 | [diff] [blame] | 168 | #define CSR_INT_PERIODIC_DIS			(0x00) /* disable periodic int*/ | 
|  | 169 | #define CSR_INT_PERIODIC_ENA			(0xFF) /* 255*32 usec ~ 8 msec*/ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 170 |  | 
|  | 171 | /* interrupt flags in INTA, set by uCode or hardware (e.g. dma), | 
|  | 172 | * acknowledged (reset) by host writing "1" to flagged bits. */ | 
|  | 173 | #define CSR_INT_BIT_FH_RX        (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */ | 
|  | 174 | #define CSR_INT_BIT_HW_ERR       (1 << 29) /* DMA hardware error FH_INT[31] */ | 
| Mohamed Abbas | 40cefda | 2009-05-22 11:01:52 -0700 | [diff] [blame] | 175 | #define CSR_INT_BIT_RX_PERIODIC	 (1 << 28) /* Rx periodic */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 176 | #define CSR_INT_BIT_FH_TX        (1 << 27) /* Tx DMA FH_INT[1:0] */ | 
|  | 177 | #define CSR_INT_BIT_SCD          (1 << 26) /* TXQ pointer advanced */ | 
|  | 178 | #define CSR_INT_BIT_SW_ERR       (1 << 25) /* uCode error */ | 
|  | 179 | #define CSR_INT_BIT_RF_KILL      (1 << 7)  /* HW RFKILL switch GP_CNTRL[27] toggled */ | 
|  | 180 | #define CSR_INT_BIT_CT_KILL      (1 << 6)  /* Critical temp (chip too hot) rfkill */ | 
| Wey-Yi Guy | f7d046f | 2011-03-22 08:05:37 -0700 | [diff] [blame] | 181 | #define CSR_INT_BIT_SW_RX        (1 << 3)  /* Rx, command responses */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 182 | #define CSR_INT_BIT_WAKEUP       (1 << 1)  /* NIC controller waking up (pwr mgmt) */ | 
|  | 183 | #define CSR_INT_BIT_ALIVE        (1 << 0)  /* uCode interrupts once it initializes */ | 
|  | 184 |  | 
|  | 185 | #define CSR_INI_SET_MASK	(CSR_INT_BIT_FH_RX   | \ | 
|  | 186 | CSR_INT_BIT_HW_ERR  | \ | 
|  | 187 | CSR_INT_BIT_FH_TX   | \ | 
|  | 188 | CSR_INT_BIT_SW_ERR  | \ | 
|  | 189 | CSR_INT_BIT_RF_KILL | \ | 
|  | 190 | CSR_INT_BIT_SW_RX   | \ | 
|  | 191 | CSR_INT_BIT_WAKEUP  | \ | 
|  | 192 | CSR_INT_BIT_ALIVE) | 
|  | 193 |  | 
|  | 194 | /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */ | 
|  | 195 | #define CSR_FH_INT_BIT_ERR       (1 << 31) /* Error */ | 
|  | 196 | #define CSR_FH_INT_BIT_HI_PRIOR  (1 << 30) /* High priority Rx, bypass coalescing */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 197 | #define CSR_FH_INT_BIT_RX_CHNL1  (1 << 17) /* Rx channel 1 */ | 
|  | 198 | #define CSR_FH_INT_BIT_RX_CHNL0  (1 << 16) /* Rx channel 0 */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 199 | #define CSR_FH_INT_BIT_TX_CHNL1  (1 << 1)  /* Tx channel 1 */ | 
|  | 200 | #define CSR_FH_INT_BIT_TX_CHNL0  (1 << 0)  /* Tx channel 0 */ | 
|  | 201 |  | 
| Wey-Yi Guy | f7d046f | 2011-03-22 08:05:37 -0700 | [diff] [blame] | 202 | #define CSR_FH_INT_RX_MASK	(CSR_FH_INT_BIT_HI_PRIOR | \ | 
|  | 203 | CSR_FH_INT_BIT_RX_CHNL1 | \ | 
|  | 204 | CSR_FH_INT_BIT_RX_CHNL0) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 205 |  | 
| Wey-Yi Guy | f7d046f | 2011-03-22 08:05:37 -0700 | [diff] [blame] | 206 | #define CSR_FH_INT_TX_MASK	(CSR_FH_INT_BIT_TX_CHNL1 | \ | 
|  | 207 | CSR_FH_INT_BIT_TX_CHNL0) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 208 |  | 
| Tomas Winkler | 6f4083a | 2008-04-16 16:34:49 -0700 | [diff] [blame] | 209 | /* GPIO */ | 
|  | 210 | #define CSR_GPIO_IN_BIT_AUX_POWER                   (0x00000200) | 
|  | 211 | #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC                (0x00000000) | 
|  | 212 | #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC               (0x00000200) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 213 |  | 
|  | 214 | /* RESET */ | 
|  | 215 | #define CSR_RESET_REG_FLAG_NEVO_RESET                (0x00000001) | 
|  | 216 | #define CSR_RESET_REG_FLAG_FORCE_NMI                 (0x00000002) | 
|  | 217 | #define CSR_RESET_REG_FLAG_SW_RESET                  (0x00000080) | 
|  | 218 | #define CSR_RESET_REG_FLAG_MASTER_DISABLED           (0x00000100) | 
|  | 219 | #define CSR_RESET_REG_FLAG_STOP_MASTER               (0x00000200) | 
| Wey-Yi Guy | 32004ee | 2009-10-16 14:25:56 -0700 | [diff] [blame] | 220 | #define CSR_RESET_LINK_PWR_MGMT_DISABLED             (0x80000000) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 221 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 222 | /* | 
|  | 223 | * GP (general purpose) CONTROL REGISTER | 
|  | 224 | * Bit fields: | 
|  | 225 | *    27:  HW_RF_KILL_SW | 
|  | 226 | *         Indicates state of (platform's) hardware RF-Kill switch | 
|  | 227 | * 26-24:  POWER_SAVE_TYPE | 
|  | 228 | *         Indicates current power-saving mode: | 
|  | 229 | *         000 -- No power saving | 
|  | 230 | *         001 -- MAC power-down | 
|  | 231 | *         010 -- PHY (radio) power-down | 
|  | 232 | *         011 -- Error | 
|  | 233 | *   9-6:  SYS_CONFIG | 
|  | 234 | *         Indicates current system configuration, reflecting pins on chip | 
|  | 235 | *         as forced high/low by device circuit board. | 
|  | 236 | *     4:  GOING_TO_SLEEP | 
|  | 237 | *         Indicates MAC is entering a power-saving sleep power-down. | 
|  | 238 | *         Not a good time to access device-internal resources. | 
|  | 239 | *     3:  MAC_ACCESS_REQ | 
|  | 240 | *         Host sets this to request and maintain MAC wakeup, to allow host | 
|  | 241 | *         access to device-internal resources.  Host must wait for | 
|  | 242 | *         MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR | 
|  | 243 | *         device registers. | 
|  | 244 | *     2:  INIT_DONE | 
|  | 245 | *         Host sets this to put device into fully operational D0 power mode. | 
|  | 246 | *         Host resets this after SW_RESET to put device into low power mode. | 
|  | 247 | *     0:  MAC_CLOCK_READY | 
|  | 248 | *         Indicates MAC (ucode processor, etc.) is powered up and can run. | 
|  | 249 | *         Internal resources are accessible. | 
|  | 250 | *         NOTE:  This does not indicate that the processor is actually running. | 
| Wey-Yi Guy | f7d046f | 2011-03-22 08:05:37 -0700 | [diff] [blame] | 251 | *         NOTE:  This does not indicate that device has completed | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 252 | *                init or post-power-down restore of internal SRAM memory. | 
|  | 253 | *                Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that | 
|  | 254 | *                SRAM is restored and uCode is in normal operation mode. | 
|  | 255 | *                Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and | 
|  | 256 | *                do not need to save/restore it. | 
|  | 257 | *         NOTE:  After device reset, this bit remains "0" until host sets | 
|  | 258 | *                INIT_DONE | 
|  | 259 | */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 260 | #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY        (0x00000001) | 
|  | 261 | #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE              (0x00000004) | 
|  | 262 | #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ         (0x00000008) | 
|  | 263 | #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP         (0x00000010) | 
|  | 264 |  | 
|  | 265 | #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN           (0x00000001) | 
|  | 266 |  | 
|  | 267 | #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE         (0x07000000) | 
|  | 268 | #define CSR_GP_CNTRL_REG_FLAG_MAC_POWER_SAVE         (0x04000000) | 
|  | 269 | #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW          (0x08000000) | 
|  | 270 |  | 
|  | 271 |  | 
| Tomas Winkler | b661c81 | 2008-04-23 17:14:54 -0700 | [diff] [blame] | 272 | /* HW REV */ | 
| Wey-Yi Guy | fcdf1f7 | 2011-01-10 14:34:38 -0800 | [diff] [blame] | 273 | #define CSR_HW_REV_TYPE_MSK            (0x00001F0) | 
| Tomas Winkler | fcf623d | 2008-04-24 11:55:32 -0700 | [diff] [blame] | 274 | #define CSR_HW_REV_TYPE_5300           (0x0000020) | 
|  | 275 | #define CSR_HW_REV_TYPE_5350           (0x0000030) | 
|  | 276 | #define CSR_HW_REV_TYPE_5100           (0x0000050) | 
|  | 277 | #define CSR_HW_REV_TYPE_5150           (0x0000040) | 
| Jay Sternberg | 77dcb6a | 2009-03-06 13:52:55 -0800 | [diff] [blame] | 278 | #define CSR_HW_REV_TYPE_1000           (0x0000060) | 
| Jay Sternberg | 2264596 | 2009-01-29 11:09:11 -0800 | [diff] [blame] | 279 | #define CSR_HW_REV_TYPE_6x00           (0x0000070) | 
|  | 280 | #define CSR_HW_REV_TYPE_6x50           (0x0000080) | 
| Wey-Yi Guy | 14a7576 | 2011-01-10 14:24:28 -0800 | [diff] [blame] | 281 | #define CSR_HW_REV_TYPE_6150           (0x0000084) | 
|  | 282 | #define CSR_HW_REV_TYPE_6x05	       (0x00000B0) | 
|  | 283 | #define CSR_HW_REV_TYPE_6x30	       CSR_HW_REV_TYPE_6x05 | 
| Wey-Yi Guy | fcdf1f7 | 2011-01-10 14:34:38 -0800 | [diff] [blame] | 284 | #define CSR_HW_REV_TYPE_6x35	       CSR_HW_REV_TYPE_6x05 | 
|  | 285 | #define CSR_HW_REV_TYPE_2x30	       (0x00000C0) | 
|  | 286 | #define CSR_HW_REV_TYPE_2x00	       (0x0000100) | 
| Wey-Yi Guy | 8c3d116 | 2011-10-14 12:54:45 -0700 | [diff] [blame] | 287 | #define CSR_HW_REV_TYPE_105	       (0x0000110) | 
|  | 288 | #define CSR_HW_REV_TYPE_135	       (0x0000120) | 
| Wey-Yi Guy | fcdf1f7 | 2011-01-10 14:34:38 -0800 | [diff] [blame] | 289 | #define CSR_HW_REV_TYPE_NONE           (0x00001F0) | 
| Tomas Winkler | b661c81 | 2008-04-23 17:14:54 -0700 | [diff] [blame] | 290 |  | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 291 | /* EEPROM REG */ | 
|  | 292 | #define CSR_EEPROM_REG_READ_VALID_MSK	(0x00000001) | 
|  | 293 | #define CSR_EEPROM_REG_BIT_CMD		(0x00000002) | 
| Zhu, Yi | 3d5717a | 2008-12-11 10:33:36 -0800 | [diff] [blame] | 294 | #define CSR_EEPROM_REG_MSK_ADDR		(0x0000FFFC) | 
|  | 295 | #define CSR_EEPROM_REG_MSK_DATA		(0xFFFF0000) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 296 |  | 
|  | 297 | /* EEPROM GP */ | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 298 | #define CSR_EEPROM_GP_VALID_MSK		(0x00000007) /* signature */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 299 | #define CSR_EEPROM_GP_IF_OWNER_MSK	(0x00000180) | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 300 | #define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP	(0x00000000) | 
|  | 301 | #define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP		(0x00000001) | 
|  | 302 | #define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K		(0x00000002) | 
|  | 303 | #define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K		(0x00000004) | 
|  | 304 |  | 
|  | 305 | /* One-time-programmable memory general purpose reg */ | 
| Wey-Yi Guy | 0848e29 | 2009-05-22 11:01:46 -0700 | [diff] [blame] | 306 | #define CSR_OTP_GP_REG_DEVICE_SELECT	(0x00010000) /* 0 - EEPROM, 1 - OTP */ | 
|  | 307 | #define CSR_OTP_GP_REG_OTP_ACCESS_MODE	(0x00020000) /* 0 - absolute, 1 - relative */ | 
|  | 308 | #define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK          (0x00100000) /* bit 20 */ | 
|  | 309 | #define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK        (0x00200000) /* bit 21 */ | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 310 |  | 
|  | 311 | /* GP REG */ | 
| Wey-Yi Guy | c09430a | 2009-10-16 14:25:50 -0700 | [diff] [blame] | 312 | #define CSR_GP_REG_POWER_SAVE_STATUS_MSK            (0x03000000) /* bit 24/25 */ | 
|  | 313 | #define CSR_GP_REG_NO_POWER_SAVE            (0x00000000) | 
|  | 314 | #define CSR_GP_REG_MAC_POWER_SAVE           (0x01000000) | 
|  | 315 | #define CSR_GP_REG_PHY_POWER_SAVE           (0x02000000) | 
|  | 316 | #define CSR_GP_REG_POWER_SAVE_ERROR         (0x03000000) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 317 |  | 
| Wey-Yi Guy | f41bb89 | 2009-10-02 13:44:06 -0700 | [diff] [blame] | 318 |  | 
| Tomas Winkler | 8f06189 | 2008-05-29 16:34:56 +0800 | [diff] [blame] | 319 | /* CSR GIO */ | 
|  | 320 | #define CSR_GIO_REG_VAL_L0S_ENABLED	(0x00000002) | 
|  | 321 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 322 | /* | 
|  | 323 | * UCODE-DRIVER GP (general purpose) mailbox register 1 | 
|  | 324 | * Host driver and uCode write and/or read this register to communicate with | 
|  | 325 | * each other. | 
|  | 326 | * Bit fields: | 
|  | 327 | *     4:  UCODE_DISABLE | 
|  | 328 | *         Host sets this to request permanent halt of uCode, same as | 
|  | 329 | *         sending CARD_STATE command with "halt" bit set. | 
|  | 330 | *     3:  CT_KILL_EXIT | 
|  | 331 | *         Host sets this to request exit from CT_KILL state, i.e. host thinks | 
|  | 332 | *         device temperature is low enough to continue normal operation. | 
|  | 333 | *     2:  CMD_BLOCKED | 
|  | 334 | *         Host sets this during RF KILL power-down sequence (HW, SW, CT KILL) | 
|  | 335 | *         to release uCode to clear all Tx and command queues, enter | 
|  | 336 | *         unassociated mode, and power down. | 
|  | 337 | *         NOTE:  Some devices also use HBUS_TARG_MBX_C register for this bit. | 
|  | 338 | *     1:  SW_BIT_RFKILL | 
|  | 339 | *         Host sets this when issuing CARD_STATE command to request | 
|  | 340 | *         device sleep. | 
|  | 341 | *     0:  MAC_SLEEP | 
|  | 342 | *         uCode sets this when preparing a power-saving power-down. | 
|  | 343 | *         uCode resets this when power-up is complete and SRAM is sane. | 
| Wey-Yi Guy | f7d046f | 2011-03-22 08:05:37 -0700 | [diff] [blame] | 344 | *         NOTE:  device saves internal SRAM data to host when powering down, | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 345 | *                and must restore this data after powering back up. | 
|  | 346 | *                MAC_SLEEP is the best indication that restore is complete. | 
|  | 347 | *                Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and | 
|  | 348 | *                do not need to save/restore it. | 
|  | 349 | */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 350 | #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP             (0x00000001) | 
|  | 351 | #define CSR_UCODE_SW_BIT_RFKILL                     (0x00000002) | 
|  | 352 | #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED           (0x00000004) | 
|  | 353 | #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT      (0x00000008) | 
| Johannes Berg | c8ac61c | 2011-07-15 13:23:45 -0700 | [diff] [blame] | 354 | #define CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE       (0x00000020) | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 355 |  | 
| Wey-Yi Guy | 65b7998 | 2009-07-31 14:28:07 -0700 | [diff] [blame] | 356 | /* GP Driver */ | 
|  | 357 | #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK	    (0x00000003) | 
|  | 358 | #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB	    (0x00000000) | 
|  | 359 | #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB	    (0x00000001) | 
|  | 360 | #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA	    (0x00000002) | 
| Shanyu Zhao | 02796d7 | 2010-09-14 16:23:42 -0700 | [diff] [blame] | 361 | #define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6	    (0x00000004) | 
|  | 362 | #define CSR_GP_DRIVER_REG_BIT_6050_1x2		    (0x00000008) | 
| Wey-Yi Guy | 65b7998 | 2009-07-31 14:28:07 -0700 | [diff] [blame] | 363 |  | 
| Wey-Yi Guy | 52e6b85 | 2011-01-18 08:58:48 -0800 | [diff] [blame] | 364 | #define CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER	    (0x00000080) | 
|  | 365 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 366 | /* GIO Chicken Bits (PCI Express bus link power management) */ | 
| Tomas Winkler | 6f83eaa | 2008-03-04 18:09:28 -0800 | [diff] [blame] | 367 | #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX  (0x00800000) | 
|  | 368 | #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER  (0x20000000) | 
|  | 369 |  | 
| Mohamed Abbas | ab53d8a | 2008-03-25 16:33:36 -0700 | [diff] [blame] | 370 | /* LED */ | 
|  | 371 | #define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF) | 
|  | 372 | #define CSR_LED_REG_TRUN_ON (0x78) | 
|  | 373 | #define CSR_LED_REG_TRUN_OFF (0x38) | 
|  | 374 |  | 
| Tomas Winkler | a693f18 | 2008-04-17 16:03:38 -0700 | [diff] [blame] | 375 | /* ANA_PLL */ | 
| Tomas Winkler | a693f18 | 2008-04-17 16:03:38 -0700 | [diff] [blame] | 376 | #define CSR50_ANA_PLL_CFG_VAL        (0x00880300) | 
|  | 377 |  | 
| Tomas Winkler | 4c43e0d | 2008-08-04 16:00:39 +0800 | [diff] [blame] | 378 | /* HPET MEM debug */ | 
|  | 379 | #define CSR_DBG_HPET_MEM_REG_VAL	(0xFFFF0000) | 
| Mohamed Abbas | ef850d7 | 2009-05-22 11:01:50 -0700 | [diff] [blame] | 380 |  | 
|  | 381 | /* DRAM INT TABLE */ | 
|  | 382 | #define CSR_DRAM_INT_TBL_ENABLE		(1 << 31) | 
|  | 383 | #define CSR_DRAM_INIT_TBL_WRAP_CHECK	(1 << 27) | 
|  | 384 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 385 | /* | 
|  | 386 | * HBUS (Host-side Bus) | 
|  | 387 | * | 
|  | 388 | * HBUS registers are mapped directly into PCI bus space, but are used | 
|  | 389 | * to indirectly access device's internal memory or registers that | 
|  | 390 | * may be powered-down. | 
|  | 391 | * | 
|  | 392 | * Use iwl_write_direct32()/iwl_read_direct32() family for these registers; | 
|  | 393 | * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ | 
|  | 394 | * to make sure the MAC (uCode processor, etc.) is powered up for accessing | 
|  | 395 | * internal resources. | 
|  | 396 | * | 
|  | 397 | * Do not use iwl_write32()/iwl_read32() family to access these registers; | 
|  | 398 | * these provide only simple PCI bus access, without waking up the MAC. | 
|  | 399 | */ | 
| Tomas Winkler | 750fe63 | 2008-03-04 18:09:29 -0800 | [diff] [blame] | 400 | #define HBUS_BASE	(0x400) | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 401 |  | 
| Tomas Winkler | 750fe63 | 2008-03-04 18:09:29 -0800 | [diff] [blame] | 402 | /* | 
|  | 403 | * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM | 
|  | 404 | * structures, error log, event log, verifying uCode load). | 
|  | 405 | * First write to address register, then read from or write to data register | 
|  | 406 | * to complete the job.  Once the address register is set up, accesses to | 
|  | 407 | * data registers auto-increment the address by one dword. | 
|  | 408 | * Bit usage for address registers (read or write): | 
|  | 409 | *  0-31:  memory address within device | 
|  | 410 | */ | 
|  | 411 | #define HBUS_TARG_MEM_RADDR     (HBUS_BASE+0x00c) | 
|  | 412 | #define HBUS_TARG_MEM_WADDR     (HBUS_BASE+0x010) | 
|  | 413 | #define HBUS_TARG_MEM_WDAT      (HBUS_BASE+0x018) | 
|  | 414 | #define HBUS_TARG_MEM_RDAT      (HBUS_BASE+0x01c) | 
|  | 415 |  | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 416 | /* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */ | 
|  | 417 | #define HBUS_TARG_MBX_C         (HBUS_BASE+0x030) | 
|  | 418 | #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED         (0x00000004) | 
|  | 419 |  | 
| Tomas Winkler | 750fe63 | 2008-03-04 18:09:29 -0800 | [diff] [blame] | 420 | /* | 
|  | 421 | * Registers for accessing device's internal peripheral registers | 
|  | 422 | * (e.g. SCD, BSM, etc.).  First write to address register, | 
|  | 423 | * then read from or write to data register to complete the job. | 
|  | 424 | * Bit usage for address registers (read or write): | 
|  | 425 | *  0-15:  register address (offset) within device | 
|  | 426 | * 24-25:  (# bytes - 1) to read or write (e.g. 3 for dword) | 
|  | 427 | */ | 
|  | 428 | #define HBUS_TARG_PRPH_WADDR    (HBUS_BASE+0x044) | 
|  | 429 | #define HBUS_TARG_PRPH_RADDR    (HBUS_BASE+0x048) | 
|  | 430 | #define HBUS_TARG_PRPH_WDAT     (HBUS_BASE+0x04c) | 
|  | 431 | #define HBUS_TARG_PRPH_RDAT     (HBUS_BASE+0x050) | 
|  | 432 |  | 
| Amit Beka | f8c6c6b | 2012-02-19 11:07:46 +0200 | [diff] [blame] | 433 | /* Used to enable DBGM */ | 
|  | 434 | #define HBUS_TARG_TEST_REG	(HBUS_BASE+0x05c) | 
|  | 435 |  | 
| Tomas Winkler | 750fe63 | 2008-03-04 18:09:29 -0800 | [diff] [blame] | 436 | /* | 
| Ben Cahill | 9e595d2 | 2009-11-13 11:56:38 -0800 | [diff] [blame] | 437 | * Per-Tx-queue write pointer (index, really!) | 
| Tomas Winkler | 750fe63 | 2008-03-04 18:09:29 -0800 | [diff] [blame] | 438 | * Indicates index to next TFD that driver will fill (1 past latest filled). | 
|  | 439 | * Bit usage: | 
|  | 440 | *  0-7:  queue write index | 
|  | 441 | * 11-8:  queue selector | 
|  | 442 | */ | 
|  | 443 | #define HBUS_TARG_WRPTR         (HBUS_BASE+0x060) | 
| Tomas Winkler | 750fe63 | 2008-03-04 18:09:29 -0800 | [diff] [blame] | 444 |  | 
| Emmanuel Grumbach | 7a10e3e | 2011-09-06 09:31:21 -0700 | [diff] [blame] | 445 | /********************************************************** | 
|  | 446 | * CSR values | 
|  | 447 | **********************************************************/ | 
|  | 448 | /* | 
|  | 449 | * host interrupt timeout value | 
|  | 450 | * used with setting interrupt coalescing timer | 
|  | 451 | * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit | 
|  | 452 | * | 
|  | 453 | * default interrupt coalescing timer is 64 x 32 = 2048 usecs | 
|  | 454 | * default interrupt coalescing calibration timer is 16 x 32 = 512 usecs | 
|  | 455 | */ | 
|  | 456 | #define IWL_HOST_INT_TIMEOUT_MAX	(0xFF) | 
|  | 457 | #define IWL_HOST_INT_TIMEOUT_DEF	(0x40) | 
|  | 458 | #define IWL_HOST_INT_TIMEOUT_MIN	(0x0) | 
|  | 459 | #define IWL_HOST_INT_CALIB_TIMEOUT_MAX	(0xFF) | 
|  | 460 | #define IWL_HOST_INT_CALIB_TIMEOUT_DEF	(0x10) | 
|  | 461 | #define IWL_HOST_INT_CALIB_TIMEOUT_MIN	(0x0) | 
|  | 462 |  | 
| Tomas Winkler | 65a0667 | 2008-10-15 11:06:23 -0700 | [diff] [blame] | 463 | #endif /* !__iwl_csr_h__ */ |