| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1 | /* | 
 | 2 |  * QLogic Fibre Channel HBA Driver | 
| Andrew Vasquez | 07e264b | 2011-03-30 11:46:23 -0700 | [diff] [blame] | 3 |  * Copyright (c)  2003-2011 QLogic Corporation | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 4 |  * | 
 | 5 |  * See LICENSE.qla2xxx for copyright and licensing details. | 
 | 6 |  */ | 
 | 7 | #include "qla_def.h" | 
 | 8 | #include <linux/delay.h> | 
 | 9 | #include <linux/pci.h> | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 10 | #include <linux/ratelimit.h> | 
 | 11 | #include <linux/vmalloc.h> | 
| Andrew Vasquez | ff2fc42 | 2011-02-23 15:27:15 -0800 | [diff] [blame] | 12 | #include <scsi/scsi_tcq.h> | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 13 |  | 
 | 14 | #define MASK(n)			((1ULL<<(n))-1) | 
 | 15 | #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \ | 
 | 16 | 	((addr >> 25) & 0x3ff)) | 
 | 17 | #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \ | 
 | 18 | 	((addr >> 25) & 0x3ff)) | 
 | 19 | #define MS_WIN(addr) (addr & 0x0ffc0000) | 
 | 20 | #define QLA82XX_PCI_MN_2M   (0) | 
 | 21 | #define QLA82XX_PCI_MS_2M   (0x80000) | 
 | 22 | #define QLA82XX_PCI_OCM0_2M (0xc0000) | 
 | 23 | #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800) | 
 | 24 | #define GET_MEM_OFFS_2M(addr) (addr & MASK(18)) | 
| Lalit Chandivade | 0547fb3 | 2010-05-28 15:08:26 -0700 | [diff] [blame] | 25 | #define BLOCK_PROTECT_BITS 0x0F | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 26 |  | 
 | 27 | /* CRB window related */ | 
 | 28 | #define CRB_BLK(off)	((off >> 20) & 0x3f) | 
 | 29 | #define CRB_SUBBLK(off)	((off >> 16) & 0xf) | 
 | 30 | #define CRB_WINDOW_2M	(0x130060) | 
 | 31 | #define QLA82XX_PCI_CAMQM_2M_END	(0x04800800UL) | 
 | 32 | #define CRB_HI(off)	((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \ | 
 | 33 | 			((off) & 0xf0000)) | 
 | 34 | #define QLA82XX_PCI_CAMQM_2M_BASE	(0x000ff800UL) | 
 | 35 | #define CRB_INDIRECT_2M	(0x1e0000UL) | 
 | 36 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 37 | #define MAX_CRB_XFORM 60 | 
 | 38 | static unsigned long crb_addr_xform[MAX_CRB_XFORM]; | 
 | 39 | int qla82xx_crb_table_initialized; | 
 | 40 |  | 
 | 41 | #define qla82xx_crb_addr_transform(name) \ | 
 | 42 | 	(crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \ | 
 | 43 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20) | 
 | 44 |  | 
 | 45 | static void qla82xx_crb_addr_transform_setup(void) | 
 | 46 | { | 
 | 47 | 	qla82xx_crb_addr_transform(XDMA); | 
 | 48 | 	qla82xx_crb_addr_transform(TIMR); | 
 | 49 | 	qla82xx_crb_addr_transform(SRE); | 
 | 50 | 	qla82xx_crb_addr_transform(SQN3); | 
 | 51 | 	qla82xx_crb_addr_transform(SQN2); | 
 | 52 | 	qla82xx_crb_addr_transform(SQN1); | 
 | 53 | 	qla82xx_crb_addr_transform(SQN0); | 
 | 54 | 	qla82xx_crb_addr_transform(SQS3); | 
 | 55 | 	qla82xx_crb_addr_transform(SQS2); | 
 | 56 | 	qla82xx_crb_addr_transform(SQS1); | 
 | 57 | 	qla82xx_crb_addr_transform(SQS0); | 
 | 58 | 	qla82xx_crb_addr_transform(RPMX7); | 
 | 59 | 	qla82xx_crb_addr_transform(RPMX6); | 
 | 60 | 	qla82xx_crb_addr_transform(RPMX5); | 
 | 61 | 	qla82xx_crb_addr_transform(RPMX4); | 
 | 62 | 	qla82xx_crb_addr_transform(RPMX3); | 
 | 63 | 	qla82xx_crb_addr_transform(RPMX2); | 
 | 64 | 	qla82xx_crb_addr_transform(RPMX1); | 
 | 65 | 	qla82xx_crb_addr_transform(RPMX0); | 
 | 66 | 	qla82xx_crb_addr_transform(ROMUSB); | 
 | 67 | 	qla82xx_crb_addr_transform(SN); | 
 | 68 | 	qla82xx_crb_addr_transform(QMN); | 
 | 69 | 	qla82xx_crb_addr_transform(QMS); | 
 | 70 | 	qla82xx_crb_addr_transform(PGNI); | 
 | 71 | 	qla82xx_crb_addr_transform(PGND); | 
 | 72 | 	qla82xx_crb_addr_transform(PGN3); | 
 | 73 | 	qla82xx_crb_addr_transform(PGN2); | 
 | 74 | 	qla82xx_crb_addr_transform(PGN1); | 
 | 75 | 	qla82xx_crb_addr_transform(PGN0); | 
 | 76 | 	qla82xx_crb_addr_transform(PGSI); | 
 | 77 | 	qla82xx_crb_addr_transform(PGSD); | 
 | 78 | 	qla82xx_crb_addr_transform(PGS3); | 
 | 79 | 	qla82xx_crb_addr_transform(PGS2); | 
 | 80 | 	qla82xx_crb_addr_transform(PGS1); | 
 | 81 | 	qla82xx_crb_addr_transform(PGS0); | 
 | 82 | 	qla82xx_crb_addr_transform(PS); | 
 | 83 | 	qla82xx_crb_addr_transform(PH); | 
 | 84 | 	qla82xx_crb_addr_transform(NIU); | 
 | 85 | 	qla82xx_crb_addr_transform(I2Q); | 
 | 86 | 	qla82xx_crb_addr_transform(EG); | 
 | 87 | 	qla82xx_crb_addr_transform(MN); | 
 | 88 | 	qla82xx_crb_addr_transform(MS); | 
 | 89 | 	qla82xx_crb_addr_transform(CAS2); | 
 | 90 | 	qla82xx_crb_addr_transform(CAS1); | 
 | 91 | 	qla82xx_crb_addr_transform(CAS0); | 
 | 92 | 	qla82xx_crb_addr_transform(CAM); | 
 | 93 | 	qla82xx_crb_addr_transform(C2C1); | 
 | 94 | 	qla82xx_crb_addr_transform(C2C0); | 
 | 95 | 	qla82xx_crb_addr_transform(SMB); | 
 | 96 | 	qla82xx_crb_addr_transform(OCM0); | 
 | 97 | 	/* | 
 | 98 | 	 * Used only in P3 just define it for P2 also. | 
 | 99 | 	 */ | 
 | 100 | 	qla82xx_crb_addr_transform(I2C0); | 
 | 101 |  | 
 | 102 | 	qla82xx_crb_table_initialized = 1; | 
 | 103 | } | 
 | 104 |  | 
 | 105 | struct crb_128M_2M_block_map crb_128M_2M_map[64] = { | 
 | 106 | 	{{{0, 0,         0,         0} } }, | 
 | 107 | 	{{{1, 0x0100000, 0x0102000, 0x120000}, | 
 | 108 | 	{1, 0x0110000, 0x0120000, 0x130000}, | 
 | 109 | 	{1, 0x0120000, 0x0122000, 0x124000}, | 
 | 110 | 	{1, 0x0130000, 0x0132000, 0x126000}, | 
 | 111 | 	{1, 0x0140000, 0x0142000, 0x128000}, | 
 | 112 | 	{1, 0x0150000, 0x0152000, 0x12a000}, | 
 | 113 | 	{1, 0x0160000, 0x0170000, 0x110000}, | 
 | 114 | 	{1, 0x0170000, 0x0172000, 0x12e000}, | 
 | 115 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 116 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 117 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 118 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 119 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 120 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 121 | 	{1, 0x01e0000, 0x01e0800, 0x122000}, | 
 | 122 | 	{0, 0x0000000, 0x0000000, 0x000000} } } , | 
 | 123 | 	{{{1, 0x0200000, 0x0210000, 0x180000} } }, | 
 | 124 | 	{{{0, 0,         0,         0} } }, | 
 | 125 | 	{{{1, 0x0400000, 0x0401000, 0x169000} } }, | 
 | 126 | 	{{{1, 0x0500000, 0x0510000, 0x140000} } }, | 
 | 127 | 	{{{1, 0x0600000, 0x0610000, 0x1c0000} } }, | 
 | 128 | 	{{{1, 0x0700000, 0x0704000, 0x1b8000} } }, | 
 | 129 | 	{{{1, 0x0800000, 0x0802000, 0x170000}, | 
 | 130 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 131 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 132 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 133 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 134 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 135 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 136 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 137 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 138 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 139 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 140 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 141 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 142 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 143 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 144 | 	{1, 0x08f0000, 0x08f2000, 0x172000} } }, | 
 | 145 | 	{{{1, 0x0900000, 0x0902000, 0x174000}, | 
 | 146 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 147 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 148 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 149 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 150 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 151 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 152 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 153 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 154 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 155 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 156 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 157 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 158 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 159 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 160 | 	{1, 0x09f0000, 0x09f2000, 0x176000} } }, | 
 | 161 | 	{{{0, 0x0a00000, 0x0a02000, 0x178000}, | 
 | 162 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 163 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 164 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 165 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 166 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 167 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 168 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 169 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 170 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 171 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 172 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 173 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 174 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 175 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 176 | 	{1, 0x0af0000, 0x0af2000, 0x17a000} } }, | 
 | 177 | 	{{{0, 0x0b00000, 0x0b02000, 0x17c000}, | 
 | 178 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 179 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 180 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 181 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 182 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 183 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 184 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 185 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 186 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 187 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 188 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 189 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 190 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 191 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 192 | 	{1, 0x0bf0000, 0x0bf2000, 0x17e000} } }, | 
 | 193 | 	{{{1, 0x0c00000, 0x0c04000, 0x1d4000} } }, | 
 | 194 | 	{{{1, 0x0d00000, 0x0d04000, 0x1a4000} } }, | 
 | 195 | 	{{{1, 0x0e00000, 0x0e04000, 0x1a0000} } }, | 
 | 196 | 	{{{1, 0x0f00000, 0x0f01000, 0x164000} } }, | 
 | 197 | 	{{{0, 0x1000000, 0x1004000, 0x1a8000} } }, | 
 | 198 | 	{{{1, 0x1100000, 0x1101000, 0x160000} } }, | 
 | 199 | 	{{{1, 0x1200000, 0x1201000, 0x161000} } }, | 
 | 200 | 	{{{1, 0x1300000, 0x1301000, 0x162000} } }, | 
 | 201 | 	{{{1, 0x1400000, 0x1401000, 0x163000} } }, | 
 | 202 | 	{{{1, 0x1500000, 0x1501000, 0x165000} } }, | 
 | 203 | 	{{{1, 0x1600000, 0x1601000, 0x166000} } }, | 
 | 204 | 	{{{0, 0,         0,         0} } }, | 
 | 205 | 	{{{0, 0,         0,         0} } }, | 
 | 206 | 	{{{0, 0,         0,         0} } }, | 
 | 207 | 	{{{0, 0,         0,         0} } }, | 
 | 208 | 	{{{0, 0,         0,         0} } }, | 
 | 209 | 	{{{0, 0,         0,         0} } }, | 
 | 210 | 	{{{1, 0x1d00000, 0x1d10000, 0x190000} } }, | 
 | 211 | 	{{{1, 0x1e00000, 0x1e01000, 0x16a000} } }, | 
 | 212 | 	{{{1, 0x1f00000, 0x1f10000, 0x150000} } }, | 
 | 213 | 	{{{0} } }, | 
 | 214 | 	{{{1, 0x2100000, 0x2102000, 0x120000}, | 
 | 215 | 	{1, 0x2110000, 0x2120000, 0x130000}, | 
 | 216 | 	{1, 0x2120000, 0x2122000, 0x124000}, | 
 | 217 | 	{1, 0x2130000, 0x2132000, 0x126000}, | 
 | 218 | 	{1, 0x2140000, 0x2142000, 0x128000}, | 
 | 219 | 	{1, 0x2150000, 0x2152000, 0x12a000}, | 
 | 220 | 	{1, 0x2160000, 0x2170000, 0x110000}, | 
 | 221 | 	{1, 0x2170000, 0x2172000, 0x12e000}, | 
 | 222 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 223 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 224 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 225 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 226 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 227 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 228 | 	{0, 0x0000000, 0x0000000, 0x000000}, | 
 | 229 | 	{0, 0x0000000, 0x0000000, 0x000000} } }, | 
 | 230 | 	{{{1, 0x2200000, 0x2204000, 0x1b0000} } }, | 
 | 231 | 	{{{0} } }, | 
 | 232 | 	{{{0} } }, | 
 | 233 | 	{{{0} } }, | 
 | 234 | 	{{{0} } }, | 
 | 235 | 	{{{0} } }, | 
 | 236 | 	{{{1, 0x2800000, 0x2804000, 0x1a4000} } }, | 
 | 237 | 	{{{1, 0x2900000, 0x2901000, 0x16b000} } }, | 
 | 238 | 	{{{1, 0x2a00000, 0x2a00400, 0x1ac400} } }, | 
 | 239 | 	{{{1, 0x2b00000, 0x2b00400, 0x1ac800} } }, | 
 | 240 | 	{{{1, 0x2c00000, 0x2c00400, 0x1acc00} } }, | 
 | 241 | 	{{{1, 0x2d00000, 0x2d00400, 0x1ad000} } }, | 
 | 242 | 	{{{1, 0x2e00000, 0x2e00400, 0x1ad400} } }, | 
 | 243 | 	{{{1, 0x2f00000, 0x2f00400, 0x1ad800} } }, | 
 | 244 | 	{{{1, 0x3000000, 0x3000400, 0x1adc00} } }, | 
 | 245 | 	{{{0, 0x3100000, 0x3104000, 0x1a8000} } }, | 
 | 246 | 	{{{1, 0x3200000, 0x3204000, 0x1d4000} } }, | 
 | 247 | 	{{{1, 0x3300000, 0x3304000, 0x1a0000} } }, | 
 | 248 | 	{{{0} } }, | 
 | 249 | 	{{{1, 0x3500000, 0x3500400, 0x1ac000} } }, | 
 | 250 | 	{{{1, 0x3600000, 0x3600400, 0x1ae000} } }, | 
 | 251 | 	{{{1, 0x3700000, 0x3700400, 0x1ae400} } }, | 
 | 252 | 	{{{1, 0x3800000, 0x3804000, 0x1d0000} } }, | 
 | 253 | 	{{{1, 0x3900000, 0x3904000, 0x1b4000} } }, | 
 | 254 | 	{{{1, 0x3a00000, 0x3a04000, 0x1d8000} } }, | 
 | 255 | 	{{{0} } }, | 
 | 256 | 	{{{0} } }, | 
 | 257 | 	{{{1, 0x3d00000, 0x3d04000, 0x1dc000} } }, | 
 | 258 | 	{{{1, 0x3e00000, 0x3e01000, 0x167000} } }, | 
 | 259 | 	{{{1, 0x3f00000, 0x3f01000, 0x168000} } } | 
 | 260 | }; | 
 | 261 |  | 
 | 262 | /* | 
 | 263 |  * top 12 bits of crb internal address (hub, agent) | 
 | 264 |  */ | 
 | 265 | unsigned qla82xx_crb_hub_agt[64] = { | 
 | 266 | 	0, | 
 | 267 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS, | 
 | 268 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_MN, | 
 | 269 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_MS, | 
 | 270 | 	0, | 
 | 271 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_SRE, | 
 | 272 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_NIU, | 
 | 273 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_QMN, | 
 | 274 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0, | 
 | 275 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1, | 
 | 276 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2, | 
 | 277 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3, | 
 | 278 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, | 
 | 279 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, | 
 | 280 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, | 
 | 281 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4, | 
 | 282 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, | 
 | 283 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0, | 
 | 284 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1, | 
 | 285 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2, | 
 | 286 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3, | 
 | 287 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGND, | 
 | 288 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI, | 
 | 289 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0, | 
 | 290 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1, | 
 | 291 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2, | 
 | 292 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3, | 
 | 293 | 	0, | 
 | 294 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI, | 
 | 295 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_SN, | 
 | 296 | 	0, | 
 | 297 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_EG, | 
 | 298 | 	0, | 
 | 299 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PS, | 
 | 300 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_CAM, | 
 | 301 | 	0, | 
 | 302 | 	0, | 
 | 303 | 	0, | 
 | 304 | 	0, | 
 | 305 | 	0, | 
 | 306 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR, | 
 | 307 | 	0, | 
 | 308 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1, | 
 | 309 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2, | 
 | 310 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3, | 
 | 311 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4, | 
 | 312 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5, | 
 | 313 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6, | 
 | 314 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7, | 
 | 315 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA, | 
 | 316 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q, | 
 | 317 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB, | 
 | 318 | 	0, | 
 | 319 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0, | 
 | 320 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8, | 
 | 321 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9, | 
 | 322 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0, | 
 | 323 | 	0, | 
 | 324 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_SMB, | 
 | 325 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0, | 
 | 326 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1, | 
 | 327 | 	0, | 
 | 328 | 	QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC, | 
 | 329 | 	0, | 
 | 330 | }; | 
 | 331 |  | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 332 | /* Device states */ | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 333 | char *q_dev_state[] = { | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 334 | 	 "Unknown", | 
 | 335 | 	"Cold", | 
 | 336 | 	"Initializing", | 
 | 337 | 	"Ready", | 
 | 338 | 	"Need Reset", | 
 | 339 | 	"Need Quiescent", | 
 | 340 | 	"Failed", | 
 | 341 | 	"Quiescent", | 
 | 342 | }; | 
 | 343 |  | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 344 | char *qdev_state(uint32_t dev_state) | 
 | 345 | { | 
 | 346 | 	return q_dev_state[dev_state]; | 
 | 347 | } | 
 | 348 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 349 | /* | 
 | 350 |  * In: 'off' is offset from CRB space in 128M pci map | 
 | 351 |  * Out: 'off' is 2M pci map addr | 
 | 352 |  * side effect: lock crb window | 
 | 353 |  */ | 
 | 354 | static void | 
 | 355 | qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off) | 
 | 356 | { | 
 | 357 | 	u32 win_read; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 358 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 359 |  | 
 | 360 | 	ha->crb_win = CRB_HI(*off); | 
 | 361 | 	writel(ha->crb_win, | 
 | 362 | 		(void *)(CRB_WINDOW_2M + ha->nx_pcibase)); | 
 | 363 |  | 
 | 364 | 	/* Read back value to make sure write has gone through before trying | 
 | 365 | 	 * to use it. | 
 | 366 | 	 */ | 
 | 367 | 	win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase)); | 
 | 368 | 	if (win_read != ha->crb_win) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 369 | 		ql_dbg(ql_dbg_p3p, vha, 0xb000, | 
 | 370 | 		    "%s: Written crbwin (0x%x) " | 
 | 371 | 		    "!= Read crbwin (0x%x), off=0x%lx.\n", | 
| Joe Perches | d8424f6 | 2011-11-18 09:03:06 -0800 | [diff] [blame] | 372 | 		    __func__, ha->crb_win, win_read, *off); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 373 | 	} | 
 | 374 | 	*off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase; | 
 | 375 | } | 
 | 376 |  | 
 | 377 | static inline unsigned long | 
 | 378 | qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off) | 
 | 379 | { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 380 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 381 | 	/* See if we are currently pointing to the region we want to use next */ | 
 | 382 | 	if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) { | 
 | 383 | 		/* No need to change window. PCIX and PCIEregs are in both | 
 | 384 | 		 * regs are in both windows. | 
 | 385 | 		 */ | 
 | 386 | 		return off; | 
 | 387 | 	} | 
 | 388 |  | 
 | 389 | 	if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) { | 
 | 390 | 		/* We are in first CRB window */ | 
 | 391 | 		if (ha->curr_window != 0) | 
 | 392 | 			WARN_ON(1); | 
 | 393 | 		return off; | 
 | 394 | 	} | 
 | 395 |  | 
 | 396 | 	if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) { | 
 | 397 | 		/* We are in second CRB window */ | 
 | 398 | 		off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST; | 
 | 399 |  | 
 | 400 | 		if (ha->curr_window != 1) | 
 | 401 | 			return off; | 
 | 402 |  | 
 | 403 | 		/* We are in the QM or direct access | 
 | 404 | 		 * register region - do nothing | 
 | 405 | 		 */ | 
 | 406 | 		if ((off >= QLA82XX_PCI_DIRECT_CRB) && | 
 | 407 | 			(off < QLA82XX_PCI_CAMQM_MAX)) | 
 | 408 | 			return off; | 
 | 409 | 	} | 
 | 410 | 	/* strange address given */ | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 411 | 	ql_dbg(ql_dbg_p3p, vha, 0xb001, | 
| Joe Perches | d8424f6 | 2011-11-18 09:03:06 -0800 | [diff] [blame] | 412 | 	    "%s: Warning: unm_nic_pci_set_crbwindow " | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 413 | 	    "called with an unknown address(%llx).\n", | 
 | 414 | 	    QLA2XXX_DRIVER_NAME, off); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 415 | 	return off; | 
 | 416 | } | 
 | 417 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 418 | static int | 
 | 419 | qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off) | 
 | 420 | { | 
 | 421 | 	struct crb_128M_2M_sub_block_map *m; | 
 | 422 |  | 
 | 423 | 	if (*off >= QLA82XX_CRB_MAX) | 
 | 424 | 		return -1; | 
 | 425 |  | 
 | 426 | 	if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) { | 
 | 427 | 		*off = (*off - QLA82XX_PCI_CAMQM) + | 
 | 428 | 		    QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase; | 
 | 429 | 		return 0; | 
 | 430 | 	} | 
 | 431 |  | 
 | 432 | 	if (*off < QLA82XX_PCI_CRBSPACE) | 
 | 433 | 		return -1; | 
 | 434 |  | 
 | 435 | 	*off -= QLA82XX_PCI_CRBSPACE; | 
 | 436 |  | 
 | 437 | 	/* Try direct map */ | 
 | 438 | 	m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)]; | 
 | 439 |  | 
 | 440 | 	if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) { | 
 | 441 | 		*off = *off + m->start_2M - m->start_128M + ha->nx_pcibase; | 
 | 442 | 		return 0; | 
 | 443 | 	} | 
 | 444 | 	/* Not in direct map, use crb window */ | 
 | 445 | 	return 1; | 
 | 446 | } | 
 | 447 |  | 
 | 448 | #define CRB_WIN_LOCK_TIMEOUT 100000000 | 
 | 449 | static int qla82xx_crb_win_lock(struct qla_hw_data *ha) | 
 | 450 | { | 
 | 451 | 	int done = 0, timeout = 0; | 
 | 452 |  | 
 | 453 | 	while (!done) { | 
 | 454 | 		/* acquire semaphore3 from PCI HW block */ | 
 | 455 | 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK)); | 
 | 456 | 		if (done == 1) | 
 | 457 | 			break; | 
 | 458 | 		if (timeout >= CRB_WIN_LOCK_TIMEOUT) | 
 | 459 | 			return -1; | 
 | 460 | 		timeout++; | 
 | 461 | 	} | 
 | 462 | 	qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum); | 
 | 463 | 	return 0; | 
 | 464 | } | 
 | 465 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 466 | int | 
 | 467 | qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data) | 
 | 468 | { | 
 | 469 | 	unsigned long flags = 0; | 
 | 470 | 	int rv; | 
 | 471 |  | 
 | 472 | 	rv = qla82xx_pci_get_crb_addr_2M(ha, &off); | 
 | 473 |  | 
 | 474 | 	BUG_ON(rv == -1); | 
 | 475 |  | 
 | 476 | 	if (rv == 1) { | 
 | 477 | 		write_lock_irqsave(&ha->hw_lock, flags); | 
 | 478 | 		qla82xx_crb_win_lock(ha); | 
 | 479 | 		qla82xx_pci_set_crbwindow_2M(ha, &off); | 
 | 480 | 	} | 
 | 481 |  | 
 | 482 | 	writel(data, (void __iomem *)off); | 
 | 483 |  | 
 | 484 | 	if (rv == 1) { | 
 | 485 | 		qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); | 
 | 486 | 		write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 487 | 	} | 
 | 488 | 	return 0; | 
 | 489 | } | 
 | 490 |  | 
 | 491 | int | 
 | 492 | qla82xx_rd_32(struct qla_hw_data *ha, ulong off) | 
 | 493 | { | 
 | 494 | 	unsigned long flags = 0; | 
 | 495 | 	int rv; | 
 | 496 | 	u32 data; | 
 | 497 |  | 
 | 498 | 	rv = qla82xx_pci_get_crb_addr_2M(ha, &off); | 
 | 499 |  | 
 | 500 | 	BUG_ON(rv == -1); | 
 | 501 |  | 
 | 502 | 	if (rv == 1) { | 
 | 503 | 		write_lock_irqsave(&ha->hw_lock, flags); | 
 | 504 | 		qla82xx_crb_win_lock(ha); | 
 | 505 | 		qla82xx_pci_set_crbwindow_2M(ha, &off); | 
 | 506 | 	} | 
 | 507 | 	data = RD_REG_DWORD((void __iomem *)off); | 
 | 508 |  | 
 | 509 | 	if (rv == 1) { | 
 | 510 | 		qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK)); | 
 | 511 | 		write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 512 | 	} | 
 | 513 | 	return data; | 
 | 514 | } | 
 | 515 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 516 | #define IDC_LOCK_TIMEOUT 100000000 | 
 | 517 | int qla82xx_idc_lock(struct qla_hw_data *ha) | 
 | 518 | { | 
 | 519 | 	int i; | 
 | 520 | 	int done = 0, timeout = 0; | 
 | 521 |  | 
 | 522 | 	while (!done) { | 
 | 523 | 		/* acquire semaphore5 from PCI HW block */ | 
 | 524 | 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK)); | 
 | 525 | 		if (done == 1) | 
 | 526 | 			break; | 
 | 527 | 		if (timeout >= IDC_LOCK_TIMEOUT) | 
 | 528 | 			return -1; | 
 | 529 |  | 
 | 530 | 		timeout++; | 
 | 531 |  | 
 | 532 | 		/* Yield CPU */ | 
 | 533 | 		if (!in_interrupt()) | 
 | 534 | 			schedule(); | 
 | 535 | 		else { | 
 | 536 | 			for (i = 0; i < 20; i++) | 
 | 537 | 				cpu_relax(); | 
 | 538 | 		} | 
 | 539 | 	} | 
 | 540 |  | 
 | 541 | 	return 0; | 
 | 542 | } | 
 | 543 |  | 
 | 544 | void qla82xx_idc_unlock(struct qla_hw_data *ha) | 
 | 545 | { | 
 | 546 | 	qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK)); | 
 | 547 | } | 
 | 548 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 549 | /*  PCI Windowing for DDR regions.  */ | 
 | 550 | #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \ | 
 | 551 | 	(((addr) <= (high)) && ((addr) >= (low))) | 
 | 552 | /* | 
 | 553 |  * check memory access boundary. | 
 | 554 |  * used by test agent. support ddr access only for now | 
 | 555 |  */ | 
 | 556 | static unsigned long | 
 | 557 | qla82xx_pci_mem_bound_check(struct qla_hw_data *ha, | 
 | 558 | 	unsigned long long addr, int size) | 
 | 559 | { | 
 | 560 | 	if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET, | 
 | 561 | 		QLA82XX_ADDR_DDR_NET_MAX) || | 
 | 562 | 		!QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET, | 
 | 563 | 		QLA82XX_ADDR_DDR_NET_MAX) || | 
 | 564 | 		((size != 1) && (size != 2) && (size != 4) && (size != 8))) | 
 | 565 | 			return 0; | 
 | 566 | 	else | 
 | 567 | 		return 1; | 
 | 568 | } | 
 | 569 |  | 
 | 570 | int qla82xx_pci_set_window_warning_count; | 
 | 571 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 572 | static unsigned long | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 573 | qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr) | 
 | 574 | { | 
 | 575 | 	int window; | 
 | 576 | 	u32 win_read; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 577 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 578 |  | 
 | 579 | 	if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET, | 
 | 580 | 		QLA82XX_ADDR_DDR_NET_MAX)) { | 
 | 581 | 		/* DDR network side */ | 
 | 582 | 		window = MN_WIN(addr); | 
 | 583 | 		ha->ddr_mn_window = window; | 
 | 584 | 		qla82xx_wr_32(ha, | 
 | 585 | 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); | 
 | 586 | 		win_read = qla82xx_rd_32(ha, | 
 | 587 | 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); | 
 | 588 | 		if ((win_read << 17) != window) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 589 | 			ql_dbg(ql_dbg_p3p, vha, 0xb003, | 
 | 590 | 			    "%s: Written MNwin (0x%x) != Read MNwin (0x%x).\n", | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 591 | 			    __func__, window, win_read); | 
 | 592 | 		} | 
 | 593 | 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET; | 
 | 594 | 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0, | 
 | 595 | 		QLA82XX_ADDR_OCM0_MAX)) { | 
 | 596 | 		unsigned int temp1; | 
 | 597 | 		if ((addr & 0x00ff800) == 0xff800) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 598 | 			ql_log(ql_log_warn, vha, 0xb004, | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 599 | 			    "%s: QM access not handled.\n", __func__); | 
 | 600 | 			addr = -1UL; | 
 | 601 | 		} | 
 | 602 | 		window = OCM_WIN(addr); | 
 | 603 | 		ha->ddr_mn_window = window; | 
 | 604 | 		qla82xx_wr_32(ha, | 
 | 605 | 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window); | 
 | 606 | 		win_read = qla82xx_rd_32(ha, | 
 | 607 | 			ha->mn_win_crb | QLA82XX_PCI_CRBSPACE); | 
 | 608 | 		temp1 = ((window & 0x1FF) << 7) | | 
 | 609 | 		    ((window & 0x0FFFE0000) >> 17); | 
 | 610 | 		if (win_read != temp1) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 611 | 			ql_log(ql_log_warn, vha, 0xb005, | 
 | 612 | 			    "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x).\n", | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 613 | 			    __func__, temp1, win_read); | 
 | 614 | 		} | 
 | 615 | 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M; | 
 | 616 |  | 
 | 617 | 	} else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, | 
 | 618 | 		QLA82XX_P3_ADDR_QDR_NET_MAX)) { | 
 | 619 | 		/* QDR network side */ | 
 | 620 | 		window = MS_WIN(addr); | 
 | 621 | 		ha->qdr_sn_window = window; | 
 | 622 | 		qla82xx_wr_32(ha, | 
 | 623 | 			ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window); | 
 | 624 | 		win_read = qla82xx_rd_32(ha, | 
 | 625 | 			ha->ms_win_crb | QLA82XX_PCI_CRBSPACE); | 
 | 626 | 		if (win_read != window) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 627 | 			ql_log(ql_log_warn, vha, 0xb006, | 
 | 628 | 			    "%s: Written MSwin (0x%x) != Read MSwin (0x%x).\n", | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 629 | 			    __func__, window, win_read); | 
 | 630 | 		} | 
 | 631 | 		addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET; | 
 | 632 | 	} else { | 
 | 633 | 		/* | 
 | 634 | 		 * peg gdb frequently accesses memory that doesn't exist, | 
 | 635 | 		 * this limits the chit chat so debugging isn't slowed down. | 
 | 636 | 		 */ | 
 | 637 | 		if ((qla82xx_pci_set_window_warning_count++ < 8) || | 
 | 638 | 		    (qla82xx_pci_set_window_warning_count%64 == 0)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 639 | 			ql_log(ql_log_warn, vha, 0xb007, | 
 | 640 | 			    "%s: Warning:%s Unknown address range!.\n", | 
 | 641 | 			    __func__, QLA2XXX_DRIVER_NAME); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 642 | 		} | 
 | 643 | 		addr = -1UL; | 
 | 644 | 	} | 
 | 645 | 	return addr; | 
 | 646 | } | 
 | 647 |  | 
 | 648 | /* check if address is in the same windows as the previous access */ | 
 | 649 | static int qla82xx_pci_is_same_window(struct qla_hw_data *ha, | 
 | 650 | 	unsigned long long addr) | 
 | 651 | { | 
 | 652 | 	int			window; | 
 | 653 | 	unsigned long long	qdr_max; | 
 | 654 |  | 
 | 655 | 	qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX; | 
 | 656 |  | 
 | 657 | 	/* DDR network side */ | 
 | 658 | 	if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET, | 
 | 659 | 		QLA82XX_ADDR_DDR_NET_MAX)) | 
 | 660 | 		BUG(); | 
 | 661 | 	else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0, | 
 | 662 | 		QLA82XX_ADDR_OCM0_MAX)) | 
 | 663 | 		return 1; | 
 | 664 | 	else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1, | 
 | 665 | 		QLA82XX_ADDR_OCM1_MAX)) | 
 | 666 | 		return 1; | 
 | 667 | 	else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) { | 
 | 668 | 		/* QDR network side */ | 
 | 669 | 		window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f; | 
 | 670 | 		if (ha->qdr_sn_window == window) | 
 | 671 | 			return 1; | 
 | 672 | 	} | 
 | 673 | 	return 0; | 
 | 674 | } | 
 | 675 |  | 
 | 676 | static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha, | 
 | 677 | 	u64 off, void *data, int size) | 
 | 678 | { | 
 | 679 | 	unsigned long   flags; | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 680 | 	void           *addr = NULL; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 681 | 	int             ret = 0; | 
 | 682 | 	u64             start; | 
 | 683 | 	uint8_t         *mem_ptr = NULL; | 
 | 684 | 	unsigned long   mem_base; | 
 | 685 | 	unsigned long   mem_page; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 686 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 687 |  | 
 | 688 | 	write_lock_irqsave(&ha->hw_lock, flags); | 
 | 689 |  | 
 | 690 | 	/* | 
 | 691 | 	 * If attempting to access unknown address or straddle hw windows, | 
 | 692 | 	 * do not access. | 
 | 693 | 	 */ | 
 | 694 | 	start = qla82xx_pci_set_window(ha, off); | 
 | 695 | 	if ((start == -1UL) || | 
 | 696 | 		(qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { | 
 | 697 | 		write_unlock_irqrestore(&ha->hw_lock, flags); | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 698 | 		ql_log(ql_log_fatal, vha, 0xb008, | 
 | 699 | 		    "%s out of bound pci memory " | 
 | 700 | 		    "access, offset is 0x%llx.\n", | 
 | 701 | 		    QLA2XXX_DRIVER_NAME, off); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 702 | 		return -1; | 
 | 703 | 	} | 
 | 704 |  | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 705 | 	write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 706 | 	mem_base = pci_resource_start(ha->pdev, 0); | 
 | 707 | 	mem_page = start & PAGE_MASK; | 
 | 708 | 	/* Map two pages whenever user tries to access addresses in two | 
 | 709 | 	* consecutive pages. | 
 | 710 | 	*/ | 
 | 711 | 	if (mem_page != ((start + size - 1) & PAGE_MASK)) | 
 | 712 | 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2); | 
 | 713 | 	else | 
 | 714 | 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); | 
 | 715 | 	if (mem_ptr == 0UL) { | 
 | 716 | 		*(u8  *)data = 0; | 
 | 717 | 		return -1; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 718 | 	} | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 719 | 	addr = mem_ptr; | 
 | 720 | 	addr += start & (PAGE_SIZE - 1); | 
 | 721 | 	write_lock_irqsave(&ha->hw_lock, flags); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 722 |  | 
 | 723 | 	switch (size) { | 
 | 724 | 	case 1: | 
 | 725 | 		*(u8  *)data = readb(addr); | 
 | 726 | 		break; | 
 | 727 | 	case 2: | 
 | 728 | 		*(u16 *)data = readw(addr); | 
 | 729 | 		break; | 
 | 730 | 	case 4: | 
 | 731 | 		*(u32 *)data = readl(addr); | 
 | 732 | 		break; | 
 | 733 | 	case 8: | 
 | 734 | 		*(u64 *)data = readq(addr); | 
 | 735 | 		break; | 
 | 736 | 	default: | 
 | 737 | 		ret = -1; | 
 | 738 | 		break; | 
 | 739 | 	} | 
 | 740 | 	write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 741 |  | 
 | 742 | 	if (mem_ptr) | 
 | 743 | 		iounmap(mem_ptr); | 
 | 744 | 	return ret; | 
 | 745 | } | 
 | 746 |  | 
 | 747 | static int | 
 | 748 | qla82xx_pci_mem_write_direct(struct qla_hw_data *ha, | 
 | 749 | 	u64 off, void *data, int size) | 
 | 750 | { | 
 | 751 | 	unsigned long   flags; | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 752 | 	void           *addr = NULL; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 753 | 	int             ret = 0; | 
 | 754 | 	u64             start; | 
 | 755 | 	uint8_t         *mem_ptr = NULL; | 
 | 756 | 	unsigned long   mem_base; | 
 | 757 | 	unsigned long   mem_page; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 758 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 759 |  | 
 | 760 | 	write_lock_irqsave(&ha->hw_lock, flags); | 
 | 761 |  | 
 | 762 | 	/* | 
 | 763 | 	 * If attempting to access unknown address or straddle hw windows, | 
 | 764 | 	 * do not access. | 
 | 765 | 	 */ | 
 | 766 | 	start = qla82xx_pci_set_window(ha, off); | 
 | 767 | 	if ((start == -1UL) || | 
 | 768 | 		(qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) { | 
 | 769 | 		write_unlock_irqrestore(&ha->hw_lock, flags); | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 770 | 		ql_log(ql_log_fatal, vha, 0xb009, | 
 | 771 | 		    "%s out of bount memory " | 
 | 772 | 		    "access, offset is 0x%llx.\n", | 
 | 773 | 		    QLA2XXX_DRIVER_NAME, off); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 774 | 		return -1; | 
 | 775 | 	} | 
 | 776 |  | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 777 | 	write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 778 | 	mem_base = pci_resource_start(ha->pdev, 0); | 
 | 779 | 	mem_page = start & PAGE_MASK; | 
 | 780 | 	/* Map two pages whenever user tries to access addresses in two | 
 | 781 | 	 * consecutive pages. | 
 | 782 | 	 */ | 
 | 783 | 	if (mem_page != ((start + size - 1) & PAGE_MASK)) | 
 | 784 | 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2); | 
 | 785 | 	else | 
 | 786 | 		mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE); | 
 | 787 | 	if (mem_ptr == 0UL) | 
 | 788 | 		return -1; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 789 |  | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 790 | 	addr = mem_ptr; | 
 | 791 | 	addr += start & (PAGE_SIZE - 1); | 
 | 792 | 	write_lock_irqsave(&ha->hw_lock, flags); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 793 |  | 
 | 794 | 	switch (size) { | 
 | 795 | 	case 1: | 
 | 796 | 		writeb(*(u8  *)data, addr); | 
 | 797 | 		break; | 
 | 798 | 	case 2: | 
 | 799 | 		writew(*(u16 *)data, addr); | 
 | 800 | 		break; | 
 | 801 | 	case 4: | 
 | 802 | 		writel(*(u32 *)data, addr); | 
 | 803 | 		break; | 
 | 804 | 	case 8: | 
 | 805 | 		writeq(*(u64 *)data, addr); | 
 | 806 | 		break; | 
 | 807 | 	default: | 
 | 808 | 		ret = -1; | 
 | 809 | 		break; | 
 | 810 | 	} | 
 | 811 | 	write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 812 | 	if (mem_ptr) | 
 | 813 | 		iounmap(mem_ptr); | 
 | 814 | 	return ret; | 
 | 815 | } | 
 | 816 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 817 | #define MTU_FUDGE_FACTOR 100 | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 818 | static unsigned long | 
 | 819 | qla82xx_decode_crb_addr(unsigned long addr) | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 820 | { | 
 | 821 | 	int i; | 
 | 822 | 	unsigned long base_addr, offset, pci_base; | 
 | 823 |  | 
 | 824 | 	if (!qla82xx_crb_table_initialized) | 
 | 825 | 		qla82xx_crb_addr_transform_setup(); | 
 | 826 |  | 
 | 827 | 	pci_base = ADDR_ERROR; | 
 | 828 | 	base_addr = addr & 0xfff00000; | 
 | 829 | 	offset = addr & 0x000fffff; | 
 | 830 |  | 
 | 831 | 	for (i = 0; i < MAX_CRB_XFORM; i++) { | 
 | 832 | 		if (crb_addr_xform[i] == base_addr) { | 
 | 833 | 			pci_base = i << 20; | 
 | 834 | 			break; | 
 | 835 | 		} | 
 | 836 | 	} | 
 | 837 | 	if (pci_base == ADDR_ERROR) | 
 | 838 | 		return pci_base; | 
 | 839 | 	return pci_base + offset; | 
 | 840 | } | 
 | 841 |  | 
 | 842 | static long rom_max_timeout = 100; | 
 | 843 | static long qla82xx_rom_lock_timeout = 100; | 
 | 844 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 845 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 846 | qla82xx_rom_lock(struct qla_hw_data *ha) | 
 | 847 | { | 
 | 848 | 	int done = 0, timeout = 0; | 
 | 849 |  | 
 | 850 | 	while (!done) { | 
 | 851 | 		/* acquire semaphore2 from PCI HW block */ | 
 | 852 | 		done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK)); | 
 | 853 | 		if (done == 1) | 
 | 854 | 			break; | 
 | 855 | 		if (timeout >= qla82xx_rom_lock_timeout) | 
 | 856 | 			return -1; | 
 | 857 | 		timeout++; | 
 | 858 | 	} | 
 | 859 | 	qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER); | 
 | 860 | 	return 0; | 
 | 861 | } | 
 | 862 |  | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 863 | static void | 
 | 864 | qla82xx_rom_unlock(struct qla_hw_data *ha) | 
 | 865 | { | 
 | 866 | 	qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK)); | 
 | 867 | } | 
 | 868 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 869 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 870 | qla82xx_wait_rom_busy(struct qla_hw_data *ha) | 
 | 871 | { | 
 | 872 | 	long timeout = 0; | 
 | 873 | 	long done = 0 ; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 874 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 875 |  | 
 | 876 | 	while (done == 0) { | 
 | 877 | 		done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); | 
 | 878 | 		done &= 4; | 
 | 879 | 		timeout++; | 
 | 880 | 		if (timeout >= rom_max_timeout) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 881 | 			ql_dbg(ql_dbg_p3p, vha, 0xb00a, | 
 | 882 | 			    "%s: Timeout reached waiting for rom busy.\n", | 
 | 883 | 			    QLA2XXX_DRIVER_NAME); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 884 | 			return -1; | 
 | 885 | 		} | 
 | 886 | 	} | 
 | 887 | 	return 0; | 
 | 888 | } | 
 | 889 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 890 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 891 | qla82xx_wait_rom_done(struct qla_hw_data *ha) | 
 | 892 | { | 
 | 893 | 	long timeout = 0; | 
 | 894 | 	long done = 0 ; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 895 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 896 |  | 
 | 897 | 	while (done == 0) { | 
 | 898 | 		done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS); | 
 | 899 | 		done &= 2; | 
 | 900 | 		timeout++; | 
 | 901 | 		if (timeout >= rom_max_timeout) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 902 | 			ql_dbg(ql_dbg_p3p, vha, 0xb00b, | 
 | 903 | 			    "%s: Timeout reached waiting for rom done.\n", | 
 | 904 | 			    QLA2XXX_DRIVER_NAME); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 905 | 			return -1; | 
 | 906 | 		} | 
 | 907 | 	} | 
 | 908 | 	return 0; | 
 | 909 | } | 
 | 910 |  | 
| Chad Dupuis | 2b29d96 | 2012-02-09 11:15:41 -0800 | [diff] [blame] | 911 | int | 
 | 912 | qla82xx_md_rw_32(struct qla_hw_data *ha, uint32_t off, u32 data, uint8_t flag) | 
 | 913 | { | 
 | 914 | 	uint32_t  off_value, rval = 0; | 
 | 915 |  | 
 | 916 | 	WRT_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase), | 
 | 917 | 	    (off & 0xFFFF0000)); | 
 | 918 |  | 
 | 919 | 	/* Read back value to make sure write has gone through */ | 
 | 920 | 	RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase)); | 
 | 921 | 	off_value  = (off & 0x0000FFFF); | 
 | 922 |  | 
 | 923 | 	if (flag) | 
 | 924 | 		WRT_REG_DWORD((void *) | 
 | 925 | 		    (off_value + CRB_INDIRECT_2M + ha->nx_pcibase), | 
 | 926 | 		    data); | 
 | 927 | 	else | 
 | 928 | 		rval = RD_REG_DWORD((void *) | 
 | 929 | 		    (off_value + CRB_INDIRECT_2M + ha->nx_pcibase)); | 
 | 930 |  | 
 | 931 | 	return rval; | 
 | 932 | } | 
 | 933 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 934 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 935 | qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) | 
 | 936 | { | 
| Chad Dupuis | 2b29d96 | 2012-02-09 11:15:41 -0800 | [diff] [blame] | 937 | 	/* Dword reads to flash. */ | 
 | 938 | 	qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, (addr & 0xFFFF0000), 1); | 
 | 939 | 	*valp = qla82xx_md_rw_32(ha, MD_DIRECT_ROM_READ_BASE + | 
 | 940 | 	    (addr & 0x0000FFFF), 0, 0); | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 941 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 942 | 	return 0; | 
 | 943 | } | 
 | 944 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 945 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 946 | qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp) | 
 | 947 | { | 
 | 948 | 	int ret, loops = 0; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 949 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 950 |  | 
 | 951 | 	while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { | 
 | 952 | 		udelay(100); | 
 | 953 | 		schedule(); | 
 | 954 | 		loops++; | 
 | 955 | 	} | 
 | 956 | 	if (loops >= 50000) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 957 | 		ql_log(ql_log_fatal, vha, 0x00b9, | 
 | 958 | 		    "Failed to aquire SEM2 lock.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 959 | 		return -1; | 
 | 960 | 	} | 
 | 961 | 	ret = qla82xx_do_rom_fast_read(ha, addr, valp); | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 962 | 	qla82xx_rom_unlock(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 963 | 	return ret; | 
 | 964 | } | 
 | 965 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 966 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 967 | qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val) | 
 | 968 | { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 969 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 970 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR); | 
 | 971 | 	qla82xx_wait_rom_busy(ha); | 
 | 972 | 	if (qla82xx_wait_rom_done(ha)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 973 | 		ql_log(ql_log_warn, vha, 0xb00c, | 
 | 974 | 		    "Error waiting for rom done.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 975 | 		return -1; | 
 | 976 | 	} | 
 | 977 | 	*val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA); | 
 | 978 | 	return 0; | 
 | 979 | } | 
 | 980 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 981 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 982 | qla82xx_flash_wait_write_finish(struct qla_hw_data *ha) | 
 | 983 | { | 
 | 984 | 	long timeout = 0; | 
 | 985 | 	uint32_t done = 1 ; | 
 | 986 | 	uint32_t val; | 
 | 987 | 	int ret = 0; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 988 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 989 |  | 
 | 990 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); | 
 | 991 | 	while ((done != 0) && (ret == 0)) { | 
 | 992 | 		ret = qla82xx_read_status_reg(ha, &val); | 
 | 993 | 		done = val & 1; | 
 | 994 | 		timeout++; | 
 | 995 | 		udelay(10); | 
 | 996 | 		cond_resched(); | 
 | 997 | 		if (timeout >= 50000) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 998 | 			ql_log(ql_log_warn, vha, 0xb00d, | 
 | 999 | 			    "Timeout reached waiting for write finish.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1000 | 			return -1; | 
 | 1001 | 		} | 
 | 1002 | 	} | 
 | 1003 | 	return ret; | 
 | 1004 | } | 
 | 1005 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1006 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1007 | qla82xx_flash_set_write_enable(struct qla_hw_data *ha) | 
 | 1008 | { | 
 | 1009 | 	uint32_t val; | 
 | 1010 | 	qla82xx_wait_rom_busy(ha); | 
 | 1011 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0); | 
 | 1012 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN); | 
 | 1013 | 	qla82xx_wait_rom_busy(ha); | 
 | 1014 | 	if (qla82xx_wait_rom_done(ha)) | 
 | 1015 | 		return -1; | 
 | 1016 | 	if (qla82xx_read_status_reg(ha, &val) != 0) | 
 | 1017 | 		return -1; | 
 | 1018 | 	if ((val & 2) != 2) | 
 | 1019 | 		return -1; | 
 | 1020 | 	return 0; | 
 | 1021 | } | 
 | 1022 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1023 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1024 | qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val) | 
 | 1025 | { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1026 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1027 | 	if (qla82xx_flash_set_write_enable(ha)) | 
 | 1028 | 		return -1; | 
 | 1029 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val); | 
 | 1030 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1); | 
 | 1031 | 	if (qla82xx_wait_rom_done(ha)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1032 | 		ql_log(ql_log_warn, vha, 0xb00e, | 
 | 1033 | 		    "Error waiting for rom done.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1034 | 		return -1; | 
 | 1035 | 	} | 
 | 1036 | 	return qla82xx_flash_wait_write_finish(ha); | 
 | 1037 | } | 
 | 1038 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1039 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1040 | qla82xx_write_disable_flash(struct qla_hw_data *ha) | 
 | 1041 | { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1042 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1043 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI); | 
 | 1044 | 	if (qla82xx_wait_rom_done(ha)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1045 | 		ql_log(ql_log_warn, vha, 0xb00f, | 
 | 1046 | 		    "Error waiting for rom done.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1047 | 		return -1; | 
 | 1048 | 	} | 
 | 1049 | 	return 0; | 
 | 1050 | } | 
 | 1051 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1052 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1053 | ql82xx_rom_lock_d(struct qla_hw_data *ha) | 
 | 1054 | { | 
 | 1055 | 	int loops = 0; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1056 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
 | 1057 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1058 | 	while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) { | 
 | 1059 | 		udelay(100); | 
 | 1060 | 		cond_resched(); | 
 | 1061 | 		loops++; | 
 | 1062 | 	} | 
 | 1063 | 	if (loops >= 50000) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1064 | 		ql_log(ql_log_warn, vha, 0xb010, | 
 | 1065 | 		    "ROM lock failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1066 | 		return -1; | 
 | 1067 | 	} | 
| Jesper Juhl | cd6dbb0 | 2011-11-20 22:34:15 +0100 | [diff] [blame] | 1068 | 	return 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1069 | } | 
 | 1070 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1071 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1072 | qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr, | 
 | 1073 | 	uint32_t data) | 
 | 1074 | { | 
 | 1075 | 	int ret = 0; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1076 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1077 |  | 
 | 1078 | 	ret = ql82xx_rom_lock_d(ha); | 
 | 1079 | 	if (ret < 0) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1080 | 		ql_log(ql_log_warn, vha, 0xb011, | 
 | 1081 | 		    "ROM lock failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1082 | 		return ret; | 
 | 1083 | 	} | 
 | 1084 |  | 
 | 1085 | 	if (qla82xx_flash_set_write_enable(ha)) | 
 | 1086 | 		goto done_write; | 
 | 1087 |  | 
 | 1088 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data); | 
 | 1089 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr); | 
 | 1090 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); | 
 | 1091 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP); | 
 | 1092 | 	qla82xx_wait_rom_busy(ha); | 
 | 1093 | 	if (qla82xx_wait_rom_done(ha)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1094 | 		ql_log(ql_log_warn, vha, 0xb012, | 
 | 1095 | 		    "Error waiting for rom done.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1096 | 		ret = -1; | 
 | 1097 | 		goto done_write; | 
 | 1098 | 	} | 
 | 1099 |  | 
 | 1100 | 	ret = qla82xx_flash_wait_write_finish(ha); | 
 | 1101 |  | 
 | 1102 | done_write: | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 1103 | 	qla82xx_rom_unlock(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1104 | 	return ret; | 
 | 1105 | } | 
 | 1106 |  | 
 | 1107 | /* This routine does CRB initialize sequence | 
 | 1108 |  *  to put the ISP into operational state | 
 | 1109 |  */ | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1110 | static int | 
 | 1111 | qla82xx_pinit_from_rom(scsi_qla_host_t *vha) | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1112 | { | 
 | 1113 | 	int addr, val; | 
 | 1114 | 	int i ; | 
 | 1115 | 	struct crb_addr_pair *buf; | 
 | 1116 | 	unsigned long off; | 
 | 1117 | 	unsigned offset, n; | 
 | 1118 | 	struct qla_hw_data *ha = vha->hw; | 
 | 1119 |  | 
 | 1120 | 	struct crb_addr_pair { | 
 | 1121 | 		long addr; | 
 | 1122 | 		long data; | 
 | 1123 | 	}; | 
 | 1124 |  | 
 | 1125 | 	/* Halt all the indiviual PEGs and other blocks of the ISP */ | 
 | 1126 | 	qla82xx_rom_lock(ha); | 
| Madhuranath Iyengar | c9e8fd5 | 2010-12-21 16:00:19 -0800 | [diff] [blame] | 1127 |  | 
| Giridhar Malavali | 02be221 | 2011-03-30 11:46:24 -0700 | [diff] [blame] | 1128 | 	/* disable all I2Q */ | 
 | 1129 | 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0); | 
 | 1130 | 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0); | 
 | 1131 | 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0); | 
 | 1132 | 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0); | 
 | 1133 | 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0); | 
 | 1134 | 	qla82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0); | 
 | 1135 |  | 
 | 1136 | 	/* disable all niu interrupts */ | 
| Madhuranath Iyengar | c9e8fd5 | 2010-12-21 16:00:19 -0800 | [diff] [blame] | 1137 | 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff); | 
 | 1138 | 	/* disable xge rx/tx */ | 
 | 1139 | 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00); | 
 | 1140 | 	/* disable xg1 rx/tx */ | 
 | 1141 | 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00); | 
| Giridhar Malavali | 02be221 | 2011-03-30 11:46:24 -0700 | [diff] [blame] | 1142 | 	/* disable sideband mac */ | 
 | 1143 | 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00); | 
 | 1144 | 	/* disable ap0 mac */ | 
 | 1145 | 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00); | 
 | 1146 | 	/* disable ap1 mac */ | 
 | 1147 | 	qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00); | 
| Madhuranath Iyengar | c9e8fd5 | 2010-12-21 16:00:19 -0800 | [diff] [blame] | 1148 |  | 
 | 1149 | 	/* halt sre */ | 
 | 1150 | 	val = qla82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000); | 
 | 1151 | 	qla82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1))); | 
 | 1152 |  | 
 | 1153 | 	/* halt epg */ | 
 | 1154 | 	qla82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1); | 
 | 1155 |  | 
 | 1156 | 	/* halt timers */ | 
 | 1157 | 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0); | 
 | 1158 | 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0); | 
 | 1159 | 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0); | 
 | 1160 | 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0); | 
 | 1161 | 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0); | 
| Giridhar Malavali | 02be221 | 2011-03-30 11:46:24 -0700 | [diff] [blame] | 1162 | 	qla82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0); | 
| Madhuranath Iyengar | c9e8fd5 | 2010-12-21 16:00:19 -0800 | [diff] [blame] | 1163 |  | 
 | 1164 | 	/* halt pegs */ | 
 | 1165 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1); | 
 | 1166 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1); | 
 | 1167 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1); | 
 | 1168 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1); | 
 | 1169 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1); | 
| Giridhar Malavali | 02be221 | 2011-03-30 11:46:24 -0700 | [diff] [blame] | 1170 | 	msleep(20); | 
| Madhuranath Iyengar | c9e8fd5 | 2010-12-21 16:00:19 -0800 | [diff] [blame] | 1171 |  | 
 | 1172 | 	/* big hammer */ | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1173 | 	if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) | 
 | 1174 | 		/* don't reset CAM block on reset */ | 
 | 1175 | 		qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff); | 
 | 1176 | 	else | 
 | 1177 | 		qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff); | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 1178 | 	qla82xx_rom_unlock(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1179 |  | 
 | 1180 | 	/* Read the signature value from the flash. | 
 | 1181 | 	 * Offset 0: Contain signature (0xcafecafe) | 
 | 1182 | 	 * Offset 4: Offset and number of addr/value pairs | 
 | 1183 | 	 * that present in CRB initialize sequence | 
 | 1184 | 	 */ | 
 | 1185 | 	if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL || | 
 | 1186 | 	    qla82xx_rom_fast_read(ha, 4, &n) != 0) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1187 | 		ql_log(ql_log_fatal, vha, 0x006e, | 
 | 1188 | 		    "Error Reading crb_init area: n: %08x.\n", n); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1189 | 		return -1; | 
 | 1190 | 	} | 
 | 1191 |  | 
 | 1192 | 	/* Offset in flash = lower 16 bits | 
| Saurav Kashyap | 00adc9a | 2012-05-15 14:34:22 -0400 | [diff] [blame] | 1193 | 	 * Number of entries = upper 16 bits | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1194 | 	 */ | 
 | 1195 | 	offset = n & 0xffffU; | 
 | 1196 | 	n = (n >> 16) & 0xffffU; | 
 | 1197 |  | 
| Saurav Kashyap | 00adc9a | 2012-05-15 14:34:22 -0400 | [diff] [blame] | 1198 | 	/* number of addr/value pair should not exceed 1024 entries */ | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1199 | 	if (n  >= 1024) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1200 | 		ql_log(ql_log_fatal, vha, 0x0071, | 
 | 1201 | 		    "Card flash not initialized:n=0x%x.\n", n); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1202 | 		return -1; | 
 | 1203 | 	} | 
 | 1204 |  | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1205 | 	ql_log(ql_log_info, vha, 0x0072, | 
 | 1206 | 	    "%d CRB init values found in ROM.\n", n); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1207 |  | 
 | 1208 | 	buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL); | 
 | 1209 | 	if (buf == NULL) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1210 | 		ql_log(ql_log_fatal, vha, 0x010c, | 
 | 1211 | 		    "Unable to allocate memory.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1212 | 		return -1; | 
 | 1213 | 	} | 
 | 1214 |  | 
 | 1215 | 	for (i = 0; i < n; i++) { | 
 | 1216 | 		if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 || | 
 | 1217 | 		    qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) { | 
 | 1218 | 			kfree(buf); | 
 | 1219 | 			return -1; | 
 | 1220 | 		} | 
 | 1221 |  | 
 | 1222 | 		buf[i].addr = addr; | 
 | 1223 | 		buf[i].data = val; | 
 | 1224 | 	} | 
 | 1225 |  | 
 | 1226 | 	for (i = 0; i < n; i++) { | 
 | 1227 | 		/* Translate internal CRB initialization | 
 | 1228 | 		 * address to PCI bus address | 
 | 1229 | 		 */ | 
 | 1230 | 		off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) + | 
 | 1231 | 		    QLA82XX_PCI_CRBSPACE; | 
 | 1232 | 		/* Not all CRB  addr/value pair to be written, | 
 | 1233 | 		 * some of them are skipped | 
 | 1234 | 		 */ | 
 | 1235 |  | 
 | 1236 | 		/* skipping cold reboot MAGIC */ | 
 | 1237 | 		if (off == QLA82XX_CAM_RAM(0x1fc)) | 
 | 1238 | 			continue; | 
 | 1239 |  | 
 | 1240 | 		/* do not reset PCI */ | 
 | 1241 | 		if (off == (ROMUSB_GLB + 0xbc)) | 
 | 1242 | 			continue; | 
 | 1243 |  | 
 | 1244 | 		/* skip core clock, so that firmware can increase the clock */ | 
 | 1245 | 		if (off == (ROMUSB_GLB + 0xc8)) | 
 | 1246 | 			continue; | 
 | 1247 |  | 
 | 1248 | 		/* skip the function enable register */ | 
 | 1249 | 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION)) | 
 | 1250 | 			continue; | 
 | 1251 |  | 
 | 1252 | 		if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2)) | 
 | 1253 | 			continue; | 
 | 1254 |  | 
 | 1255 | 		if ((off & 0x0ff00000) == QLA82XX_CRB_SMB) | 
 | 1256 | 			continue; | 
 | 1257 |  | 
 | 1258 | 		if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET) | 
 | 1259 | 			continue; | 
 | 1260 |  | 
 | 1261 | 		if (off == ADDR_ERROR) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1262 | 			ql_log(ql_log_fatal, vha, 0x0116, | 
 | 1263 | 			    "Unknow addr: 0x%08lx.\n", buf[i].addr); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1264 | 			continue; | 
 | 1265 | 		} | 
 | 1266 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1267 | 		qla82xx_wr_32(ha, off, buf[i].data); | 
 | 1268 |  | 
 | 1269 | 		/* ISP requires much bigger delay to settle down, | 
 | 1270 | 		 * else crb_window returns 0xffffffff | 
 | 1271 | 		 */ | 
 | 1272 | 		if (off == QLA82XX_ROMUSB_GLB_SW_RESET) | 
 | 1273 | 			msleep(1000); | 
 | 1274 |  | 
 | 1275 | 		/* ISP requires millisec delay between | 
 | 1276 | 		 * successive CRB register updation | 
 | 1277 | 		 */ | 
 | 1278 | 		msleep(1); | 
 | 1279 | 	} | 
 | 1280 |  | 
 | 1281 | 	kfree(buf); | 
 | 1282 |  | 
 | 1283 | 	/* Resetting the data and instruction cache */ | 
 | 1284 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e); | 
 | 1285 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8); | 
 | 1286 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8); | 
 | 1287 |  | 
 | 1288 | 	/* Clear all protocol processing engines */ | 
 | 1289 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0); | 
 | 1290 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0); | 
 | 1291 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0); | 
 | 1292 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0); | 
 | 1293 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0); | 
 | 1294 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0); | 
 | 1295 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0); | 
 | 1296 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0); | 
 | 1297 | 	return 0; | 
 | 1298 | } | 
 | 1299 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1300 | static int | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1301 | qla82xx_pci_mem_write_2M(struct qla_hw_data *ha, | 
 | 1302 | 		u64 off, void *data, int size) | 
 | 1303 | { | 
 | 1304 | 	int i, j, ret = 0, loop, sz[2], off0; | 
 | 1305 | 	int scale, shift_amount, startword; | 
 | 1306 | 	uint32_t temp; | 
 | 1307 | 	uint64_t off8, mem_crb, tmpw, word[2] = {0, 0}; | 
 | 1308 |  | 
 | 1309 | 	/* | 
 | 1310 | 	 * If not MN, go check for MS or invalid. | 
 | 1311 | 	 */ | 
 | 1312 | 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) | 
 | 1313 | 		mem_crb = QLA82XX_CRB_QDR_NET; | 
 | 1314 | 	else { | 
 | 1315 | 		mem_crb = QLA82XX_CRB_DDR_NET; | 
 | 1316 | 		if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) | 
 | 1317 | 			return qla82xx_pci_mem_write_direct(ha, | 
 | 1318 | 			    off, data, size); | 
 | 1319 | 	} | 
 | 1320 |  | 
 | 1321 | 	off0 = off & 0x7; | 
 | 1322 | 	sz[0] = (size < (8 - off0)) ? size : (8 - off0); | 
 | 1323 | 	sz[1] = size - sz[0]; | 
 | 1324 |  | 
 | 1325 | 	off8 = off & 0xfffffff0; | 
 | 1326 | 	loop = (((off & 0xf) + size - 1) >> 4) + 1; | 
 | 1327 | 	shift_amount = 4; | 
 | 1328 | 	scale = 2; | 
 | 1329 | 	startword = (off & 0xf)/8; | 
 | 1330 |  | 
 | 1331 | 	for (i = 0; i < loop; i++) { | 
 | 1332 | 		if (qla82xx_pci_mem_read_2M(ha, off8 + | 
 | 1333 | 		    (i << shift_amount), &word[i * scale], 8)) | 
 | 1334 | 			return -1; | 
 | 1335 | 	} | 
 | 1336 |  | 
 | 1337 | 	switch (size) { | 
 | 1338 | 	case 1: | 
 | 1339 | 		tmpw = *((uint8_t *)data); | 
 | 1340 | 		break; | 
 | 1341 | 	case 2: | 
 | 1342 | 		tmpw = *((uint16_t *)data); | 
 | 1343 | 		break; | 
 | 1344 | 	case 4: | 
 | 1345 | 		tmpw = *((uint32_t *)data); | 
 | 1346 | 		break; | 
 | 1347 | 	case 8: | 
 | 1348 | 	default: | 
 | 1349 | 		tmpw = *((uint64_t *)data); | 
 | 1350 | 		break; | 
 | 1351 | 	} | 
 | 1352 |  | 
 | 1353 | 	if (sz[0] == 8) { | 
 | 1354 | 		word[startword] = tmpw; | 
 | 1355 | 	} else { | 
 | 1356 | 		word[startword] &= | 
 | 1357 | 			~((~(~0ULL << (sz[0] * 8))) << (off0 * 8)); | 
 | 1358 | 		word[startword] |= tmpw << (off0 * 8); | 
 | 1359 | 	} | 
 | 1360 | 	if (sz[1] != 0) { | 
 | 1361 | 		word[startword+1] &= ~(~0ULL << (sz[1] * 8)); | 
 | 1362 | 		word[startword+1] |= tmpw >> (sz[0] * 8); | 
 | 1363 | 	} | 
 | 1364 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1365 | 	for (i = 0; i < loop; i++) { | 
 | 1366 | 		temp = off8 + (i << shift_amount); | 
 | 1367 | 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp); | 
 | 1368 | 		temp = 0; | 
 | 1369 | 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp); | 
 | 1370 | 		temp = word[i * scale] & 0xffffffff; | 
 | 1371 | 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp); | 
 | 1372 | 		temp = (word[i * scale] >> 32) & 0xffffffff; | 
 | 1373 | 		qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp); | 
 | 1374 | 		temp = word[i*scale + 1] & 0xffffffff; | 
 | 1375 | 		qla82xx_wr_32(ha, mem_crb + | 
 | 1376 | 		    MIU_TEST_AGT_WRDATA_UPPER_LO, temp); | 
 | 1377 | 		temp = (word[i*scale + 1] >> 32) & 0xffffffff; | 
 | 1378 | 		qla82xx_wr_32(ha, mem_crb + | 
 | 1379 | 		    MIU_TEST_AGT_WRDATA_UPPER_HI, temp); | 
 | 1380 |  | 
 | 1381 | 		temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; | 
 | 1382 | 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); | 
 | 1383 | 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE; | 
 | 1384 | 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); | 
 | 1385 |  | 
 | 1386 | 		for (j = 0; j < MAX_CTL_CHECK; j++) { | 
 | 1387 | 			temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); | 
 | 1388 | 			if ((temp & MIU_TA_CTL_BUSY) == 0) | 
 | 1389 | 				break; | 
 | 1390 | 		} | 
 | 1391 |  | 
 | 1392 | 		if (j >= MAX_CTL_CHECK) { | 
 | 1393 | 			if (printk_ratelimit()) | 
 | 1394 | 				dev_err(&ha->pdev->dev, | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1395 | 				    "failed to write through agent.\n"); | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1396 | 			ret = -1; | 
 | 1397 | 			break; | 
 | 1398 | 		} | 
 | 1399 | 	} | 
 | 1400 |  | 
 | 1401 | 	return ret; | 
 | 1402 | } | 
 | 1403 |  | 
 | 1404 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1405 | qla82xx_fw_load_from_flash(struct qla_hw_data *ha) | 
 | 1406 | { | 
 | 1407 | 	int  i; | 
 | 1408 | 	long size = 0; | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1409 | 	long flashaddr = ha->flt_region_bootload << 2; | 
 | 1410 | 	long memaddr = BOOTLD_START; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1411 | 	u64 data; | 
 | 1412 | 	u32 high, low; | 
 | 1413 | 	size = (IMAGE_START - BOOTLD_START) / 8; | 
 | 1414 |  | 
 | 1415 | 	for (i = 0; i < size; i++) { | 
 | 1416 | 		if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) || | 
 | 1417 | 		    (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) { | 
 | 1418 | 			return -1; | 
 | 1419 | 		} | 
 | 1420 | 		data = ((u64)high << 32) | low ; | 
 | 1421 | 		qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8); | 
 | 1422 | 		flashaddr += 8; | 
 | 1423 | 		memaddr += 8; | 
 | 1424 |  | 
 | 1425 | 		if (i % 0x1000 == 0) | 
 | 1426 | 			msleep(1); | 
 | 1427 | 	} | 
 | 1428 | 	udelay(100); | 
 | 1429 | 	read_lock(&ha->hw_lock); | 
| Giridhar Malavali | 3711333 | 2010-07-23 15:28:34 +0500 | [diff] [blame] | 1430 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); | 
 | 1431 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1432 | 	read_unlock(&ha->hw_lock); | 
 | 1433 | 	return 0; | 
 | 1434 | } | 
 | 1435 |  | 
 | 1436 | int | 
 | 1437 | qla82xx_pci_mem_read_2M(struct qla_hw_data *ha, | 
 | 1438 | 		u64 off, void *data, int size) | 
 | 1439 | { | 
 | 1440 | 	int i, j = 0, k, start, end, loop, sz[2], off0[2]; | 
 | 1441 | 	int	      shift_amount; | 
 | 1442 | 	uint32_t      temp; | 
 | 1443 | 	uint64_t      off8, val, mem_crb, word[2] = {0, 0}; | 
 | 1444 |  | 
 | 1445 | 	/* | 
 | 1446 | 	 * If not MN, go check for MS or invalid. | 
 | 1447 | 	 */ | 
 | 1448 |  | 
 | 1449 | 	if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) | 
 | 1450 | 		mem_crb = QLA82XX_CRB_QDR_NET; | 
 | 1451 | 	else { | 
 | 1452 | 		mem_crb = QLA82XX_CRB_DDR_NET; | 
 | 1453 | 		if (qla82xx_pci_mem_bound_check(ha, off, size) == 0) | 
 | 1454 | 			return qla82xx_pci_mem_read_direct(ha, | 
 | 1455 | 			    off, data, size); | 
 | 1456 | 	} | 
 | 1457 |  | 
| Giridhar Malavali | 3711333 | 2010-07-23 15:28:34 +0500 | [diff] [blame] | 1458 | 	off8 = off & 0xfffffff0; | 
 | 1459 | 	off0[0] = off & 0xf; | 
 | 1460 | 	sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]); | 
 | 1461 | 	shift_amount = 4; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1462 | 	loop = ((off0[0] + size - 1) >> shift_amount) + 1; | 
 | 1463 | 	off0[1] = 0; | 
 | 1464 | 	sz[1] = size - sz[0]; | 
 | 1465 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1466 | 	for (i = 0; i < loop; i++) { | 
 | 1467 | 		temp = off8 + (i << shift_amount); | 
 | 1468 | 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp); | 
 | 1469 | 		temp = 0; | 
 | 1470 | 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp); | 
 | 1471 | 		temp = MIU_TA_CTL_ENABLE; | 
 | 1472 | 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); | 
 | 1473 | 		temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; | 
 | 1474 | 		qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp); | 
 | 1475 |  | 
 | 1476 | 		for (j = 0; j < MAX_CTL_CHECK; j++) { | 
 | 1477 | 			temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL); | 
 | 1478 | 			if ((temp & MIU_TA_CTL_BUSY) == 0) | 
 | 1479 | 				break; | 
 | 1480 | 		} | 
 | 1481 |  | 
 | 1482 | 		if (j >= MAX_CTL_CHECK) { | 
 | 1483 | 			if (printk_ratelimit()) | 
 | 1484 | 				dev_err(&ha->pdev->dev, | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1485 | 				    "failed to read through agent.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1486 | 			break; | 
 | 1487 | 		} | 
 | 1488 |  | 
 | 1489 | 		start = off0[i] >> 2; | 
 | 1490 | 		end   = (off0[i] + sz[i] - 1) >> 2; | 
 | 1491 | 		for (k = start; k <= end; k++) { | 
 | 1492 | 			temp = qla82xx_rd_32(ha, | 
 | 1493 | 					mem_crb + MIU_TEST_AGT_RDDATA(k)); | 
 | 1494 | 			word[i] |= ((uint64_t)temp << (32 * (k & 1))); | 
 | 1495 | 		} | 
 | 1496 | 	} | 
 | 1497 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1498 | 	if (j >= MAX_CTL_CHECK) | 
 | 1499 | 		return -1; | 
 | 1500 |  | 
 | 1501 | 	if ((off0[0] & 7) == 0) { | 
 | 1502 | 		val = word[0]; | 
 | 1503 | 	} else { | 
 | 1504 | 		val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) | | 
 | 1505 | 			((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8)); | 
 | 1506 | 	} | 
 | 1507 |  | 
 | 1508 | 	switch (size) { | 
 | 1509 | 	case 1: | 
 | 1510 | 		*(uint8_t  *)data = val; | 
 | 1511 | 		break; | 
 | 1512 | 	case 2: | 
 | 1513 | 		*(uint16_t *)data = val; | 
 | 1514 | 		break; | 
 | 1515 | 	case 4: | 
 | 1516 | 		*(uint32_t *)data = val; | 
 | 1517 | 		break; | 
 | 1518 | 	case 8: | 
 | 1519 | 		*(uint64_t *)data = val; | 
 | 1520 | 		break; | 
 | 1521 | 	} | 
 | 1522 | 	return 0; | 
 | 1523 | } | 
 | 1524 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1525 |  | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1526 | static struct qla82xx_uri_table_desc * | 
 | 1527 | qla82xx_get_table_desc(const u8 *unirom, int section) | 
 | 1528 | { | 
 | 1529 | 	uint32_t i; | 
 | 1530 | 	struct qla82xx_uri_table_desc *directory = | 
 | 1531 | 		(struct qla82xx_uri_table_desc *)&unirom[0]; | 
 | 1532 | 	__le32 offset; | 
 | 1533 | 	__le32 tab_type; | 
 | 1534 | 	__le32 entries = cpu_to_le32(directory->num_entries); | 
 | 1535 |  | 
 | 1536 | 	for (i = 0; i < entries; i++) { | 
 | 1537 | 		offset = cpu_to_le32(directory->findex) + | 
 | 1538 | 		    (i * cpu_to_le32(directory->entry_size)); | 
 | 1539 | 		tab_type = cpu_to_le32(*((u32 *)&unirom[offset] + 8)); | 
 | 1540 |  | 
 | 1541 | 		if (tab_type == section) | 
 | 1542 | 			return (struct qla82xx_uri_table_desc *)&unirom[offset]; | 
 | 1543 | 	} | 
 | 1544 |  | 
 | 1545 | 	return NULL; | 
 | 1546 | } | 
 | 1547 |  | 
 | 1548 | static struct qla82xx_uri_data_desc * | 
 | 1549 | qla82xx_get_data_desc(struct qla_hw_data *ha, | 
 | 1550 | 	u32 section, u32 idx_offset) | 
 | 1551 | { | 
 | 1552 | 	const u8 *unirom = ha->hablob->fw->data; | 
 | 1553 | 	int idx = cpu_to_le32(*((int *)&unirom[ha->file_prd_off] + idx_offset)); | 
 | 1554 | 	struct qla82xx_uri_table_desc *tab_desc = NULL; | 
 | 1555 | 	__le32 offset; | 
 | 1556 |  | 
 | 1557 | 	tab_desc = qla82xx_get_table_desc(unirom, section); | 
 | 1558 | 	if (!tab_desc) | 
 | 1559 | 		return NULL; | 
 | 1560 |  | 
 | 1561 | 	offset = cpu_to_le32(tab_desc->findex) + | 
 | 1562 | 	    (cpu_to_le32(tab_desc->entry_size) * idx); | 
 | 1563 |  | 
 | 1564 | 	return (struct qla82xx_uri_data_desc *)&unirom[offset]; | 
 | 1565 | } | 
 | 1566 |  | 
 | 1567 | static u8 * | 
 | 1568 | qla82xx_get_bootld_offset(struct qla_hw_data *ha) | 
 | 1569 | { | 
 | 1570 | 	u32 offset = BOOTLD_START; | 
 | 1571 | 	struct qla82xx_uri_data_desc *uri_desc = NULL; | 
 | 1572 |  | 
 | 1573 | 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { | 
 | 1574 | 		uri_desc = qla82xx_get_data_desc(ha, | 
 | 1575 | 		    QLA82XX_URI_DIR_SECT_BOOTLD, QLA82XX_URI_BOOTLD_IDX_OFF); | 
 | 1576 | 		if (uri_desc) | 
 | 1577 | 			offset = cpu_to_le32(uri_desc->findex); | 
 | 1578 | 	} | 
 | 1579 |  | 
 | 1580 | 	return (u8 *)&ha->hablob->fw->data[offset]; | 
 | 1581 | } | 
 | 1582 |  | 
 | 1583 | static __le32 | 
 | 1584 | qla82xx_get_fw_size(struct qla_hw_data *ha) | 
 | 1585 | { | 
 | 1586 | 	struct qla82xx_uri_data_desc *uri_desc = NULL; | 
 | 1587 |  | 
 | 1588 | 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { | 
 | 1589 | 		uri_desc =  qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, | 
 | 1590 | 		    QLA82XX_URI_FIRMWARE_IDX_OFF); | 
 | 1591 | 		if (uri_desc) | 
 | 1592 | 			return cpu_to_le32(uri_desc->size); | 
 | 1593 | 	} | 
 | 1594 |  | 
 | 1595 | 	return cpu_to_le32(*(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET]); | 
 | 1596 | } | 
 | 1597 |  | 
 | 1598 | static u8 * | 
 | 1599 | qla82xx_get_fw_offs(struct qla_hw_data *ha) | 
 | 1600 | { | 
 | 1601 | 	u32 offset = IMAGE_START; | 
 | 1602 | 	struct qla82xx_uri_data_desc *uri_desc = NULL; | 
 | 1603 |  | 
 | 1604 | 	if (ha->fw_type == QLA82XX_UNIFIED_ROMIMAGE) { | 
 | 1605 | 		uri_desc = qla82xx_get_data_desc(ha, QLA82XX_URI_DIR_SECT_FW, | 
 | 1606 | 			QLA82XX_URI_FIRMWARE_IDX_OFF); | 
 | 1607 | 		if (uri_desc) | 
 | 1608 | 			offset = cpu_to_le32(uri_desc->findex); | 
 | 1609 | 	} | 
 | 1610 |  | 
 | 1611 | 	return (u8 *)&ha->hablob->fw->data[offset]; | 
 | 1612 | } | 
 | 1613 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1614 | /* PCI related functions */ | 
 | 1615 | char * | 
 | 1616 | qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str) | 
 | 1617 | { | 
 | 1618 | 	int pcie_reg; | 
 | 1619 | 	struct qla_hw_data *ha = vha->hw; | 
 | 1620 | 	char lwstr[6]; | 
 | 1621 | 	uint16_t lnk; | 
 | 1622 |  | 
 | 1623 | 	pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP); | 
 | 1624 | 	pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk); | 
 | 1625 | 	ha->link_width = (lnk >> 4) & 0x3f; | 
 | 1626 |  | 
 | 1627 | 	strcpy(str, "PCIe ("); | 
 | 1628 | 	strcat(str, "2.5Gb/s "); | 
 | 1629 | 	snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width); | 
 | 1630 | 	strcat(str, lwstr); | 
 | 1631 | 	return str; | 
 | 1632 | } | 
 | 1633 |  | 
 | 1634 | int qla82xx_pci_region_offset(struct pci_dev *pdev, int region) | 
 | 1635 | { | 
 | 1636 | 	unsigned long val = 0; | 
 | 1637 | 	u32 control; | 
 | 1638 |  | 
 | 1639 | 	switch (region) { | 
 | 1640 | 	case 0: | 
 | 1641 | 		val = 0; | 
 | 1642 | 		break; | 
 | 1643 | 	case 1: | 
 | 1644 | 		pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control); | 
 | 1645 | 		val = control + QLA82XX_MSIX_TBL_SPACE; | 
 | 1646 | 		break; | 
 | 1647 | 	} | 
 | 1648 | 	return val; | 
 | 1649 | } | 
 | 1650 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1651 |  | 
 | 1652 | int | 
 | 1653 | qla82xx_iospace_config(struct qla_hw_data *ha) | 
 | 1654 | { | 
 | 1655 | 	uint32_t len = 0; | 
 | 1656 |  | 
 | 1657 | 	if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1658 | 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000c, | 
 | 1659 | 		    "Failed to reserver selected regions.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1660 | 		goto iospace_error_exit; | 
 | 1661 | 	} | 
 | 1662 |  | 
 | 1663 | 	/* Use MMIO operations for all accesses. */ | 
 | 1664 | 	if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1665 | 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000d, | 
 | 1666 | 		    "Region #0 not an MMIO resource, aborting.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1667 | 		goto iospace_error_exit; | 
 | 1668 | 	} | 
 | 1669 |  | 
 | 1670 | 	len = pci_resource_len(ha->pdev, 0); | 
 | 1671 | 	ha->nx_pcibase = | 
 | 1672 | 	    (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len); | 
 | 1673 | 	if (!ha->nx_pcibase) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1674 | 		ql_log_pci(ql_log_fatal, ha->pdev, 0x000e, | 
 | 1675 | 		    "Cannot remap pcibase MMIO, aborting.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1676 | 		pci_release_regions(ha->pdev); | 
 | 1677 | 		goto iospace_error_exit; | 
 | 1678 | 	} | 
 | 1679 |  | 
 | 1680 | 	/* Mapping of IO base pointer */ | 
 | 1681 | 	ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase + | 
 | 1682 | 	    0xbc000 + (ha->pdev->devfn << 11)); | 
 | 1683 |  | 
 | 1684 | 	if (!ql2xdbwr) { | 
 | 1685 | 		ha->nxdb_wr_ptr = | 
 | 1686 | 		    (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) + | 
 | 1687 | 		    (ha->pdev->devfn << 12)), 4); | 
 | 1688 | 		if (!ha->nxdb_wr_ptr) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1689 | 			ql_log_pci(ql_log_fatal, ha->pdev, 0x000f, | 
 | 1690 | 			    "Cannot remap MMIO, aborting.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1691 | 			pci_release_regions(ha->pdev); | 
 | 1692 | 			goto iospace_error_exit; | 
 | 1693 | 		} | 
 | 1694 |  | 
 | 1695 | 		/* Mapping of IO base pointer, | 
 | 1696 | 		 * door bell read and write pointer | 
 | 1697 | 		 */ | 
 | 1698 | 		ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) + | 
 | 1699 | 		    (ha->pdev->devfn * 8); | 
 | 1700 | 	} else { | 
 | 1701 | 		ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ? | 
 | 1702 | 			QLA82XX_CAMRAM_DB1 : | 
 | 1703 | 			QLA82XX_CAMRAM_DB2); | 
 | 1704 | 	} | 
 | 1705 |  | 
 | 1706 | 	ha->max_req_queues = ha->max_rsp_queues = 1; | 
 | 1707 | 	ha->msix_count = ha->max_rsp_queues + 1; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1708 | 	ql_dbg_pci(ql_dbg_multiq, ha->pdev, 0xc006, | 
 | 1709 | 	    "nx_pci_base=%p iobase=%p " | 
 | 1710 | 	    "max_req_queues=%d msix_count=%d.\n", | 
| Joe Perches | d8424f6 | 2011-11-18 09:03:06 -0800 | [diff] [blame] | 1711 | 	    (void *)ha->nx_pcibase, ha->iobase, | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1712 | 	    ha->max_req_queues, ha->msix_count); | 
 | 1713 | 	ql_dbg_pci(ql_dbg_init, ha->pdev, 0x0010, | 
 | 1714 | 	    "nx_pci_base=%p iobase=%p " | 
 | 1715 | 	    "max_req_queues=%d msix_count=%d.\n", | 
| Joe Perches | d8424f6 | 2011-11-18 09:03:06 -0800 | [diff] [blame] | 1716 | 	    (void *)ha->nx_pcibase, ha->iobase, | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1717 | 	    ha->max_req_queues, ha->msix_count); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1718 | 	return 0; | 
 | 1719 |  | 
 | 1720 | iospace_error_exit: | 
 | 1721 | 	return -ENOMEM; | 
 | 1722 | } | 
 | 1723 |  | 
 | 1724 | /* GS related functions */ | 
 | 1725 |  | 
 | 1726 | /* Initialization related functions */ | 
 | 1727 |  | 
 | 1728 | /** | 
 | 1729 |  * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers. | 
 | 1730 |  * @ha: HA context | 
 | 1731 |  * | 
 | 1732 |  * Returns 0 on success. | 
 | 1733 | */ | 
 | 1734 | int | 
 | 1735 | qla82xx_pci_config(scsi_qla_host_t *vha) | 
 | 1736 | { | 
 | 1737 | 	struct qla_hw_data *ha = vha->hw; | 
 | 1738 | 	int ret; | 
 | 1739 |  | 
 | 1740 | 	pci_set_master(ha->pdev); | 
 | 1741 | 	ret = pci_set_mwi(ha->pdev); | 
 | 1742 | 	ha->chip_revision = ha->pdev->revision; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1743 | 	ql_dbg(ql_dbg_init, vha, 0x0043, | 
| Joe Perches | d8424f6 | 2011-11-18 09:03:06 -0800 | [diff] [blame] | 1744 | 	    "Chip revision:%d.\n", | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1745 | 	    ha->chip_revision); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1746 | 	return 0; | 
 | 1747 | } | 
 | 1748 |  | 
 | 1749 | /** | 
 | 1750 |  * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers. | 
 | 1751 |  * @ha: HA context | 
 | 1752 |  * | 
 | 1753 |  * Returns 0 on success. | 
 | 1754 |  */ | 
 | 1755 | void | 
 | 1756 | qla82xx_reset_chip(scsi_qla_host_t *vha) | 
 | 1757 | { | 
 | 1758 | 	struct qla_hw_data *ha = vha->hw; | 
 | 1759 | 	ha->isp_ops->disable_intrs(ha); | 
 | 1760 | } | 
 | 1761 |  | 
 | 1762 | void qla82xx_config_rings(struct scsi_qla_host *vha) | 
 | 1763 | { | 
 | 1764 | 	struct qla_hw_data *ha = vha->hw; | 
 | 1765 | 	struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; | 
 | 1766 | 	struct init_cb_81xx *icb; | 
 | 1767 | 	struct req_que *req = ha->req_q_map[0]; | 
 | 1768 | 	struct rsp_que *rsp = ha->rsp_q_map[0]; | 
 | 1769 |  | 
 | 1770 | 	/* Setup ring parameters in initialization control block. */ | 
 | 1771 | 	icb = (struct init_cb_81xx *)ha->init_cb; | 
 | 1772 | 	icb->request_q_outpointer = __constant_cpu_to_le16(0); | 
 | 1773 | 	icb->response_q_inpointer = __constant_cpu_to_le16(0); | 
 | 1774 | 	icb->request_q_length = cpu_to_le16(req->length); | 
 | 1775 | 	icb->response_q_length = cpu_to_le16(rsp->length); | 
 | 1776 | 	icb->request_q_address[0] = cpu_to_le32(LSD(req->dma)); | 
 | 1777 | 	icb->request_q_address[1] = cpu_to_le32(MSD(req->dma)); | 
 | 1778 | 	icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma)); | 
 | 1779 | 	icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma)); | 
 | 1780 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1781 | 	WRT_REG_DWORD((unsigned long  __iomem *)®->req_q_out[0], 0); | 
 | 1782 | 	WRT_REG_DWORD((unsigned long  __iomem *)®->rsp_q_in[0], 0); | 
 | 1783 | 	WRT_REG_DWORD((unsigned long  __iomem *)®->rsp_q_out[0], 0); | 
 | 1784 | } | 
 | 1785 |  | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 1786 | void qla82xx_reset_adapter(struct scsi_qla_host *vha) | 
 | 1787 | { | 
 | 1788 | 	struct qla_hw_data *ha = vha->hw; | 
 | 1789 | 	vha->flags.online = 0; | 
 | 1790 | 	qla2x00_try_to_stop_firmware(vha); | 
 | 1791 | 	ha->isp_ops->disable_intrs(ha); | 
 | 1792 | } | 
 | 1793 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1794 | static int | 
 | 1795 | qla82xx_fw_load_from_blob(struct qla_hw_data *ha) | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1796 | { | 
 | 1797 | 	u64 *ptr64; | 
 | 1798 | 	u32 i, flashaddr, size; | 
 | 1799 | 	__le64 data; | 
 | 1800 |  | 
 | 1801 | 	size = (IMAGE_START - BOOTLD_START) / 8; | 
 | 1802 |  | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1803 | 	ptr64 = (u64 *)qla82xx_get_bootld_offset(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1804 | 	flashaddr = BOOTLD_START; | 
 | 1805 |  | 
 | 1806 | 	for (i = 0; i < size; i++) { | 
 | 1807 | 		data = cpu_to_le64(ptr64[i]); | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1808 | 		if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) | 
 | 1809 | 			return -EIO; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1810 | 		flashaddr += 8; | 
 | 1811 | 	} | 
 | 1812 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1813 | 	flashaddr = FLASH_ADDR_START; | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1814 | 	size = (__force u32)qla82xx_get_fw_size(ha) / 8; | 
 | 1815 | 	ptr64 = (u64 *)qla82xx_get_fw_offs(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1816 |  | 
 | 1817 | 	for (i = 0; i < size; i++) { | 
 | 1818 | 		data = cpu_to_le64(ptr64[i]); | 
 | 1819 |  | 
 | 1820 | 		if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8)) | 
 | 1821 | 			return -EIO; | 
 | 1822 | 		flashaddr += 8; | 
 | 1823 | 	} | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1824 | 	udelay(100); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1825 |  | 
 | 1826 | 	/* Write a magic value to CAMRAM register | 
 | 1827 | 	 * at a specified offset to indicate | 
 | 1828 | 	 * that all data is written and | 
 | 1829 | 	 * ready for firmware to initialize. | 
 | 1830 | 	 */ | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1831 | 	qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), QLA82XX_BDINFO_MAGIC); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1832 |  | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1833 | 	read_lock(&ha->hw_lock); | 
| Giridhar Malavali | 3711333 | 2010-07-23 15:28:34 +0500 | [diff] [blame] | 1834 | 	qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020); | 
 | 1835 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e); | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 1836 | 	read_unlock(&ha->hw_lock); | 
 | 1837 | 	return 0; | 
 | 1838 | } | 
 | 1839 |  | 
 | 1840 | static int | 
 | 1841 | qla82xx_set_product_offset(struct qla_hw_data *ha) | 
 | 1842 | { | 
 | 1843 | 	struct qla82xx_uri_table_desc *ptab_desc = NULL; | 
 | 1844 | 	const uint8_t *unirom = ha->hablob->fw->data; | 
 | 1845 | 	uint32_t i; | 
 | 1846 | 	__le32 entries; | 
 | 1847 | 	__le32 flags, file_chiprev, offset; | 
 | 1848 | 	uint8_t chiprev = ha->chip_revision; | 
 | 1849 | 	/* Hardcoding mn_present flag for P3P */ | 
 | 1850 | 	int mn_present = 0; | 
 | 1851 | 	uint32_t flagbit; | 
 | 1852 |  | 
 | 1853 | 	ptab_desc = qla82xx_get_table_desc(unirom, | 
 | 1854 | 		 QLA82XX_URI_DIR_SECT_PRODUCT_TBL); | 
 | 1855 |        if (!ptab_desc) | 
 | 1856 | 		return -1; | 
 | 1857 |  | 
 | 1858 | 	entries = cpu_to_le32(ptab_desc->num_entries); | 
 | 1859 |  | 
 | 1860 | 	for (i = 0; i < entries; i++) { | 
 | 1861 | 		offset = cpu_to_le32(ptab_desc->findex) + | 
 | 1862 | 			(i * cpu_to_le32(ptab_desc->entry_size)); | 
 | 1863 | 		flags = cpu_to_le32(*((int *)&unirom[offset] + | 
 | 1864 | 			QLA82XX_URI_FLAGS_OFF)); | 
 | 1865 | 		file_chiprev = cpu_to_le32(*((int *)&unirom[offset] + | 
 | 1866 | 			QLA82XX_URI_CHIP_REV_OFF)); | 
 | 1867 |  | 
 | 1868 | 		flagbit = mn_present ? 1 : 2; | 
 | 1869 |  | 
 | 1870 | 		if ((chiprev == file_chiprev) && ((1ULL << flagbit) & flags)) { | 
 | 1871 | 			ha->file_prd_off = offset; | 
 | 1872 | 			return 0; | 
 | 1873 | 		} | 
 | 1874 | 	} | 
 | 1875 | 	return -1; | 
 | 1876 | } | 
 | 1877 |  | 
 | 1878 | int | 
 | 1879 | qla82xx_validate_firmware_blob(scsi_qla_host_t *vha, uint8_t fw_type) | 
 | 1880 | { | 
 | 1881 | 	__le32 val; | 
 | 1882 | 	uint32_t min_size; | 
 | 1883 | 	struct qla_hw_data *ha = vha->hw; | 
 | 1884 | 	const struct firmware *fw = ha->hablob->fw; | 
 | 1885 |  | 
 | 1886 | 	ha->fw_type = fw_type; | 
 | 1887 |  | 
 | 1888 | 	if (fw_type == QLA82XX_UNIFIED_ROMIMAGE) { | 
 | 1889 | 		if (qla82xx_set_product_offset(ha)) | 
 | 1890 | 			return -EINVAL; | 
 | 1891 |  | 
 | 1892 | 		min_size = QLA82XX_URI_FW_MIN_SIZE; | 
 | 1893 | 	} else { | 
 | 1894 | 		val = cpu_to_le32(*(u32 *)&fw->data[QLA82XX_FW_MAGIC_OFFSET]); | 
 | 1895 | 		if ((__force u32)val != QLA82XX_BDINFO_MAGIC) | 
 | 1896 | 			return -EINVAL; | 
 | 1897 |  | 
 | 1898 | 		min_size = QLA82XX_FW_MIN_SIZE; | 
 | 1899 | 	} | 
 | 1900 |  | 
 | 1901 | 	if (fw->size < min_size) | 
 | 1902 | 		return -EINVAL; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1903 | 	return 0; | 
 | 1904 | } | 
 | 1905 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1906 | static int | 
 | 1907 | qla82xx_check_cmdpeg_state(struct qla_hw_data *ha) | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1908 | { | 
 | 1909 | 	u32 val = 0; | 
 | 1910 | 	int retries = 60; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1911 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1912 |  | 
 | 1913 | 	do { | 
 | 1914 | 		read_lock(&ha->hw_lock); | 
 | 1915 | 		val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE); | 
 | 1916 | 		read_unlock(&ha->hw_lock); | 
 | 1917 |  | 
 | 1918 | 		switch (val) { | 
 | 1919 | 		case PHAN_INITIALIZE_COMPLETE: | 
 | 1920 | 		case PHAN_INITIALIZE_ACK: | 
 | 1921 | 			return QLA_SUCCESS; | 
 | 1922 | 		case PHAN_INITIALIZE_FAILED: | 
 | 1923 | 			break; | 
 | 1924 | 		default: | 
 | 1925 | 			break; | 
 | 1926 | 		} | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1927 | 		ql_log(ql_log_info, vha, 0x00a8, | 
 | 1928 | 		    "CRB_CMDPEG_STATE: 0x%x and retries:0x%x.\n", | 
 | 1929 | 		    val, retries); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1930 |  | 
 | 1931 | 		msleep(500); | 
 | 1932 |  | 
 | 1933 | 	} while (--retries); | 
 | 1934 |  | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1935 | 	ql_log(ql_log_fatal, vha, 0x00a9, | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1936 | 	    "Cmd Peg initialization failed: 0x%x.\n", val); | 
 | 1937 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1938 | 	val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE); | 
 | 1939 | 	read_lock(&ha->hw_lock); | 
 | 1940 | 	qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED); | 
 | 1941 | 	read_unlock(&ha->hw_lock); | 
 | 1942 | 	return QLA_FUNCTION_FAILED; | 
 | 1943 | } | 
 | 1944 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 1945 | static int | 
 | 1946 | qla82xx_check_rcvpeg_state(struct qla_hw_data *ha) | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1947 | { | 
 | 1948 | 	u32 val = 0; | 
 | 1949 | 	int retries = 60; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1950 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1951 |  | 
 | 1952 | 	do { | 
 | 1953 | 		read_lock(&ha->hw_lock); | 
 | 1954 | 		val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE); | 
 | 1955 | 		read_unlock(&ha->hw_lock); | 
 | 1956 |  | 
 | 1957 | 		switch (val) { | 
 | 1958 | 		case PHAN_INITIALIZE_COMPLETE: | 
 | 1959 | 		case PHAN_INITIALIZE_ACK: | 
 | 1960 | 			return QLA_SUCCESS; | 
 | 1961 | 		case PHAN_INITIALIZE_FAILED: | 
 | 1962 | 			break; | 
 | 1963 | 		default: | 
 | 1964 | 			break; | 
 | 1965 | 		} | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1966 | 		ql_log(ql_log_info, vha, 0x00ab, | 
 | 1967 | 		    "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x.\n", | 
 | 1968 | 		    val, retries); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1969 |  | 
 | 1970 | 		msleep(500); | 
 | 1971 |  | 
 | 1972 | 	} while (--retries); | 
 | 1973 |  | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 1974 | 	ql_log(ql_log_fatal, vha, 0x00ac, | 
 | 1975 | 	    "Rcv Peg initializatin failed: 0x%x.\n", val); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 1976 | 	read_lock(&ha->hw_lock); | 
 | 1977 | 	qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED); | 
 | 1978 | 	read_unlock(&ha->hw_lock); | 
 | 1979 | 	return QLA_FUNCTION_FAILED; | 
 | 1980 | } | 
 | 1981 |  | 
 | 1982 | /* ISR related functions */ | 
 | 1983 | uint32_t qla82xx_isr_int_target_mask_enable[8] = { | 
 | 1984 | 	ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1, | 
 | 1985 | 	ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3, | 
 | 1986 | 	ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5, | 
 | 1987 | 	ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7 | 
 | 1988 | }; | 
 | 1989 |  | 
 | 1990 | uint32_t qla82xx_isr_int_target_status[8] = { | 
 | 1991 | 	ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1, | 
 | 1992 | 	ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3, | 
 | 1993 | 	ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5, | 
 | 1994 | 	ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7 | 
 | 1995 | }; | 
 | 1996 |  | 
 | 1997 | static struct qla82xx_legacy_intr_set legacy_intr[] = \ | 
 | 1998 | 	QLA82XX_LEGACY_INTR_CONFIG; | 
 | 1999 |  | 
 | 2000 | /* | 
 | 2001 |  * qla82xx_mbx_completion() - Process mailbox command completions. | 
 | 2002 |  * @ha: SCSI driver HA context | 
 | 2003 |  * @mb0: Mailbox0 register | 
 | 2004 |  */ | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2005 | static void | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2006 | qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0) | 
 | 2007 | { | 
 | 2008 | 	uint16_t	cnt; | 
 | 2009 | 	uint16_t __iomem *wptr; | 
 | 2010 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2011 | 	struct device_reg_82xx __iomem *reg = &ha->iobase->isp82; | 
 | 2012 | 	wptr = (uint16_t __iomem *)®->mailbox_out[1]; | 
 | 2013 |  | 
 | 2014 | 	/* Load return mailbox registers. */ | 
 | 2015 | 	ha->flags.mbox_int = 1; | 
 | 2016 | 	ha->mailbox_out[0] = mb0; | 
 | 2017 |  | 
 | 2018 | 	for (cnt = 1; cnt < ha->mbx_count; cnt++) { | 
 | 2019 | 		ha->mailbox_out[cnt] = RD_REG_WORD(wptr); | 
 | 2020 | 		wptr++; | 
 | 2021 | 	} | 
 | 2022 |  | 
| Chad Dupuis | cfb0919 | 2011-11-18 09:03:07 -0800 | [diff] [blame] | 2023 | 	if (!ha->mcp) | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2024 | 		ql_dbg(ql_dbg_async, vha, 0x5053, | 
 | 2025 | 		    "MBX pointer ERROR.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2026 | } | 
 | 2027 |  | 
 | 2028 | /* | 
 | 2029 |  * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx. | 
 | 2030 |  * @irq: | 
 | 2031 |  * @dev_id: SCSI driver HA context | 
 | 2032 |  * @regs: | 
 | 2033 |  * | 
 | 2034 |  * Called by system whenever the host adapter generates an interrupt. | 
 | 2035 |  * | 
 | 2036 |  * Returns handled flag. | 
 | 2037 |  */ | 
 | 2038 | irqreturn_t | 
 | 2039 | qla82xx_intr_handler(int irq, void *dev_id) | 
 | 2040 | { | 
 | 2041 | 	scsi_qla_host_t	*vha; | 
 | 2042 | 	struct qla_hw_data *ha; | 
 | 2043 | 	struct rsp_que *rsp; | 
 | 2044 | 	struct device_reg_82xx __iomem *reg; | 
 | 2045 | 	int status = 0, status1 = 0; | 
 | 2046 | 	unsigned long	flags; | 
 | 2047 | 	unsigned long	iter; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2048 | 	uint32_t	stat = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2049 | 	uint16_t	mb[4]; | 
 | 2050 |  | 
 | 2051 | 	rsp = (struct rsp_que *) dev_id; | 
 | 2052 | 	if (!rsp) { | 
| Giridhar Malavali | b6d0d9d | 2012-05-15 14:34:25 -0400 | [diff] [blame] | 2053 | 		ql_log(ql_log_info, NULL, 0xb053, | 
| Chad Dupuis | 3256b43 | 2012-02-09 11:15:47 -0800 | [diff] [blame] | 2054 | 		    "%s: NULL response queue pointer.\n", __func__); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2055 | 		return IRQ_NONE; | 
 | 2056 | 	} | 
 | 2057 | 	ha = rsp->hw; | 
 | 2058 |  | 
 | 2059 | 	if (!ha->flags.msi_enabled) { | 
 | 2060 | 		status = qla82xx_rd_32(ha, ISR_INT_VECTOR); | 
 | 2061 | 		if (!(status & ha->nx_legacy_intr.int_vec_bit)) | 
 | 2062 | 			return IRQ_NONE; | 
 | 2063 |  | 
 | 2064 | 		status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG); | 
 | 2065 | 		if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1)) | 
 | 2066 | 			return IRQ_NONE; | 
 | 2067 | 	} | 
 | 2068 |  | 
 | 2069 | 	/* clear the interrupt */ | 
 | 2070 | 	qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff); | 
 | 2071 |  | 
 | 2072 | 	/* read twice to ensure write is flushed */ | 
 | 2073 | 	qla82xx_rd_32(ha, ISR_INT_VECTOR); | 
 | 2074 | 	qla82xx_rd_32(ha, ISR_INT_VECTOR); | 
 | 2075 |  | 
 | 2076 | 	reg = &ha->iobase->isp82; | 
 | 2077 |  | 
 | 2078 | 	spin_lock_irqsave(&ha->hardware_lock, flags); | 
 | 2079 | 	vha = pci_get_drvdata(ha->pdev); | 
 | 2080 | 	for (iter = 1; iter--; ) { | 
 | 2081 |  | 
 | 2082 | 		if (RD_REG_DWORD(®->host_int)) { | 
 | 2083 | 			stat = RD_REG_DWORD(®->host_status); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2084 |  | 
 | 2085 | 			switch (stat & 0xff) { | 
 | 2086 | 			case 0x1: | 
 | 2087 | 			case 0x2: | 
 | 2088 | 			case 0x10: | 
 | 2089 | 			case 0x11: | 
 | 2090 | 				qla82xx_mbx_completion(vha, MSW(stat)); | 
 | 2091 | 				status |= MBX_INTERRUPT; | 
 | 2092 | 				break; | 
 | 2093 | 			case 0x12: | 
 | 2094 | 				mb[0] = MSW(stat); | 
 | 2095 | 				mb[1] = RD_REG_WORD(®->mailbox_out[1]); | 
 | 2096 | 				mb[2] = RD_REG_WORD(®->mailbox_out[2]); | 
 | 2097 | 				mb[3] = RD_REG_WORD(®->mailbox_out[3]); | 
 | 2098 | 				qla2x00_async_event(vha, rsp, mb); | 
 | 2099 | 				break; | 
 | 2100 | 			case 0x13: | 
 | 2101 | 				qla24xx_process_response_queue(vha, rsp); | 
 | 2102 | 				break; | 
 | 2103 | 			default: | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2104 | 				ql_dbg(ql_dbg_async, vha, 0x5054, | 
 | 2105 | 				    "Unrecognized interrupt type (%d).\n", | 
 | 2106 | 				    stat & 0xff); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2107 | 				break; | 
 | 2108 | 			} | 
 | 2109 | 		} | 
 | 2110 | 		WRT_REG_DWORD(®->host_int, 0); | 
 | 2111 | 	} | 
 | 2112 | 	spin_unlock_irqrestore(&ha->hardware_lock, flags); | 
 | 2113 | 	if (!ha->flags.msi_enabled) | 
 | 2114 | 		qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); | 
 | 2115 |  | 
 | 2116 | #ifdef QL_DEBUG_LEVEL_17 | 
 | 2117 | 	if (!irq && ha->flags.eeh_busy) | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2118 | 		ql_log(ql_log_warn, vha, 0x503d, | 
 | 2119 | 		    "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n", | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2120 | 		    status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat); | 
 | 2121 | #endif | 
 | 2122 |  | 
 | 2123 | 	if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) && | 
 | 2124 | 	    (status & MBX_INTERRUPT) && ha->flags.mbox_int) { | 
 | 2125 | 		set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags); | 
 | 2126 | 		complete(&ha->mbx_intr_comp); | 
 | 2127 | 	} | 
 | 2128 | 	return IRQ_HANDLED; | 
 | 2129 | } | 
 | 2130 |  | 
 | 2131 | irqreturn_t | 
 | 2132 | qla82xx_msix_default(int irq, void *dev_id) | 
 | 2133 | { | 
 | 2134 | 	scsi_qla_host_t	*vha; | 
 | 2135 | 	struct qla_hw_data *ha; | 
 | 2136 | 	struct rsp_que *rsp; | 
 | 2137 | 	struct device_reg_82xx __iomem *reg; | 
 | 2138 | 	int status = 0; | 
 | 2139 | 	unsigned long flags; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2140 | 	uint32_t stat = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2141 | 	uint16_t mb[4]; | 
 | 2142 |  | 
 | 2143 | 	rsp = (struct rsp_que *) dev_id; | 
 | 2144 | 	if (!rsp) { | 
 | 2145 | 		printk(KERN_INFO | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2146 | 			"%s(): NULL response queue pointer.\n", __func__); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2147 | 		return IRQ_NONE; | 
 | 2148 | 	} | 
 | 2149 | 	ha = rsp->hw; | 
 | 2150 |  | 
 | 2151 | 	reg = &ha->iobase->isp82; | 
 | 2152 |  | 
 | 2153 | 	spin_lock_irqsave(&ha->hardware_lock, flags); | 
 | 2154 | 	vha = pci_get_drvdata(ha->pdev); | 
 | 2155 | 	do { | 
 | 2156 | 		if (RD_REG_DWORD(®->host_int)) { | 
 | 2157 | 			stat = RD_REG_DWORD(®->host_status); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2158 |  | 
 | 2159 | 			switch (stat & 0xff) { | 
 | 2160 | 			case 0x1: | 
 | 2161 | 			case 0x2: | 
 | 2162 | 			case 0x10: | 
 | 2163 | 			case 0x11: | 
 | 2164 | 				qla82xx_mbx_completion(vha, MSW(stat)); | 
 | 2165 | 				status |= MBX_INTERRUPT; | 
 | 2166 | 				break; | 
 | 2167 | 			case 0x12: | 
 | 2168 | 				mb[0] = MSW(stat); | 
 | 2169 | 				mb[1] = RD_REG_WORD(®->mailbox_out[1]); | 
 | 2170 | 				mb[2] = RD_REG_WORD(®->mailbox_out[2]); | 
 | 2171 | 				mb[3] = RD_REG_WORD(®->mailbox_out[3]); | 
 | 2172 | 				qla2x00_async_event(vha, rsp, mb); | 
 | 2173 | 				break; | 
 | 2174 | 			case 0x13: | 
 | 2175 | 				qla24xx_process_response_queue(vha, rsp); | 
 | 2176 | 				break; | 
 | 2177 | 			default: | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2178 | 				ql_dbg(ql_dbg_async, vha, 0x5041, | 
 | 2179 | 				    "Unrecognized interrupt type (%d).\n", | 
 | 2180 | 				    stat & 0xff); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2181 | 				break; | 
 | 2182 | 			} | 
 | 2183 | 		} | 
 | 2184 | 		WRT_REG_DWORD(®->host_int, 0); | 
 | 2185 | 	} while (0); | 
 | 2186 |  | 
 | 2187 | 	spin_unlock_irqrestore(&ha->hardware_lock, flags); | 
 | 2188 |  | 
 | 2189 | #ifdef QL_DEBUG_LEVEL_17 | 
 | 2190 | 	if (!irq && ha->flags.eeh_busy) | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2191 | 		ql_log(ql_log_warn, vha, 0x5044, | 
 | 2192 | 		    "isr:status %x, cmd_flags %lx, mbox_int %x, stat %x.\n", | 
 | 2193 | 		    status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2194 | #endif | 
 | 2195 |  | 
 | 2196 | 	if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) && | 
 | 2197 | 		(status & MBX_INTERRUPT) && ha->flags.mbox_int) { | 
 | 2198 | 			set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags); | 
 | 2199 | 			complete(&ha->mbx_intr_comp); | 
 | 2200 | 	} | 
 | 2201 | 	return IRQ_HANDLED; | 
 | 2202 | } | 
 | 2203 |  | 
 | 2204 | irqreturn_t | 
 | 2205 | qla82xx_msix_rsp_q(int irq, void *dev_id) | 
 | 2206 | { | 
 | 2207 | 	scsi_qla_host_t	*vha; | 
 | 2208 | 	struct qla_hw_data *ha; | 
 | 2209 | 	struct rsp_que *rsp; | 
 | 2210 | 	struct device_reg_82xx __iomem *reg; | 
| Saurav Kashyap | 3553d34 | 2011-08-16 11:29:27 -0700 | [diff] [blame] | 2211 | 	unsigned long flags; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2212 |  | 
 | 2213 | 	rsp = (struct rsp_que *) dev_id; | 
 | 2214 | 	if (!rsp) { | 
 | 2215 | 		printk(KERN_INFO | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2216 | 			"%s(): NULL response queue pointer.\n", __func__); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2217 | 		return IRQ_NONE; | 
 | 2218 | 	} | 
 | 2219 |  | 
 | 2220 | 	ha = rsp->hw; | 
 | 2221 | 	reg = &ha->iobase->isp82; | 
| Saurav Kashyap | 3553d34 | 2011-08-16 11:29:27 -0700 | [diff] [blame] | 2222 | 	spin_lock_irqsave(&ha->hardware_lock, flags); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2223 | 	vha = pci_get_drvdata(ha->pdev); | 
 | 2224 | 	qla24xx_process_response_queue(vha, rsp); | 
 | 2225 | 	WRT_REG_DWORD(®->host_int, 0); | 
| Saurav Kashyap | 3553d34 | 2011-08-16 11:29:27 -0700 | [diff] [blame] | 2226 | 	spin_unlock_irqrestore(&ha->hardware_lock, flags); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2227 | 	return IRQ_HANDLED; | 
 | 2228 | } | 
 | 2229 |  | 
 | 2230 | void | 
 | 2231 | qla82xx_poll(int irq, void *dev_id) | 
 | 2232 | { | 
 | 2233 | 	scsi_qla_host_t	*vha; | 
 | 2234 | 	struct qla_hw_data *ha; | 
 | 2235 | 	struct rsp_que *rsp; | 
 | 2236 | 	struct device_reg_82xx __iomem *reg; | 
 | 2237 | 	int status = 0; | 
 | 2238 | 	uint32_t stat; | 
 | 2239 | 	uint16_t mb[4]; | 
 | 2240 | 	unsigned long flags; | 
 | 2241 |  | 
 | 2242 | 	rsp = (struct rsp_que *) dev_id; | 
 | 2243 | 	if (!rsp) { | 
 | 2244 | 		printk(KERN_INFO | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2245 | 			"%s(): NULL response queue pointer.\n", __func__); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2246 | 		return; | 
 | 2247 | 	} | 
 | 2248 | 	ha = rsp->hw; | 
 | 2249 |  | 
 | 2250 | 	reg = &ha->iobase->isp82; | 
 | 2251 | 	spin_lock_irqsave(&ha->hardware_lock, flags); | 
 | 2252 | 	vha = pci_get_drvdata(ha->pdev); | 
 | 2253 |  | 
 | 2254 | 	if (RD_REG_DWORD(®->host_int)) { | 
 | 2255 | 		stat = RD_REG_DWORD(®->host_status); | 
 | 2256 | 		switch (stat & 0xff) { | 
 | 2257 | 		case 0x1: | 
 | 2258 | 		case 0x2: | 
 | 2259 | 		case 0x10: | 
 | 2260 | 		case 0x11: | 
 | 2261 | 			qla82xx_mbx_completion(vha, MSW(stat)); | 
 | 2262 | 			status |= MBX_INTERRUPT; | 
 | 2263 | 			break; | 
 | 2264 | 		case 0x12: | 
 | 2265 | 			mb[0] = MSW(stat); | 
 | 2266 | 			mb[1] = RD_REG_WORD(®->mailbox_out[1]); | 
 | 2267 | 			mb[2] = RD_REG_WORD(®->mailbox_out[2]); | 
 | 2268 | 			mb[3] = RD_REG_WORD(®->mailbox_out[3]); | 
 | 2269 | 			qla2x00_async_event(vha, rsp, mb); | 
 | 2270 | 			break; | 
 | 2271 | 		case 0x13: | 
 | 2272 | 			qla24xx_process_response_queue(vha, rsp); | 
 | 2273 | 			break; | 
 | 2274 | 		default: | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2275 | 			ql_dbg(ql_dbg_p3p, vha, 0xb013, | 
 | 2276 | 			    "Unrecognized interrupt type (%d).\n", | 
 | 2277 | 			    stat * 0xff); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2278 | 			break; | 
 | 2279 | 		} | 
 | 2280 | 	} | 
 | 2281 | 	WRT_REG_DWORD(®->host_int, 0); | 
 | 2282 | 	spin_unlock_irqrestore(&ha->hardware_lock, flags); | 
 | 2283 | } | 
 | 2284 |  | 
 | 2285 | void | 
 | 2286 | qla82xx_enable_intrs(struct qla_hw_data *ha) | 
 | 2287 | { | 
 | 2288 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
 | 2289 | 	qla82xx_mbx_intr_enable(vha); | 
 | 2290 | 	spin_lock_irq(&ha->hardware_lock); | 
 | 2291 | 	qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff); | 
 | 2292 | 	spin_unlock_irq(&ha->hardware_lock); | 
 | 2293 | 	ha->interrupts_on = 1; | 
 | 2294 | } | 
 | 2295 |  | 
 | 2296 | void | 
 | 2297 | qla82xx_disable_intrs(struct qla_hw_data *ha) | 
 | 2298 | { | 
 | 2299 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
 | 2300 | 	qla82xx_mbx_intr_disable(vha); | 
 | 2301 | 	spin_lock_irq(&ha->hardware_lock); | 
 | 2302 | 	qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400); | 
 | 2303 | 	spin_unlock_irq(&ha->hardware_lock); | 
 | 2304 | 	ha->interrupts_on = 0; | 
 | 2305 | } | 
 | 2306 |  | 
 | 2307 | void qla82xx_init_flags(struct qla_hw_data *ha) | 
 | 2308 | { | 
 | 2309 | 	struct qla82xx_legacy_intr_set *nx_legacy_intr; | 
 | 2310 |  | 
 | 2311 | 	/* ISP 8021 initializations */ | 
 | 2312 | 	rwlock_init(&ha->hw_lock); | 
 | 2313 | 	ha->qdr_sn_window = -1; | 
 | 2314 | 	ha->ddr_mn_window = -1; | 
 | 2315 | 	ha->curr_window = 255; | 
 | 2316 | 	ha->portnum = PCI_FUNC(ha->pdev->devfn); | 
 | 2317 | 	nx_legacy_intr = &legacy_intr[ha->portnum]; | 
 | 2318 | 	ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit; | 
 | 2319 | 	ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg; | 
 | 2320 | 	ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg; | 
 | 2321 | 	ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg; | 
 | 2322 | } | 
 | 2323 |  | 
| Lalit Chandivade | a5b3632 | 2010-09-03 15:20:50 -0700 | [diff] [blame] | 2324 | inline void | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2325 | qla82xx_set_drv_active(scsi_qla_host_t *vha) | 
 | 2326 | { | 
 | 2327 | 	uint32_t drv_active; | 
 | 2328 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2329 |  | 
 | 2330 | 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
 | 2331 |  | 
 | 2332 | 	/* If reset value is all FF's, initialize DRV_ACTIVE */ | 
 | 2333 | 	if (drv_active == 0xffffffff) { | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2334 | 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, | 
 | 2335 | 			QLA82XX_DRV_NOT_ACTIVE); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2336 | 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
 | 2337 | 	} | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2338 | 	drv_active |= (QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2339 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); | 
 | 2340 | } | 
 | 2341 |  | 
 | 2342 | inline void | 
 | 2343 | qla82xx_clear_drv_active(struct qla_hw_data *ha) | 
 | 2344 | { | 
 | 2345 | 	uint32_t drv_active; | 
 | 2346 |  | 
 | 2347 | 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2348 | 	drv_active &= ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2349 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active); | 
 | 2350 | } | 
 | 2351 |  | 
 | 2352 | static inline int | 
 | 2353 | qla82xx_need_reset(struct qla_hw_data *ha) | 
 | 2354 | { | 
 | 2355 | 	uint32_t drv_state; | 
 | 2356 | 	int rval; | 
 | 2357 |  | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 2358 | 	if (ha->flags.isp82xx_reset_owner) | 
 | 2359 | 		return 1; | 
 | 2360 | 	else { | 
 | 2361 | 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2362 | 		rval = drv_state & (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); | 
 | 2363 | 		return rval; | 
 | 2364 | 	} | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2365 | } | 
 | 2366 |  | 
 | 2367 | static inline void | 
 | 2368 | qla82xx_set_rst_ready(struct qla_hw_data *ha) | 
 | 2369 | { | 
 | 2370 | 	uint32_t drv_state; | 
 | 2371 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
 | 2372 |  | 
 | 2373 | 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2374 |  | 
 | 2375 | 	/* If reset value is all FF's, initialize DRV_STATE */ | 
 | 2376 | 	if (drv_state == 0xffffffff) { | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2377 | 		qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, QLA82XX_DRVST_NOT_RDY); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2378 | 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2379 | 	} | 
 | 2380 | 	drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 2381 | 	ql_dbg(ql_dbg_init, vha, 0x00bb, | 
 | 2382 | 	    "drv_state = 0x%08x.\n", drv_state); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2383 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); | 
 | 2384 | } | 
 | 2385 |  | 
 | 2386 | static inline void | 
 | 2387 | qla82xx_clear_rst_ready(struct qla_hw_data *ha) | 
 | 2388 | { | 
 | 2389 | 	uint32_t drv_state; | 
 | 2390 |  | 
 | 2391 | 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2392 | 	drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4)); | 
 | 2393 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state); | 
 | 2394 | } | 
 | 2395 |  | 
 | 2396 | static inline void | 
 | 2397 | qla82xx_set_qsnt_ready(struct qla_hw_data *ha) | 
 | 2398 | { | 
 | 2399 | 	uint32_t qsnt_state; | 
 | 2400 |  | 
 | 2401 | 	qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2402 | 	qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); | 
 | 2403 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); | 
 | 2404 | } | 
 | 2405 |  | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 2406 | void | 
 | 2407 | qla82xx_clear_qsnt_ready(scsi_qla_host_t *vha) | 
 | 2408 | { | 
 | 2409 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2410 | 	uint32_t qsnt_state; | 
 | 2411 |  | 
 | 2412 | 	qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2413 | 	qsnt_state &= ~(QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4)); | 
 | 2414 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state); | 
 | 2415 | } | 
 | 2416 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2417 | static int | 
 | 2418 | qla82xx_load_fw(scsi_qla_host_t *vha) | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2419 | { | 
 | 2420 | 	int rst; | 
 | 2421 | 	struct fw_blob *blob; | 
 | 2422 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2423 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2424 | 	if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2425 | 		ql_log(ql_log_fatal, vha, 0x009f, | 
 | 2426 | 		    "Error during CRB initialization.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2427 | 		return QLA_FUNCTION_FAILED; | 
 | 2428 | 	} | 
 | 2429 | 	udelay(500); | 
 | 2430 |  | 
 | 2431 | 	/* Bring QM and CAMRAM out of reset */ | 
 | 2432 | 	rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET); | 
 | 2433 | 	rst &= ~((1 << 28) | (1 << 24)); | 
 | 2434 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst); | 
 | 2435 |  | 
 | 2436 | 	/* | 
 | 2437 | 	 * FW Load priority: | 
 | 2438 | 	 * 1) Operational firmware residing in flash. | 
 | 2439 | 	 * 2) Firmware via request-firmware interface (.bin file). | 
 | 2440 | 	 */ | 
 | 2441 | 	if (ql2xfwloadbin == 2) | 
 | 2442 | 		goto try_blob_fw; | 
 | 2443 |  | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2444 | 	ql_log(ql_log_info, vha, 0x00a0, | 
 | 2445 | 	    "Attempting to load firmware from flash.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2446 |  | 
 | 2447 | 	if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2448 | 		ql_log(ql_log_info, vha, 0x00a1, | 
| Saurav Kashyap | 00adc9a | 2012-05-15 14:34:22 -0400 | [diff] [blame] | 2449 | 		    "Firmware loaded successfully from flash.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2450 | 		return QLA_SUCCESS; | 
| Chad Dupuis | 875efad | 2011-05-10 11:30:09 -0700 | [diff] [blame] | 2451 | 	} else { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2452 | 		ql_log(ql_log_warn, vha, 0x0108, | 
 | 2453 | 		    "Firmware load from flash failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2454 | 	} | 
| Chad Dupuis | 875efad | 2011-05-10 11:30:09 -0700 | [diff] [blame] | 2455 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2456 | try_blob_fw: | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2457 | 	ql_log(ql_log_info, vha, 0x00a2, | 
 | 2458 | 	    "Attempting to load firmware from blob.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2459 |  | 
 | 2460 | 	/* Load firmware blob. */ | 
 | 2461 | 	blob = ha->hablob = qla2x00_request_firmware(vha); | 
 | 2462 | 	if (!blob) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2463 | 		ql_log(ql_log_fatal, vha, 0x00a3, | 
| Saurav Kashyap | 00adc9a | 2012-05-15 14:34:22 -0400 | [diff] [blame] | 2464 | 		    "Firmware image not present.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2465 | 		goto fw_load_failed; | 
 | 2466 | 	} | 
 | 2467 |  | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 2468 | 	/* Validating firmware blob */ | 
 | 2469 | 	if (qla82xx_validate_firmware_blob(vha, | 
 | 2470 | 		QLA82XX_FLASH_ROMIMAGE)) { | 
 | 2471 | 		/* Fallback to URI format */ | 
 | 2472 | 		if (qla82xx_validate_firmware_blob(vha, | 
 | 2473 | 			QLA82XX_UNIFIED_ROMIMAGE)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2474 | 			ql_log(ql_log_fatal, vha, 0x00a4, | 
 | 2475 | 			    "No valid firmware image found.\n"); | 
| Harish Zunjarrao | 9c2b297 | 2010-05-28 15:08:23 -0700 | [diff] [blame] | 2476 | 			return QLA_FUNCTION_FAILED; | 
 | 2477 | 		} | 
 | 2478 | 	} | 
 | 2479 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2480 | 	if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2481 | 		ql_log(ql_log_info, vha, 0x00a5, | 
 | 2482 | 		    "Firmware loaded successfully from binary blob.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2483 | 		return QLA_SUCCESS; | 
 | 2484 | 	} else { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2485 | 		ql_log(ql_log_fatal, vha, 0x00a6, | 
 | 2486 | 		    "Firmware load failed for binary blob.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2487 | 		blob->fw = NULL; | 
 | 2488 | 		blob = NULL; | 
 | 2489 | 		goto fw_load_failed; | 
 | 2490 | 	} | 
 | 2491 | 	return QLA_SUCCESS; | 
 | 2492 |  | 
 | 2493 | fw_load_failed: | 
 | 2494 | 	return QLA_FUNCTION_FAILED; | 
 | 2495 | } | 
 | 2496 |  | 
| Lalit Chandivade | a5b3632 | 2010-09-03 15:20:50 -0700 | [diff] [blame] | 2497 | int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2498 | qla82xx_start_firmware(scsi_qla_host_t *vha) | 
 | 2499 | { | 
 | 2500 | 	int           pcie_cap; | 
 | 2501 | 	uint16_t      lnk; | 
 | 2502 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2503 |  | 
 | 2504 | 	/* scrub dma mask expansion register */ | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2505 | 	qla82xx_wr_32(ha, CRB_DMA_SHIFT, QLA82XX_DMA_SHIFT_VALUE); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2506 |  | 
| Giridhar Malavali | 3711333 | 2010-07-23 15:28:34 +0500 | [diff] [blame] | 2507 | 	/* Put both the PEG CMD and RCV PEG to default state | 
 | 2508 | 	 * of 0 before resetting the hardware | 
 | 2509 | 	 */ | 
 | 2510 | 	qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0); | 
 | 2511 | 	qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0); | 
 | 2512 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2513 | 	/* Overwrite stale initialization register values */ | 
 | 2514 | 	qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0); | 
 | 2515 | 	qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0); | 
 | 2516 |  | 
 | 2517 | 	if (qla82xx_load_fw(vha) != QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2518 | 		ql_log(ql_log_fatal, vha, 0x00a7, | 
 | 2519 | 		    "Error trying to start fw.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2520 | 		return QLA_FUNCTION_FAILED; | 
 | 2521 | 	} | 
 | 2522 |  | 
 | 2523 | 	/* Handshake with the card before we register the devices. */ | 
 | 2524 | 	if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2525 | 		ql_log(ql_log_fatal, vha, 0x00aa, | 
 | 2526 | 		    "Error during card handshake.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2527 | 		return QLA_FUNCTION_FAILED; | 
 | 2528 | 	} | 
 | 2529 |  | 
 | 2530 | 	/* Negotiated Link width */ | 
 | 2531 | 	pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP); | 
 | 2532 | 	pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk); | 
 | 2533 | 	ha->link_width = (lnk >> 4) & 0x3f; | 
 | 2534 |  | 
 | 2535 | 	/* Synchronize with Receive peg */ | 
 | 2536 | 	return qla82xx_check_rcvpeg_state(ha); | 
 | 2537 | } | 
 | 2538 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2539 | static uint32_t * | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2540 | qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr, | 
 | 2541 | 	uint32_t length) | 
 | 2542 | { | 
 | 2543 | 	uint32_t i; | 
 | 2544 | 	uint32_t val; | 
 | 2545 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2546 |  | 
 | 2547 | 	/* Dword reads to flash. */ | 
 | 2548 | 	for (i = 0; i < length/4; i++, faddr += 4) { | 
 | 2549 | 		if (qla82xx_rom_fast_read(ha, faddr, &val)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2550 | 			ql_log(ql_log_warn, vha, 0x0106, | 
 | 2551 | 			    "Do ROM fast read failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2552 | 			goto done_read; | 
 | 2553 | 		} | 
 | 2554 | 		dwptr[i] = __constant_cpu_to_le32(val); | 
 | 2555 | 	} | 
 | 2556 | done_read: | 
 | 2557 | 	return dwptr; | 
 | 2558 | } | 
 | 2559 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2560 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2561 | qla82xx_unprotect_flash(struct qla_hw_data *ha) | 
 | 2562 | { | 
 | 2563 | 	int ret; | 
 | 2564 | 	uint32_t val; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2565 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2566 |  | 
 | 2567 | 	ret = ql82xx_rom_lock_d(ha); | 
 | 2568 | 	if (ret < 0) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2569 | 		ql_log(ql_log_warn, vha, 0xb014, | 
 | 2570 | 		    "ROM Lock failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2571 | 		return ret; | 
 | 2572 | 	} | 
 | 2573 |  | 
 | 2574 | 	ret = qla82xx_read_status_reg(ha, &val); | 
 | 2575 | 	if (ret < 0) | 
 | 2576 | 		goto done_unprotect; | 
 | 2577 |  | 
| Lalit Chandivade | 0547fb3 | 2010-05-28 15:08:26 -0700 | [diff] [blame] | 2578 | 	val &= ~(BLOCK_PROTECT_BITS << 2); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2579 | 	ret = qla82xx_write_status_reg(ha, val); | 
 | 2580 | 	if (ret < 0) { | 
| Lalit Chandivade | 0547fb3 | 2010-05-28 15:08:26 -0700 | [diff] [blame] | 2581 | 		val |= (BLOCK_PROTECT_BITS << 2); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2582 | 		qla82xx_write_status_reg(ha, val); | 
 | 2583 | 	} | 
 | 2584 |  | 
 | 2585 | 	if (qla82xx_write_disable_flash(ha) != 0) | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2586 | 		ql_log(ql_log_warn, vha, 0xb015, | 
 | 2587 | 		    "Write disable failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2588 |  | 
 | 2589 | done_unprotect: | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 2590 | 	qla82xx_rom_unlock(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2591 | 	return ret; | 
 | 2592 | } | 
 | 2593 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2594 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2595 | qla82xx_protect_flash(struct qla_hw_data *ha) | 
 | 2596 | { | 
 | 2597 | 	int ret; | 
 | 2598 | 	uint32_t val; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2599 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2600 |  | 
 | 2601 | 	ret = ql82xx_rom_lock_d(ha); | 
 | 2602 | 	if (ret < 0) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2603 | 		ql_log(ql_log_warn, vha, 0xb016, | 
 | 2604 | 		    "ROM Lock failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2605 | 		return ret; | 
 | 2606 | 	} | 
 | 2607 |  | 
 | 2608 | 	ret = qla82xx_read_status_reg(ha, &val); | 
 | 2609 | 	if (ret < 0) | 
 | 2610 | 		goto done_protect; | 
 | 2611 |  | 
| Lalit Chandivade | 0547fb3 | 2010-05-28 15:08:26 -0700 | [diff] [blame] | 2612 | 	val |= (BLOCK_PROTECT_BITS << 2); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2613 | 	/* LOCK all sectors */ | 
 | 2614 | 	ret = qla82xx_write_status_reg(ha, val); | 
 | 2615 | 	if (ret < 0) | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2616 | 		ql_log(ql_log_warn, vha, 0xb017, | 
 | 2617 | 		    "Write status register failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2618 |  | 
 | 2619 | 	if (qla82xx_write_disable_flash(ha) != 0) | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2620 | 		ql_log(ql_log_warn, vha, 0xb018, | 
 | 2621 | 		    "Write disable failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2622 | done_protect: | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 2623 | 	qla82xx_rom_unlock(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2624 | 	return ret; | 
 | 2625 | } | 
 | 2626 |  | 
| Giridhar Malavali | 77e334d | 2010-09-03 15:20:52 -0700 | [diff] [blame] | 2627 | static int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2628 | qla82xx_erase_sector(struct qla_hw_data *ha, int addr) | 
 | 2629 | { | 
 | 2630 | 	int ret = 0; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2631 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2632 |  | 
 | 2633 | 	ret = ql82xx_rom_lock_d(ha); | 
 | 2634 | 	if (ret < 0) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2635 | 		ql_log(ql_log_warn, vha, 0xb019, | 
 | 2636 | 		    "ROM Lock failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2637 | 		return ret; | 
 | 2638 | 	} | 
 | 2639 |  | 
 | 2640 | 	qla82xx_flash_set_write_enable(ha); | 
 | 2641 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr); | 
 | 2642 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3); | 
 | 2643 | 	qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE); | 
 | 2644 |  | 
 | 2645 | 	if (qla82xx_wait_rom_done(ha)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2646 | 		ql_log(ql_log_warn, vha, 0xb01a, | 
 | 2647 | 		    "Error waiting for rom done.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2648 | 		ret = -1; | 
 | 2649 | 		goto done; | 
 | 2650 | 	} | 
 | 2651 | 	ret = qla82xx_flash_wait_write_finish(ha); | 
 | 2652 | done: | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 2653 | 	qla82xx_rom_unlock(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2654 | 	return ret; | 
 | 2655 | } | 
 | 2656 |  | 
 | 2657 | /* | 
 | 2658 |  * Address and length are byte address | 
 | 2659 |  */ | 
 | 2660 | uint8_t * | 
 | 2661 | qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf, | 
 | 2662 | 	uint32_t offset, uint32_t length) | 
 | 2663 | { | 
 | 2664 | 	scsi_block_requests(vha->host); | 
 | 2665 | 	qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length); | 
 | 2666 | 	scsi_unblock_requests(vha->host); | 
 | 2667 | 	return buf; | 
 | 2668 | } | 
 | 2669 |  | 
 | 2670 | static int | 
 | 2671 | qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr, | 
 | 2672 | 	uint32_t faddr, uint32_t dwords) | 
 | 2673 | { | 
 | 2674 | 	int ret; | 
 | 2675 | 	uint32_t liter; | 
 | 2676 | 	uint32_t sec_mask, rest_addr; | 
 | 2677 | 	dma_addr_t optrom_dma; | 
 | 2678 | 	void *optrom = NULL; | 
 | 2679 | 	int page_mode = 0; | 
 | 2680 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2681 |  | 
 | 2682 | 	ret = -1; | 
 | 2683 |  | 
 | 2684 | 	/* Prepare burst-capable write on supported ISPs. */ | 
 | 2685 | 	if (page_mode && !(faddr & 0xfff) && | 
 | 2686 | 	    dwords > OPTROM_BURST_DWORDS) { | 
 | 2687 | 		optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE, | 
 | 2688 | 		    &optrom_dma, GFP_KERNEL); | 
 | 2689 | 		if (!optrom) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2690 | 			ql_log(ql_log_warn, vha, 0xb01b, | 
 | 2691 | 			    "Unable to allocate memory " | 
| Saurav Kashyap | 00adc9a | 2012-05-15 14:34:22 -0400 | [diff] [blame] | 2692 | 			    "for optrom burst write (%x KB).\n", | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2693 | 			    OPTROM_BURST_SIZE / 1024); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2694 | 		} | 
 | 2695 | 	} | 
 | 2696 |  | 
 | 2697 | 	rest_addr = ha->fdt_block_size - 1; | 
 | 2698 | 	sec_mask = ~rest_addr; | 
 | 2699 |  | 
 | 2700 | 	ret = qla82xx_unprotect_flash(ha); | 
 | 2701 | 	if (ret) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2702 | 		ql_log(ql_log_warn, vha, 0xb01c, | 
 | 2703 | 		    "Unable to unprotect flash for update.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2704 | 		goto write_done; | 
 | 2705 | 	} | 
 | 2706 |  | 
 | 2707 | 	for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) { | 
 | 2708 | 		/* Are we at the beginning of a sector? */ | 
 | 2709 | 		if ((faddr & rest_addr) == 0) { | 
 | 2710 |  | 
 | 2711 | 			ret = qla82xx_erase_sector(ha, faddr); | 
 | 2712 | 			if (ret) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2713 | 				ql_log(ql_log_warn, vha, 0xb01d, | 
 | 2714 | 				    "Unable to erase sector: address=%x.\n", | 
 | 2715 | 				    faddr); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2716 | 				break; | 
 | 2717 | 			} | 
 | 2718 | 		} | 
 | 2719 |  | 
 | 2720 | 		/* Go with burst-write. */ | 
 | 2721 | 		if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) { | 
 | 2722 | 			/* Copy data to DMA'ble buffer. */ | 
 | 2723 | 			memcpy(optrom, dwptr, OPTROM_BURST_SIZE); | 
 | 2724 |  | 
 | 2725 | 			ret = qla2x00_load_ram(vha, optrom_dma, | 
 | 2726 | 			    (ha->flash_data_off | faddr), | 
 | 2727 | 			    OPTROM_BURST_DWORDS); | 
 | 2728 | 			if (ret != QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2729 | 				ql_log(ql_log_warn, vha, 0xb01e, | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2730 | 				    "Unable to burst-write optrom segment " | 
 | 2731 | 				    "(%x/%x/%llx).\n", ret, | 
 | 2732 | 				    (ha->flash_data_off | faddr), | 
 | 2733 | 				    (unsigned long long)optrom_dma); | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2734 | 				ql_log(ql_log_warn, vha, 0xb01f, | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2735 | 				    "Reverting to slow-write.\n"); | 
 | 2736 |  | 
 | 2737 | 				dma_free_coherent(&ha->pdev->dev, | 
 | 2738 | 				    OPTROM_BURST_SIZE, optrom, optrom_dma); | 
 | 2739 | 				optrom = NULL; | 
 | 2740 | 			} else { | 
 | 2741 | 				liter += OPTROM_BURST_DWORDS - 1; | 
 | 2742 | 				faddr += OPTROM_BURST_DWORDS - 1; | 
 | 2743 | 				dwptr += OPTROM_BURST_DWORDS - 1; | 
 | 2744 | 				continue; | 
 | 2745 | 			} | 
 | 2746 | 		} | 
 | 2747 |  | 
 | 2748 | 		ret = qla82xx_write_flash_dword(ha, faddr, | 
 | 2749 | 		    cpu_to_le32(*dwptr)); | 
 | 2750 | 		if (ret) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2751 | 			ql_dbg(ql_dbg_p3p, vha, 0xb020, | 
 | 2752 | 			    "Unable to program flash address=%x data=%x.\n", | 
 | 2753 | 			    faddr, *dwptr); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2754 | 			break; | 
 | 2755 | 		} | 
 | 2756 | 	} | 
 | 2757 |  | 
 | 2758 | 	ret = qla82xx_protect_flash(ha); | 
 | 2759 | 	if (ret) | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2760 | 		ql_log(ql_log_warn, vha, 0xb021, | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2761 | 		    "Unable to protect flash after update.\n"); | 
 | 2762 | write_done: | 
 | 2763 | 	if (optrom) | 
 | 2764 | 		dma_free_coherent(&ha->pdev->dev, | 
 | 2765 | 		    OPTROM_BURST_SIZE, optrom, optrom_dma); | 
 | 2766 | 	return ret; | 
 | 2767 | } | 
 | 2768 |  | 
 | 2769 | int | 
 | 2770 | qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf, | 
 | 2771 | 	uint32_t offset, uint32_t length) | 
 | 2772 | { | 
 | 2773 | 	int rval; | 
 | 2774 |  | 
 | 2775 | 	/* Suspend HBA. */ | 
 | 2776 | 	scsi_block_requests(vha->host); | 
 | 2777 | 	rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset, | 
 | 2778 | 		length >> 2); | 
 | 2779 | 	scsi_unblock_requests(vha->host); | 
 | 2780 |  | 
 | 2781 | 	/* Convert return ISP82xx to generic */ | 
 | 2782 | 	if (rval) | 
 | 2783 | 		rval = QLA_FUNCTION_FAILED; | 
 | 2784 | 	else | 
 | 2785 | 		rval = QLA_SUCCESS; | 
 | 2786 | 	return rval; | 
 | 2787 | } | 
 | 2788 |  | 
 | 2789 | void | 
| Giridhar Malavali | 5162cf0 | 2011-11-18 09:03:18 -0800 | [diff] [blame] | 2790 | qla82xx_start_iocbs(scsi_qla_host_t *vha) | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2791 | { | 
| Giridhar Malavali | 5162cf0 | 2011-11-18 09:03:18 -0800 | [diff] [blame] | 2792 | 	struct qla_hw_data *ha = vha->hw; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2793 | 	struct req_que *req = ha->req_q_map[0]; | 
 | 2794 | 	struct device_reg_82xx __iomem *reg; | 
 | 2795 | 	uint32_t dbval; | 
 | 2796 |  | 
 | 2797 | 	/* Adjust ring index. */ | 
 | 2798 | 	req->ring_index++; | 
 | 2799 | 	if (req->ring_index == req->length) { | 
 | 2800 | 		req->ring_index = 0; | 
 | 2801 | 		req->ring_ptr = req->ring; | 
 | 2802 | 	} else | 
 | 2803 | 		req->ring_ptr++; | 
 | 2804 |  | 
 | 2805 | 	reg = &ha->iobase->isp82; | 
 | 2806 | 	dbval = 0x04 | (ha->portnum << 5); | 
 | 2807 |  | 
 | 2808 | 	dbval = dbval | (req->id << 8) | (req->ring_index << 16); | 
| Giridhar Malavali | 6907869 | 2010-05-28 15:08:28 -0700 | [diff] [blame] | 2809 | 	if (ql2xdbwr) | 
 | 2810 | 		qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval); | 
 | 2811 | 	else { | 
 | 2812 | 		WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2813 | 		wmb(); | 
| Giridhar Malavali | 6907869 | 2010-05-28 15:08:28 -0700 | [diff] [blame] | 2814 | 		while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) { | 
 | 2815 | 			WRT_REG_DWORD((unsigned long  __iomem *)ha->nxdb_wr_ptr, | 
 | 2816 | 				dbval); | 
 | 2817 | 			wmb(); | 
 | 2818 | 		} | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2819 | 	} | 
 | 2820 | } | 
 | 2821 |  | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2822 | void qla82xx_rom_lock_recovery(struct qla_hw_data *ha) | 
 | 2823 | { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2824 | 	scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev); | 
 | 2825 |  | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2826 | 	if (qla82xx_rom_lock(ha)) | 
 | 2827 | 		/* Someone else is holding the lock. */ | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2828 | 		ql_log(ql_log_info, vha, 0xb022, | 
 | 2829 | 		    "Resetting rom_lock.\n"); | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2830 |  | 
 | 2831 | 	/* | 
 | 2832 | 	 * Either we got the lock, or someone | 
 | 2833 | 	 * else died while holding it. | 
 | 2834 | 	 * In either case, unlock. | 
 | 2835 | 	 */ | 
| Chad Dupuis | d652e09 | 2011-05-10 11:30:10 -0700 | [diff] [blame] | 2836 | 	qla82xx_rom_unlock(ha); | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2837 | } | 
 | 2838 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2839 | /* | 
 | 2840 |  * qla82xx_device_bootstrap | 
 | 2841 |  *    Initialize device, set DEV_READY, start fw | 
 | 2842 |  * | 
 | 2843 |  * Note: | 
 | 2844 |  *      IDC lock must be held upon entry | 
 | 2845 |  * | 
 | 2846 |  * Return: | 
 | 2847 |  *    Success : 0 | 
 | 2848 |  *    Failed  : 1 | 
 | 2849 |  */ | 
 | 2850 | static int | 
 | 2851 | qla82xx_device_bootstrap(scsi_qla_host_t *vha) | 
 | 2852 | { | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2853 | 	int rval = QLA_SUCCESS; | 
 | 2854 | 	int i, timeout; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2855 | 	uint32_t old_count, count; | 
 | 2856 | 	struct qla_hw_data *ha = vha->hw; | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2857 | 	int need_reset = 0, peg_stuck = 1; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2858 |  | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2859 | 	need_reset = qla82xx_need_reset(ha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2860 |  | 
 | 2861 | 	old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); | 
 | 2862 |  | 
 | 2863 | 	for (i = 0; i < 10; i++) { | 
 | 2864 | 		timeout = msleep_interruptible(200); | 
 | 2865 | 		if (timeout) { | 
 | 2866 | 			qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, | 
 | 2867 | 				QLA82XX_DEV_FAILED); | 
 | 2868 | 			return QLA_FUNCTION_FAILED; | 
 | 2869 | 		} | 
 | 2870 |  | 
 | 2871 | 		count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER); | 
 | 2872 | 		if (count != old_count) | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2873 | 			peg_stuck = 0; | 
 | 2874 | 	} | 
 | 2875 |  | 
 | 2876 | 	if (need_reset) { | 
 | 2877 | 		/* We are trying to perform a recovery here. */ | 
 | 2878 | 		if (peg_stuck) | 
 | 2879 | 			qla82xx_rom_lock_recovery(ha); | 
 | 2880 | 		goto dev_initialize; | 
 | 2881 | 	} else  { | 
 | 2882 | 		/* Start of day for this ha context. */ | 
 | 2883 | 		if (peg_stuck) { | 
 | 2884 | 			/* Either we are the first or recovery in progress. */ | 
 | 2885 | 			qla82xx_rom_lock_recovery(ha); | 
 | 2886 | 			goto dev_initialize; | 
 | 2887 | 		} else | 
 | 2888 | 			/* Firmware already running. */ | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2889 | 			goto dev_ready; | 
 | 2890 | 	} | 
 | 2891 |  | 
| Shyam Sundar | e6a4202 | 2010-09-07 20:55:32 -0700 | [diff] [blame] | 2892 | 	return rval; | 
 | 2893 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2894 | dev_initialize: | 
 | 2895 | 	/* set to DEV_INITIALIZING */ | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2896 | 	ql_log(ql_log_info, vha, 0x009e, | 
 | 2897 | 	    "HW State: INITIALIZING.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2898 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING); | 
 | 2899 |  | 
 | 2900 | 	/* Driver that sets device state to initializating sets IDC version */ | 
 | 2901 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION); | 
 | 2902 |  | 
 | 2903 | 	qla82xx_idc_unlock(ha); | 
 | 2904 | 	rval = qla82xx_start_firmware(vha); | 
 | 2905 | 	qla82xx_idc_lock(ha); | 
 | 2906 |  | 
 | 2907 | 	if (rval != QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2908 | 		ql_log(ql_log_fatal, vha, 0x00ad, | 
 | 2909 | 		    "HW State: FAILED.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2910 | 		qla82xx_clear_drv_active(ha); | 
 | 2911 | 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED); | 
 | 2912 | 		return rval; | 
 | 2913 | 	} | 
 | 2914 |  | 
 | 2915 | dev_ready: | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2916 | 	ql_log(ql_log_info, vha, 0x00ae, | 
 | 2917 | 	    "HW State: READY.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 2918 | 	qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY); | 
 | 2919 |  | 
 | 2920 | 	return QLA_SUCCESS; | 
 | 2921 | } | 
 | 2922 |  | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 2923 | /* | 
 | 2924 | * qla82xx_need_qsnt_handler | 
 | 2925 | *    Code to start quiescence sequence | 
 | 2926 | * | 
 | 2927 | * Note: | 
 | 2928 | *      IDC lock must be held upon entry | 
 | 2929 | * | 
 | 2930 | * Return: void | 
 | 2931 | */ | 
 | 2932 |  | 
 | 2933 | static void | 
 | 2934 | qla82xx_need_qsnt_handler(scsi_qla_host_t *vha) | 
 | 2935 | { | 
 | 2936 | 	struct qla_hw_data *ha = vha->hw; | 
 | 2937 | 	uint32_t dev_state, drv_state, drv_active; | 
 | 2938 | 	unsigned long reset_timeout; | 
 | 2939 |  | 
 | 2940 | 	if (vha->flags.online) { | 
 | 2941 | 		/*Block any further I/O and wait for pending cmnds to complete*/ | 
 | 2942 | 		qla82xx_quiescent_state_cleanup(vha); | 
 | 2943 | 	} | 
 | 2944 |  | 
 | 2945 | 	/* Set the quiescence ready bit */ | 
 | 2946 | 	qla82xx_set_qsnt_ready(ha); | 
 | 2947 |  | 
 | 2948 | 	/*wait for 30 secs for other functions to ack */ | 
 | 2949 | 	reset_timeout = jiffies + (30 * HZ); | 
 | 2950 |  | 
 | 2951 | 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2952 | 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
 | 2953 | 	/* Its 2 that is written when qsnt is acked, moving one bit */ | 
 | 2954 | 	drv_active = drv_active << 0x01; | 
 | 2955 |  | 
 | 2956 | 	while (drv_state != drv_active) { | 
 | 2957 |  | 
 | 2958 | 		if (time_after_eq(jiffies, reset_timeout)) { | 
 | 2959 | 			/* quiescence timeout, other functions didn't ack | 
 | 2960 | 			 * changing the state to DEV_READY | 
 | 2961 | 			 */ | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2962 | 			ql_log(ql_log_info, vha, 0xb023, | 
| Saurav Kashyap | 5f28d2d | 2012-05-15 14:34:15 -0400 | [diff] [blame] | 2963 | 			    "%s : QUIESCENT TIMEOUT DRV_ACTIVE:%d " | 
 | 2964 | 			    "DRV_STATE:%d.\n", QLA2XXX_DRIVER_NAME, | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2965 | 			    drv_active, drv_state); | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 2966 | 			qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2967 | 			    QLA82XX_DEV_READY); | 
 | 2968 | 			ql_log(ql_log_info, vha, 0xb025, | 
 | 2969 | 			    "HW State: DEV_READY.\n"); | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 2970 | 			qla82xx_idc_unlock(ha); | 
 | 2971 | 			qla2x00_perform_loop_resync(vha); | 
 | 2972 | 			qla82xx_idc_lock(ha); | 
 | 2973 |  | 
 | 2974 | 			qla82xx_clear_qsnt_ready(vha); | 
 | 2975 | 			return; | 
 | 2976 | 		} | 
 | 2977 |  | 
 | 2978 | 		qla82xx_idc_unlock(ha); | 
 | 2979 | 		msleep(1000); | 
 | 2980 | 		qla82xx_idc_lock(ha); | 
 | 2981 |  | 
 | 2982 | 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 2983 | 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
 | 2984 | 		drv_active = drv_active << 0x01; | 
 | 2985 | 	} | 
 | 2986 | 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
 | 2987 | 	/* everyone acked so set the state to DEV_QUIESCENCE */ | 
 | 2988 | 	if (dev_state == QLA82XX_DEV_NEED_QUIESCENT) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 2989 | 		ql_log(ql_log_info, vha, 0xb026, | 
 | 2990 | 		    "HW State: DEV_QUIESCENT.\n"); | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 2991 | 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_QUIESCENT); | 
 | 2992 | 	} | 
 | 2993 | } | 
 | 2994 |  | 
 | 2995 | /* | 
 | 2996 | * qla82xx_wait_for_state_change | 
 | 2997 | *    Wait for device state to change from given current state | 
 | 2998 | * | 
 | 2999 | * Note: | 
 | 3000 | *     IDC lock must not be held upon entry | 
 | 3001 | * | 
 | 3002 | * Return: | 
 | 3003 | *    Changed device state. | 
 | 3004 | */ | 
 | 3005 | uint32_t | 
 | 3006 | qla82xx_wait_for_state_change(scsi_qla_host_t *vha, uint32_t curr_state) | 
 | 3007 | { | 
 | 3008 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3009 | 	uint32_t dev_state; | 
 | 3010 |  | 
 | 3011 | 	do { | 
 | 3012 | 		msleep(1000); | 
 | 3013 | 		qla82xx_idc_lock(ha); | 
 | 3014 | 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
 | 3015 | 		qla82xx_idc_unlock(ha); | 
 | 3016 | 	} while (dev_state == curr_state); | 
 | 3017 |  | 
 | 3018 | 	return dev_state; | 
 | 3019 | } | 
 | 3020 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3021 | static void | 
 | 3022 | qla82xx_dev_failed_handler(scsi_qla_host_t *vha) | 
 | 3023 | { | 
 | 3024 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3025 |  | 
 | 3026 | 	/* Disable the board */ | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3027 | 	ql_log(ql_log_fatal, vha, 0x00b8, | 
 | 3028 | 	    "Disabling the board.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3029 |  | 
| Giridhar Malavali | b963752 | 2010-05-28 15:08:15 -0700 | [diff] [blame] | 3030 | 	qla82xx_idc_lock(ha); | 
 | 3031 | 	qla82xx_clear_drv_active(ha); | 
 | 3032 | 	qla82xx_idc_unlock(ha); | 
 | 3033 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3034 | 	/* Set DEV_FAILED flag to disable timer */ | 
 | 3035 | 	vha->device_flags |= DFLG_DEV_FAILED; | 
 | 3036 | 	qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16); | 
 | 3037 | 	qla2x00_mark_all_devices_lost(vha, 0); | 
 | 3038 | 	vha->flags.online = 0; | 
 | 3039 | 	vha->flags.init_done = 0; | 
 | 3040 | } | 
 | 3041 |  | 
 | 3042 | /* | 
 | 3043 |  * qla82xx_need_reset_handler | 
 | 3044 |  *    Code to start reset sequence | 
 | 3045 |  * | 
 | 3046 |  * Note: | 
 | 3047 |  *      IDC lock must be held upon entry | 
 | 3048 |  * | 
 | 3049 |  * Return: | 
 | 3050 |  *    Success : 0 | 
 | 3051 |  *    Failed  : 1 | 
 | 3052 |  */ | 
 | 3053 | static void | 
 | 3054 | qla82xx_need_reset_handler(scsi_qla_host_t *vha) | 
 | 3055 | { | 
| Chad Dupuis | e5fdae5 | 2011-08-16 11:31:55 -0700 | [diff] [blame] | 3056 | 	uint32_t dev_state, drv_state, drv_active; | 
 | 3057 | 	uint32_t active_mask = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3058 | 	unsigned long reset_timeout; | 
 | 3059 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3060 | 	struct req_que *req = ha->req_q_map[0]; | 
 | 3061 |  | 
 | 3062 | 	if (vha->flags.online) { | 
 | 3063 | 		qla82xx_idc_unlock(ha); | 
 | 3064 | 		qla2x00_abort_isp_cleanup(vha); | 
 | 3065 | 		ha->isp_ops->get_flash_version(vha, req->ring); | 
 | 3066 | 		ha->isp_ops->nvram_config(vha); | 
 | 3067 | 		qla82xx_idc_lock(ha); | 
 | 3068 | 	} | 
 | 3069 |  | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3070 | 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
 | 3071 | 	if (!ha->flags.isp82xx_reset_owner) { | 
 | 3072 | 		ql_dbg(ql_dbg_p3p, vha, 0xb028, | 
 | 3073 | 		    "reset_acknowledged by 0x%x\n", ha->portnum); | 
 | 3074 | 		qla82xx_set_rst_ready(ha); | 
 | 3075 | 	} else { | 
 | 3076 | 		active_mask = ~(QLA82XX_DRV_ACTIVE << (ha->portnum * 4)); | 
 | 3077 | 		drv_active &= active_mask; | 
 | 3078 | 		ql_dbg(ql_dbg_p3p, vha, 0xb029, | 
 | 3079 | 		    "active_mask: 0x%08x\n", active_mask); | 
 | 3080 | 	} | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3081 |  | 
 | 3082 | 	/* wait for 10 seconds for reset ack from all functions */ | 
 | 3083 | 	reset_timeout = jiffies + (ha->nx_reset_timeout * HZ); | 
 | 3084 |  | 
 | 3085 | 	drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 3086 | 	drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3087 | 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3088 |  | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3089 | 	ql_dbg(ql_dbg_p3p, vha, 0xb02a, | 
 | 3090 | 	    "drv_state: 0x%08x, drv_active: 0x%08x, " | 
 | 3091 | 	    "dev_state: 0x%08x, active_mask: 0x%08x\n", | 
 | 3092 | 	    drv_state, drv_active, dev_state, active_mask); | 
 | 3093 |  | 
 | 3094 | 	while (drv_state != drv_active && | 
 | 3095 | 	    dev_state != QLA82XX_DEV_INITIALIZING) { | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3096 | 		if (time_after_eq(jiffies, reset_timeout)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3097 | 			ql_log(ql_log_warn, vha, 0x00b5, | 
 | 3098 | 			    "Reset timeout.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3099 | 			break; | 
 | 3100 | 		} | 
 | 3101 | 		qla82xx_idc_unlock(ha); | 
 | 3102 | 		msleep(1000); | 
 | 3103 | 		qla82xx_idc_lock(ha); | 
 | 3104 | 		drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE); | 
 | 3105 | 		drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3106 | 		if (ha->flags.isp82xx_reset_owner) | 
 | 3107 | 			drv_active &= active_mask; | 
 | 3108 | 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3109 | 	} | 
 | 3110 |  | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3111 | 	ql_dbg(ql_dbg_p3p, vha, 0xb02b, | 
 | 3112 | 	    "drv_state: 0x%08x, drv_active: 0x%08x, " | 
 | 3113 | 	    "dev_state: 0x%08x, active_mask: 0x%08x\n", | 
 | 3114 | 	    drv_state, drv_active, dev_state, active_mask); | 
 | 3115 |  | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3116 | 	ql_log(ql_log_info, vha, 0x00b6, | 
 | 3117 | 	    "Device state is 0x%x = %s.\n", | 
 | 3118 | 	    dev_state, | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3119 | 	    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 3120 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3121 | 	/* Force to DEV_COLD unless someone else is starting a reset */ | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3122 | 	if (dev_state != QLA82XX_DEV_INITIALIZING && | 
 | 3123 | 	    dev_state != QLA82XX_DEV_COLD) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3124 | 		ql_log(ql_log_info, vha, 0x00b7, | 
 | 3125 | 		    "HW State: COLD/RE-INIT.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3126 | 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD); | 
| Vikas Chaudhary | f4e1648 | 2012-04-25 07:26:13 -0700 | [diff] [blame] | 3127 | 		qla82xx_set_rst_ready(ha); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3128 | 		if (ql2xmdenable) { | 
 | 3129 | 			if (qla82xx_md_collect(vha)) | 
 | 3130 | 				ql_log(ql_log_warn, vha, 0xb02c, | 
| Giridhar Malavali | b6d0d9d | 2012-05-15 14:34:25 -0400 | [diff] [blame] | 3131 | 				    "Minidump not collected.\n"); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3132 | 		} else | 
 | 3133 | 			ql_log(ql_log_warn, vha, 0xb04f, | 
 | 3134 | 			    "Minidump disabled.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3135 | 	} | 
 | 3136 | } | 
 | 3137 |  | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3138 | int | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3139 | qla82xx_check_md_needed(scsi_qla_host_t *vha) | 
 | 3140 | { | 
 | 3141 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3142 | 	uint16_t fw_major_version, fw_minor_version, fw_subminor_version; | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3143 | 	int rval = QLA_SUCCESS; | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3144 |  | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3145 | 	fw_major_version = ha->fw_major_version; | 
 | 3146 | 	fw_minor_version = ha->fw_minor_version; | 
 | 3147 | 	fw_subminor_version = ha->fw_subminor_version; | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3148 |  | 
| Giridhar Malavali | 6246b8a | 2012-02-09 11:15:34 -0800 | [diff] [blame] | 3149 | 	rval = qla2x00_get_fw_version(vha); | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3150 | 	if (rval != QLA_SUCCESS) | 
 | 3151 | 		return rval; | 
 | 3152 |  | 
 | 3153 | 	if (ql2xmdenable) { | 
 | 3154 | 		if (!ha->fw_dumped) { | 
 | 3155 | 			if (fw_major_version != ha->fw_major_version || | 
 | 3156 | 			    fw_minor_version != ha->fw_minor_version || | 
 | 3157 | 			    fw_subminor_version != ha->fw_subminor_version) { | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3158 | 				ql_log(ql_log_info, vha, 0xb02d, | 
 | 3159 | 				    "Firmware version differs " | 
 | 3160 | 				    "Previous version: %d:%d:%d - " | 
 | 3161 | 				    "New version: %d:%d:%d\n", | 
| Giridhar Malavali | 9bc3bf2 | 2012-05-15 14:34:26 -0400 | [diff] [blame] | 3162 | 				    fw_major_version, fw_minor_version, | 
 | 3163 | 				    fw_subminor_version, | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3164 | 				    ha->fw_major_version, | 
 | 3165 | 				    ha->fw_minor_version, | 
| Giridhar Malavali | 9bc3bf2 | 2012-05-15 14:34:26 -0400 | [diff] [blame] | 3166 | 				    ha->fw_subminor_version); | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3167 | 				/* Release MiniDump resources */ | 
 | 3168 | 				qla82xx_md_free(vha); | 
 | 3169 | 				/* ALlocate MiniDump resources */ | 
 | 3170 | 				qla82xx_md_prep(vha); | 
| Giridhar Malavali | 2e26426 | 2011-11-18 09:03:15 -0800 | [diff] [blame] | 3171 | 			} | 
 | 3172 | 		} else | 
 | 3173 | 			ql_log(ql_log_info, vha, 0xb02e, | 
 | 3174 | 			    "Firmware dump available to retrieve\n"); | 
| Giridhar Malavali | 3173167 | 2011-08-16 11:31:54 -0700 | [diff] [blame] | 3175 | 	} | 
 | 3176 | 	return rval; | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3177 | } | 
 | 3178 |  | 
 | 3179 |  | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3180 | int | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3181 | qla82xx_check_fw_alive(scsi_qla_host_t *vha) | 
 | 3182 | { | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3183 | 	uint32_t fw_heartbeat_counter; | 
 | 3184 | 	int status = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3185 |  | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3186 | 	fw_heartbeat_counter = qla82xx_rd_32(vha->hw, | 
 | 3187 | 		QLA82XX_PEG_ALIVE_COUNTER); | 
| Lalit Chandivade | a5b3632 | 2010-09-03 15:20:50 -0700 | [diff] [blame] | 3188 | 	/* all 0xff, assume AER/EEH in progress, ignore */ | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3189 | 	if (fw_heartbeat_counter == 0xffffffff) { | 
 | 3190 | 		ql_dbg(ql_dbg_timer, vha, 0x6003, | 
 | 3191 | 		    "FW heartbeat counter is 0xffffffff, " | 
 | 3192 | 		    "returning status=%d.\n", status); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3193 | 		return status; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3194 | 	} | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3195 | 	if (vha->fw_heartbeat_counter == fw_heartbeat_counter) { | 
 | 3196 | 		vha->seconds_since_last_heartbeat++; | 
 | 3197 | 		/* FW not alive after 2 seconds */ | 
 | 3198 | 		if (vha->seconds_since_last_heartbeat == 2) { | 
 | 3199 | 			vha->seconds_since_last_heartbeat = 0; | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3200 | 			status = 1; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3201 | 		} | 
| Lalit Chandivade | efa786c | 2010-09-03 14:57:02 -0700 | [diff] [blame] | 3202 | 	} else | 
 | 3203 | 		vha->seconds_since_last_heartbeat = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3204 | 	vha->fw_heartbeat_counter = fw_heartbeat_counter; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3205 | 	if (status) | 
 | 3206 | 		ql_dbg(ql_dbg_timer, vha, 0x6004, | 
 | 3207 | 		    "Returning status=%d.\n", status); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3208 | 	return status; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3209 | } | 
 | 3210 |  | 
 | 3211 | /* | 
 | 3212 |  * qla82xx_device_state_handler | 
 | 3213 |  *	Main state handler | 
 | 3214 |  * | 
 | 3215 |  * Note: | 
 | 3216 |  *      IDC lock must be held upon entry | 
 | 3217 |  * | 
 | 3218 |  * Return: | 
 | 3219 |  *    Success : 0 | 
 | 3220 |  *    Failed  : 1 | 
 | 3221 |  */ | 
 | 3222 | int | 
 | 3223 | qla82xx_device_state_handler(scsi_qla_host_t *vha) | 
 | 3224 | { | 
 | 3225 | 	uint32_t dev_state; | 
| Giridhar Malavali | 92dbf27 | 2011-03-30 11:46:30 -0700 | [diff] [blame] | 3226 | 	uint32_t old_dev_state; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3227 | 	int rval = QLA_SUCCESS; | 
 | 3228 | 	unsigned long dev_init_timeout; | 
 | 3229 | 	struct qla_hw_data *ha = vha->hw; | 
| Giridhar Malavali | 92dbf27 | 2011-03-30 11:46:30 -0700 | [diff] [blame] | 3230 | 	int loopcount = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3231 |  | 
 | 3232 | 	qla82xx_idc_lock(ha); | 
 | 3233 | 	if (!vha->flags.init_done) | 
 | 3234 | 		qla82xx_set_drv_active(vha); | 
 | 3235 |  | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 3236 | 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
| Giridhar Malavali | 92dbf27 | 2011-03-30 11:46:30 -0700 | [diff] [blame] | 3237 | 	old_dev_state = dev_state; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3238 | 	ql_log(ql_log_info, vha, 0x009b, | 
 | 3239 | 	    "Device state is 0x%x = %s.\n", | 
 | 3240 | 	    dev_state, | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3241 | 	    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3242 |  | 
 | 3243 | 	/* wait for 30 seconds for device to go ready */ | 
 | 3244 | 	dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ); | 
 | 3245 |  | 
 | 3246 | 	while (1) { | 
 | 3247 |  | 
 | 3248 | 		if (time_after_eq(jiffies, dev_init_timeout)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3249 | 			ql_log(ql_log_fatal, vha, 0x009c, | 
 | 3250 | 			    "Device init failed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3251 | 			rval = QLA_FUNCTION_FAILED; | 
 | 3252 | 			break; | 
 | 3253 | 		} | 
 | 3254 | 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
| Giridhar Malavali | 92dbf27 | 2011-03-30 11:46:30 -0700 | [diff] [blame] | 3255 | 		if (old_dev_state != dev_state) { | 
 | 3256 | 			loopcount = 0; | 
 | 3257 | 			old_dev_state = dev_state; | 
 | 3258 | 		} | 
 | 3259 | 		if (loopcount < 5) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3260 | 			ql_log(ql_log_info, vha, 0x009d, | 
 | 3261 | 			    "Device state is 0x%x = %s.\n", | 
 | 3262 | 			    dev_state, | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3263 | 			    dev_state < MAX_STATES ? qdev_state(dev_state) : | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3264 | 			    "Unknown"); | 
| Giridhar Malavali | 92dbf27 | 2011-03-30 11:46:30 -0700 | [diff] [blame] | 3265 | 		} | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 3266 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3267 | 		switch (dev_state) { | 
 | 3268 | 		case QLA82XX_DEV_READY: | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3269 | 			ha->flags.isp82xx_reset_owner = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3270 | 			goto exit; | 
 | 3271 | 		case QLA82XX_DEV_COLD: | 
 | 3272 | 			rval = qla82xx_device_bootstrap(vha); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3273 | 			break; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3274 | 		case QLA82XX_DEV_INITIALIZING: | 
 | 3275 | 			qla82xx_idc_unlock(ha); | 
 | 3276 | 			msleep(1000); | 
 | 3277 | 			qla82xx_idc_lock(ha); | 
 | 3278 | 			break; | 
 | 3279 | 		case QLA82XX_DEV_NEED_RESET: | 
| Saurav Kashyap | c8582ad | 2011-08-16 11:31:46 -0700 | [diff] [blame] | 3280 | 			if (!ql2xdontresethba) | 
 | 3281 | 				qla82xx_need_reset_handler(vha); | 
 | 3282 | 			else { | 
 | 3283 | 				qla82xx_idc_unlock(ha); | 
 | 3284 | 				msleep(1000); | 
 | 3285 | 				qla82xx_idc_lock(ha); | 
 | 3286 | 			} | 
| Giridhar Malavali | 0060ddf | 2011-02-23 15:27:08 -0800 | [diff] [blame] | 3287 | 			dev_init_timeout = jiffies + | 
| Saurav Kashyap | c8582ad | 2011-08-16 11:31:46 -0700 | [diff] [blame] | 3288 | 			    (ha->nx_dev_init_timeout * HZ); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3289 | 			break; | 
 | 3290 | 		case QLA82XX_DEV_NEED_QUIESCENT: | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 3291 | 			qla82xx_need_qsnt_handler(vha); | 
 | 3292 | 			/* Reset timeout value after quiescence handler */ | 
 | 3293 | 			dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\ | 
 | 3294 | 							 * HZ); | 
 | 3295 | 			break; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3296 | 		case QLA82XX_DEV_QUIESCENT: | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 3297 | 			/* Owner will exit and other will wait for the state | 
 | 3298 | 			 * to get changed | 
 | 3299 | 			 */ | 
 | 3300 | 			if (ha->flags.quiesce_owner) | 
 | 3301 | 				goto exit; | 
 | 3302 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3303 | 			qla82xx_idc_unlock(ha); | 
 | 3304 | 			msleep(1000); | 
 | 3305 | 			qla82xx_idc_lock(ha); | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 3306 |  | 
 | 3307 | 			/* Reset timeout value after quiescence handler */ | 
 | 3308 | 			dev_init_timeout = jiffies + (ha->nx_dev_init_timeout\ | 
 | 3309 | 							 * HZ); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3310 | 			break; | 
 | 3311 | 		case QLA82XX_DEV_FAILED: | 
 | 3312 | 			qla82xx_dev_failed_handler(vha); | 
 | 3313 | 			rval = QLA_FUNCTION_FAILED; | 
 | 3314 | 			goto exit; | 
 | 3315 | 		default: | 
 | 3316 | 			qla82xx_idc_unlock(ha); | 
 | 3317 | 			msleep(1000); | 
 | 3318 | 			qla82xx_idc_lock(ha); | 
 | 3319 | 		} | 
| Giridhar Malavali | 92dbf27 | 2011-03-30 11:46:30 -0700 | [diff] [blame] | 3320 | 		loopcount++; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3321 | 	} | 
 | 3322 | exit: | 
 | 3323 | 	qla82xx_idc_unlock(ha); | 
 | 3324 | 	return rval; | 
 | 3325 | } | 
 | 3326 |  | 
| Giridhar Malavali | 5988aeb | 2012-05-15 14:34:12 -0400 | [diff] [blame] | 3327 | static int qla82xx_check_temp(scsi_qla_host_t *vha) | 
 | 3328 | { | 
 | 3329 | 	uint32_t temp, temp_state, temp_val; | 
 | 3330 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3331 |  | 
 | 3332 | 	temp = qla82xx_rd_32(ha, CRB_TEMP_STATE); | 
 | 3333 | 	temp_state = qla82xx_get_temp_state(temp); | 
 | 3334 | 	temp_val = qla82xx_get_temp_val(temp); | 
 | 3335 |  | 
 | 3336 | 	if (temp_state == QLA82XX_TEMP_PANIC) { | 
 | 3337 | 		ql_log(ql_log_warn, vha, 0x600e, | 
 | 3338 | 		    "Device temperature %d degrees C exceeds " | 
 | 3339 | 		    " maximum allowed. Hardware has been shut down.\n", | 
 | 3340 | 		    temp_val); | 
 | 3341 | 		return 1; | 
 | 3342 | 	} else if (temp_state == QLA82XX_TEMP_WARN) { | 
 | 3343 | 		ql_log(ql_log_warn, vha, 0x600f, | 
 | 3344 | 		    "Device temperature %d degrees C exceeds " | 
 | 3345 | 		    "operating range. Immediate action needed.\n", | 
 | 3346 | 		    temp_val); | 
 | 3347 | 	} | 
 | 3348 | 	return 0; | 
 | 3349 | } | 
 | 3350 |  | 
| Chad Dupuis | c8f6544 | 2011-11-18 09:02:17 -0800 | [diff] [blame] | 3351 | void qla82xx_clear_pending_mbx(scsi_qla_host_t *vha) | 
 | 3352 | { | 
 | 3353 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3354 |  | 
 | 3355 | 	if (ha->flags.mbox_busy) { | 
 | 3356 | 		ha->flags.mbox_int = 1; | 
| Giridhar Malavali | 8937f2f | 2011-11-18 09:02:18 -0800 | [diff] [blame] | 3357 | 		ha->flags.mbox_busy = 0; | 
| Chad Dupuis | c8f6544 | 2011-11-18 09:02:17 -0800 | [diff] [blame] | 3358 | 		ql_log(ql_log_warn, vha, 0x6010, | 
 | 3359 | 		    "Doing premature completion of mbx command.\n"); | 
 | 3360 | 		if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags)) | 
 | 3361 | 			complete(&ha->mbx_intr_comp); | 
 | 3362 | 	} | 
 | 3363 | } | 
 | 3364 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3365 | void qla82xx_watchdog(scsi_qla_host_t *vha) | 
 | 3366 | { | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3367 | 	uint32_t dev_state, halt_status; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3368 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3369 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3370 | 	/* don't poll if reset is going on */ | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3371 | 	if (!ha->flags.isp82xx_reset_hdlr_active) { | 
 | 3372 | 		dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
| Giridhar Malavali | 5988aeb | 2012-05-15 14:34:12 -0400 | [diff] [blame] | 3373 | 		if (qla82xx_check_temp(vha)) { | 
 | 3374 | 			set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags); | 
 | 3375 | 			ha->flags.isp82xx_fw_hung = 1; | 
 | 3376 | 			qla82xx_clear_pending_mbx(vha); | 
 | 3377 | 		} else if (dev_state == QLA82XX_DEV_NEED_RESET && | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3378 | 		    !test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3379 | 			ql_log(ql_log_warn, vha, 0x6001, | 
 | 3380 | 			    "Adapter reset needed.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3381 | 			set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags); | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 3382 | 		} else if (dev_state == QLA82XX_DEV_NEED_QUIESCENT && | 
 | 3383 | 			!test_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3384 | 			ql_log(ql_log_warn, vha, 0x6002, | 
 | 3385 | 			    "Quiescent needed.\n"); | 
| Saurav Kashyap | 579d12b | 2010-12-21 16:00:14 -0800 | [diff] [blame] | 3386 | 			set_bit(ISP_QUIESCE_NEEDED, &vha->dpc_flags); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3387 | 		} else { | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3388 | 			if (qla82xx_check_fw_alive(vha)) { | 
| Giridhar Malavali | 6315491 | 2011-11-18 09:02:19 -0800 | [diff] [blame] | 3389 | 				ql_dbg(ql_dbg_timer, vha, 0x6011, | 
 | 3390 | 				    "disabling pause transmit on port 0 & 1.\n"); | 
 | 3391 | 				qla82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x98, | 
 | 3392 | 				    CRB_NIU_XG_PAUSE_CTL_P0|CRB_NIU_XG_PAUSE_CTL_P1); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3393 | 				halt_status = qla82xx_rd_32(ha, | 
 | 3394 | 				    QLA82XX_PEG_HALT_STATUS1); | 
| Giridhar Malavali | 6315491 | 2011-11-18 09:02:19 -0800 | [diff] [blame] | 3395 | 				ql_log(ql_log_info, vha, 0x6005, | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3396 | 				    "dumping hw/fw registers:.\n " | 
 | 3397 | 				    " PEG_HALT_STATUS1: 0x%x, PEG_HALT_STATUS2: 0x%x,.\n " | 
 | 3398 | 				    " PEG_NET_0_PC: 0x%x, PEG_NET_1_PC: 0x%x,.\n " | 
 | 3399 | 				    " PEG_NET_2_PC: 0x%x, PEG_NET_3_PC: 0x%x,.\n " | 
 | 3400 | 				    " PEG_NET_4_PC: 0x%x.\n", halt_status, | 
| Giridhar Malavali | 0e8edb0 | 2011-03-30 11:46:28 -0700 | [diff] [blame] | 3401 | 				    qla82xx_rd_32(ha, QLA82XX_PEG_HALT_STATUS2), | 
 | 3402 | 				    qla82xx_rd_32(ha, | 
 | 3403 | 					    QLA82XX_CRB_PEG_NET_0 + 0x3c), | 
 | 3404 | 				    qla82xx_rd_32(ha, | 
 | 3405 | 					    QLA82XX_CRB_PEG_NET_1 + 0x3c), | 
 | 3406 | 				    qla82xx_rd_32(ha, | 
 | 3407 | 					    QLA82XX_CRB_PEG_NET_2 + 0x3c), | 
 | 3408 | 				    qla82xx_rd_32(ha, | 
 | 3409 | 					    QLA82XX_CRB_PEG_NET_3 + 0x3c), | 
 | 3410 | 				    qla82xx_rd_32(ha, | 
 | 3411 | 					    QLA82XX_CRB_PEG_NET_4 + 0x3c)); | 
| Giridhar Malavali | 2cc9796 | 2012-02-09 11:14:12 -0800 | [diff] [blame] | 3412 | 				if (((halt_status & 0x1fffff00) >> 8) == 0x67) | 
| Chad Dupuis | 10a340e | 2011-11-18 09:02:16 -0800 | [diff] [blame] | 3413 | 					ql_log(ql_log_warn, vha, 0xb052, | 
 | 3414 | 					    "Firmware aborted with " | 
 | 3415 | 					    "error code 0x00006700. Device is " | 
 | 3416 | 					    "being reset.\n"); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3417 | 				if (halt_status & HALT_STATUS_UNRECOVERABLE) { | 
 | 3418 | 					set_bit(ISP_UNRECOVERABLE, | 
 | 3419 | 					    &vha->dpc_flags); | 
 | 3420 | 				} else { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3421 | 					ql_log(ql_log_info, vha, 0x6006, | 
 | 3422 | 					    "Detect abort  needed.\n"); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3423 | 					set_bit(ISP_ABORT_NEEDED, | 
 | 3424 | 					    &vha->dpc_flags); | 
 | 3425 | 				} | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3426 | 				ha->flags.isp82xx_fw_hung = 1; | 
| Chad Dupuis | c8f6544 | 2011-11-18 09:02:17 -0800 | [diff] [blame] | 3427 | 				ql_log(ql_log_warn, vha, 0x6007, "Firmware hung.\n"); | 
 | 3428 | 				qla82xx_clear_pending_mbx(vha); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3429 | 			} | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3430 | 		} | 
 | 3431 | 	} | 
 | 3432 | } | 
 | 3433 |  | 
 | 3434 | int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr) | 
 | 3435 | { | 
 | 3436 | 	int rval; | 
 | 3437 | 	rval = qla82xx_device_state_handler(vha); | 
 | 3438 | 	return rval; | 
 | 3439 | } | 
 | 3440 |  | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3441 | void | 
 | 3442 | qla82xx_set_reset_owner(scsi_qla_host_t *vha) | 
 | 3443 | { | 
 | 3444 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3445 | 	uint32_t dev_state; | 
 | 3446 |  | 
 | 3447 | 	dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE); | 
 | 3448 | 	if (dev_state == QLA82XX_DEV_READY) { | 
 | 3449 | 		ql_log(ql_log_info, vha, 0xb02f, | 
 | 3450 | 		    "HW State: NEED RESET\n"); | 
 | 3451 | 		qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, | 
 | 3452 | 			QLA82XX_DEV_NEED_RESET); | 
 | 3453 | 		ha->flags.isp82xx_reset_owner = 1; | 
 | 3454 | 		ql_dbg(ql_dbg_p3p, vha, 0xb030, | 
 | 3455 | 		    "reset_owner is 0x%x\n", ha->portnum); | 
 | 3456 | 	} else | 
 | 3457 | 		ql_log(ql_log_info, vha, 0xb031, | 
 | 3458 | 		    "Device state is 0x%x = %s.\n", | 
 | 3459 | 		    dev_state, | 
 | 3460 | 		    dev_state < MAX_STATES ? qdev_state(dev_state) : "Unknown"); | 
 | 3461 | } | 
 | 3462 |  | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3463 | /* | 
 | 3464 |  *  qla82xx_abort_isp | 
 | 3465 |  *      Resets ISP and aborts all outstanding commands. | 
 | 3466 |  * | 
 | 3467 |  * Input: | 
 | 3468 |  *      ha           = adapter block pointer. | 
 | 3469 |  * | 
 | 3470 |  * Returns: | 
 | 3471 |  *      0 = success | 
 | 3472 |  */ | 
 | 3473 | int | 
 | 3474 | qla82xx_abort_isp(scsi_qla_host_t *vha) | 
 | 3475 | { | 
 | 3476 | 	int rval; | 
 | 3477 | 	struct qla_hw_data *ha = vha->hw; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3478 |  | 
 | 3479 | 	if (vha->device_flags & DFLG_DEV_FAILED) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3480 | 		ql_log(ql_log_warn, vha, 0x8024, | 
 | 3481 | 		    "Device in failed state, exiting.\n"); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3482 | 		return QLA_SUCCESS; | 
 | 3483 | 	} | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3484 | 	ha->flags.isp82xx_reset_hdlr_active = 1; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3485 |  | 
 | 3486 | 	qla82xx_idc_lock(ha); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3487 | 	qla82xx_set_reset_owner(vha); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3488 | 	qla82xx_idc_unlock(ha); | 
 | 3489 |  | 
 | 3490 | 	rval = qla82xx_device_state_handler(vha); | 
 | 3491 |  | 
 | 3492 | 	qla82xx_idc_lock(ha); | 
 | 3493 | 	qla82xx_clear_rst_ready(ha); | 
 | 3494 | 	qla82xx_idc_unlock(ha); | 
 | 3495 |  | 
| Santosh Vernekar | cdbb0a4f | 2010-05-28 15:08:25 -0700 | [diff] [blame] | 3496 | 	if (rval == QLA_SUCCESS) { | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3497 | 		ha->flags.isp82xx_fw_hung = 0; | 
 | 3498 | 		ha->flags.isp82xx_reset_hdlr_active = 0; | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3499 | 		qla82xx_restart_isp(vha); | 
| Santosh Vernekar | cdbb0a4f | 2010-05-28 15:08:25 -0700 | [diff] [blame] | 3500 | 	} | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 3501 |  | 
 | 3502 | 	if (rval) { | 
 | 3503 | 		vha->flags.online = 1; | 
 | 3504 | 		if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) { | 
 | 3505 | 			if (ha->isp_abort_cnt == 0) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3506 | 				ql_log(ql_log_warn, vha, 0x8027, | 
 | 3507 | 				    "ISP error recover failed - board " | 
 | 3508 | 				    "disabled.\n"); | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 3509 | 				/* | 
 | 3510 | 				 * The next call disables the board | 
 | 3511 | 				 * completely. | 
 | 3512 | 				 */ | 
 | 3513 | 				ha->isp_ops->reset_adapter(vha); | 
 | 3514 | 				vha->flags.online = 0; | 
 | 3515 | 				clear_bit(ISP_ABORT_RETRY, | 
 | 3516 | 				    &vha->dpc_flags); | 
 | 3517 | 				rval = QLA_SUCCESS; | 
 | 3518 | 			} else { /* schedule another ISP abort */ | 
 | 3519 | 				ha->isp_abort_cnt--; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3520 | 				ql_log(ql_log_warn, vha, 0x8036, | 
 | 3521 | 				    "ISP abort - retry remaining %d.\n", | 
 | 3522 | 				    ha->isp_abort_cnt); | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 3523 | 				rval = QLA_FUNCTION_FAILED; | 
 | 3524 | 			} | 
 | 3525 | 		} else { | 
 | 3526 | 			ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT; | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3527 | 			ql_dbg(ql_dbg_taskm, vha, 0x8029, | 
 | 3528 | 			    "ISP error recovery - retrying (%d) more times.\n", | 
 | 3529 | 			    ha->isp_abort_cnt); | 
| Giridhar Malavali | f1af620 | 2010-05-04 15:01:34 -0700 | [diff] [blame] | 3530 | 			set_bit(ISP_ABORT_RETRY, &vha->dpc_flags); | 
 | 3531 | 			rval = QLA_FUNCTION_FAILED; | 
 | 3532 | 		} | 
 | 3533 | 	} | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3534 | 	return rval; | 
 | 3535 | } | 
 | 3536 |  | 
 | 3537 | /* | 
 | 3538 |  *  qla82xx_fcoe_ctx_reset | 
 | 3539 |  *      Perform a quick reset and aborts all outstanding commands. | 
 | 3540 |  *      This will only perform an FCoE context reset and avoids a full blown | 
 | 3541 |  *      chip reset. | 
 | 3542 |  * | 
 | 3543 |  * Input: | 
 | 3544 |  *      ha = adapter block pointer. | 
 | 3545 |  *      is_reset_path = flag for identifying the reset path. | 
 | 3546 |  * | 
 | 3547 |  * Returns: | 
 | 3548 |  *      0 = success | 
 | 3549 |  */ | 
 | 3550 | int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha) | 
 | 3551 | { | 
 | 3552 | 	int rval = QLA_FUNCTION_FAILED; | 
 | 3553 |  | 
 | 3554 | 	if (vha->flags.online) { | 
 | 3555 | 		/* Abort all outstanding commands, so as to be requeued later */ | 
 | 3556 | 		qla2x00_abort_isp_cleanup(vha); | 
 | 3557 | 	} | 
 | 3558 |  | 
 | 3559 | 	/* Stop currently executing firmware. | 
 | 3560 | 	 * This will destroy existing FCoE context at the F/W end. | 
 | 3561 | 	 */ | 
 | 3562 | 	qla2x00_try_to_stop_firmware(vha); | 
 | 3563 |  | 
 | 3564 | 	/* Restart. Creates a new FCoE context on INIT_FIRMWARE. */ | 
 | 3565 | 	rval = qla82xx_restart_isp(vha); | 
 | 3566 |  | 
 | 3567 | 	return rval; | 
 | 3568 | } | 
 | 3569 |  | 
 | 3570 | /* | 
 | 3571 |  * qla2x00_wait_for_fcoe_ctx_reset | 
 | 3572 |  *    Wait till the FCoE context is reset. | 
 | 3573 |  * | 
 | 3574 |  * Note: | 
 | 3575 |  *    Does context switching here. | 
 | 3576 |  *    Release SPIN_LOCK (if any) before calling this routine. | 
 | 3577 |  * | 
 | 3578 |  * Return: | 
 | 3579 |  *    Success (fcoe_ctx reset is done) : 0 | 
 | 3580 |  *    Failed  (fcoe_ctx reset not completed within max loop timout ) : 1 | 
 | 3581 |  */ | 
 | 3582 | int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha) | 
 | 3583 | { | 
 | 3584 | 	int status = QLA_FUNCTION_FAILED; | 
 | 3585 | 	unsigned long wait_reset; | 
 | 3586 |  | 
 | 3587 | 	wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ); | 
 | 3588 | 	while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) || | 
 | 3589 | 	    test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) | 
 | 3590 | 	    && time_before(jiffies, wait_reset)) { | 
 | 3591 |  | 
 | 3592 | 		set_current_state(TASK_UNINTERRUPTIBLE); | 
 | 3593 | 		schedule_timeout(HZ); | 
 | 3594 |  | 
 | 3595 | 		if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) && | 
 | 3596 | 		    !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) { | 
 | 3597 | 			status = QLA_SUCCESS; | 
 | 3598 | 			break; | 
 | 3599 | 		} | 
 | 3600 | 	} | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3601 | 	ql_dbg(ql_dbg_p3p, vha, 0xb027, | 
| Joe Perches | d8424f6 | 2011-11-18 09:03:06 -0800 | [diff] [blame] | 3602 | 	       "%s: status=%d.\n", __func__, status); | 
| Giridhar Malavali | a908301 | 2010-04-12 17:59:55 -0700 | [diff] [blame] | 3603 |  | 
 | 3604 | 	return status; | 
 | 3605 | } | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3606 |  | 
 | 3607 | void | 
 | 3608 | qla82xx_chip_reset_cleanup(scsi_qla_host_t *vha) | 
 | 3609 | { | 
 | 3610 | 	int i; | 
 | 3611 | 	unsigned long flags; | 
 | 3612 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3613 |  | 
 | 3614 | 	/* Check if 82XX firmware is alive or not | 
 | 3615 | 	 * We may have arrived here from NEED_RESET | 
 | 3616 | 	 * detection only | 
 | 3617 | 	 */ | 
 | 3618 | 	if (!ha->flags.isp82xx_fw_hung) { | 
 | 3619 | 		for (i = 0; i < 2; i++) { | 
 | 3620 | 			msleep(1000); | 
 | 3621 | 			if (qla82xx_check_fw_alive(vha)) { | 
 | 3622 | 				ha->flags.isp82xx_fw_hung = 1; | 
| Chad Dupuis | c8f6544 | 2011-11-18 09:02:17 -0800 | [diff] [blame] | 3623 | 				qla82xx_clear_pending_mbx(vha); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3624 | 				break; | 
 | 3625 | 			} | 
 | 3626 | 		} | 
 | 3627 | 	} | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3628 | 	ql_dbg(ql_dbg_init, vha, 0x00b0, | 
 | 3629 | 	    "Entered %s fw_hung=%d.\n", | 
 | 3630 | 	    __func__, ha->flags.isp82xx_fw_hung); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3631 |  | 
 | 3632 | 	/* Abort all commands gracefully if fw NOT hung */ | 
 | 3633 | 	if (!ha->flags.isp82xx_fw_hung) { | 
 | 3634 | 		int cnt, que; | 
 | 3635 | 		srb_t *sp; | 
 | 3636 | 		struct req_que *req; | 
 | 3637 |  | 
 | 3638 | 		spin_lock_irqsave(&ha->hardware_lock, flags); | 
 | 3639 | 		for (que = 0; que < ha->max_req_queues; que++) { | 
 | 3640 | 			req = ha->req_q_map[que]; | 
 | 3641 | 			if (!req) | 
 | 3642 | 				continue; | 
 | 3643 | 			for (cnt = 1; cnt < MAX_OUTSTANDING_COMMANDS; cnt++) { | 
 | 3644 | 				sp = req->outstanding_cmds[cnt]; | 
 | 3645 | 				if (sp) { | 
| Giridhar Malavali | 9ba56b9 | 2012-02-09 11:15:36 -0800 | [diff] [blame] | 3646 | 					if (!sp->u.scmd.ctx || | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3647 | 					    (sp->flags & SRB_FCP_CMND_DMA_VALID)) { | 
 | 3648 | 						spin_unlock_irqrestore( | 
 | 3649 | 						    &ha->hardware_lock, flags); | 
 | 3650 | 						if (ha->isp_ops->abort_command(sp)) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3651 | 							ql_log(ql_log_info, vha, | 
 | 3652 | 							    0x00b1, | 
 | 3653 | 							    "mbx abort failed.\n"); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3654 | 						} else { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3655 | 							ql_log(ql_log_info, vha, | 
 | 3656 | 							    0x00b2, | 
 | 3657 | 							    "mbx abort success.\n"); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3658 | 						} | 
 | 3659 | 						spin_lock_irqsave(&ha->hardware_lock, flags); | 
 | 3660 | 					} | 
 | 3661 | 				} | 
 | 3662 | 			} | 
 | 3663 | 		} | 
 | 3664 | 		spin_unlock_irqrestore(&ha->hardware_lock, flags); | 
 | 3665 |  | 
 | 3666 | 		/* Wait for pending cmds (physical and virtual) to complete */ | 
 | 3667 | 		if (!qla2x00_eh_wait_for_pending_commands(vha, 0, 0, | 
 | 3668 | 		    WAIT_HOST) == QLA_SUCCESS) { | 
| Saurav Kashyap | 7c3df13 | 2011-07-14 12:00:13 -0700 | [diff] [blame] | 3669 | 			ql_dbg(ql_dbg_init, vha, 0x00b3, | 
 | 3670 | 			    "Done wait for " | 
 | 3671 | 			    "pending commands.\n"); | 
| Giridhar Malavali | 7190575 | 2011-02-23 15:27:10 -0800 | [diff] [blame] | 3672 | 		} | 
 | 3673 | 	} | 
 | 3674 | } | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3675 |  | 
 | 3676 | /* Minidump related functions */ | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 3677 | static int | 
 | 3678 | qla82xx_minidump_process_control(scsi_qla_host_t *vha, | 
 | 3679 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3680 | { | 
 | 3681 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3682 | 	struct qla82xx_md_entry_crb *crb_entry; | 
 | 3683 | 	uint32_t read_value, opcode, poll_time; | 
 | 3684 | 	uint32_t addr, index, crb_addr; | 
 | 3685 | 	unsigned long wtime; | 
 | 3686 | 	struct qla82xx_md_template_hdr *tmplt_hdr; | 
 | 3687 | 	uint32_t rval = QLA_SUCCESS; | 
 | 3688 | 	int i; | 
 | 3689 |  | 
 | 3690 | 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; | 
 | 3691 | 	crb_entry = (struct qla82xx_md_entry_crb *)entry_hdr; | 
 | 3692 | 	crb_addr = crb_entry->addr; | 
 | 3693 |  | 
 | 3694 | 	for (i = 0; i < crb_entry->op_count; i++) { | 
 | 3695 | 		opcode = crb_entry->crb_ctrl.opcode; | 
 | 3696 | 		if (opcode & QLA82XX_DBG_OPCODE_WR) { | 
 | 3697 | 			qla82xx_md_rw_32(ha, crb_addr, | 
 | 3698 | 			    crb_entry->value_1, 1); | 
 | 3699 | 			opcode &= ~QLA82XX_DBG_OPCODE_WR; | 
 | 3700 | 		} | 
 | 3701 |  | 
 | 3702 | 		if (opcode & QLA82XX_DBG_OPCODE_RW) { | 
 | 3703 | 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); | 
 | 3704 | 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1); | 
 | 3705 | 			opcode &= ~QLA82XX_DBG_OPCODE_RW; | 
 | 3706 | 		} | 
 | 3707 |  | 
 | 3708 | 		if (opcode & QLA82XX_DBG_OPCODE_AND) { | 
 | 3709 | 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); | 
 | 3710 | 			read_value &= crb_entry->value_2; | 
 | 3711 | 			opcode &= ~QLA82XX_DBG_OPCODE_AND; | 
 | 3712 | 			if (opcode & QLA82XX_DBG_OPCODE_OR) { | 
 | 3713 | 				read_value |= crb_entry->value_3; | 
 | 3714 | 				opcode &= ~QLA82XX_DBG_OPCODE_OR; | 
 | 3715 | 			} | 
 | 3716 | 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1); | 
 | 3717 | 		} | 
 | 3718 |  | 
 | 3719 | 		if (opcode & QLA82XX_DBG_OPCODE_OR) { | 
 | 3720 | 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); | 
 | 3721 | 			read_value |= crb_entry->value_3; | 
 | 3722 | 			qla82xx_md_rw_32(ha, crb_addr, read_value, 1); | 
 | 3723 | 			opcode &= ~QLA82XX_DBG_OPCODE_OR; | 
 | 3724 | 		} | 
 | 3725 |  | 
 | 3726 | 		if (opcode & QLA82XX_DBG_OPCODE_POLL) { | 
 | 3727 | 			poll_time = crb_entry->crb_strd.poll_timeout; | 
 | 3728 | 			wtime = jiffies + poll_time; | 
 | 3729 | 			read_value = qla82xx_md_rw_32(ha, crb_addr, 0, 0); | 
 | 3730 |  | 
 | 3731 | 			do { | 
 | 3732 | 				if ((read_value & crb_entry->value_2) | 
 | 3733 | 				    == crb_entry->value_1) | 
 | 3734 | 					break; | 
 | 3735 | 				else if (time_after_eq(jiffies, wtime)) { | 
 | 3736 | 					/* capturing dump failed */ | 
 | 3737 | 					rval = QLA_FUNCTION_FAILED; | 
 | 3738 | 					break; | 
 | 3739 | 				} else | 
 | 3740 | 					read_value = qla82xx_md_rw_32(ha, | 
 | 3741 | 					    crb_addr, 0, 0); | 
 | 3742 | 			} while (1); | 
 | 3743 | 			opcode &= ~QLA82XX_DBG_OPCODE_POLL; | 
 | 3744 | 		} | 
 | 3745 |  | 
 | 3746 | 		if (opcode & QLA82XX_DBG_OPCODE_RDSTATE) { | 
 | 3747 | 			if (crb_entry->crb_strd.state_index_a) { | 
 | 3748 | 				index = crb_entry->crb_strd.state_index_a; | 
 | 3749 | 				addr = tmplt_hdr->saved_state_array[index]; | 
 | 3750 | 			} else | 
 | 3751 | 				addr = crb_addr; | 
 | 3752 |  | 
 | 3753 | 			read_value = qla82xx_md_rw_32(ha, addr, 0, 0); | 
 | 3754 | 			index = crb_entry->crb_ctrl.state_index_v; | 
 | 3755 | 			tmplt_hdr->saved_state_array[index] = read_value; | 
 | 3756 | 			opcode &= ~QLA82XX_DBG_OPCODE_RDSTATE; | 
 | 3757 | 		} | 
 | 3758 |  | 
 | 3759 | 		if (opcode & QLA82XX_DBG_OPCODE_WRSTATE) { | 
 | 3760 | 			if (crb_entry->crb_strd.state_index_a) { | 
 | 3761 | 				index = crb_entry->crb_strd.state_index_a; | 
 | 3762 | 				addr = tmplt_hdr->saved_state_array[index]; | 
 | 3763 | 			} else | 
 | 3764 | 				addr = crb_addr; | 
 | 3765 |  | 
 | 3766 | 			if (crb_entry->crb_ctrl.state_index_v) { | 
 | 3767 | 				index = crb_entry->crb_ctrl.state_index_v; | 
 | 3768 | 				read_value = | 
 | 3769 | 				    tmplt_hdr->saved_state_array[index]; | 
 | 3770 | 			} else | 
 | 3771 | 				read_value = crb_entry->value_1; | 
 | 3772 |  | 
 | 3773 | 			qla82xx_md_rw_32(ha, addr, read_value, 1); | 
 | 3774 | 			opcode &= ~QLA82XX_DBG_OPCODE_WRSTATE; | 
 | 3775 | 		} | 
 | 3776 |  | 
 | 3777 | 		if (opcode & QLA82XX_DBG_OPCODE_MDSTATE) { | 
 | 3778 | 			index = crb_entry->crb_ctrl.state_index_v; | 
 | 3779 | 			read_value = tmplt_hdr->saved_state_array[index]; | 
 | 3780 | 			read_value <<= crb_entry->crb_ctrl.shl; | 
 | 3781 | 			read_value >>= crb_entry->crb_ctrl.shr; | 
 | 3782 | 			if (crb_entry->value_2) | 
 | 3783 | 				read_value &= crb_entry->value_2; | 
 | 3784 | 			read_value |= crb_entry->value_3; | 
 | 3785 | 			read_value += crb_entry->value_1; | 
 | 3786 | 			tmplt_hdr->saved_state_array[index] = read_value; | 
 | 3787 | 			opcode &= ~QLA82XX_DBG_OPCODE_MDSTATE; | 
 | 3788 | 		} | 
 | 3789 | 		crb_addr += crb_entry->crb_strd.addr_stride; | 
 | 3790 | 	} | 
 | 3791 | 	return rval; | 
 | 3792 | } | 
 | 3793 |  | 
 | 3794 | static void | 
 | 3795 | qla82xx_minidump_process_rdocm(scsi_qla_host_t *vha, | 
 | 3796 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3797 | { | 
 | 3798 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3799 | 	uint32_t r_addr, r_stride, loop_cnt, i, r_value; | 
 | 3800 | 	struct qla82xx_md_entry_rdocm *ocm_hdr; | 
 | 3801 | 	uint32_t *data_ptr = *d_ptr; | 
 | 3802 |  | 
 | 3803 | 	ocm_hdr = (struct qla82xx_md_entry_rdocm *)entry_hdr; | 
 | 3804 | 	r_addr = ocm_hdr->read_addr; | 
 | 3805 | 	r_stride = ocm_hdr->read_addr_stride; | 
 | 3806 | 	loop_cnt = ocm_hdr->op_count; | 
 | 3807 |  | 
 | 3808 | 	for (i = 0; i < loop_cnt; i++) { | 
 | 3809 | 		r_value = RD_REG_DWORD((void *)(r_addr + ha->nx_pcibase)); | 
 | 3810 | 		*data_ptr++ = cpu_to_le32(r_value); | 
 | 3811 | 		r_addr += r_stride; | 
 | 3812 | 	} | 
 | 3813 | 	*d_ptr = data_ptr; | 
 | 3814 | } | 
 | 3815 |  | 
 | 3816 | static void | 
 | 3817 | qla82xx_minidump_process_rdmux(scsi_qla_host_t *vha, | 
 | 3818 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3819 | { | 
 | 3820 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3821 | 	uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value; | 
 | 3822 | 	struct qla82xx_md_entry_mux *mux_hdr; | 
 | 3823 | 	uint32_t *data_ptr = *d_ptr; | 
 | 3824 |  | 
 | 3825 | 	mux_hdr = (struct qla82xx_md_entry_mux *)entry_hdr; | 
 | 3826 | 	r_addr = mux_hdr->read_addr; | 
 | 3827 | 	s_addr = mux_hdr->select_addr; | 
 | 3828 | 	s_stride = mux_hdr->select_value_stride; | 
 | 3829 | 	s_value = mux_hdr->select_value; | 
 | 3830 | 	loop_cnt = mux_hdr->op_count; | 
 | 3831 |  | 
 | 3832 | 	for (i = 0; i < loop_cnt; i++) { | 
 | 3833 | 		qla82xx_md_rw_32(ha, s_addr, s_value, 1); | 
 | 3834 | 		r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); | 
 | 3835 | 		*data_ptr++ = cpu_to_le32(s_value); | 
 | 3836 | 		*data_ptr++ = cpu_to_le32(r_value); | 
 | 3837 | 		s_value += s_stride; | 
 | 3838 | 	} | 
 | 3839 | 	*d_ptr = data_ptr; | 
 | 3840 | } | 
 | 3841 |  | 
 | 3842 | static void | 
 | 3843 | qla82xx_minidump_process_rdcrb(scsi_qla_host_t *vha, | 
 | 3844 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3845 | { | 
 | 3846 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3847 | 	uint32_t r_addr, r_stride, loop_cnt, i, r_value; | 
 | 3848 | 	struct qla82xx_md_entry_crb *crb_hdr; | 
 | 3849 | 	uint32_t *data_ptr = *d_ptr; | 
 | 3850 |  | 
 | 3851 | 	crb_hdr = (struct qla82xx_md_entry_crb *)entry_hdr; | 
 | 3852 | 	r_addr = crb_hdr->addr; | 
 | 3853 | 	r_stride = crb_hdr->crb_strd.addr_stride; | 
 | 3854 | 	loop_cnt = crb_hdr->op_count; | 
 | 3855 |  | 
 | 3856 | 	for (i = 0; i < loop_cnt; i++) { | 
 | 3857 | 		r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); | 
 | 3858 | 		*data_ptr++ = cpu_to_le32(r_addr); | 
 | 3859 | 		*data_ptr++ = cpu_to_le32(r_value); | 
 | 3860 | 		r_addr += r_stride; | 
 | 3861 | 	} | 
 | 3862 | 	*d_ptr = data_ptr; | 
 | 3863 | } | 
 | 3864 |  | 
 | 3865 | static int | 
 | 3866 | qla82xx_minidump_process_l2tag(scsi_qla_host_t *vha, | 
 | 3867 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3868 | { | 
 | 3869 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3870 | 	uint32_t addr, r_addr, c_addr, t_r_addr; | 
 | 3871 | 	uint32_t i, k, loop_count, t_value, r_cnt, r_value; | 
 | 3872 | 	unsigned long p_wait, w_time, p_mask; | 
 | 3873 | 	uint32_t c_value_w, c_value_r; | 
 | 3874 | 	struct qla82xx_md_entry_cache *cache_hdr; | 
 | 3875 | 	int rval = QLA_FUNCTION_FAILED; | 
 | 3876 | 	uint32_t *data_ptr = *d_ptr; | 
 | 3877 |  | 
 | 3878 | 	cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; | 
 | 3879 | 	loop_count = cache_hdr->op_count; | 
 | 3880 | 	r_addr = cache_hdr->read_addr; | 
 | 3881 | 	c_addr = cache_hdr->control_addr; | 
 | 3882 | 	c_value_w = cache_hdr->cache_ctrl.write_value; | 
 | 3883 |  | 
 | 3884 | 	t_r_addr = cache_hdr->tag_reg_addr; | 
 | 3885 | 	t_value = cache_hdr->addr_ctrl.init_tag_value; | 
 | 3886 | 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt; | 
 | 3887 | 	p_wait = cache_hdr->cache_ctrl.poll_wait; | 
 | 3888 | 	p_mask = cache_hdr->cache_ctrl.poll_mask; | 
 | 3889 |  | 
 | 3890 | 	for (i = 0; i < loop_count; i++) { | 
 | 3891 | 		qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); | 
 | 3892 | 		if (c_value_w) | 
 | 3893 | 			qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); | 
 | 3894 |  | 
 | 3895 | 		if (p_mask) { | 
 | 3896 | 			w_time = jiffies + p_wait; | 
 | 3897 | 			do { | 
 | 3898 | 				c_value_r = qla82xx_md_rw_32(ha, c_addr, 0, 0); | 
 | 3899 | 				if ((c_value_r & p_mask) == 0) | 
 | 3900 | 					break; | 
 | 3901 | 				else if (time_after_eq(jiffies, w_time)) { | 
 | 3902 | 					/* capturing dump failed */ | 
 | 3903 | 					ql_dbg(ql_dbg_p3p, vha, 0xb032, | 
 | 3904 | 					    "c_value_r: 0x%x, poll_mask: 0x%lx, " | 
 | 3905 | 					    "w_time: 0x%lx\n", | 
 | 3906 | 					    c_value_r, p_mask, w_time); | 
 | 3907 | 					return rval; | 
 | 3908 | 				} | 
 | 3909 | 			} while (1); | 
 | 3910 | 		} | 
 | 3911 |  | 
 | 3912 | 		addr = r_addr; | 
 | 3913 | 		for (k = 0; k < r_cnt; k++) { | 
 | 3914 | 			r_value = qla82xx_md_rw_32(ha, addr, 0, 0); | 
 | 3915 | 			*data_ptr++ = cpu_to_le32(r_value); | 
 | 3916 | 			addr += cache_hdr->read_ctrl.read_addr_stride; | 
 | 3917 | 		} | 
 | 3918 | 		t_value += cache_hdr->addr_ctrl.tag_value_stride; | 
 | 3919 | 	} | 
 | 3920 | 	*d_ptr = data_ptr; | 
 | 3921 | 	return QLA_SUCCESS; | 
 | 3922 | } | 
 | 3923 |  | 
 | 3924 | static void | 
 | 3925 | qla82xx_minidump_process_l1cache(scsi_qla_host_t *vha, | 
 | 3926 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3927 | { | 
 | 3928 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3929 | 	uint32_t addr, r_addr, c_addr, t_r_addr; | 
 | 3930 | 	uint32_t i, k, loop_count, t_value, r_cnt, r_value; | 
 | 3931 | 	uint32_t c_value_w; | 
 | 3932 | 	struct qla82xx_md_entry_cache *cache_hdr; | 
 | 3933 | 	uint32_t *data_ptr = *d_ptr; | 
 | 3934 |  | 
 | 3935 | 	cache_hdr = (struct qla82xx_md_entry_cache *)entry_hdr; | 
 | 3936 | 	loop_count = cache_hdr->op_count; | 
 | 3937 | 	r_addr = cache_hdr->read_addr; | 
 | 3938 | 	c_addr = cache_hdr->control_addr; | 
 | 3939 | 	c_value_w = cache_hdr->cache_ctrl.write_value; | 
 | 3940 |  | 
 | 3941 | 	t_r_addr = cache_hdr->tag_reg_addr; | 
 | 3942 | 	t_value = cache_hdr->addr_ctrl.init_tag_value; | 
 | 3943 | 	r_cnt = cache_hdr->read_ctrl.read_addr_cnt; | 
 | 3944 |  | 
 | 3945 | 	for (i = 0; i < loop_count; i++) { | 
 | 3946 | 		qla82xx_md_rw_32(ha, t_r_addr, t_value, 1); | 
 | 3947 | 		qla82xx_md_rw_32(ha, c_addr, c_value_w, 1); | 
 | 3948 | 		addr = r_addr; | 
 | 3949 | 		for (k = 0; k < r_cnt; k++) { | 
 | 3950 | 			r_value = qla82xx_md_rw_32(ha, addr, 0, 0); | 
 | 3951 | 			*data_ptr++ = cpu_to_le32(r_value); | 
 | 3952 | 			addr += cache_hdr->read_ctrl.read_addr_stride; | 
 | 3953 | 		} | 
 | 3954 | 		t_value += cache_hdr->addr_ctrl.tag_value_stride; | 
 | 3955 | 	} | 
 | 3956 | 	*d_ptr = data_ptr; | 
 | 3957 | } | 
 | 3958 |  | 
 | 3959 | static void | 
 | 3960 | qla82xx_minidump_process_queue(scsi_qla_host_t *vha, | 
 | 3961 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3962 | { | 
 | 3963 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3964 | 	uint32_t s_addr, r_addr; | 
 | 3965 | 	uint32_t r_stride, r_value, r_cnt, qid = 0; | 
 | 3966 | 	uint32_t i, k, loop_cnt; | 
 | 3967 | 	struct qla82xx_md_entry_queue *q_hdr; | 
 | 3968 | 	uint32_t *data_ptr = *d_ptr; | 
 | 3969 |  | 
 | 3970 | 	q_hdr = (struct qla82xx_md_entry_queue *)entry_hdr; | 
 | 3971 | 	s_addr = q_hdr->select_addr; | 
 | 3972 | 	r_cnt = q_hdr->rd_strd.read_addr_cnt; | 
 | 3973 | 	r_stride = q_hdr->rd_strd.read_addr_stride; | 
 | 3974 | 	loop_cnt = q_hdr->op_count; | 
 | 3975 |  | 
 | 3976 | 	for (i = 0; i < loop_cnt; i++) { | 
 | 3977 | 		qla82xx_md_rw_32(ha, s_addr, qid, 1); | 
 | 3978 | 		r_addr = q_hdr->read_addr; | 
 | 3979 | 		for (k = 0; k < r_cnt; k++) { | 
 | 3980 | 			r_value = qla82xx_md_rw_32(ha, r_addr, 0, 0); | 
 | 3981 | 			*data_ptr++ = cpu_to_le32(r_value); | 
 | 3982 | 			r_addr += r_stride; | 
 | 3983 | 		} | 
 | 3984 | 		qid += q_hdr->q_strd.queue_id_stride; | 
 | 3985 | 	} | 
 | 3986 | 	*d_ptr = data_ptr; | 
 | 3987 | } | 
 | 3988 |  | 
 | 3989 | static void | 
 | 3990 | qla82xx_minidump_process_rdrom(scsi_qla_host_t *vha, | 
 | 3991 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 3992 | { | 
 | 3993 | 	struct qla_hw_data *ha = vha->hw; | 
 | 3994 | 	uint32_t r_addr, r_value; | 
 | 3995 | 	uint32_t i, loop_cnt; | 
 | 3996 | 	struct qla82xx_md_entry_rdrom *rom_hdr; | 
 | 3997 | 	uint32_t *data_ptr = *d_ptr; | 
 | 3998 |  | 
 | 3999 | 	rom_hdr = (struct qla82xx_md_entry_rdrom *)entry_hdr; | 
 | 4000 | 	r_addr = rom_hdr->read_addr; | 
 | 4001 | 	loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t); | 
 | 4002 |  | 
 | 4003 | 	for (i = 0; i < loop_cnt; i++) { | 
 | 4004 | 		qla82xx_md_rw_32(ha, MD_DIRECT_ROM_WINDOW, | 
 | 4005 | 		    (r_addr & 0xFFFF0000), 1); | 
 | 4006 | 		r_value = qla82xx_md_rw_32(ha, | 
 | 4007 | 		    MD_DIRECT_ROM_READ_BASE + | 
 | 4008 | 		    (r_addr & 0x0000FFFF), 0, 0); | 
 | 4009 | 		*data_ptr++ = cpu_to_le32(r_value); | 
 | 4010 | 		r_addr += sizeof(uint32_t); | 
 | 4011 | 	} | 
 | 4012 | 	*d_ptr = data_ptr; | 
 | 4013 | } | 
 | 4014 |  | 
 | 4015 | static int | 
 | 4016 | qla82xx_minidump_process_rdmem(scsi_qla_host_t *vha, | 
 | 4017 | 	qla82xx_md_entry_hdr_t *entry_hdr, uint32_t **d_ptr) | 
 | 4018 | { | 
 | 4019 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4020 | 	uint32_t r_addr, r_value, r_data; | 
 | 4021 | 	uint32_t i, j, loop_cnt; | 
 | 4022 | 	struct qla82xx_md_entry_rdmem *m_hdr; | 
 | 4023 | 	unsigned long flags; | 
 | 4024 | 	int rval = QLA_FUNCTION_FAILED; | 
 | 4025 | 	uint32_t *data_ptr = *d_ptr; | 
 | 4026 |  | 
 | 4027 | 	m_hdr = (struct qla82xx_md_entry_rdmem *)entry_hdr; | 
 | 4028 | 	r_addr = m_hdr->read_addr; | 
 | 4029 | 	loop_cnt = m_hdr->read_data_size/16; | 
 | 4030 |  | 
 | 4031 | 	if (r_addr & 0xf) { | 
 | 4032 | 		ql_log(ql_log_warn, vha, 0xb033, | 
 | 4033 | 		    "Read addr 0x%x not 16 bytes alligned\n", r_addr); | 
 | 4034 | 		return rval; | 
 | 4035 | 	} | 
 | 4036 |  | 
 | 4037 | 	if (m_hdr->read_data_size % 16) { | 
 | 4038 | 		ql_log(ql_log_warn, vha, 0xb034, | 
 | 4039 | 		    "Read data[0x%x] not multiple of 16 bytes\n", | 
 | 4040 | 		    m_hdr->read_data_size); | 
 | 4041 | 		return rval; | 
 | 4042 | 	} | 
 | 4043 |  | 
 | 4044 | 	ql_dbg(ql_dbg_p3p, vha, 0xb035, | 
 | 4045 | 	    "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n", | 
 | 4046 | 	    __func__, r_addr, m_hdr->read_data_size, loop_cnt); | 
 | 4047 |  | 
 | 4048 | 	write_lock_irqsave(&ha->hw_lock, flags); | 
 | 4049 | 	for (i = 0; i < loop_cnt; i++) { | 
 | 4050 | 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_LO, r_addr, 1); | 
 | 4051 | 		r_value = 0; | 
 | 4052 | 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_ADDR_HI, r_value, 1); | 
 | 4053 | 		r_value = MIU_TA_CTL_ENABLE; | 
 | 4054 | 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); | 
 | 4055 | 		r_value = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE; | 
 | 4056 | 		qla82xx_md_rw_32(ha, MD_MIU_TEST_AGT_CTRL, r_value, 1); | 
 | 4057 |  | 
 | 4058 | 		for (j = 0; j < MAX_CTL_CHECK; j++) { | 
 | 4059 | 			r_value = qla82xx_md_rw_32(ha, | 
 | 4060 | 			    MD_MIU_TEST_AGT_CTRL, 0, 0); | 
 | 4061 | 			if ((r_value & MIU_TA_CTL_BUSY) == 0) | 
 | 4062 | 				break; | 
 | 4063 | 		} | 
 | 4064 |  | 
 | 4065 | 		if (j >= MAX_CTL_CHECK) { | 
 | 4066 | 			printk_ratelimited(KERN_ERR | 
 | 4067 | 			    "failed to read through agent\n"); | 
 | 4068 | 			write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 4069 | 			return rval; | 
 | 4070 | 		} | 
 | 4071 |  | 
 | 4072 | 		for (j = 0; j < 4; j++) { | 
 | 4073 | 			r_data = qla82xx_md_rw_32(ha, | 
 | 4074 | 			    MD_MIU_TEST_AGT_RDDATA[j], 0, 0); | 
 | 4075 | 			*data_ptr++ = cpu_to_le32(r_data); | 
 | 4076 | 		} | 
 | 4077 | 		r_addr += 16; | 
 | 4078 | 	} | 
 | 4079 | 	write_unlock_irqrestore(&ha->hw_lock, flags); | 
 | 4080 | 	*d_ptr = data_ptr; | 
 | 4081 | 	return QLA_SUCCESS; | 
 | 4082 | } | 
 | 4083 |  | 
 | 4084 | static int | 
 | 4085 | qla82xx_validate_template_chksum(scsi_qla_host_t *vha) | 
 | 4086 | { | 
 | 4087 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4088 | 	uint64_t chksum = 0; | 
 | 4089 | 	uint32_t *d_ptr = (uint32_t *)ha->md_tmplt_hdr; | 
 | 4090 | 	int count = ha->md_template_size/sizeof(uint32_t); | 
 | 4091 |  | 
 | 4092 | 	while (count-- > 0) | 
 | 4093 | 		chksum += *d_ptr++; | 
 | 4094 | 	while (chksum >> 32) | 
 | 4095 | 		chksum = (chksum & 0xFFFFFFFF) + (chksum >> 32); | 
 | 4096 | 	return ~chksum; | 
 | 4097 | } | 
 | 4098 |  | 
 | 4099 | static void | 
 | 4100 | qla82xx_mark_entry_skipped(scsi_qla_host_t *vha, | 
 | 4101 | 	qla82xx_md_entry_hdr_t *entry_hdr, int index) | 
 | 4102 | { | 
 | 4103 | 	entry_hdr->d_ctrl.driver_flags |= QLA82XX_DBG_SKIPPED_FLAG; | 
 | 4104 | 	ql_dbg(ql_dbg_p3p, vha, 0xb036, | 
 | 4105 | 	    "Skipping entry[%d]: " | 
 | 4106 | 	    "ETYPE[0x%x]-ELEVEL[0x%x]\n", | 
 | 4107 | 	    index, entry_hdr->entry_type, | 
 | 4108 | 	    entry_hdr->d_ctrl.entry_capture_mask); | 
 | 4109 | } | 
 | 4110 |  | 
 | 4111 | int | 
 | 4112 | qla82xx_md_collect(scsi_qla_host_t *vha) | 
 | 4113 | { | 
 | 4114 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4115 | 	int no_entry_hdr = 0; | 
 | 4116 | 	qla82xx_md_entry_hdr_t *entry_hdr; | 
 | 4117 | 	struct qla82xx_md_template_hdr *tmplt_hdr; | 
 | 4118 | 	uint32_t *data_ptr; | 
 | 4119 | 	uint32_t total_data_size = 0, f_capture_mask, data_collected = 0; | 
 | 4120 | 	int i = 0, rval = QLA_FUNCTION_FAILED; | 
 | 4121 |  | 
 | 4122 | 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; | 
 | 4123 | 	data_ptr = (uint32_t *)ha->md_dump; | 
 | 4124 |  | 
 | 4125 | 	if (ha->fw_dumped) { | 
| Giridhar Malavali | a8faa26 | 2012-02-09 11:15:52 -0800 | [diff] [blame] | 4126 | 		ql_log(ql_log_warn, vha, 0xb037, | 
 | 4127 | 		    "Firmware has been previously dumped (%p) " | 
 | 4128 | 		    "-- ignoring request.\n", ha->fw_dump); | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 4129 | 		goto md_failed; | 
 | 4130 | 	} | 
 | 4131 |  | 
 | 4132 | 	ha->fw_dumped = 0; | 
 | 4133 |  | 
 | 4134 | 	if (!ha->md_tmplt_hdr || !ha->md_dump) { | 
 | 4135 | 		ql_log(ql_log_warn, vha, 0xb038, | 
 | 4136 | 		    "Memory not allocated for minidump capture\n"); | 
 | 4137 | 		goto md_failed; | 
 | 4138 | 	} | 
 | 4139 |  | 
| Giridhar Malavali | b6d0d9d | 2012-05-15 14:34:25 -0400 | [diff] [blame] | 4140 | 	if (ha->flags.isp82xx_no_md_cap) { | 
 | 4141 | 		ql_log(ql_log_warn, vha, 0xb054, | 
 | 4142 | 		    "Forced reset from application, " | 
 | 4143 | 		    "ignore minidump capture\n"); | 
 | 4144 | 		ha->flags.isp82xx_no_md_cap = 0; | 
 | 4145 | 		goto md_failed; | 
 | 4146 | 	} | 
 | 4147 |  | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 4148 | 	if (qla82xx_validate_template_chksum(vha)) { | 
 | 4149 | 		ql_log(ql_log_info, vha, 0xb039, | 
 | 4150 | 		    "Template checksum validation error\n"); | 
 | 4151 | 		goto md_failed; | 
 | 4152 | 	} | 
 | 4153 |  | 
 | 4154 | 	no_entry_hdr = tmplt_hdr->num_of_entries; | 
 | 4155 | 	ql_dbg(ql_dbg_p3p, vha, 0xb03a, | 
 | 4156 | 	    "No of entry headers in Template: 0x%x\n", no_entry_hdr); | 
 | 4157 |  | 
 | 4158 | 	ql_dbg(ql_dbg_p3p, vha, 0xb03b, | 
 | 4159 | 	    "Capture Mask obtained: 0x%x\n", tmplt_hdr->capture_debug_level); | 
 | 4160 |  | 
 | 4161 | 	f_capture_mask = tmplt_hdr->capture_debug_level & 0xFF; | 
 | 4162 |  | 
 | 4163 | 	/* Validate whether required debug level is set */ | 
 | 4164 | 	if ((f_capture_mask & 0x3) != 0x3) { | 
 | 4165 | 		ql_log(ql_log_warn, vha, 0xb03c, | 
 | 4166 | 		    "Minimum required capture mask[0x%x] level not set\n", | 
 | 4167 | 		    f_capture_mask); | 
 | 4168 | 		goto md_failed; | 
 | 4169 | 	} | 
 | 4170 | 	tmplt_hdr->driver_capture_mask = ql2xmdcapmask; | 
 | 4171 |  | 
 | 4172 | 	tmplt_hdr->driver_info[0] = vha->host_no; | 
 | 4173 | 	tmplt_hdr->driver_info[1] = (QLA_DRIVER_MAJOR_VER << 24) | | 
 | 4174 | 	    (QLA_DRIVER_MINOR_VER << 16) | (QLA_DRIVER_PATCH_VER << 8) | | 
 | 4175 | 	    QLA_DRIVER_BETA_VER; | 
 | 4176 |  | 
 | 4177 | 	total_data_size = ha->md_dump_size; | 
 | 4178 |  | 
| Arun Easi | 880fded | 2012-02-09 11:15:49 -0800 | [diff] [blame] | 4179 | 	ql_dbg(ql_dbg_p3p, vha, 0xb03d, | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 4180 | 	    "Total minidump data_size 0x%x to be captured\n", total_data_size); | 
 | 4181 |  | 
 | 4182 | 	/* Check whether template obtained is valid */ | 
 | 4183 | 	if (tmplt_hdr->entry_type != QLA82XX_TLHDR) { | 
 | 4184 | 		ql_log(ql_log_warn, vha, 0xb04e, | 
 | 4185 | 		    "Bad template header entry type: 0x%x obtained\n", | 
 | 4186 | 		    tmplt_hdr->entry_type); | 
 | 4187 | 		goto md_failed; | 
 | 4188 | 	} | 
 | 4189 |  | 
 | 4190 | 	entry_hdr = (qla82xx_md_entry_hdr_t *) \ | 
 | 4191 | 	    (((uint8_t *)ha->md_tmplt_hdr) + tmplt_hdr->first_entry_offset); | 
 | 4192 |  | 
 | 4193 | 	/* Walk through the entry headers */ | 
 | 4194 | 	for (i = 0; i < no_entry_hdr; i++) { | 
 | 4195 |  | 
 | 4196 | 		if (data_collected > total_data_size) { | 
 | 4197 | 			ql_log(ql_log_warn, vha, 0xb03e, | 
 | 4198 | 			    "More MiniDump data collected: [0x%x]\n", | 
 | 4199 | 			    data_collected); | 
 | 4200 | 			goto md_failed; | 
 | 4201 | 		} | 
 | 4202 |  | 
 | 4203 | 		if (!(entry_hdr->d_ctrl.entry_capture_mask & | 
 | 4204 | 		    ql2xmdcapmask)) { | 
 | 4205 | 			entry_hdr->d_ctrl.driver_flags |= | 
 | 4206 | 			    QLA82XX_DBG_SKIPPED_FLAG; | 
 | 4207 | 			ql_dbg(ql_dbg_p3p, vha, 0xb03f, | 
 | 4208 | 			    "Skipping entry[%d]: " | 
 | 4209 | 			    "ETYPE[0x%x]-ELEVEL[0x%x]\n", | 
 | 4210 | 			    i, entry_hdr->entry_type, | 
 | 4211 | 			    entry_hdr->d_ctrl.entry_capture_mask); | 
 | 4212 | 			goto skip_nxt_entry; | 
 | 4213 | 		} | 
 | 4214 |  | 
 | 4215 | 		ql_dbg(ql_dbg_p3p, vha, 0xb040, | 
 | 4216 | 		    "[%s]: data ptr[%d]: %p, entry_hdr: %p\n" | 
 | 4217 | 		    "entry_type: 0x%x, captrue_mask: 0x%x\n", | 
 | 4218 | 		    __func__, i, data_ptr, entry_hdr, | 
 | 4219 | 		    entry_hdr->entry_type, | 
 | 4220 | 		    entry_hdr->d_ctrl.entry_capture_mask); | 
 | 4221 |  | 
 | 4222 | 		ql_dbg(ql_dbg_p3p, vha, 0xb041, | 
 | 4223 | 		    "Data collected: [0x%x], Dump size left:[0x%x]\n", | 
 | 4224 | 		    data_collected, (ha->md_dump_size - data_collected)); | 
 | 4225 |  | 
 | 4226 | 		/* Decode the entry type and take | 
 | 4227 | 		 * required action to capture debug data */ | 
 | 4228 | 		switch (entry_hdr->entry_type) { | 
 | 4229 | 		case QLA82XX_RDEND: | 
 | 4230 | 			qla82xx_mark_entry_skipped(vha, entry_hdr, i); | 
 | 4231 | 			break; | 
 | 4232 | 		case QLA82XX_CNTRL: | 
 | 4233 | 			rval = qla82xx_minidump_process_control(vha, | 
 | 4234 | 			    entry_hdr, &data_ptr); | 
 | 4235 | 			if (rval != QLA_SUCCESS) { | 
 | 4236 | 				qla82xx_mark_entry_skipped(vha, entry_hdr, i); | 
 | 4237 | 				goto md_failed; | 
 | 4238 | 			} | 
 | 4239 | 			break; | 
 | 4240 | 		case QLA82XX_RDCRB: | 
 | 4241 | 			qla82xx_minidump_process_rdcrb(vha, | 
 | 4242 | 			    entry_hdr, &data_ptr); | 
 | 4243 | 			break; | 
 | 4244 | 		case QLA82XX_RDMEM: | 
 | 4245 | 			rval = qla82xx_minidump_process_rdmem(vha, | 
 | 4246 | 			    entry_hdr, &data_ptr); | 
 | 4247 | 			if (rval != QLA_SUCCESS) { | 
 | 4248 | 				qla82xx_mark_entry_skipped(vha, entry_hdr, i); | 
 | 4249 | 				goto md_failed; | 
 | 4250 | 			} | 
 | 4251 | 			break; | 
 | 4252 | 		case QLA82XX_BOARD: | 
 | 4253 | 		case QLA82XX_RDROM: | 
 | 4254 | 			qla82xx_minidump_process_rdrom(vha, | 
 | 4255 | 			    entry_hdr, &data_ptr); | 
 | 4256 | 			break; | 
 | 4257 | 		case QLA82XX_L2DTG: | 
 | 4258 | 		case QLA82XX_L2ITG: | 
 | 4259 | 		case QLA82XX_L2DAT: | 
 | 4260 | 		case QLA82XX_L2INS: | 
 | 4261 | 			rval = qla82xx_minidump_process_l2tag(vha, | 
 | 4262 | 			    entry_hdr, &data_ptr); | 
 | 4263 | 			if (rval != QLA_SUCCESS) { | 
 | 4264 | 				qla82xx_mark_entry_skipped(vha, entry_hdr, i); | 
 | 4265 | 				goto md_failed; | 
 | 4266 | 			} | 
 | 4267 | 			break; | 
 | 4268 | 		case QLA82XX_L1DAT: | 
 | 4269 | 		case QLA82XX_L1INS: | 
 | 4270 | 			qla82xx_minidump_process_l1cache(vha, | 
 | 4271 | 			    entry_hdr, &data_ptr); | 
 | 4272 | 			break; | 
 | 4273 | 		case QLA82XX_RDOCM: | 
 | 4274 | 			qla82xx_minidump_process_rdocm(vha, | 
 | 4275 | 			    entry_hdr, &data_ptr); | 
 | 4276 | 			break; | 
 | 4277 | 		case QLA82XX_RDMUX: | 
 | 4278 | 			qla82xx_minidump_process_rdmux(vha, | 
 | 4279 | 			    entry_hdr, &data_ptr); | 
 | 4280 | 			break; | 
 | 4281 | 		case QLA82XX_QUEUE: | 
 | 4282 | 			qla82xx_minidump_process_queue(vha, | 
 | 4283 | 			    entry_hdr, &data_ptr); | 
 | 4284 | 			break; | 
 | 4285 | 		case QLA82XX_RDNOP: | 
 | 4286 | 		default: | 
 | 4287 | 			qla82xx_mark_entry_skipped(vha, entry_hdr, i); | 
 | 4288 | 			break; | 
 | 4289 | 		} | 
 | 4290 |  | 
 | 4291 | 		ql_dbg(ql_dbg_p3p, vha, 0xb042, | 
 | 4292 | 		    "[%s]: data ptr[%d]: %p\n", __func__, i, data_ptr); | 
 | 4293 |  | 
 | 4294 | 		data_collected = (uint8_t *)data_ptr - | 
 | 4295 | 		    (uint8_t *)ha->md_dump; | 
 | 4296 | skip_nxt_entry: | 
 | 4297 | 		entry_hdr = (qla82xx_md_entry_hdr_t *) \ | 
 | 4298 | 		    (((uint8_t *)entry_hdr) + entry_hdr->entry_size); | 
 | 4299 | 	} | 
 | 4300 |  | 
 | 4301 | 	if (data_collected != total_data_size) { | 
| Arun Easi | 880fded | 2012-02-09 11:15:49 -0800 | [diff] [blame] | 4302 | 		ql_dbg(ql_dbg_p3p, vha, 0xb043, | 
| Giridhar Malavali | 08de284 | 2011-08-16 11:31:44 -0700 | [diff] [blame] | 4303 | 		    "MiniDump data mismatch: Data collected: [0x%x]," | 
 | 4304 | 		    "total_data_size:[0x%x]\n", | 
 | 4305 | 		    data_collected, total_data_size); | 
 | 4306 | 		goto md_failed; | 
 | 4307 | 	} | 
 | 4308 |  | 
 | 4309 | 	ql_log(ql_log_info, vha, 0xb044, | 
 | 4310 | 	    "Firmware dump saved to temp buffer (%ld/%p %ld/%p).\n", | 
 | 4311 | 	    vha->host_no, ha->md_tmplt_hdr, vha->host_no, ha->md_dump); | 
 | 4312 | 	ha->fw_dumped = 1; | 
 | 4313 | 	qla2x00_post_uevent_work(vha, QLA_UEVENT_CODE_FW_DUMP); | 
 | 4314 |  | 
 | 4315 | md_failed: | 
 | 4316 | 	return rval; | 
 | 4317 | } | 
 | 4318 |  | 
 | 4319 | int | 
 | 4320 | qla82xx_md_alloc(scsi_qla_host_t *vha) | 
 | 4321 | { | 
 | 4322 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4323 | 	int i, k; | 
 | 4324 | 	struct qla82xx_md_template_hdr *tmplt_hdr; | 
 | 4325 |  | 
 | 4326 | 	tmplt_hdr = (struct qla82xx_md_template_hdr *)ha->md_tmplt_hdr; | 
 | 4327 |  | 
 | 4328 | 	if (ql2xmdcapmask < 0x3 || ql2xmdcapmask > 0x7F) { | 
 | 4329 | 		ql2xmdcapmask = tmplt_hdr->capture_debug_level & 0xFF; | 
 | 4330 | 		ql_log(ql_log_info, vha, 0xb045, | 
 | 4331 | 		    "Forcing driver capture mask to firmware default capture mask: 0x%x.\n", | 
 | 4332 | 		    ql2xmdcapmask); | 
 | 4333 | 	} | 
 | 4334 |  | 
 | 4335 | 	for (i = 0x2, k = 1; (i & QLA82XX_DEFAULT_CAP_MASK); i <<= 1, k++) { | 
 | 4336 | 		if (i & ql2xmdcapmask) | 
 | 4337 | 			ha->md_dump_size += tmplt_hdr->capture_size_array[k]; | 
 | 4338 | 	} | 
 | 4339 |  | 
 | 4340 | 	if (ha->md_dump) { | 
 | 4341 | 		ql_log(ql_log_warn, vha, 0xb046, | 
 | 4342 | 		    "Firmware dump previously allocated.\n"); | 
 | 4343 | 		return 1; | 
 | 4344 | 	} | 
 | 4345 |  | 
 | 4346 | 	ha->md_dump = vmalloc(ha->md_dump_size); | 
 | 4347 | 	if (ha->md_dump == NULL) { | 
 | 4348 | 		ql_log(ql_log_warn, vha, 0xb047, | 
 | 4349 | 		    "Unable to allocate memory for Minidump size " | 
 | 4350 | 		    "(0x%x).\n", ha->md_dump_size); | 
 | 4351 | 		return 1; | 
 | 4352 | 	} | 
 | 4353 | 	return 0; | 
 | 4354 | } | 
 | 4355 |  | 
 | 4356 | void | 
 | 4357 | qla82xx_md_free(scsi_qla_host_t *vha) | 
 | 4358 | { | 
 | 4359 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4360 |  | 
 | 4361 | 	/* Release the template header allocated */ | 
 | 4362 | 	if (ha->md_tmplt_hdr) { | 
 | 4363 | 		ql_log(ql_log_info, vha, 0xb048, | 
 | 4364 | 		    "Free MiniDump template: %p, size (%d KB)\n", | 
 | 4365 | 		    ha->md_tmplt_hdr, ha->md_template_size / 1024); | 
 | 4366 | 		dma_free_coherent(&ha->pdev->dev, ha->md_template_size, | 
 | 4367 | 		    ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); | 
 | 4368 | 		ha->md_tmplt_hdr = 0; | 
 | 4369 | 	} | 
 | 4370 |  | 
 | 4371 | 	/* Release the template data buffer allocated */ | 
 | 4372 | 	if (ha->md_dump) { | 
 | 4373 | 		ql_log(ql_log_info, vha, 0xb049, | 
 | 4374 | 		    "Free MiniDump memory: %p, size (%d KB)\n", | 
 | 4375 | 		    ha->md_dump, ha->md_dump_size / 1024); | 
 | 4376 | 		vfree(ha->md_dump); | 
 | 4377 | 		ha->md_dump_size = 0; | 
 | 4378 | 		ha->md_dump = 0; | 
 | 4379 | 	} | 
 | 4380 | } | 
 | 4381 |  | 
 | 4382 | void | 
 | 4383 | qla82xx_md_prep(scsi_qla_host_t *vha) | 
 | 4384 | { | 
 | 4385 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4386 | 	int rval; | 
 | 4387 |  | 
 | 4388 | 	/* Get Minidump template size */ | 
 | 4389 | 	rval = qla82xx_md_get_template_size(vha); | 
 | 4390 | 	if (rval == QLA_SUCCESS) { | 
 | 4391 | 		ql_log(ql_log_info, vha, 0xb04a, | 
 | 4392 | 		    "MiniDump Template size obtained (%d KB)\n", | 
 | 4393 | 		    ha->md_template_size / 1024); | 
 | 4394 |  | 
 | 4395 | 		/* Get Minidump template */ | 
 | 4396 | 		rval = qla82xx_md_get_template(vha); | 
 | 4397 | 		if (rval == QLA_SUCCESS) { | 
 | 4398 | 			ql_dbg(ql_dbg_p3p, vha, 0xb04b, | 
 | 4399 | 			    "MiniDump Template obtained\n"); | 
 | 4400 |  | 
 | 4401 | 			/* Allocate memory for minidump */ | 
 | 4402 | 			rval = qla82xx_md_alloc(vha); | 
 | 4403 | 			if (rval == QLA_SUCCESS) | 
 | 4404 | 				ql_log(ql_log_info, vha, 0xb04c, | 
 | 4405 | 				    "MiniDump memory allocated (%d KB)\n", | 
 | 4406 | 				    ha->md_dump_size / 1024); | 
 | 4407 | 			else { | 
 | 4408 | 				ql_log(ql_log_info, vha, 0xb04d, | 
 | 4409 | 				    "Free MiniDump template: %p, size: (%d KB)\n", | 
 | 4410 | 				    ha->md_tmplt_hdr, | 
 | 4411 | 				    ha->md_template_size / 1024); | 
 | 4412 | 				dma_free_coherent(&ha->pdev->dev, | 
 | 4413 | 				    ha->md_template_size, | 
 | 4414 | 				    ha->md_tmplt_hdr, ha->md_tmplt_hdr_dma); | 
 | 4415 | 				ha->md_tmplt_hdr = 0; | 
 | 4416 | 			} | 
 | 4417 |  | 
 | 4418 | 		} | 
 | 4419 | 	} | 
 | 4420 | } | 
| Saurav Kashyap | 999916d | 2011-08-16 11:31:45 -0700 | [diff] [blame] | 4421 |  | 
 | 4422 | int | 
 | 4423 | qla82xx_beacon_on(struct scsi_qla_host *vha) | 
 | 4424 | { | 
 | 4425 |  | 
 | 4426 | 	int rval; | 
 | 4427 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4428 | 	qla82xx_idc_lock(ha); | 
 | 4429 | 	rval = qla82xx_mbx_beacon_ctl(vha, 1); | 
 | 4430 |  | 
 | 4431 | 	if (rval) { | 
 | 4432 | 		ql_log(ql_log_warn, vha, 0xb050, | 
 | 4433 | 		    "mbx set led config failed in %s\n", __func__); | 
 | 4434 | 		goto exit; | 
 | 4435 | 	} | 
 | 4436 | 	ha->beacon_blink_led = 1; | 
 | 4437 | exit: | 
 | 4438 | 	qla82xx_idc_unlock(ha); | 
 | 4439 | 	return rval; | 
 | 4440 | } | 
 | 4441 |  | 
 | 4442 | int | 
 | 4443 | qla82xx_beacon_off(struct scsi_qla_host *vha) | 
 | 4444 | { | 
 | 4445 |  | 
 | 4446 | 	int rval; | 
 | 4447 | 	struct qla_hw_data *ha = vha->hw; | 
 | 4448 | 	qla82xx_idc_lock(ha); | 
 | 4449 | 	rval = qla82xx_mbx_beacon_ctl(vha, 0); | 
 | 4450 |  | 
 | 4451 | 	if (rval) { | 
 | 4452 | 		ql_log(ql_log_warn, vha, 0xb051, | 
 | 4453 | 		    "mbx set led config failed in %s\n", __func__); | 
 | 4454 | 		goto exit; | 
 | 4455 | 	} | 
 | 4456 | 	ha->beacon_blink_led = 0; | 
 | 4457 | exit: | 
 | 4458 | 	qla82xx_idc_unlock(ha); | 
 | 4459 | 	return rval; | 
 | 4460 | } |