blob: a39e8d0332c67fec9fe5e6ef782cf5dd75c62374 [file] [log] [blame]
Tejun Heoedb33662005-07-28 10:36:22 +09001/*
2 * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
3 *
4 * Copyright 2005 Tejun Heo
5 *
6 * Based on preview driver from Silicon Image.
7 *
Tejun Heoedb33662005-07-28 10:36:22 +09008 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License as published by the
10 * Free Software Foundation; either version 2, or (at your option) any
11 * later version.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
16 * General Public License for more details.
17 *
18 */
19
20#include <linux/kernel.h>
21#include <linux/module.h>
22#include <linux/pci.h>
23#include <linux/blkdev.h>
24#include <linux/delay.h>
25#include <linux/interrupt.h>
26#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050027#include <linux/device.h>
Tejun Heoedb33662005-07-28 10:36:22 +090028#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050029#include <scsi/scsi_cmnd.h>
Tejun Heoedb33662005-07-28 10:36:22 +090030#include <linux/libata.h>
31#include <asm/io.h>
32
33#define DRV_NAME "sata_sil24"
Jeff Garzikaf643712006-04-02 20:41:36 -040034#define DRV_VERSION "0.24"
Tejun Heoedb33662005-07-28 10:36:22 +090035
Tejun Heoedb33662005-07-28 10:36:22 +090036/*
37 * Port request block (PRB) 32 bytes
38 */
39struct sil24_prb {
40 u16 ctrl;
41 u16 prot;
42 u32 rx_cnt;
43 u8 fis[6 * 4];
44};
45
46/*
47 * Scatter gather entry (SGE) 16 bytes
48 */
49struct sil24_sge {
50 u64 addr;
51 u32 cnt;
52 u32 flags;
53};
54
55/*
56 * Port multiplier
57 */
58struct sil24_port_multiplier {
59 u32 diag;
60 u32 sactive;
61};
62
63enum {
64 /*
65 * Global controller registers (128 bytes @ BAR0)
66 */
67 /* 32 bit regs */
68 HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
69 HOST_CTRL = 0x40,
70 HOST_IRQ_STAT = 0x44,
71 HOST_PHY_CFG = 0x48,
72 HOST_BIST_CTRL = 0x50,
73 HOST_BIST_PTRN = 0x54,
74 HOST_BIST_STAT = 0x58,
75 HOST_MEM_BIST_STAT = 0x5c,
76 HOST_FLASH_CMD = 0x70,
77 /* 8 bit regs */
78 HOST_FLASH_DATA = 0x74,
79 HOST_TRANSITION_DETECT = 0x75,
80 HOST_GPIO_CTRL = 0x76,
81 HOST_I2C_ADDR = 0x78, /* 32 bit */
82 HOST_I2C_DATA = 0x7c,
83 HOST_I2C_XFER_CNT = 0x7e,
84 HOST_I2C_CTRL = 0x7f,
85
86 /* HOST_SLOT_STAT bits */
87 HOST_SSTAT_ATTN = (1 << 31),
88
Tejun Heo7dafc3f2006-04-11 22:32:18 +090089 /* HOST_CTRL bits */
90 HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
91 HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
92 HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
93 HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
94 HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
95
Tejun Heoedb33662005-07-28 10:36:22 +090096 /*
97 * Port registers
98 * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
99 */
100 PORT_REGS_SIZE = 0x2000,
Tejun Heo135da342006-05-31 18:27:57 +0900101
102 PORT_LRAM = 0x0000, /* 31 LRAM slots and PM regs */
103 PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
Tejun Heoedb33662005-07-28 10:36:22 +0900104
105 PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
106 /* 32 bit regs */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900107 PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
108 PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
109 PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
110 PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
111 PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
Tejun Heoedb33662005-07-28 10:36:22 +0900112 PORT_ACTIVATE_UPPER_ADDR= 0x101c,
Tejun Heo83bbecc2005-08-17 13:09:18 +0900113 PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
114 PORT_CMD_ERR = 0x1024, /* command error number */
Tejun Heoedb33662005-07-28 10:36:22 +0900115 PORT_FIS_CFG = 0x1028,
116 PORT_FIFO_THRES = 0x102c,
117 /* 16 bit regs */
118 PORT_DECODE_ERR_CNT = 0x1040,
119 PORT_DECODE_ERR_THRESH = 0x1042,
120 PORT_CRC_ERR_CNT = 0x1044,
121 PORT_CRC_ERR_THRESH = 0x1046,
122 PORT_HSHK_ERR_CNT = 0x1048,
123 PORT_HSHK_ERR_THRESH = 0x104a,
124 /* 32 bit regs */
125 PORT_PHY_CFG = 0x1050,
126 PORT_SLOT_STAT = 0x1800,
127 PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
128 PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
129 PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
130 PORT_SCONTROL = 0x1f00,
131 PORT_SSTATUS = 0x1f04,
132 PORT_SERROR = 0x1f08,
133 PORT_SACTIVE = 0x1f0c,
134
135 /* PORT_CTRL_STAT bits */
136 PORT_CS_PORT_RST = (1 << 0), /* port reset */
137 PORT_CS_DEV_RST = (1 << 1), /* device reset */
138 PORT_CS_INIT = (1 << 2), /* port initialize */
139 PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
Tejun Heod10cb352005-11-16 16:56:49 +0900140 PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
Tejun Heoe382eb12005-08-17 13:09:13 +0900141 PORT_CS_RESUME = (1 << 6), /* port resume */
142 PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
143 PORT_CS_PM_EN = (1 << 13), /* port multiplier enable */
144 PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
Tejun Heoedb33662005-07-28 10:36:22 +0900145
146 /* PORT_IRQ_STAT/ENABLE_SET/CLR */
147 /* bits[11:0] are masked */
148 PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
149 PORT_IRQ_ERROR = (1 << 1), /* command execution error */
150 PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
151 PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
152 PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
153 PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
Tejun Heo7dafc3f2006-04-11 22:32:18 +0900154 PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
155 PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
156 PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
157 PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
158 PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
Tejun Heo3b9f1d02006-04-11 22:32:18 +0900159 PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
Tejun Heoedb33662005-07-28 10:36:22 +0900160
Tejun Heo88ce7552006-05-15 20:58:32 +0900161 DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
162 PORT_IRQ_DEV_XCHG | PORT_IRQ_UNK_FIS,
163
Tejun Heoedb33662005-07-28 10:36:22 +0900164 /* bits[27:16] are unmasked (raw) */
165 PORT_IRQ_RAW_SHIFT = 16,
166 PORT_IRQ_MASKED_MASK = 0x7ff,
167 PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
168
169 /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
170 PORT_IRQ_STEER_SHIFT = 30,
171 PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
172
173 /* PORT_CMD_ERR constants */
174 PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
175 PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
176 PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
177 PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
178 PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
179 PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
180 PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
181 PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
182 PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
183 PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
184 PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
185 PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
186 PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
187 PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
188 PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
189 PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
190 PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
191 PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
192 PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
Tejun Heo64008802006-04-11 22:32:18 +0900193 PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
Tejun Heoedb33662005-07-28 10:36:22 +0900194 PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
Tejun Heo83bbecc2005-08-17 13:09:18 +0900195 PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
Tejun Heoedb33662005-07-28 10:36:22 +0900196
Tejun Heod10cb352005-11-16 16:56:49 +0900197 /* bits of PRB control field */
198 PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
199 PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
200 PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
201 PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
202 PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
203
204 /* PRB protocol field */
205 PRB_PROT_PACKET = (1 << 0),
206 PRB_PROT_TCQ = (1 << 1),
207 PRB_PROT_NCQ = (1 << 2),
208 PRB_PROT_READ = (1 << 3),
209 PRB_PROT_WRITE = (1 << 4),
210 PRB_PROT_TRANSPARENT = (1 << 5),
211
Tejun Heoedb33662005-07-28 10:36:22 +0900212 /*
213 * Other constants
214 */
215 SGE_TRM = (1 << 31), /* Last SGE in chain */
Tejun Heod10cb352005-11-16 16:56:49 +0900216 SGE_LNK = (1 << 30), /* linked list
217 Points to SGT, not SGE */
218 SGE_DRD = (1 << 29), /* discard data read (/dev/null)
219 data address ignored */
Tejun Heoedb33662005-07-28 10:36:22 +0900220
Tejun Heoaee10a02006-05-15 21:03:56 +0900221 SIL24_MAX_CMDS = 31,
222
Tejun Heoedb33662005-07-28 10:36:22 +0900223 /* board id */
224 BID_SIL3124 = 0,
225 BID_SIL3132 = 1,
Tejun Heo042c21f2005-10-09 09:35:46 -0400226 BID_SIL3131 = 2,
Tejun Heoedb33662005-07-28 10:36:22 +0900227
Tejun Heo9466d852006-04-11 22:32:18 +0900228 /* host flags */
229 SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Tejun Heoaee10a02006-05-15 21:03:56 +0900230 ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
231 ATA_FLAG_NCQ,
Tejun Heo37024e82006-04-11 22:32:19 +0900232 SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
Tejun Heo9466d852006-04-11 22:32:18 +0900233
Tejun Heoedb33662005-07-28 10:36:22 +0900234 IRQ_STAT_4PORTS = 0xf,
235};
236
Tejun Heo69ad1852005-11-18 14:16:45 +0900237struct sil24_ata_block {
Tejun Heoedb33662005-07-28 10:36:22 +0900238 struct sil24_prb prb;
239 struct sil24_sge sge[LIBATA_MAX_PRD];
240};
241
Tejun Heo69ad1852005-11-18 14:16:45 +0900242struct sil24_atapi_block {
243 struct sil24_prb prb;
244 u8 cdb[16];
245 struct sil24_sge sge[LIBATA_MAX_PRD - 1];
246};
247
248union sil24_cmd_block {
249 struct sil24_ata_block ata;
250 struct sil24_atapi_block atapi;
251};
252
Tejun Heo88ce7552006-05-15 20:58:32 +0900253static struct sil24_cerr_info {
254 unsigned int err_mask, action;
255 const char *desc;
256} sil24_cerr_db[] = {
257 [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
258 "device error" },
259 [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
260 "device error via D2H FIS" },
261 [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
262 "device error via SDB FIS" },
263 [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
264 "error in data FIS" },
265 [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
266 "failed to transmit command FIS" },
267 [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
268 "protocol mismatch" },
269 [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
270 "data directon mismatch" },
271 [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
272 "ran out of SGEs while writing" },
273 [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
274 "ran out of SGEs while reading" },
275 [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
276 "invalid data directon for ATAPI CDB" },
277 [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
278 "SGT no on qword boundary" },
279 [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
280 "PCI target abort while fetching SGT" },
281 [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
282 "PCI master abort while fetching SGT" },
283 [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
284 "PCI parity error while fetching SGT" },
285 [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
286 "PRB not on qword boundary" },
287 [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
288 "PCI target abort while fetching PRB" },
289 [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
290 "PCI master abort while fetching PRB" },
291 [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
292 "PCI parity error while fetching PRB" },
293 [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
294 "undefined error while transferring data" },
295 [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
296 "PCI target abort while transferring data" },
297 [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
298 "PCI master abort while transferring data" },
299 [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
300 "PCI parity error while transferring data" },
301 [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
302 "FIS received while sending service FIS" },
303};
304
Tejun Heoedb33662005-07-28 10:36:22 +0900305/*
306 * ap->private_data
307 *
308 * The preview driver always returned 0 for status. We emulate it
309 * here from the previous interrupt.
310 */
311struct sil24_port_priv {
Tejun Heo69ad1852005-11-18 14:16:45 +0900312 union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
Tejun Heoedb33662005-07-28 10:36:22 +0900313 dma_addr_t cmd_block_dma; /* DMA base addr for them */
Tejun Heo6a575fa2005-10-06 11:43:39 +0900314 struct ata_taskfile tf; /* Cached taskfile registers */
Tejun Heoedb33662005-07-28 10:36:22 +0900315};
316
317/* ap->host_set->private_data */
318struct sil24_host_priv {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100319 void __iomem *host_base; /* global controller control (128 bytes @BAR0) */
320 void __iomem *port_base; /* port registers (4 * 8192 bytes @BAR2) */
Tejun Heoedb33662005-07-28 10:36:22 +0900321};
322
Tejun Heo69ad1852005-11-18 14:16:45 +0900323static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900324static u8 sil24_check_status(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900325static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
326static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
Tejun Heo7f726d12005-10-07 01:43:19 +0900327static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
Tejun Heo07b73472006-02-10 23:58:48 +0900328static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes);
Tejun Heoedb33662005-07-28 10:36:22 +0900329static void sil24_qc_prep(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900330static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900331static void sil24_irq_clear(struct ata_port *ap);
Tejun Heoedb33662005-07-28 10:36:22 +0900332static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
Tejun Heo88ce7552006-05-15 20:58:32 +0900333static void sil24_freeze(struct ata_port *ap);
334static void sil24_thaw(struct ata_port *ap);
335static void sil24_error_handler(struct ata_port *ap);
336static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
Tejun Heoedb33662005-07-28 10:36:22 +0900337static int sil24_port_start(struct ata_port *ap);
338static void sil24_port_stop(struct ata_port *ap);
339static void sil24_host_stop(struct ata_host_set *host_set);
340static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
341
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500342static const struct pci_device_id sil24_pci_tbl[] = {
Tejun Heoedb33662005-07-28 10:36:22 +0900343 { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
Tejun Heo4b9d7e02006-02-23 10:46:47 +0900344 { 0x8086, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
Tejun Heoedb33662005-07-28 10:36:22 +0900345 { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
Tejun Heo042c21f2005-10-09 09:35:46 -0400346 { 0x1095, 0x3131, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
347 { 0x1095, 0x3531, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3131 },
Tejun Heo1fcce832005-10-09 09:31:33 -0400348 { } /* terminate list */
Tejun Heoedb33662005-07-28 10:36:22 +0900349};
350
351static struct pci_driver sil24_pci_driver = {
352 .name = DRV_NAME,
353 .id_table = sil24_pci_tbl,
354 .probe = sil24_init_one,
355 .remove = ata_pci_remove_one, /* safe? */
356};
357
Jeff Garzik193515d2005-11-07 00:59:37 -0500358static struct scsi_host_template sil24_sht = {
Tejun Heoedb33662005-07-28 10:36:22 +0900359 .module = THIS_MODULE,
360 .name = DRV_NAME,
361 .ioctl = ata_scsi_ioctl,
362 .queuecommand = ata_scsi_queuecmd,
Tejun Heoaee10a02006-05-15 21:03:56 +0900363 .change_queue_depth = ata_scsi_change_queue_depth,
364 .can_queue = SIL24_MAX_CMDS,
Tejun Heoedb33662005-07-28 10:36:22 +0900365 .this_id = ATA_SHT_THIS_ID,
366 .sg_tablesize = LIBATA_MAX_PRD,
Tejun Heoedb33662005-07-28 10:36:22 +0900367 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
368 .emulated = ATA_SHT_EMULATED,
369 .use_clustering = ATA_SHT_USE_CLUSTERING,
370 .proc_name = DRV_NAME,
371 .dma_boundary = ATA_DMA_BOUNDARY,
372 .slave_configure = ata_scsi_slave_config,
373 .bios_param = ata_std_bios_param,
Tejun Heoedb33662005-07-28 10:36:22 +0900374};
375
Jeff Garzik057ace52005-10-22 14:27:05 -0400376static const struct ata_port_operations sil24_ops = {
Tejun Heoedb33662005-07-28 10:36:22 +0900377 .port_disable = ata_port_disable,
378
Tejun Heo69ad1852005-11-18 14:16:45 +0900379 .dev_config = sil24_dev_config,
380
Tejun Heoedb33662005-07-28 10:36:22 +0900381 .check_status = sil24_check_status,
382 .check_altstatus = sil24_check_status,
Tejun Heoedb33662005-07-28 10:36:22 +0900383 .dev_select = ata_noop_dev_select,
384
Tejun Heo7f726d12005-10-07 01:43:19 +0900385 .tf_read = sil24_tf_read,
386
Tejun Heo07b73472006-02-10 23:58:48 +0900387 .probe_reset = sil24_probe_reset,
Tejun Heoedb33662005-07-28 10:36:22 +0900388
389 .qc_prep = sil24_qc_prep,
390 .qc_issue = sil24_qc_issue,
391
Tejun Heoedb33662005-07-28 10:36:22 +0900392 .irq_handler = sil24_interrupt,
393 .irq_clear = sil24_irq_clear,
394
395 .scr_read = sil24_scr_read,
396 .scr_write = sil24_scr_write,
397
Tejun Heo88ce7552006-05-15 20:58:32 +0900398 .freeze = sil24_freeze,
399 .thaw = sil24_thaw,
400 .error_handler = sil24_error_handler,
401 .post_internal_cmd = sil24_post_internal_cmd,
402
Tejun Heoedb33662005-07-28 10:36:22 +0900403 .port_start = sil24_port_start,
404 .port_stop = sil24_port_stop,
405 .host_stop = sil24_host_stop,
406};
407
Tejun Heo042c21f2005-10-09 09:35:46 -0400408/*
409 * Use bits 30-31 of host_flags to encode available port numbers.
410 * Current maxium is 4.
411 */
412#define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
413#define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
414
Tejun Heoedb33662005-07-28 10:36:22 +0900415static struct ata_port_info sil24_port_info[] = {
416 /* sil_3124 */
417 {
418 .sht = &sil24_sht,
Tejun Heo37024e82006-04-11 22:32:19 +0900419 .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
420 SIL24_FLAG_PCIX_IRQ_WOC,
Tejun Heoedb33662005-07-28 10:36:22 +0900421 .pio_mask = 0x1f, /* pio0-4 */
422 .mwdma_mask = 0x07, /* mwdma0-2 */
423 .udma_mask = 0x3f, /* udma0-5 */
424 .port_ops = &sil24_ops,
425 },
Jeff Garzik2e9edbf2006-03-24 09:56:57 -0500426 /* sil_3132 */
Tejun Heoedb33662005-07-28 10:36:22 +0900427 {
428 .sht = &sil24_sht,
Tejun Heo9466d852006-04-11 22:32:18 +0900429 .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
Tejun Heo042c21f2005-10-09 09:35:46 -0400430 .pio_mask = 0x1f, /* pio0-4 */
431 .mwdma_mask = 0x07, /* mwdma0-2 */
432 .udma_mask = 0x3f, /* udma0-5 */
433 .port_ops = &sil24_ops,
434 },
435 /* sil_3131/sil_3531 */
436 {
437 .sht = &sil24_sht,
Tejun Heo9466d852006-04-11 22:32:18 +0900438 .host_flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
Tejun Heoedb33662005-07-28 10:36:22 +0900439 .pio_mask = 0x1f, /* pio0-4 */
440 .mwdma_mask = 0x07, /* mwdma0-2 */
441 .udma_mask = 0x3f, /* udma0-5 */
442 .port_ops = &sil24_ops,
443 },
444};
445
Tejun Heoaee10a02006-05-15 21:03:56 +0900446static int sil24_tag(int tag)
447{
448 if (unlikely(ata_tag_internal(tag)))
449 return 0;
450 return tag;
451}
452
Tejun Heo69ad1852005-11-18 14:16:45 +0900453static void sil24_dev_config(struct ata_port *ap, struct ata_device *dev)
454{
455 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
456
Tejun Heo6e7846e2006-02-12 23:32:58 +0900457 if (dev->cdb_len == 16)
Tejun Heo69ad1852005-11-18 14:16:45 +0900458 writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
459 else
460 writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
461}
462
Tejun Heo6a575fa2005-10-06 11:43:39 +0900463static inline void sil24_update_tf(struct ata_port *ap)
464{
465 struct sil24_port_priv *pp = ap->private_data;
Al Viro4b4a5ea2005-10-29 06:38:44 +0100466 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
467 struct sil24_prb __iomem *prb = port;
468 u8 fis[6 * 4];
Tejun Heo6a575fa2005-10-06 11:43:39 +0900469
Al Viro4b4a5ea2005-10-29 06:38:44 +0100470 memcpy_fromio(fis, prb->fis, 6 * 4);
471 ata_tf_from_fis(fis, &pp->tf);
Tejun Heo6a575fa2005-10-06 11:43:39 +0900472}
473
Tejun Heoedb33662005-07-28 10:36:22 +0900474static u8 sil24_check_status(struct ata_port *ap)
475{
Tejun Heo6a575fa2005-10-06 11:43:39 +0900476 struct sil24_port_priv *pp = ap->private_data;
477 return pp->tf.command;
Tejun Heoedb33662005-07-28 10:36:22 +0900478}
479
Tejun Heoedb33662005-07-28 10:36:22 +0900480static int sil24_scr_map[] = {
481 [SCR_CONTROL] = 0,
482 [SCR_STATUS] = 1,
483 [SCR_ERROR] = 2,
484 [SCR_ACTIVE] = 3,
485};
486
487static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
488{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100489 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900490 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100491 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900492 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
493 return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
494 }
495 return 0xffffffffU;
496}
497
498static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
499{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100500 void __iomem *scr_addr = (void __iomem *)ap->ioaddr.scr_addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900501 if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
Al Viro4b4a5ea2005-10-29 06:38:44 +0100502 void __iomem *addr;
Tejun Heoedb33662005-07-28 10:36:22 +0900503 addr = scr_addr + sil24_scr_map[sc_reg] * 4;
504 writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
505 }
506}
507
Tejun Heo7f726d12005-10-07 01:43:19 +0900508static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
509{
510 struct sil24_port_priv *pp = ap->private_data;
511 *tf = pp->tf;
512}
513
Tejun Heob5bc4212006-04-11 22:32:19 +0900514static int sil24_init_port(struct ata_port *ap)
515{
516 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
517 u32 tmp;
518
519 writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
520 ata_wait_register(port + PORT_CTRL_STAT,
521 PORT_CS_INIT, PORT_CS_INIT, 10, 100);
522 tmp = ata_wait_register(port + PORT_CTRL_STAT,
523 PORT_CS_RDY, 0, 10, 100);
524
525 if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
526 return -EIO;
527 return 0;
528}
529
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900530static int sil24_softreset(struct ata_port *ap, unsigned int *class)
Tejun Heoca451602005-11-18 14:14:01 +0900531{
532 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
533 struct sil24_port_priv *pp = ap->private_data;
Tejun Heo69ad1852005-11-18 14:16:45 +0900534 struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
Tejun Heoca451602005-11-18 14:14:01 +0900535 dma_addr_t paddr = pp->cmd_block_dma;
Tejun Heo88ce7552006-05-15 20:58:32 +0900536 u32 mask, irq_stat;
Tejun Heo643be972006-04-11 22:22:29 +0900537 const char *reason;
Tejun Heoca451602005-11-18 14:14:01 +0900538
Tejun Heo07b73472006-02-10 23:58:48 +0900539 DPRINTK("ENTER\n");
540
Tejun Heo81952c52006-05-15 20:57:47 +0900541 if (ata_port_offline(ap)) {
Tejun Heo10d996a2006-03-11 11:42:34 +0900542 DPRINTK("PHY reports no device\n");
543 *class = ATA_DEV_NONE;
544 goto out;
545 }
546
Tejun Heo2555d6c2006-04-11 22:32:19 +0900547 /* put the port into known state */
548 if (sil24_init_port(ap)) {
549 reason ="port not ready";
550 goto err;
551 }
552
Tejun Heo0eaa6052006-04-11 22:32:19 +0900553 /* do SRST */
Tejun Heobad28a32006-04-11 22:32:19 +0900554 prb->ctrl = cpu_to_le16(PRB_CTRL_SRST);
Tejun Heoca451602005-11-18 14:14:01 +0900555 prb->fis[1] = 0; /* no PM yet */
556
557 writel((u32)paddr, port + PORT_CMD_ACTIVATE);
Tejun Heo26ec6342006-04-11 22:32:19 +0900558 writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
Tejun Heoca451602005-11-18 14:14:01 +0900559
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900560 mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
561 irq_stat = ata_wait_register(port + PORT_IRQ_STAT, mask, 0x0,
562 100, ATA_TMOUT_BOOT / HZ * 1000);
Tejun Heoca451602005-11-18 14:14:01 +0900563
Tejun Heo7dd29dd2006-04-11 22:22:30 +0900564 writel(irq_stat, port + PORT_IRQ_STAT); /* clear IRQs */
565 irq_stat >>= PORT_IRQ_RAW_SHIFT;
Tejun Heoca451602005-11-18 14:14:01 +0900566
Tejun Heo10d996a2006-03-11 11:42:34 +0900567 if (!(irq_stat & PORT_IRQ_COMPLETE)) {
Tejun Heo643be972006-04-11 22:22:29 +0900568 if (irq_stat & PORT_IRQ_ERROR)
569 reason = "SRST command error";
570 else
571 reason = "timeout";
572 goto err;
Tejun Heo07b73472006-02-10 23:58:48 +0900573 }
Tejun Heo10d996a2006-03-11 11:42:34 +0900574
575 sil24_update_tf(ap);
576 *class = ata_dev_classify(&pp->tf);
577
Tejun Heo07b73472006-02-10 23:58:48 +0900578 if (*class == ATA_DEV_UNKNOWN)
579 *class = ATA_DEV_NONE;
580
Tejun Heo10d996a2006-03-11 11:42:34 +0900581 out:
Tejun Heo07b73472006-02-10 23:58:48 +0900582 DPRINTK("EXIT, class=%u\n", *class);
Tejun Heoca451602005-11-18 14:14:01 +0900583 return 0;
Tejun Heo643be972006-04-11 22:22:29 +0900584
585 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900586 ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo643be972006-04-11 22:22:29 +0900587 return -EIO;
Tejun Heoca451602005-11-18 14:14:01 +0900588}
589
Tejun Heo2bf2cb22006-04-11 22:16:45 +0900590static int sil24_hardreset(struct ata_port *ap, unsigned int *class)
Tejun Heo489ff4c2006-02-10 23:58:48 +0900591{
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900592 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
593 const char *reason;
594 int tout_msec;
595 u32 tmp;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900596
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900597 /* sil24 does the right thing(tm) without any protection */
Tejun Heo3c567b72006-05-15 20:57:23 +0900598 sata_set_spd(ap);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900599
600 tout_msec = 100;
Tejun Heo81952c52006-05-15 20:57:47 +0900601 if (ata_port_online(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900602 tout_msec = 5000;
603
604 writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
605 tmp = ata_wait_register(port + PORT_CTRL_STAT,
606 PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
607
608 /* SStatus oscillates between zero and valid status for short
609 * duration after DEV_RST, give it time to settle.
610 */
611 msleep(100);
612
613 if (tmp & PORT_CS_DEV_RST) {
Tejun Heo81952c52006-05-15 20:57:47 +0900614 if (ata_port_offline(ap))
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900615 return 0;
616 reason = "link not ready";
617 goto err;
618 }
619
620 if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
621 reason = "device not ready";
622 goto err;
623 }
624
625 /* sil24 doesn't report device class code after hardreset,
626 * leave *class alone.
627 */
628 return 0;
629
630 err:
Tejun Heof15a1da2006-05-15 20:57:56 +0900631 ata_port_printk(ap, KERN_ERR, "hardreset failed (%s)\n", reason);
Tejun Heoecc2e2b2006-04-11 22:32:19 +0900632 return -EIO;
Tejun Heo489ff4c2006-02-10 23:58:48 +0900633}
634
Tejun Heo07b73472006-02-10 23:58:48 +0900635static int sil24_probe_reset(struct ata_port *ap, unsigned int *classes)
Tejun Heoedb33662005-07-28 10:36:22 +0900636{
Tejun Heo07b73472006-02-10 23:58:48 +0900637 return ata_drive_probe_reset(ap, ata_std_probeinit,
Tejun Heo489ff4c2006-02-10 23:58:48 +0900638 sil24_softreset, sil24_hardreset,
Tejun Heo07b73472006-02-10 23:58:48 +0900639 ata_std_postreset, classes);
Tejun Heoedb33662005-07-28 10:36:22 +0900640}
641
642static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
Tejun Heo69ad1852005-11-18 14:16:45 +0900643 struct sil24_sge *sge)
Tejun Heoedb33662005-07-28 10:36:22 +0900644{
Jeff Garzik972c26b2005-10-18 22:14:54 -0400645 struct scatterlist *sg;
646 unsigned int idx = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900647
Jeff Garzik972c26b2005-10-18 22:14:54 -0400648 ata_for_each_sg(sg, qc) {
Tejun Heoedb33662005-07-28 10:36:22 +0900649 sge->addr = cpu_to_le64(sg_dma_address(sg));
650 sge->cnt = cpu_to_le32(sg_dma_len(sg));
Jeff Garzik972c26b2005-10-18 22:14:54 -0400651 if (ata_sg_is_last(sg, qc))
652 sge->flags = cpu_to_le32(SGE_TRM);
653 else
654 sge->flags = 0;
655
656 sge++;
657 idx++;
Tejun Heoedb33662005-07-28 10:36:22 +0900658 }
659}
660
661static void sil24_qc_prep(struct ata_queued_cmd *qc)
662{
663 struct ata_port *ap = qc->ap;
664 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900665 union sil24_cmd_block *cb;
Tejun Heo69ad1852005-11-18 14:16:45 +0900666 struct sil24_prb *prb;
667 struct sil24_sge *sge;
Tejun Heobad28a32006-04-11 22:32:19 +0900668 u16 ctrl = 0;
Tejun Heoedb33662005-07-28 10:36:22 +0900669
Tejun Heoaee10a02006-05-15 21:03:56 +0900670 cb = &pp->cmd_block[sil24_tag(qc->tag)];
671
Tejun Heoedb33662005-07-28 10:36:22 +0900672 switch (qc->tf.protocol) {
673 case ATA_PROT_PIO:
674 case ATA_PROT_DMA:
Tejun Heoaee10a02006-05-15 21:03:56 +0900675 case ATA_PROT_NCQ:
Tejun Heoedb33662005-07-28 10:36:22 +0900676 case ATA_PROT_NODATA:
Tejun Heo69ad1852005-11-18 14:16:45 +0900677 prb = &cb->ata.prb;
678 sge = cb->ata.sge;
Tejun Heoedb33662005-07-28 10:36:22 +0900679 break;
Tejun Heo69ad1852005-11-18 14:16:45 +0900680
681 case ATA_PROT_ATAPI:
682 case ATA_PROT_ATAPI_DMA:
683 case ATA_PROT_ATAPI_NODATA:
684 prb = &cb->atapi.prb;
685 sge = cb->atapi.sge;
686 memset(cb->atapi.cdb, 0, 32);
Tejun Heo6e7846e2006-02-12 23:32:58 +0900687 memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
Tejun Heo69ad1852005-11-18 14:16:45 +0900688
689 if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
690 if (qc->tf.flags & ATA_TFLAG_WRITE)
Tejun Heobad28a32006-04-11 22:32:19 +0900691 ctrl = PRB_CTRL_PACKET_WRITE;
Tejun Heo69ad1852005-11-18 14:16:45 +0900692 else
Tejun Heobad28a32006-04-11 22:32:19 +0900693 ctrl = PRB_CTRL_PACKET_READ;
694 }
Tejun Heo69ad1852005-11-18 14:16:45 +0900695 break;
696
Tejun Heoedb33662005-07-28 10:36:22 +0900697 default:
Tejun Heo69ad1852005-11-18 14:16:45 +0900698 prb = NULL; /* shut up, gcc */
699 sge = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +0900700 BUG();
701 }
702
Tejun Heobad28a32006-04-11 22:32:19 +0900703 prb->ctrl = cpu_to_le16(ctrl);
Tejun Heoedb33662005-07-28 10:36:22 +0900704 ata_tf_to_fis(&qc->tf, prb->fis, 0);
705
706 if (qc->flags & ATA_QCFLAG_DMAMAP)
Tejun Heo69ad1852005-11-18 14:16:45 +0900707 sil24_fill_sg(qc, sge);
Tejun Heoedb33662005-07-28 10:36:22 +0900708}
709
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900710static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
Tejun Heoedb33662005-07-28 10:36:22 +0900711{
712 struct ata_port *ap = qc->ap;
713 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoaee10a02006-05-15 21:03:56 +0900714 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
715 unsigned int tag = sil24_tag(qc->tag);
716 dma_addr_t paddr;
717 void __iomem *activate;
Tejun Heoedb33662005-07-28 10:36:22 +0900718
Tejun Heoaee10a02006-05-15 21:03:56 +0900719 paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
720 activate = port + PORT_CMD_ACTIVATE + tag * 8;
721
722 writel((u32)paddr, activate);
723 writel((u64)paddr >> 32, activate + 4);
Tejun Heo26ec6342006-04-11 22:32:19 +0900724
Tejun Heoedb33662005-07-28 10:36:22 +0900725 return 0;
726}
727
728static void sil24_irq_clear(struct ata_port *ap)
729{
730 /* unused */
731}
732
Tejun Heo88ce7552006-05-15 20:58:32 +0900733static void sil24_freeze(struct ata_port *ap)
Tejun Heo7d1ce682005-11-18 14:09:05 +0900734{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100735 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heo87466182005-08-17 13:08:57 +0900736
Tejun Heo88ce7552006-05-15 20:58:32 +0900737 /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
738 * PORT_IRQ_ENABLE instead.
Tejun Heoc0ab4242005-11-18 14:22:03 +0900739 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900740 writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
741}
Tejun Heo87466182005-08-17 13:08:57 +0900742
Tejun Heo88ce7552006-05-15 20:58:32 +0900743static void sil24_thaw(struct ata_port *ap)
744{
745 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
746 u32 tmp;
747
748 /* clear IRQ */
749 tmp = readl(port + PORT_IRQ_STAT);
750 writel(tmp, port + PORT_IRQ_STAT);
751
752 /* turn IRQ back on */
753 writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
754}
755
756static void sil24_error_intr(struct ata_port *ap)
757{
758 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
759 struct ata_eh_info *ehi = &ap->eh_info;
760 int freeze = 0;
761 u32 irq_stat;
762
763 /* on error, we need to clear IRQ explicitly */
764 irq_stat = readl(port + PORT_IRQ_STAT);
765 writel(irq_stat, port + PORT_IRQ_STAT);
766
767 /* first, analyze and record host port events */
768 ata_ehi_clear_desc(ehi);
769
770 ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
771
772 if (irq_stat & PORT_IRQ_DEV_XCHG) {
773 ehi->err_mask |= AC_ERR_ATA_BUS;
774 /* sil24 doesn't recover very well from phy
775 * disconnection with a softreset. Force hardreset.
Tejun Heo6a575fa2005-10-06 11:43:39 +0900776 */
Tejun Heo88ce7552006-05-15 20:58:32 +0900777 ehi->action |= ATA_EH_HARDRESET;
778 ata_ehi_push_desc(ehi, ", device_exchanged");
779 freeze = 1;
Tejun Heo6a575fa2005-10-06 11:43:39 +0900780 }
781
Tejun Heo88ce7552006-05-15 20:58:32 +0900782 if (irq_stat & PORT_IRQ_UNK_FIS) {
783 ehi->err_mask |= AC_ERR_HSM;
784 ehi->action |= ATA_EH_SOFTRESET;
785 ata_ehi_push_desc(ehi , ", unknown FIS");
786 freeze = 1;
Albert Leea22e2eb2005-12-05 15:38:02 +0800787 }
Tejun Heo88ce7552006-05-15 20:58:32 +0900788
789 /* deal with command error */
790 if (irq_stat & PORT_IRQ_ERROR) {
791 struct sil24_cerr_info *ci = NULL;
792 unsigned int err_mask = 0, action = 0;
793 struct ata_queued_cmd *qc;
794 u32 cerr;
795
796 /* analyze CMD_ERR */
797 cerr = readl(port + PORT_CMD_ERR);
798 if (cerr < ARRAY_SIZE(sil24_cerr_db))
799 ci = &sil24_cerr_db[cerr];
800
801 if (ci && ci->desc) {
802 err_mask |= ci->err_mask;
803 action |= ci->action;
804 ata_ehi_push_desc(ehi, ", %s", ci->desc);
805 } else {
806 err_mask |= AC_ERR_OTHER;
807 action |= ATA_EH_SOFTRESET;
808 ata_ehi_push_desc(ehi, ", unknown command error %d",
809 cerr);
810 }
811
812 /* record error info */
813 qc = ata_qc_from_tag(ap, ap->active_tag);
814 if (qc) {
Tejun Heo88ce7552006-05-15 20:58:32 +0900815 sil24_update_tf(ap);
816 qc->err_mask |= err_mask;
817 } else
818 ehi->err_mask |= err_mask;
819
820 ehi->action |= action;
821 }
822
823 /* freeze or abort */
824 if (freeze)
825 ata_port_freeze(ap);
826 else
827 ata_port_abort(ap);
Tejun Heo87466182005-08-17 13:08:57 +0900828}
829
Tejun Heoaee10a02006-05-15 21:03:56 +0900830static void sil24_finish_qc(struct ata_queued_cmd *qc)
831{
832 if (qc->flags & ATA_QCFLAG_RESULT_TF)
833 sil24_update_tf(qc->ap);
834}
835
Tejun Heoedb33662005-07-28 10:36:22 +0900836static inline void sil24_host_intr(struct ata_port *ap)
837{
Al Viro4b4a5ea2005-10-29 06:38:44 +0100838 void __iomem *port = (void __iomem *)ap->ioaddr.cmd_addr;
Tejun Heoaee10a02006-05-15 21:03:56 +0900839 u32 slot_stat, qc_active;
840 int rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900841
842 slot_stat = readl(port + PORT_SLOT_STAT);
Tejun Heo37024e82006-04-11 22:32:19 +0900843
Tejun Heo88ce7552006-05-15 20:58:32 +0900844 if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
845 sil24_error_intr(ap);
846 return;
847 }
Tejun Heo37024e82006-04-11 22:32:19 +0900848
Tejun Heo88ce7552006-05-15 20:58:32 +0900849 if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
850 writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
851
Tejun Heoaee10a02006-05-15 21:03:56 +0900852 qc_active = slot_stat & ~HOST_SSTAT_ATTN;
853 rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
854 if (rc > 0)
855 return;
856 if (rc < 0) {
857 struct ata_eh_info *ehi = &ap->eh_info;
858 ehi->err_mask |= AC_ERR_HSM;
859 ehi->action |= ATA_EH_SOFTRESET;
860 ata_port_freeze(ap);
Tejun Heo88ce7552006-05-15 20:58:32 +0900861 return;
862 }
863
864 if (ata_ratelimit())
865 ata_port_printk(ap, KERN_INFO, "spurious interrupt "
Tejun Heoaee10a02006-05-15 21:03:56 +0900866 "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
867 slot_stat, ap->active_tag, ap->sactive);
Tejun Heoedb33662005-07-28 10:36:22 +0900868}
869
870static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
871{
872 struct ata_host_set *host_set = dev_instance;
873 struct sil24_host_priv *hpriv = host_set->private_data;
874 unsigned handled = 0;
875 u32 status;
876 int i;
877
878 status = readl(hpriv->host_base + HOST_IRQ_STAT);
879
Tejun Heo06460ae2005-08-17 13:08:52 +0900880 if (status == 0xffffffff) {
881 printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
882 "PCI fault or device removal?\n");
883 goto out;
884 }
885
Tejun Heoedb33662005-07-28 10:36:22 +0900886 if (!(status & IRQ_STAT_4PORTS))
887 goto out;
888
889 spin_lock(&host_set->lock);
890
891 for (i = 0; i < host_set->n_ports; i++)
892 if (status & (1 << i)) {
893 struct ata_port *ap = host_set->ports[i];
Tejun Heo198e0fe2006-04-02 18:51:52 +0900894 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
Tejun Heoedb33662005-07-28 10:36:22 +0900895 sil24_host_intr(host_set->ports[i]);
Tejun Heo3cc45712005-08-17 13:08:47 +0900896 handled++;
897 } else
898 printk(KERN_ERR DRV_NAME
899 ": interrupt from disabled port %d\n", i);
Tejun Heoedb33662005-07-28 10:36:22 +0900900 }
901
902 spin_unlock(&host_set->lock);
903 out:
904 return IRQ_RETVAL(handled);
905}
906
Tejun Heo88ce7552006-05-15 20:58:32 +0900907static void sil24_error_handler(struct ata_port *ap)
908{
909 struct ata_eh_context *ehc = &ap->eh_context;
910
911 if (sil24_init_port(ap)) {
912 ata_eh_freeze_port(ap);
913 ehc->i.action |= ATA_EH_HARDRESET;
914 }
915
916 /* perform recovery */
Tejun Heof5914a42006-05-31 18:27:48 +0900917 ata_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
918 ata_std_postreset);
Tejun Heo88ce7552006-05-15 20:58:32 +0900919}
920
921static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
922{
923 struct ata_port *ap = qc->ap;
924
925 if (qc->flags & ATA_QCFLAG_FAILED)
926 qc->err_mask |= AC_ERR_OTHER;
927
928 /* make DMA engine forget about the failed command */
929 if (qc->err_mask)
930 sil24_init_port(ap);
931}
932
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500933static inline void sil24_cblk_free(struct sil24_port_priv *pp, struct device *dev)
934{
Tejun Heoaee10a02006-05-15 21:03:56 +0900935 const size_t cb_size = sizeof(*pp->cmd_block) * SIL24_MAX_CMDS;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500936
937 dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
938}
939
Tejun Heoedb33662005-07-28 10:36:22 +0900940static int sil24_port_start(struct ata_port *ap)
941{
942 struct device *dev = ap->host_set->dev;
Tejun Heoedb33662005-07-28 10:36:22 +0900943 struct sil24_port_priv *pp;
Tejun Heo69ad1852005-11-18 14:16:45 +0900944 union sil24_cmd_block *cb;
Tejun Heoaee10a02006-05-15 21:03:56 +0900945 size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
Tejun Heoedb33662005-07-28 10:36:22 +0900946 dma_addr_t cb_dma;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500947 int rc = -ENOMEM;
Tejun Heoedb33662005-07-28 10:36:22 +0900948
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500949 pp = kzalloc(sizeof(*pp), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +0900950 if (!pp)
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500951 goto err_out;
Tejun Heoedb33662005-07-28 10:36:22 +0900952
Tejun Heo6a575fa2005-10-06 11:43:39 +0900953 pp->tf.command = ATA_DRDY;
954
Tejun Heoedb33662005-07-28 10:36:22 +0900955 cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500956 if (!cb)
957 goto err_out_pp;
Tejun Heoedb33662005-07-28 10:36:22 +0900958 memset(cb, 0, cb_size);
959
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500960 rc = ata_pad_alloc(ap, dev);
961 if (rc)
962 goto err_out_pad;
963
Tejun Heoedb33662005-07-28 10:36:22 +0900964 pp->cmd_block = cb;
965 pp->cmd_block_dma = cb_dma;
966
967 ap->private_data = pp;
968
969 return 0;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500970
971err_out_pad:
972 sil24_cblk_free(pp, dev);
973err_out_pp:
974 kfree(pp);
975err_out:
976 return rc;
Tejun Heoedb33662005-07-28 10:36:22 +0900977}
978
979static void sil24_port_stop(struct ata_port *ap)
980{
981 struct device *dev = ap->host_set->dev;
982 struct sil24_port_priv *pp = ap->private_data;
Tejun Heoedb33662005-07-28 10:36:22 +0900983
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500984 sil24_cblk_free(pp, dev);
Tejun Heoe9c05af2005-11-14 00:24:18 +0900985 ata_pad_free(ap, dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900986 kfree(pp);
987}
988
989static void sil24_host_stop(struct ata_host_set *host_set)
990{
991 struct sil24_host_priv *hpriv = host_set->private_data;
Jeff Garzik142877b2006-03-22 23:30:34 -0500992 struct pci_dev *pdev = to_pci_dev(host_set->dev);
Tejun Heoedb33662005-07-28 10:36:22 +0900993
Jeff Garzik142877b2006-03-22 23:30:34 -0500994 pci_iounmap(pdev, hpriv->host_base);
995 pci_iounmap(pdev, hpriv->port_base);
Tejun Heoedb33662005-07-28 10:36:22 +0900996 kfree(hpriv);
997}
998
999static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
1000{
1001 static int printed_version = 0;
1002 unsigned int board_id = (unsigned int)ent->driver_data;
Tejun Heo042c21f2005-10-09 09:35:46 -04001003 struct ata_port_info *pinfo = &sil24_port_info[board_id];
Tejun Heoedb33662005-07-28 10:36:22 +09001004 struct ata_probe_ent *probe_ent = NULL;
1005 struct sil24_host_priv *hpriv = NULL;
Al Viro4b4a5ea2005-10-29 06:38:44 +01001006 void __iomem *host_base = NULL;
1007 void __iomem *port_base = NULL;
Tejun Heoedb33662005-07-28 10:36:22 +09001008 int i, rc;
Tejun Heo37024e82006-04-11 22:32:19 +09001009 u32 tmp;
Tejun Heoedb33662005-07-28 10:36:22 +09001010
1011 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001012 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001013
1014 rc = pci_enable_device(pdev);
1015 if (rc)
1016 return rc;
1017
1018 rc = pci_request_regions(pdev, DRV_NAME);
1019 if (rc)
1020 goto out_disable;
1021
1022 rc = -ENOMEM;
Jeff Garzik142877b2006-03-22 23:30:34 -05001023 /* map mmio registers */
1024 host_base = pci_iomap(pdev, 0, 0);
Tejun Heoedb33662005-07-28 10:36:22 +09001025 if (!host_base)
1026 goto out_free;
Jeff Garzik142877b2006-03-22 23:30:34 -05001027 port_base = pci_iomap(pdev, 2, 0);
Tejun Heoedb33662005-07-28 10:36:22 +09001028 if (!port_base)
1029 goto out_free;
1030
1031 /* allocate & init probe_ent and hpriv */
Jeff Garzik142877b2006-03-22 23:30:34 -05001032 probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001033 if (!probe_ent)
1034 goto out_free;
1035
Jeff Garzik142877b2006-03-22 23:30:34 -05001036 hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
Tejun Heoedb33662005-07-28 10:36:22 +09001037 if (!hpriv)
1038 goto out_free;
1039
Tejun Heoedb33662005-07-28 10:36:22 +09001040 probe_ent->dev = pci_dev_to_dev(pdev);
1041 INIT_LIST_HEAD(&probe_ent->node);
1042
Tejun Heo042c21f2005-10-09 09:35:46 -04001043 probe_ent->sht = pinfo->sht;
1044 probe_ent->host_flags = pinfo->host_flags;
1045 probe_ent->pio_mask = pinfo->pio_mask;
Tejun Heofbfda6e2006-03-05 23:03:42 +09001046 probe_ent->mwdma_mask = pinfo->mwdma_mask;
Tejun Heo042c21f2005-10-09 09:35:46 -04001047 probe_ent->udma_mask = pinfo->udma_mask;
1048 probe_ent->port_ops = pinfo->port_ops;
1049 probe_ent->n_ports = SIL24_FLAG2NPORTS(pinfo->host_flags);
Tejun Heoedb33662005-07-28 10:36:22 +09001050
1051 probe_ent->irq = pdev->irq;
1052 probe_ent->irq_flags = SA_SHIRQ;
1053 probe_ent->mmio_base = port_base;
1054 probe_ent->private_data = hpriv;
1055
Tejun Heoedb33662005-07-28 10:36:22 +09001056 hpriv->host_base = host_base;
1057 hpriv->port_base = port_base;
1058
1059 /*
1060 * Configure the device
1061 */
Tejun Heo26ec6342006-04-11 22:32:19 +09001062 if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
1063 rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
1064 if (rc) {
1065 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1066 if (rc) {
1067 dev_printk(KERN_ERR, &pdev->dev,
1068 "64-bit DMA enable failed\n");
1069 goto out_free;
1070 }
1071 }
1072 } else {
1073 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
1074 if (rc) {
1075 dev_printk(KERN_ERR, &pdev->dev,
1076 "32-bit DMA enable failed\n");
1077 goto out_free;
1078 }
1079 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
1080 if (rc) {
1081 dev_printk(KERN_ERR, &pdev->dev,
1082 "32-bit consistent DMA enable failed\n");
1083 goto out_free;
1084 }
Tejun Heoedb33662005-07-28 10:36:22 +09001085 }
1086
1087 /* GPIO off */
1088 writel(0, host_base + HOST_FLASH_CMD);
1089
Tejun Heo37024e82006-04-11 22:32:19 +09001090 /* Apply workaround for completion IRQ loss on PCI-X errata */
1091 if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC) {
1092 tmp = readl(host_base + HOST_CTRL);
1093 if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
1094 dev_printk(KERN_INFO, &pdev->dev,
1095 "Applying completion IRQ loss on PCI-X "
1096 "errata fix\n");
1097 else
1098 probe_ent->host_flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
1099 }
1100
Tejun Heo7dd29dd2006-04-11 22:22:30 +09001101 /* clear global reset & mask interrupts during initialization */
Tejun Heoedb33662005-07-28 10:36:22 +09001102 writel(0, host_base + HOST_CTRL);
1103
1104 for (i = 0; i < probe_ent->n_ports; i++) {
Al Viro4b4a5ea2005-10-29 06:38:44 +01001105 void __iomem *port = port_base + i * PORT_REGS_SIZE;
Tejun Heoedb33662005-07-28 10:36:22 +09001106 unsigned long portu = (unsigned long)port;
Tejun Heoedb33662005-07-28 10:36:22 +09001107
Tejun Heo135da342006-05-31 18:27:57 +09001108 probe_ent->port[i].cmd_addr = portu;
Tejun Heoedb33662005-07-28 10:36:22 +09001109 probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
1110
1111 ata_std_ports(&probe_ent->port[i]);
1112
1113 /* Initial PHY setting */
1114 writel(0x20c, port + PORT_PHY_CFG);
1115
1116 /* Clear port RST */
1117 tmp = readl(port + PORT_CTRL_STAT);
1118 if (tmp & PORT_CS_PORT_RST) {
1119 writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
Tejun Heo7dd29dd2006-04-11 22:22:30 +09001120 tmp = ata_wait_register(port + PORT_CTRL_STAT,
1121 PORT_CS_PORT_RST,
1122 PORT_CS_PORT_RST, 10, 100);
Tejun Heoedb33662005-07-28 10:36:22 +09001123 if (tmp & PORT_CS_PORT_RST)
Jeff Garzika9524a72005-10-30 14:39:11 -05001124 dev_printk(KERN_ERR, &pdev->dev,
1125 "failed to clear port RST\n");
Tejun Heoedb33662005-07-28 10:36:22 +09001126 }
1127
Tejun Heo37024e82006-04-11 22:32:19 +09001128 /* Configure IRQ WoC */
1129 if (probe_ent->host_flags & SIL24_FLAG_PCIX_IRQ_WOC)
1130 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
1131 else
1132 writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
1133
Tejun Heoedb33662005-07-28 10:36:22 +09001134 /* Zero error counters. */
1135 writel(0x8000, port + PORT_DECODE_ERR_THRESH);
1136 writel(0x8000, port + PORT_CRC_ERR_THRESH);
1137 writel(0x8000, port + PORT_HSHK_ERR_THRESH);
1138 writel(0x0000, port + PORT_DECODE_ERR_CNT);
1139 writel(0x0000, port + PORT_CRC_ERR_CNT);
1140 writel(0x0000, port + PORT_HSHK_ERR_CNT);
1141
Tejun Heo26ec6342006-04-11 22:32:19 +09001142 /* Always use 64bit activation */
1143 writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
Tejun Heoedb33662005-07-28 10:36:22 +09001144
Tejun Heo923f1222005-09-13 13:21:29 +09001145 /* Clear port multiplier enable and resume bits */
1146 writel(PORT_CS_PM_EN | PORT_CS_RESUME, port + PORT_CTRL_CLR);
Tejun Heoedb33662005-07-28 10:36:22 +09001147 }
1148
1149 /* Turn on interrupts */
1150 writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
1151
1152 pci_set_master(pdev);
1153
Tejun Heo14834672005-08-17 13:08:42 +09001154 /* FIXME: check ata_device_add return value */
Tejun Heoedb33662005-07-28 10:36:22 +09001155 ata_device_add(probe_ent);
1156
1157 kfree(probe_ent);
1158 return 0;
1159
1160 out_free:
1161 if (host_base)
Jeff Garzik142877b2006-03-22 23:30:34 -05001162 pci_iounmap(pdev, host_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001163 if (port_base)
Jeff Garzik142877b2006-03-22 23:30:34 -05001164 pci_iounmap(pdev, port_base);
Tejun Heoedb33662005-07-28 10:36:22 +09001165 kfree(probe_ent);
1166 kfree(hpriv);
1167 pci_release_regions(pdev);
1168 out_disable:
1169 pci_disable_device(pdev);
1170 return rc;
1171}
1172
1173static int __init sil24_init(void)
1174{
1175 return pci_module_init(&sil24_pci_driver);
1176}
1177
1178static void __exit sil24_exit(void)
1179{
1180 pci_unregister_driver(&sil24_pci_driver);
1181}
1182
1183MODULE_AUTHOR("Tejun Heo");
1184MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
1185MODULE_LICENSE("GPL");
1186MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
1187
1188module_init(sil24_init);
1189module_exit(sil24_exit);