blob: f7a5ea7988ed7f0ce2de032d8dd80f67cbabe81f [file] [log] [blame]
Karsten Keil1700fe12008-07-26 18:55:28 +02001/*
2 *
3 * hfcpci.c low level driver for CCD's hfc-pci based cards
4 *
5 * Author Werner Cornelius (werner@isdn4linux.de)
6 * based on existing driver for CCD hfc ISA cards
7 * type approval valid for HFC-S PCI A based card
8 *
9 * Copyright 1999 by Werner Cornelius (werner@isdn-development.de)
10 * Copyright 2008 by Karsten Keil <kkeil@novell.com>
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2, or (at your option)
15 * any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 *
Andreas Eversberg87c5fa12008-09-28 13:01:01 +020026 * Module options:
27 *
28 * debug:
29 * NOTE: only one poll value must be given for all cards
30 * See hfc_pci.h for debug flags.
31 *
32 * poll:
33 * NOTE: only one poll value must be given for all cards
34 * Give the number of samples for each fifo process.
35 * By default 128 is used. Decrease to reduce delay, increase to
36 * reduce cpu load. If unsure, don't mess with it!
37 * A value of 128 will use controller's interrupt. Other values will
38 * use kernel timer, because the controller will not allow lower values
39 * than 128.
40 * Also note that the value depends on the kernel timer frequency.
41 * If kernel uses a frequency of 1000 Hz, steps of 8 samples are possible.
42 * If the kernel uses 100 Hz, steps of 80 samples are possible.
43 * If the kernel uses 300 Hz, steps of about 26 samples are possible.
44 *
Karsten Keil1700fe12008-07-26 18:55:28 +020045 */
46
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000047#include <linux/interrupt.h>
Karsten Keil1700fe12008-07-26 18:55:28 +020048#include <linux/module.h>
49#include <linux/pci.h>
50#include <linux/delay.h>
51#include <linux/mISDNhw.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090052#include <linux/slab.h>
Karsten Keil1700fe12008-07-26 18:55:28 +020053
54#include "hfc_pci.h"
55
56static const char *hfcpci_revision = "2.0";
57
Karsten Keil1700fe12008-07-26 18:55:28 +020058static int HFC_cnt;
59static uint debug;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +020060static uint poll, tics;
Hannes Eder6c2959a2009-02-12 09:28:40 +000061static struct timer_list hfc_tl;
Hannes Ederaa611f82009-02-14 13:10:33 +000062static unsigned long hfc_jiffies;
Karsten Keil1700fe12008-07-26 18:55:28 +020063
64MODULE_AUTHOR("Karsten Keil");
65MODULE_LICENSE("GPL");
Karsten Keil9785a8f82009-01-11 17:58:13 +010066module_param(debug, uint, S_IRUGO | S_IWUSR);
Andreas Eversberg87c5fa12008-09-28 13:01:01 +020067module_param(poll, uint, S_IRUGO | S_IWUSR);
Karsten Keil1700fe12008-07-26 18:55:28 +020068
Karsten Keil1700fe12008-07-26 18:55:28 +020069enum {
70 HFC_CCD_2BD0,
71 HFC_CCD_B000,
72 HFC_CCD_B006,
73 HFC_CCD_B007,
74 HFC_CCD_B008,
75 HFC_CCD_B009,
76 HFC_CCD_B00A,
77 HFC_CCD_B00B,
78 HFC_CCD_B00C,
79 HFC_CCD_B100,
80 HFC_CCD_B700,
81 HFC_CCD_B701,
82 HFC_ASUS_0675,
83 HFC_BERKOM_A1T,
84 HFC_BERKOM_TCONCEPT,
85 HFC_ANIGMA_MC145575,
86 HFC_ZOLTRIX_2BD0,
87 HFC_DIGI_DF_M_IOM2_E,
88 HFC_DIGI_DF_M_E,
89 HFC_DIGI_DF_M_IOM2_A,
90 HFC_DIGI_DF_M_A,
91 HFC_ABOCOM_2BD1,
92 HFC_SITECOM_DC105V2,
93};
94
95struct hfcPCI_hw {
96 unsigned char cirm;
97 unsigned char ctmt;
98 unsigned char clkdel;
99 unsigned char states;
100 unsigned char conn;
101 unsigned char mst_m;
102 unsigned char int_m1;
103 unsigned char int_m2;
104 unsigned char sctrl;
105 unsigned char sctrl_r;
106 unsigned char sctrl_e;
107 unsigned char trm;
108 unsigned char fifo_en;
109 unsigned char bswapped;
110 unsigned char protocol;
111 int nt_timer;
Joe Perches475be4d2012-02-19 19:52:38 -0800112 unsigned char __iomem *pci_io; /* start of PCI IO memory */
Karsten Keil1700fe12008-07-26 18:55:28 +0200113 dma_addr_t dmahandle;
114 void *fifos; /* FIFO memory */
115 int last_bfifo_cnt[2];
Joe Perches475be4d2012-02-19 19:52:38 -0800116 /* marker saving last b-fifo frame count */
Karsten Keil1700fe12008-07-26 18:55:28 +0200117 struct timer_list timer;
118};
119
120#define HFC_CFG_MASTER 1
121#define HFC_CFG_SLAVE 2
122#define HFC_CFG_PCM 3
123#define HFC_CFG_2HFC 4
124#define HFC_CFG_SLAVEHFC 5
125#define HFC_CFG_NEG_F0 6
126#define HFC_CFG_SW_DD_DU 7
127
128#define FLG_HFC_TIMER_T1 16
129#define FLG_HFC_TIMER_T3 17
130
131#define NT_T1_COUNT 1120 /* number of 3.125ms interrupts (3.5s) */
132#define NT_T3_COUNT 31 /* number of 3.125ms interrupts (97 ms) */
133#define CLKDEL_TE 0x0e /* CLKDEL in TE mode */
134#define CLKDEL_NT 0x6c /* CLKDEL in NT mode */
135
136
137struct hfc_pci {
Karsten Keil1700fe12008-07-26 18:55:28 +0200138 u_char subtype;
139 u_char chanlimit;
140 u_char initdone;
141 u_long cfg;
142 u_int irq;
143 u_int irqcnt;
144 struct pci_dev *pdev;
145 struct hfcPCI_hw hw;
146 spinlock_t lock; /* card lock */
147 struct dchannel dch;
148 struct bchannel bch[2];
149};
150
151/* Interface functions */
152static void
153enable_hwirq(struct hfc_pci *hc)
154{
155 hc->hw.int_m2 |= HFCPCI_IRQ_ENABLE;
156 Write_hfc(hc, HFCPCI_INT_M2, hc->hw.int_m2);
157}
158
159static void
160disable_hwirq(struct hfc_pci *hc)
161{
162 hc->hw.int_m2 &= ~((u_char)HFCPCI_IRQ_ENABLE);
163 Write_hfc(hc, HFCPCI_INT_M2, hc->hw.int_m2);
164}
165
166/*
167 * free hardware resources used by driver
168 */
169static void
170release_io_hfcpci(struct hfc_pci *hc)
171{
172 /* disable memory mapped ports + busmaster */
173 pci_write_config_word(hc->pdev, PCI_COMMAND, 0);
174 del_timer(&hc->hw.timer);
175 pci_free_consistent(hc->pdev, 0x8000, hc->hw.fifos, hc->hw.dmahandle);
Harvey Harrison1532dcb2008-09-22 19:16:51 -0700176 iounmap(hc->hw.pci_io);
Karsten Keil1700fe12008-07-26 18:55:28 +0200177}
178
179/*
180 * set mode (NT or TE)
181 */
182static void
183hfcpci_setmode(struct hfc_pci *hc)
184{
185 if (hc->hw.protocol == ISDN_P_NT_S0) {
186 hc->hw.clkdel = CLKDEL_NT; /* ST-Bit delay for NT-Mode */
187 hc->hw.sctrl |= SCTRL_MODE_NT; /* NT-MODE */
188 hc->hw.states = 1; /* G1 */
189 } else {
190 hc->hw.clkdel = CLKDEL_TE; /* ST-Bit delay for TE-Mode */
191 hc->hw.sctrl &= ~SCTRL_MODE_NT; /* TE-MODE */
192 hc->hw.states = 2; /* F2 */
193 }
194 Write_hfc(hc, HFCPCI_CLKDEL, hc->hw.clkdel);
195 Write_hfc(hc, HFCPCI_STATES, HFCPCI_LOAD_STATE | hc->hw.states);
196 udelay(10);
197 Write_hfc(hc, HFCPCI_STATES, hc->hw.states | 0x40); /* Deactivate */
198 Write_hfc(hc, HFCPCI_SCTRL, hc->hw.sctrl);
199}
200
201/*
202 * function called to reset the HFC PCI chip. A complete software reset of chip
203 * and fifos is done.
204 */
205static void
206reset_hfcpci(struct hfc_pci *hc)
207{
208 u_char val;
209 int cnt = 0;
210
211 printk(KERN_DEBUG "reset_hfcpci: entered\n");
212 val = Read_hfc(hc, HFCPCI_CHIP_ID);
213 printk(KERN_INFO "HFC_PCI: resetting HFC ChipId(%x)\n", val);
214 /* enable memory mapped ports, disable busmaster */
215 pci_write_config_word(hc->pdev, PCI_COMMAND, PCI_ENA_MEMIO);
216 disable_hwirq(hc);
217 /* enable memory ports + busmaster */
218 pci_write_config_word(hc->pdev, PCI_COMMAND,
Joe Perches475be4d2012-02-19 19:52:38 -0800219 PCI_ENA_MEMIO + PCI_ENA_MASTER);
Karsten Keil1700fe12008-07-26 18:55:28 +0200220 val = Read_hfc(hc, HFCPCI_STATUS);
221 printk(KERN_DEBUG "HFC-PCI status(%x) before reset\n", val);
222 hc->hw.cirm = HFCPCI_RESET; /* Reset On */
223 Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
224 set_current_state(TASK_UNINTERRUPTIBLE);
225 mdelay(10); /* Timeout 10ms */
226 hc->hw.cirm = 0; /* Reset Off */
227 Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
228 val = Read_hfc(hc, HFCPCI_STATUS);
229 printk(KERN_DEBUG "HFC-PCI status(%x) after reset\n", val);
230 while (cnt < 50000) { /* max 50000 us */
231 udelay(5);
232 cnt += 5;
233 val = Read_hfc(hc, HFCPCI_STATUS);
234 if (!(val & 2))
235 break;
236 }
237 printk(KERN_DEBUG "HFC-PCI status(%x) after %dus\n", val, cnt);
238
239 hc->hw.fifo_en = 0x30; /* only D fifos enabled */
240
241 hc->hw.bswapped = 0; /* no exchange */
242 hc->hw.ctmt = HFCPCI_TIM3_125 | HFCPCI_AUTO_TIMER;
243 hc->hw.trm = HFCPCI_BTRANS_THRESMASK; /* no echo connect , threshold */
244 hc->hw.sctrl = 0x40; /* set tx_lo mode, error in datasheet ! */
245 hc->hw.sctrl_r = 0;
246 hc->hw.sctrl_e = HFCPCI_AUTO_AWAKE; /* S/T Auto awake */
247 hc->hw.mst_m = 0;
248 if (test_bit(HFC_CFG_MASTER, &hc->cfg))
249 hc->hw.mst_m |= HFCPCI_MASTER; /* HFC Master Mode */
250 if (test_bit(HFC_CFG_NEG_F0, &hc->cfg))
251 hc->hw.mst_m |= HFCPCI_F0_NEGATIV;
252 Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
253 Write_hfc(hc, HFCPCI_TRM, hc->hw.trm);
254 Write_hfc(hc, HFCPCI_SCTRL_E, hc->hw.sctrl_e);
255 Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt);
256
257 hc->hw.int_m1 = HFCPCI_INTS_DTRANS | HFCPCI_INTS_DREC |
Joe Perches475be4d2012-02-19 19:52:38 -0800258 HFCPCI_INTS_L1STATE | HFCPCI_INTS_TIMER;
Karsten Keil1700fe12008-07-26 18:55:28 +0200259 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
260
261 /* Clear already pending ints */
Karsten Keileac74af2009-05-22 11:04:56 +0000262 val = Read_hfc(hc, HFCPCI_INT_S1);
Karsten Keil1700fe12008-07-26 18:55:28 +0200263
264 /* set NT/TE mode */
265 hfcpci_setmode(hc);
266
267 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
268 Write_hfc(hc, HFCPCI_SCTRL_R, hc->hw.sctrl_r);
269
270 /*
271 * Init GCI/IOM2 in master mode
272 * Slots 0 and 1 are set for B-chan 1 and 2
273 * D- and monitor/CI channel are not enabled
274 * STIO1 is used as output for data, B1+B2 from ST->IOM+HFC
275 * STIO2 is used as data input, B1+B2 from IOM->ST
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300276 * ST B-channel send disabled -> continuous 1s
Karsten Keil1700fe12008-07-26 18:55:28 +0200277 * The IOM slots are always enabled
278 */
279 if (test_bit(HFC_CFG_PCM, &hc->cfg)) {
280 /* set data flow directions: connect B1,B2: HFC to/from PCM */
281 hc->hw.conn = 0x09;
282 } else {
283 hc->hw.conn = 0x36; /* set data flow directions */
284 if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg)) {
285 Write_hfc(hc, HFCPCI_B1_SSL, 0xC0);
286 Write_hfc(hc, HFCPCI_B2_SSL, 0xC1);
287 Write_hfc(hc, HFCPCI_B1_RSL, 0xC0);
288 Write_hfc(hc, HFCPCI_B2_RSL, 0xC1);
289 } else {
290 Write_hfc(hc, HFCPCI_B1_SSL, 0x80);
291 Write_hfc(hc, HFCPCI_B2_SSL, 0x81);
292 Write_hfc(hc, HFCPCI_B1_RSL, 0x80);
293 Write_hfc(hc, HFCPCI_B2_RSL, 0x81);
294 }
295 }
296 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
297 val = Read_hfc(hc, HFCPCI_INT_S2);
298}
299
300/*
301 * Timer function called when kernel timer expires
302 */
303static void
304hfcpci_Timer(struct hfc_pci *hc)
305{
306 hc->hw.timer.expires = jiffies + 75;
307 /* WD RESET */
308/*
309 * WriteReg(hc, HFCD_DATA, HFCD_CTMT, hc->hw.ctmt | 0x80);
310 * add_timer(&hc->hw.timer);
311 */
312}
313
314
315/*
316 * select a b-channel entry matching and active
317 */
318static struct bchannel *
319Sel_BCS(struct hfc_pci *hc, int channel)
320{
321 if (test_bit(FLG_ACTIVE, &hc->bch[0].Flags) &&
Joe Perches475be4d2012-02-19 19:52:38 -0800322 (hc->bch[0].nr & channel))
Karsten Keil1700fe12008-07-26 18:55:28 +0200323 return &hc->bch[0];
324 else if (test_bit(FLG_ACTIVE, &hc->bch[1].Flags) &&
Joe Perches475be4d2012-02-19 19:52:38 -0800325 (hc->bch[1].nr & channel))
Karsten Keil1700fe12008-07-26 18:55:28 +0200326 return &hc->bch[1];
327 else
328 return NULL;
329}
330
331/*
332 * clear the desired B-channel rx fifo
333 */
334static void
335hfcpci_clear_fifo_rx(struct hfc_pci *hc, int fifo)
336{
337 u_char fifo_state;
338 struct bzfifo *bzr;
339
340 if (fifo) {
341 bzr = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b2;
342 fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B2RX;
343 } else {
344 bzr = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b1;
345 fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B1RX;
346 }
347 if (fifo_state)
348 hc->hw.fifo_en ^= fifo_state;
349 Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
350 hc->hw.last_bfifo_cnt[fifo] = 0;
351 bzr->f1 = MAX_B_FRAMES;
352 bzr->f2 = bzr->f1; /* init F pointers to remain constant */
353 bzr->za[MAX_B_FRAMES].z1 = cpu_to_le16(B_FIFO_SIZE + B_SUB_VAL - 1);
354 bzr->za[MAX_B_FRAMES].z2 = cpu_to_le16(
Joe Perches475be4d2012-02-19 19:52:38 -0800355 le16_to_cpu(bzr->za[MAX_B_FRAMES].z1));
Karsten Keil1700fe12008-07-26 18:55:28 +0200356 if (fifo_state)
357 hc->hw.fifo_en |= fifo_state;
358 Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
359}
360
361/*
362 * clear the desired B-channel tx fifo
363 */
364static void hfcpci_clear_fifo_tx(struct hfc_pci *hc, int fifo)
365{
366 u_char fifo_state;
367 struct bzfifo *bzt;
368
369 if (fifo) {
370 bzt = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b2;
371 fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B2TX;
372 } else {
373 bzt = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b1;
374 fifo_state = hc->hw.fifo_en & HFCPCI_FIFOEN_B1TX;
375 }
376 if (fifo_state)
377 hc->hw.fifo_en ^= fifo_state;
378 Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
379 if (hc->bch[fifo].debug & DEBUG_HW_BCHANNEL)
380 printk(KERN_DEBUG "hfcpci_clear_fifo_tx%d f1(%x) f2(%x) "
Joe Perches475be4d2012-02-19 19:52:38 -0800381 "z1(%x) z2(%x) state(%x)\n",
382 fifo, bzt->f1, bzt->f2,
383 le16_to_cpu(bzt->za[MAX_B_FRAMES].z1),
384 le16_to_cpu(bzt->za[MAX_B_FRAMES].z2),
385 fifo_state);
Karsten Keil1700fe12008-07-26 18:55:28 +0200386 bzt->f2 = MAX_B_FRAMES;
387 bzt->f1 = bzt->f2; /* init F pointers to remain constant */
388 bzt->za[MAX_B_FRAMES].z1 = cpu_to_le16(B_FIFO_SIZE + B_SUB_VAL - 1);
Harvey Harrisonf11d32d2008-09-22 19:16:20 -0700389 bzt->za[MAX_B_FRAMES].z2 = cpu_to_le16(B_FIFO_SIZE + B_SUB_VAL - 2);
Karsten Keil1700fe12008-07-26 18:55:28 +0200390 if (fifo_state)
391 hc->hw.fifo_en |= fifo_state;
392 Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
393 if (hc->bch[fifo].debug & DEBUG_HW_BCHANNEL)
394 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -0800395 "hfcpci_clear_fifo_tx%d f1(%x) f2(%x) z1(%x) z2(%x)\n",
396 fifo, bzt->f1, bzt->f2,
397 le16_to_cpu(bzt->za[MAX_B_FRAMES].z1),
398 le16_to_cpu(bzt->za[MAX_B_FRAMES].z2));
Karsten Keil1700fe12008-07-26 18:55:28 +0200399}
400
401/*
402 * read a complete B-frame out of the buffer
403 */
404static void
405hfcpci_empty_bfifo(struct bchannel *bch, struct bzfifo *bz,
Joe Perches475be4d2012-02-19 19:52:38 -0800406 u_char *bdata, int count)
Karsten Keil1700fe12008-07-26 18:55:28 +0200407{
408 u_char *ptr, *ptr1, new_f2;
David S. Millera719e0a2011-04-17 16:34:50 -0700409 int maxlen, new_z2;
Karsten Keil1700fe12008-07-26 18:55:28 +0200410 struct zt *zp;
411
412 if ((bch->debug & DEBUG_HW_BCHANNEL) && !(bch->debug & DEBUG_HW_BFIFO))
413 printk(KERN_DEBUG "hfcpci_empty_fifo\n");
414 zp = &bz->za[bz->f2]; /* point to Z-Regs */
415 new_z2 = le16_to_cpu(zp->z2) + count; /* new position in fifo */
416 if (new_z2 >= (B_FIFO_SIZE + B_SUB_VAL))
417 new_z2 -= B_FIFO_SIZE; /* buffer wrap */
418 new_f2 = (bz->f2 + 1) & MAX_B_FRAMES;
419 if ((count > MAX_DATA_SIZE + 3) || (count < 4) ||
420 (*(bdata + (le16_to_cpu(zp->z1) - B_SUB_VAL)))) {
421 if (bch->debug & DEBUG_HW)
422 printk(KERN_DEBUG "hfcpci_empty_fifo: incoming packet "
Joe Perches475be4d2012-02-19 19:52:38 -0800423 "invalid length %d or crc\n", count);
Karsten Keil1700fe12008-07-26 18:55:28 +0200424#ifdef ERROR_STATISTIC
425 bch->err_inv++;
426#endif
427 bz->za[new_f2].z2 = cpu_to_le16(new_z2);
428 bz->f2 = new_f2; /* next buffer */
429 } else {
430 bch->rx_skb = mI_alloc_skb(count - 3, GFP_ATOMIC);
431 if (!bch->rx_skb) {
432 printk(KERN_WARNING "HFCPCI: receive out of memory\n");
433 return;
434 }
Karsten Keil1700fe12008-07-26 18:55:28 +0200435 count -= 3;
436 ptr = skb_put(bch->rx_skb, count);
437
438 if (le16_to_cpu(zp->z2) + count <= B_FIFO_SIZE + B_SUB_VAL)
439 maxlen = count; /* complete transfer */
440 else
441 maxlen = B_FIFO_SIZE + B_SUB_VAL -
Joe Perches475be4d2012-02-19 19:52:38 -0800442 le16_to_cpu(zp->z2); /* maximum */
Karsten Keil1700fe12008-07-26 18:55:28 +0200443
444 ptr1 = bdata + (le16_to_cpu(zp->z2) - B_SUB_VAL);
Joe Perches475be4d2012-02-19 19:52:38 -0800445 /* start of data */
Karsten Keil1700fe12008-07-26 18:55:28 +0200446 memcpy(ptr, ptr1, maxlen); /* copy data */
447 count -= maxlen;
448
449 if (count) { /* rest remaining */
450 ptr += maxlen;
451 ptr1 = bdata; /* start of buffer */
452 memcpy(ptr, ptr1, count); /* rest */
453 }
454 bz->za[new_f2].z2 = cpu_to_le16(new_z2);
455 bz->f2 = new_f2; /* next buffer */
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000456 recv_Bchannel(bch, MISDN_ID_ANY);
Karsten Keil1700fe12008-07-26 18:55:28 +0200457 }
458}
459
460/*
461 * D-channel receive procedure
462 */
463static int
464receive_dmsg(struct hfc_pci *hc)
465{
466 struct dchannel *dch = &hc->dch;
467 int maxlen;
468 int rcnt, total;
469 int count = 5;
470 u_char *ptr, *ptr1;
471 struct dfifo *df;
472 struct zt *zp;
473
474 df = &((union fifo_area *)(hc->hw.fifos))->d_chan.d_rx;
475 while (((df->f1 & D_FREG_MASK) != (df->f2 & D_FREG_MASK)) && count--) {
476 zp = &df->za[df->f2 & D_FREG_MASK];
477 rcnt = le16_to_cpu(zp->z1) - le16_to_cpu(zp->z2);
478 if (rcnt < 0)
479 rcnt += D_FIFO_SIZE;
480 rcnt++;
481 if (dch->debug & DEBUG_HW_DCHANNEL)
482 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -0800483 "hfcpci recd f1(%d) f2(%d) z1(%x) z2(%x) cnt(%d)\n",
484 df->f1, df->f2,
485 le16_to_cpu(zp->z1),
486 le16_to_cpu(zp->z2),
487 rcnt);
Karsten Keil1700fe12008-07-26 18:55:28 +0200488
489 if ((rcnt > MAX_DFRAME_LEN + 3) || (rcnt < 4) ||
490 (df->data[le16_to_cpu(zp->z1)])) {
491 if (dch->debug & DEBUG_HW)
492 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -0800493 "empty_fifo hfcpci paket inv. len "
494 "%d or crc %d\n",
495 rcnt,
496 df->data[le16_to_cpu(zp->z1)]);
Karsten Keil1700fe12008-07-26 18:55:28 +0200497#ifdef ERROR_STATISTIC
498 cs->err_rx++;
499#endif
500 df->f2 = ((df->f2 + 1) & MAX_D_FRAMES) |
Joe Perches475be4d2012-02-19 19:52:38 -0800501 (MAX_D_FRAMES + 1); /* next buffer */
Karsten Keil1700fe12008-07-26 18:55:28 +0200502 df->za[df->f2 & D_FREG_MASK].z2 =
Joe Perches475be4d2012-02-19 19:52:38 -0800503 cpu_to_le16((le16_to_cpu(zp->z2) + rcnt) &
504 (D_FIFO_SIZE - 1));
Karsten Keil1700fe12008-07-26 18:55:28 +0200505 } else {
506 dch->rx_skb = mI_alloc_skb(rcnt - 3, GFP_ATOMIC);
507 if (!dch->rx_skb) {
508 printk(KERN_WARNING
Joe Perches475be4d2012-02-19 19:52:38 -0800509 "HFC-PCI: D receive out of memory\n");
Karsten Keil1700fe12008-07-26 18:55:28 +0200510 break;
511 }
512 total = rcnt;
513 rcnt -= 3;
514 ptr = skb_put(dch->rx_skb, rcnt);
515
516 if (le16_to_cpu(zp->z2) + rcnt <= D_FIFO_SIZE)
517 maxlen = rcnt; /* complete transfer */
518 else
519 maxlen = D_FIFO_SIZE - le16_to_cpu(zp->z2);
Joe Perches475be4d2012-02-19 19:52:38 -0800520 /* maximum */
Karsten Keil1700fe12008-07-26 18:55:28 +0200521
522 ptr1 = df->data + le16_to_cpu(zp->z2);
Joe Perches475be4d2012-02-19 19:52:38 -0800523 /* start of data */
Karsten Keil1700fe12008-07-26 18:55:28 +0200524 memcpy(ptr, ptr1, maxlen); /* copy data */
525 rcnt -= maxlen;
526
527 if (rcnt) { /* rest remaining */
528 ptr += maxlen;
529 ptr1 = df->data; /* start of buffer */
530 memcpy(ptr, ptr1, rcnt); /* rest */
531 }
532 df->f2 = ((df->f2 + 1) & MAX_D_FRAMES) |
Joe Perches475be4d2012-02-19 19:52:38 -0800533 (MAX_D_FRAMES + 1); /* next buffer */
Karsten Keil1700fe12008-07-26 18:55:28 +0200534 df->za[df->f2 & D_FREG_MASK].z2 = cpu_to_le16((
Joe Perches475be4d2012-02-19 19:52:38 -0800535 le16_to_cpu(zp->z2) + total) & (D_FIFO_SIZE - 1));
Karsten Keil1700fe12008-07-26 18:55:28 +0200536 recv_Dchannel(dch);
537 }
538 }
539 return 1;
540}
541
542/*
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200543 * check for transparent receive data and read max one 'poll' size if avail
Karsten Keil1700fe12008-07-26 18:55:28 +0200544 */
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200545static void
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000546hfcpci_empty_fifo_trans(struct bchannel *bch, struct bzfifo *rxbz,
Joe Perches475be4d2012-02-19 19:52:38 -0800547 struct bzfifo *txbz, u_char *bdata)
Karsten Keil1700fe12008-07-26 18:55:28 +0200548{
Joe Perches475be4d2012-02-19 19:52:38 -0800549 __le16 *z1r, *z2r, *z1t, *z2t;
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000550 int new_z2, fcnt_rx, fcnt_tx, maxlen;
551 u_char *ptr, *ptr1;
Karsten Keil1700fe12008-07-26 18:55:28 +0200552
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000553 z1r = &rxbz->za[MAX_B_FRAMES].z1; /* pointer to z reg */
Karsten Keil1700fe12008-07-26 18:55:28 +0200554 z2r = z1r + 1;
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000555 z1t = &txbz->za[MAX_B_FRAMES].z1;
556 z2t = z1t + 1;
Karsten Keil1700fe12008-07-26 18:55:28 +0200557
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000558 fcnt_rx = le16_to_cpu(*z1r) - le16_to_cpu(*z2r);
559 if (!fcnt_rx)
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200560 return; /* no data avail */
Karsten Keil1700fe12008-07-26 18:55:28 +0200561
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000562 if (fcnt_rx <= 0)
563 fcnt_rx += B_FIFO_SIZE; /* bytes actually buffered */
564 new_z2 = le16_to_cpu(*z2r) + fcnt_rx; /* new position in fifo */
Karsten Keil1700fe12008-07-26 18:55:28 +0200565 if (new_z2 >= (B_FIFO_SIZE + B_SUB_VAL))
566 new_z2 -= B_FIFO_SIZE; /* buffer wrap */
567
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000568 if (fcnt_rx > MAX_DATA_SIZE) { /* flush, if oversized */
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200569 *z2r = cpu_to_le16(new_z2); /* new position */
570 return;
571 }
572
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000573 fcnt_tx = le16_to_cpu(*z2t) - le16_to_cpu(*z1t);
574 if (fcnt_tx <= 0)
575 fcnt_tx += B_FIFO_SIZE;
Joe Perches475be4d2012-02-19 19:52:38 -0800576 /* fcnt_tx contains available bytes in tx-fifo */
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000577 fcnt_tx = B_FIFO_SIZE - fcnt_tx;
Joe Perches475be4d2012-02-19 19:52:38 -0800578 /* remaining bytes to send (bytes in tx-fifo) */
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000579
580 bch->rx_skb = mI_alloc_skb(fcnt_rx, GFP_ATOMIC);
Karsten Keil1700fe12008-07-26 18:55:28 +0200581 if (bch->rx_skb) {
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000582 ptr = skb_put(bch->rx_skb, fcnt_rx);
583 if (le16_to_cpu(*z2r) + fcnt_rx <= B_FIFO_SIZE + B_SUB_VAL)
584 maxlen = fcnt_rx; /* complete transfer */
Karsten Keil1700fe12008-07-26 18:55:28 +0200585 else
586 maxlen = B_FIFO_SIZE + B_SUB_VAL - le16_to_cpu(*z2r);
Joe Perches475be4d2012-02-19 19:52:38 -0800587 /* maximum */
Karsten Keil1700fe12008-07-26 18:55:28 +0200588
589 ptr1 = bdata + (le16_to_cpu(*z2r) - B_SUB_VAL);
Joe Perches475be4d2012-02-19 19:52:38 -0800590 /* start of data */
Karsten Keil1700fe12008-07-26 18:55:28 +0200591 memcpy(ptr, ptr1, maxlen); /* copy data */
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000592 fcnt_rx -= maxlen;
Karsten Keil1700fe12008-07-26 18:55:28 +0200593
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000594 if (fcnt_rx) { /* rest remaining */
Karsten Keil1700fe12008-07-26 18:55:28 +0200595 ptr += maxlen;
596 ptr1 = bdata; /* start of buffer */
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000597 memcpy(ptr, ptr1, fcnt_rx); /* rest */
Karsten Keil1700fe12008-07-26 18:55:28 +0200598 }
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000599 recv_Bchannel(bch, fcnt_tx); /* bch, id */
Karsten Keil1700fe12008-07-26 18:55:28 +0200600 } else
601 printk(KERN_WARNING "HFCPCI: receive out of memory\n");
602
603 *z2r = cpu_to_le16(new_z2); /* new position */
Karsten Keil1700fe12008-07-26 18:55:28 +0200604}
605
606/*
607 * B-channel main receive routine
608 */
Harvey Harrison1532dcb2008-09-22 19:16:51 -0700609static void
Karsten Keil1700fe12008-07-26 18:55:28 +0200610main_rec_hfcpci(struct bchannel *bch)
611{
612 struct hfc_pci *hc = bch->hw;
613 int rcnt, real_fifo;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200614 int receive = 0, count = 5;
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000615 struct bzfifo *txbz, *rxbz;
Karsten Keil1700fe12008-07-26 18:55:28 +0200616 u_char *bdata;
617 struct zt *zp;
618
Karsten Keil1700fe12008-07-26 18:55:28 +0200619 if ((bch->nr & 2) && (!hc->hw.bswapped)) {
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000620 rxbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b2;
621 txbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b2;
Karsten Keil1700fe12008-07-26 18:55:28 +0200622 bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.rxdat_b2;
623 real_fifo = 1;
624 } else {
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000625 rxbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.rxbz_b1;
626 txbz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b1;
Karsten Keil1700fe12008-07-26 18:55:28 +0200627 bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.rxdat_b1;
628 real_fifo = 0;
629 }
630Begin:
631 count--;
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000632 if (rxbz->f1 != rxbz->f2) {
Karsten Keil1700fe12008-07-26 18:55:28 +0200633 if (bch->debug & DEBUG_HW_BCHANNEL)
634 printk(KERN_DEBUG "hfcpci rec ch(%x) f1(%d) f2(%d)\n",
Joe Perches475be4d2012-02-19 19:52:38 -0800635 bch->nr, rxbz->f1, rxbz->f2);
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000636 zp = &rxbz->za[rxbz->f2];
Karsten Keil1700fe12008-07-26 18:55:28 +0200637
638 rcnt = le16_to_cpu(zp->z1) - le16_to_cpu(zp->z2);
639 if (rcnt < 0)
640 rcnt += B_FIFO_SIZE;
641 rcnt++;
642 if (bch->debug & DEBUG_HW_BCHANNEL)
643 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -0800644 "hfcpci rec ch(%x) z1(%x) z2(%x) cnt(%d)\n",
645 bch->nr, le16_to_cpu(zp->z1),
646 le16_to_cpu(zp->z2), rcnt);
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000647 hfcpci_empty_bfifo(bch, rxbz, bdata, rcnt);
648 rcnt = rxbz->f1 - rxbz->f2;
Karsten Keil1700fe12008-07-26 18:55:28 +0200649 if (rcnt < 0)
650 rcnt += MAX_B_FRAMES + 1;
651 if (hc->hw.last_bfifo_cnt[real_fifo] > rcnt + 1) {
652 rcnt = 0;
653 hfcpci_clear_fifo_rx(hc, real_fifo);
654 }
655 hc->hw.last_bfifo_cnt[real_fifo] = rcnt;
656 if (rcnt > 1)
657 receive = 1;
658 else
659 receive = 0;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200660 } else if (test_bit(FLG_TRANSPARENT, &bch->Flags)) {
Andreas Eversberg7cfa1532009-05-22 11:04:46 +0000661 hfcpci_empty_fifo_trans(bch, rxbz, txbz, bdata);
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200662 return;
663 } else
Karsten Keil1700fe12008-07-26 18:55:28 +0200664 receive = 0;
665 if (count && receive)
666 goto Begin;
667
668}
669
670/*
671 * D-channel send routine
672 */
673static void
674hfcpci_fill_dfifo(struct hfc_pci *hc)
675{
676 struct dchannel *dch = &hc->dch;
677 int fcnt;
678 int count, new_z1, maxlen;
679 struct dfifo *df;
680 u_char *src, *dst, new_f1;
681
682 if ((dch->debug & DEBUG_HW_DCHANNEL) && !(dch->debug & DEBUG_HW_DFIFO))
683 printk(KERN_DEBUG "%s\n", __func__);
684
685 if (!dch->tx_skb)
686 return;
687 count = dch->tx_skb->len - dch->tx_idx;
688 if (count <= 0)
689 return;
690 df = &((union fifo_area *) (hc->hw.fifos))->d_chan.d_tx;
691
692 if (dch->debug & DEBUG_HW_DFIFO)
693 printk(KERN_DEBUG "%s:f1(%d) f2(%d) z1(f1)(%x)\n", __func__,
Joe Perches475be4d2012-02-19 19:52:38 -0800694 df->f1, df->f2,
695 le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1));
Karsten Keil1700fe12008-07-26 18:55:28 +0200696 fcnt = df->f1 - df->f2; /* frame count actually buffered */
697 if (fcnt < 0)
698 fcnt += (MAX_D_FRAMES + 1); /* if wrap around */
699 if (fcnt > (MAX_D_FRAMES - 1)) {
700 if (dch->debug & DEBUG_HW_DCHANNEL)
701 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -0800702 "hfcpci_fill_Dfifo more as 14 frames\n");
Karsten Keil1700fe12008-07-26 18:55:28 +0200703#ifdef ERROR_STATISTIC
704 cs->err_tx++;
705#endif
706 return;
707 }
708 /* now determine free bytes in FIFO buffer */
709 maxlen = le16_to_cpu(df->za[df->f2 & D_FREG_MASK].z2) -
Joe Perches475be4d2012-02-19 19:52:38 -0800710 le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1) - 1;
Karsten Keil1700fe12008-07-26 18:55:28 +0200711 if (maxlen <= 0)
712 maxlen += D_FIFO_SIZE; /* count now contains available bytes */
713
714 if (dch->debug & DEBUG_HW_DCHANNEL)
715 printk(KERN_DEBUG "hfcpci_fill_Dfifo count(%d/%d)\n",
Joe Perches475be4d2012-02-19 19:52:38 -0800716 count, maxlen);
Karsten Keil1700fe12008-07-26 18:55:28 +0200717 if (count > maxlen) {
718 if (dch->debug & DEBUG_HW_DCHANNEL)
719 printk(KERN_DEBUG "hfcpci_fill_Dfifo no fifo mem\n");
720 return;
721 }
722 new_z1 = (le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1) + count) &
Joe Perches475be4d2012-02-19 19:52:38 -0800723 (D_FIFO_SIZE - 1);
Karsten Keil1700fe12008-07-26 18:55:28 +0200724 new_f1 = ((df->f1 + 1) & D_FREG_MASK) | (D_FREG_MASK + 1);
725 src = dch->tx_skb->data + dch->tx_idx; /* source pointer */
726 dst = df->data + le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1);
727 maxlen = D_FIFO_SIZE - le16_to_cpu(df->za[df->f1 & D_FREG_MASK].z1);
Joe Perches475be4d2012-02-19 19:52:38 -0800728 /* end fifo */
Karsten Keil1700fe12008-07-26 18:55:28 +0200729 if (maxlen > count)
730 maxlen = count; /* limit size */
731 memcpy(dst, src, maxlen); /* first copy */
732
733 count -= maxlen; /* remaining bytes */
734 if (count) {
735 dst = df->data; /* start of buffer */
736 src += maxlen; /* new position */
737 memcpy(dst, src, count);
738 }
739 df->za[new_f1 & D_FREG_MASK].z1 = cpu_to_le16(new_z1);
Joe Perches475be4d2012-02-19 19:52:38 -0800740 /* for next buffer */
Karsten Keil1700fe12008-07-26 18:55:28 +0200741 df->za[df->f1 & D_FREG_MASK].z1 = cpu_to_le16(new_z1);
Joe Perches475be4d2012-02-19 19:52:38 -0800742 /* new pos actual buffer */
Karsten Keil1700fe12008-07-26 18:55:28 +0200743 df->f1 = new_f1; /* next frame */
744 dch->tx_idx = dch->tx_skb->len;
745}
746
747/*
748 * B-channel send routine
749 */
750static void
751hfcpci_fill_fifo(struct bchannel *bch)
752{
Joe Perches475be4d2012-02-19 19:52:38 -0800753 struct hfc_pci *hc = bch->hw;
Karsten Keil1700fe12008-07-26 18:55:28 +0200754 int maxlen, fcnt;
755 int count, new_z1;
756 struct bzfifo *bz;
757 u_char *bdata;
758 u_char new_f1, *src, *dst;
Harvey Harrisonf11d32d2008-09-22 19:16:20 -0700759 __le16 *z1t, *z2t;
Karsten Keil1700fe12008-07-26 18:55:28 +0200760
761 if ((bch->debug & DEBUG_HW_BCHANNEL) && !(bch->debug & DEBUG_HW_BFIFO))
762 printk(KERN_DEBUG "%s\n", __func__);
763 if ((!bch->tx_skb) || bch->tx_skb->len <= 0)
764 return;
765 count = bch->tx_skb->len - bch->tx_idx;
766 if ((bch->nr & 2) && (!hc->hw.bswapped)) {
767 bz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b2;
768 bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.txdat_b2;
769 } else {
770 bz = &((union fifo_area *)(hc->hw.fifos))->b_chans.txbz_b1;
771 bdata = ((union fifo_area *)(hc->hw.fifos))->b_chans.txdat_b1;
772 }
773
774 if (test_bit(FLG_TRANSPARENT, &bch->Flags)) {
775 z1t = &bz->za[MAX_B_FRAMES].z1;
776 z2t = z1t + 1;
777 if (bch->debug & DEBUG_HW_BCHANNEL)
778 printk(KERN_DEBUG "hfcpci_fill_fifo_trans ch(%x) "
Joe Perches475be4d2012-02-19 19:52:38 -0800779 "cnt(%d) z1(%x) z2(%x)\n", bch->nr, count,
780 le16_to_cpu(*z1t), le16_to_cpu(*z2t));
Karsten Keil1700fe12008-07-26 18:55:28 +0200781 fcnt = le16_to_cpu(*z2t) - le16_to_cpu(*z1t);
782 if (fcnt <= 0)
783 fcnt += B_FIFO_SIZE;
Joe Perches475be4d2012-02-19 19:52:38 -0800784 /* fcnt contains available bytes in fifo */
Karsten Keil1700fe12008-07-26 18:55:28 +0200785 fcnt = B_FIFO_SIZE - fcnt;
Joe Perches475be4d2012-02-19 19:52:38 -0800786 /* remaining bytes to send (bytes in fifo) */
Andreas Eversberg8dd2f362008-08-02 22:51:52 +0200787
788 /* "fill fifo if empty" feature */
789 if (test_bit(FLG_FILLEMPTY, &bch->Flags) && !fcnt) {
790 /* printk(KERN_DEBUG "%s: buffer empty, so we have "
Joe Perches475be4d2012-02-19 19:52:38 -0800791 "underrun\n", __func__); */
Andreas Eversberg8dd2f362008-08-02 22:51:52 +0200792 /* fill buffer, to prevent future underrun */
793 count = HFCPCI_FILLEMPTY;
794 new_z1 = le16_to_cpu(*z1t) + count;
Joe Perches475be4d2012-02-19 19:52:38 -0800795 /* new buffer Position */
Andreas Eversberg8dd2f362008-08-02 22:51:52 +0200796 if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
797 new_z1 -= B_FIFO_SIZE; /* buffer wrap */
798 dst = bdata + (le16_to_cpu(*z1t) - B_SUB_VAL);
799 maxlen = (B_FIFO_SIZE + B_SUB_VAL) - le16_to_cpu(*z1t);
Joe Perches475be4d2012-02-19 19:52:38 -0800800 /* end of fifo */
Andreas Eversberg8dd2f362008-08-02 22:51:52 +0200801 if (bch->debug & DEBUG_HW_BFIFO)
802 printk(KERN_DEBUG "hfcpci_FFt fillempty "
Joe Perches475be4d2012-02-19 19:52:38 -0800803 "fcnt(%d) maxl(%d) nz1(%x) dst(%p)\n",
804 fcnt, maxlen, new_z1, dst);
Andreas Eversberg8dd2f362008-08-02 22:51:52 +0200805 fcnt += count;
806 if (maxlen > count)
Joe Perches475be4d2012-02-19 19:52:38 -0800807 maxlen = count; /* limit size */
Andreas Eversberg8dd2f362008-08-02 22:51:52 +0200808 memset(dst, 0x2a, maxlen); /* first copy */
809 count -= maxlen; /* remaining bytes */
810 if (count) {
811 dst = bdata; /* start of buffer */
812 memset(dst, 0x2a, count);
813 }
814 *z1t = cpu_to_le16(new_z1); /* now send data */
815 }
816
Joe Perches475be4d2012-02-19 19:52:38 -0800817 next_t_frame:
Karsten Keil1700fe12008-07-26 18:55:28 +0200818 count = bch->tx_skb->len - bch->tx_idx;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +0200819 /* maximum fill shall be poll*2 */
820 if (count > (poll << 1) - fcnt)
821 count = (poll << 1) - fcnt;
Karsten Keil1700fe12008-07-26 18:55:28 +0200822 if (count <= 0)
823 return;
824 /* data is suitable for fifo */
825 new_z1 = le16_to_cpu(*z1t) + count;
Joe Perches475be4d2012-02-19 19:52:38 -0800826 /* new buffer Position */
Karsten Keil1700fe12008-07-26 18:55:28 +0200827 if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
828 new_z1 -= B_FIFO_SIZE; /* buffer wrap */
829 src = bch->tx_skb->data + bch->tx_idx;
Joe Perches475be4d2012-02-19 19:52:38 -0800830 /* source pointer */
Karsten Keil1700fe12008-07-26 18:55:28 +0200831 dst = bdata + (le16_to_cpu(*z1t) - B_SUB_VAL);
832 maxlen = (B_FIFO_SIZE + B_SUB_VAL) - le16_to_cpu(*z1t);
Joe Perches475be4d2012-02-19 19:52:38 -0800833 /* end of fifo */
Karsten Keil1700fe12008-07-26 18:55:28 +0200834 if (bch->debug & DEBUG_HW_BFIFO)
835 printk(KERN_DEBUG "hfcpci_FFt fcnt(%d) "
Joe Perches475be4d2012-02-19 19:52:38 -0800836 "maxl(%d) nz1(%x) dst(%p)\n",
837 fcnt, maxlen, new_z1, dst);
Karsten Keil1700fe12008-07-26 18:55:28 +0200838 fcnt += count;
839 bch->tx_idx += count;
840 if (maxlen > count)
841 maxlen = count; /* limit size */
842 memcpy(dst, src, maxlen); /* first copy */
843 count -= maxlen; /* remaining bytes */
844 if (count) {
845 dst = bdata; /* start of buffer */
846 src += maxlen; /* new position */
847 memcpy(dst, src, count);
848 }
849 *z1t = cpu_to_le16(new_z1); /* now send data */
850 if (bch->tx_idx < bch->tx_skb->len)
851 return;
852 /* send confirm, on trans, free on hdlc. */
853 if (test_bit(FLG_TRANSPARENT, &bch->Flags))
854 confirm_Bsend(bch);
855 dev_kfree_skb(bch->tx_skb);
856 if (get_next_bframe(bch))
857 goto next_t_frame;
858 return;
859 }
860 if (bch->debug & DEBUG_HW_BCHANNEL)
861 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -0800862 "%s: ch(%x) f1(%d) f2(%d) z1(f1)(%x)\n",
863 __func__, bch->nr, bz->f1, bz->f2,
864 bz->za[bz->f1].z1);
Karsten Keil1700fe12008-07-26 18:55:28 +0200865 fcnt = bz->f1 - bz->f2; /* frame count actually buffered */
866 if (fcnt < 0)
867 fcnt += (MAX_B_FRAMES + 1); /* if wrap around */
868 if (fcnt > (MAX_B_FRAMES - 1)) {
869 if (bch->debug & DEBUG_HW_BCHANNEL)
870 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -0800871 "hfcpci_fill_Bfifo more as 14 frames\n");
Karsten Keil1700fe12008-07-26 18:55:28 +0200872 return;
873 }
874 /* now determine free bytes in FIFO buffer */
875 maxlen = le16_to_cpu(bz->za[bz->f2].z2) -
Joe Perches475be4d2012-02-19 19:52:38 -0800876 le16_to_cpu(bz->za[bz->f1].z1) - 1;
Karsten Keil1700fe12008-07-26 18:55:28 +0200877 if (maxlen <= 0)
878 maxlen += B_FIFO_SIZE; /* count now contains available bytes */
879
880 if (bch->debug & DEBUG_HW_BCHANNEL)
881 printk(KERN_DEBUG "hfcpci_fill_fifo ch(%x) count(%d/%d)\n",
Joe Perches475be4d2012-02-19 19:52:38 -0800882 bch->nr, count, maxlen);
Karsten Keil1700fe12008-07-26 18:55:28 +0200883
884 if (maxlen < count) {
885 if (bch->debug & DEBUG_HW_BCHANNEL)
886 printk(KERN_DEBUG "hfcpci_fill_fifo no fifo mem\n");
887 return;
888 }
889 new_z1 = le16_to_cpu(bz->za[bz->f1].z1) + count;
Joe Perches475be4d2012-02-19 19:52:38 -0800890 /* new buffer Position */
Karsten Keil1700fe12008-07-26 18:55:28 +0200891 if (new_z1 >= (B_FIFO_SIZE + B_SUB_VAL))
892 new_z1 -= B_FIFO_SIZE; /* buffer wrap */
893
894 new_f1 = ((bz->f1 + 1) & MAX_B_FRAMES);
895 src = bch->tx_skb->data + bch->tx_idx; /* source pointer */
896 dst = bdata + (le16_to_cpu(bz->za[bz->f1].z1) - B_SUB_VAL);
897 maxlen = (B_FIFO_SIZE + B_SUB_VAL) - le16_to_cpu(bz->za[bz->f1].z1);
Joe Perches475be4d2012-02-19 19:52:38 -0800898 /* end fifo */
Karsten Keil1700fe12008-07-26 18:55:28 +0200899 if (maxlen > count)
900 maxlen = count; /* limit size */
901 memcpy(dst, src, maxlen); /* first copy */
902
903 count -= maxlen; /* remaining bytes */
904 if (count) {
905 dst = bdata; /* start of buffer */
906 src += maxlen; /* new position */
907 memcpy(dst, src, count);
908 }
909 bz->za[new_f1].z1 = cpu_to_le16(new_z1); /* for next buffer */
910 bz->f1 = new_f1; /* next frame */
911 dev_kfree_skb(bch->tx_skb);
912 get_next_bframe(bch);
913}
914
915
916
917/*
918 * handle L1 state changes TE
919 */
920
921static void
922ph_state_te(struct dchannel *dch)
923{
924 if (dch->debug)
925 printk(KERN_DEBUG "%s: TE newstate %x\n",
Joe Perches475be4d2012-02-19 19:52:38 -0800926 __func__, dch->state);
Karsten Keil1700fe12008-07-26 18:55:28 +0200927 switch (dch->state) {
928 case 0:
929 l1_event(dch->l1, HW_RESET_IND);
930 break;
931 case 3:
932 l1_event(dch->l1, HW_DEACT_IND);
933 break;
934 case 5:
935 case 8:
936 l1_event(dch->l1, ANYSIGNAL);
937 break;
938 case 6:
939 l1_event(dch->l1, INFO2);
940 break;
941 case 7:
942 l1_event(dch->l1, INFO4_P8);
943 break;
944 }
945}
946
947/*
948 * handle L1 state changes NT
949 */
950
951static void
952handle_nt_timer3(struct dchannel *dch) {
953 struct hfc_pci *hc = dch->hw;
954
955 test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
956 hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
957 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
958 hc->hw.nt_timer = 0;
959 test_and_set_bit(FLG_ACTIVE, &dch->Flags);
960 if (test_bit(HFC_CFG_MASTER, &hc->cfg))
961 hc->hw.mst_m |= HFCPCI_MASTER;
962 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
963 _queue_data(&dch->dev.D, PH_ACTIVATE_IND,
Joe Perches475be4d2012-02-19 19:52:38 -0800964 MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
Karsten Keil1700fe12008-07-26 18:55:28 +0200965}
966
967static void
968ph_state_nt(struct dchannel *dch)
969{
970 struct hfc_pci *hc = dch->hw;
971
972 if (dch->debug)
973 printk(KERN_DEBUG "%s: NT newstate %x\n",
Joe Perches475be4d2012-02-19 19:52:38 -0800974 __func__, dch->state);
Karsten Keil1700fe12008-07-26 18:55:28 +0200975 switch (dch->state) {
976 case 2:
977 if (hc->hw.nt_timer < 0) {
978 hc->hw.nt_timer = 0;
979 test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
980 test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
981 hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
982 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
983 /* Clear already pending ints */
David S. Millera719e0a2011-04-17 16:34:50 -0700984 (void) Read_hfc(hc, HFCPCI_INT_S1);
Karsten Keil1700fe12008-07-26 18:55:28 +0200985 Write_hfc(hc, HFCPCI_STATES, 4 | HFCPCI_LOAD_STATE);
986 udelay(10);
987 Write_hfc(hc, HFCPCI_STATES, 4);
988 dch->state = 4;
989 } else if (hc->hw.nt_timer == 0) {
990 hc->hw.int_m1 |= HFCPCI_INTS_TIMER;
991 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
992 hc->hw.nt_timer = NT_T1_COUNT;
993 hc->hw.ctmt &= ~HFCPCI_AUTO_TIMER;
994 hc->hw.ctmt |= HFCPCI_TIM3_125;
995 Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt |
Joe Perches475be4d2012-02-19 19:52:38 -0800996 HFCPCI_CLTIMER);
Karsten Keil1700fe12008-07-26 18:55:28 +0200997 test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
998 test_and_set_bit(FLG_HFC_TIMER_T1, &dch->Flags);
999 /* allow G2 -> G3 transition */
1000 Write_hfc(hc, HFCPCI_STATES, 2 | HFCPCI_NT_G2_G3);
1001 } else {
1002 Write_hfc(hc, HFCPCI_STATES, 2 | HFCPCI_NT_G2_G3);
1003 }
1004 break;
1005 case 1:
1006 hc->hw.nt_timer = 0;
1007 test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
1008 test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
1009 hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
1010 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1011 test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
1012 hc->hw.mst_m &= ~HFCPCI_MASTER;
1013 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1014 test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags);
1015 _queue_data(&dch->dev.D, PH_DEACTIVATE_IND,
Joe Perches475be4d2012-02-19 19:52:38 -08001016 MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001017 break;
1018 case 4:
1019 hc->hw.nt_timer = 0;
1020 test_and_clear_bit(FLG_HFC_TIMER_T3, &dch->Flags);
1021 test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
1022 hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
1023 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1024 break;
1025 case 3:
1026 if (!test_and_set_bit(FLG_HFC_TIMER_T3, &dch->Flags)) {
1027 if (!test_and_clear_bit(FLG_L2_ACTIVATED,
Joe Perches475be4d2012-02-19 19:52:38 -08001028 &dch->Flags)) {
Karsten Keil1700fe12008-07-26 18:55:28 +02001029 handle_nt_timer3(dch);
1030 break;
1031 }
1032 test_and_clear_bit(FLG_HFC_TIMER_T1, &dch->Flags);
1033 hc->hw.int_m1 |= HFCPCI_INTS_TIMER;
1034 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1035 hc->hw.nt_timer = NT_T3_COUNT;
1036 hc->hw.ctmt &= ~HFCPCI_AUTO_TIMER;
1037 hc->hw.ctmt |= HFCPCI_TIM3_125;
1038 Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt |
Joe Perches475be4d2012-02-19 19:52:38 -08001039 HFCPCI_CLTIMER);
Karsten Keil1700fe12008-07-26 18:55:28 +02001040 }
1041 break;
1042 }
1043}
1044
1045static void
1046ph_state(struct dchannel *dch)
1047{
1048 struct hfc_pci *hc = dch->hw;
1049
1050 if (hc->hw.protocol == ISDN_P_NT_S0) {
1051 if (test_bit(FLG_HFC_TIMER_T3, &dch->Flags) &&
1052 hc->hw.nt_timer < 0)
1053 handle_nt_timer3(dch);
1054 else
1055 ph_state_nt(dch);
1056 } else
1057 ph_state_te(dch);
1058}
1059
1060/*
1061 * Layer 1 callback function
1062 */
1063static int
1064hfc_l1callback(struct dchannel *dch, u_int cmd)
1065{
1066 struct hfc_pci *hc = dch->hw;
1067
1068 switch (cmd) {
1069 case INFO3_P8:
1070 case INFO3_P10:
1071 if (test_bit(HFC_CFG_MASTER, &hc->cfg))
1072 hc->hw.mst_m |= HFCPCI_MASTER;
1073 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1074 break;
1075 case HW_RESET_REQ:
1076 Write_hfc(hc, HFCPCI_STATES, HFCPCI_LOAD_STATE | 3);
1077 /* HFC ST 3 */
1078 udelay(6);
1079 Write_hfc(hc, HFCPCI_STATES, 3); /* HFC ST 2 */
1080 if (test_bit(HFC_CFG_MASTER, &hc->cfg))
1081 hc->hw.mst_m |= HFCPCI_MASTER;
1082 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1083 Write_hfc(hc, HFCPCI_STATES, HFCPCI_ACTIVATE |
Joe Perches475be4d2012-02-19 19:52:38 -08001084 HFCPCI_DO_ACTION);
Karsten Keil1700fe12008-07-26 18:55:28 +02001085 l1_event(dch->l1, HW_POWERUP_IND);
1086 break;
1087 case HW_DEACT_REQ:
1088 hc->hw.mst_m &= ~HFCPCI_MASTER;
1089 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1090 skb_queue_purge(&dch->squeue);
1091 if (dch->tx_skb) {
1092 dev_kfree_skb(dch->tx_skb);
1093 dch->tx_skb = NULL;
1094 }
1095 dch->tx_idx = 0;
1096 if (dch->rx_skb) {
1097 dev_kfree_skb(dch->rx_skb);
1098 dch->rx_skb = NULL;
1099 }
1100 test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
1101 if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
1102 del_timer(&dch->timer);
1103 break;
1104 case HW_POWERUP_REQ:
1105 Write_hfc(hc, HFCPCI_STATES, HFCPCI_DO_ACTION);
1106 break;
1107 case PH_ACTIVATE_IND:
1108 test_and_set_bit(FLG_ACTIVE, &dch->Flags);
1109 _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
Joe Perches475be4d2012-02-19 19:52:38 -08001110 GFP_ATOMIC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001111 break;
1112 case PH_DEACTIVATE_IND:
1113 test_and_clear_bit(FLG_ACTIVE, &dch->Flags);
1114 _queue_data(&dch->dev.D, cmd, MISDN_ID_ANY, 0, NULL,
Joe Perches475be4d2012-02-19 19:52:38 -08001115 GFP_ATOMIC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001116 break;
1117 default:
1118 if (dch->debug & DEBUG_HW)
1119 printk(KERN_DEBUG "%s: unknown command %x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001120 __func__, cmd);
Karsten Keil1700fe12008-07-26 18:55:28 +02001121 return -1;
1122 }
1123 return 0;
1124}
1125
1126/*
1127 * Interrupt handler
1128 */
1129static inline void
1130tx_birq(struct bchannel *bch)
1131{
1132 if (bch->tx_skb && bch->tx_idx < bch->tx_skb->len)
1133 hfcpci_fill_fifo(bch);
1134 else {
1135 if (bch->tx_skb)
1136 dev_kfree_skb(bch->tx_skb);
1137 if (get_next_bframe(bch))
1138 hfcpci_fill_fifo(bch);
1139 }
1140}
1141
1142static inline void
1143tx_dirq(struct dchannel *dch)
1144{
1145 if (dch->tx_skb && dch->tx_idx < dch->tx_skb->len)
1146 hfcpci_fill_dfifo(dch->hw);
1147 else {
1148 if (dch->tx_skb)
1149 dev_kfree_skb(dch->tx_skb);
1150 if (get_next_dframe(dch))
1151 hfcpci_fill_dfifo(dch->hw);
1152 }
1153}
1154
1155static irqreturn_t
1156hfcpci_int(int intno, void *dev_id)
1157{
1158 struct hfc_pci *hc = dev_id;
1159 u_char exval;
1160 struct bchannel *bch;
1161 u_char val, stat;
1162
1163 spin_lock(&hc->lock);
1164 if (!(hc->hw.int_m2 & 0x08)) {
1165 spin_unlock(&hc->lock);
1166 return IRQ_NONE; /* not initialised */
1167 }
1168 stat = Read_hfc(hc, HFCPCI_STATUS);
1169 if (HFCPCI_ANYINT & stat) {
1170 val = Read_hfc(hc, HFCPCI_INT_S1);
1171 if (hc->dch.debug & DEBUG_HW_DCHANNEL)
1172 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -08001173 "HFC-PCI: stat(%02x) s1(%02x)\n", stat, val);
Karsten Keil1700fe12008-07-26 18:55:28 +02001174 } else {
1175 /* shared */
1176 spin_unlock(&hc->lock);
1177 return IRQ_NONE;
1178 }
1179 hc->irqcnt++;
1180
1181 if (hc->dch.debug & DEBUG_HW_DCHANNEL)
1182 printk(KERN_DEBUG "HFC-PCI irq %x\n", val);
1183 val &= hc->hw.int_m1;
1184 if (val & 0x40) { /* state machine irq */
1185 exval = Read_hfc(hc, HFCPCI_STATES) & 0xf;
1186 if (hc->dch.debug & DEBUG_HW_DCHANNEL)
1187 printk(KERN_DEBUG "ph_state chg %d->%d\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001188 hc->dch.state, exval);
Karsten Keil1700fe12008-07-26 18:55:28 +02001189 hc->dch.state = exval;
1190 schedule_event(&hc->dch, FLG_PHCHANGE);
1191 val &= ~0x40;
1192 }
1193 if (val & 0x80) { /* timer irq */
1194 if (hc->hw.protocol == ISDN_P_NT_S0) {
1195 if ((--hc->hw.nt_timer) < 0)
1196 schedule_event(&hc->dch, FLG_PHCHANGE);
1197 }
1198 val &= ~0x80;
1199 Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt | HFCPCI_CLTIMER);
1200 }
Joe Perches475be4d2012-02-19 19:52:38 -08001201 if (val & 0x08) { /* B1 rx */
Karsten Keil1700fe12008-07-26 18:55:28 +02001202 bch = Sel_BCS(hc, hc->hw.bswapped ? 2 : 1);
1203 if (bch)
1204 main_rec_hfcpci(bch);
1205 else if (hc->dch.debug)
1206 printk(KERN_DEBUG "hfcpci spurious 0x08 IRQ\n");
1207 }
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001208 if (val & 0x10) { /* B2 rx */
Karsten Keil1700fe12008-07-26 18:55:28 +02001209 bch = Sel_BCS(hc, 2);
1210 if (bch)
1211 main_rec_hfcpci(bch);
1212 else if (hc->dch.debug)
1213 printk(KERN_DEBUG "hfcpci spurious 0x10 IRQ\n");
1214 }
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001215 if (val & 0x01) { /* B1 tx */
Karsten Keil1700fe12008-07-26 18:55:28 +02001216 bch = Sel_BCS(hc, hc->hw.bswapped ? 2 : 1);
1217 if (bch)
1218 tx_birq(bch);
1219 else if (hc->dch.debug)
1220 printk(KERN_DEBUG "hfcpci spurious 0x01 IRQ\n");
1221 }
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001222 if (val & 0x02) { /* B2 tx */
Karsten Keil1700fe12008-07-26 18:55:28 +02001223 bch = Sel_BCS(hc, 2);
1224 if (bch)
1225 tx_birq(bch);
1226 else if (hc->dch.debug)
1227 printk(KERN_DEBUG "hfcpci spurious 0x02 IRQ\n");
1228 }
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001229 if (val & 0x20) /* D rx */
Karsten Keil1700fe12008-07-26 18:55:28 +02001230 receive_dmsg(hc);
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001231 if (val & 0x04) { /* D tx */
Karsten Keil1700fe12008-07-26 18:55:28 +02001232 if (test_and_clear_bit(FLG_BUSY_TIMER, &hc->dch.Flags))
1233 del_timer(&hc->dch.timer);
1234 tx_dirq(&hc->dch);
1235 }
1236 spin_unlock(&hc->lock);
1237 return IRQ_HANDLED;
1238}
1239
1240/*
1241 * timer callback for D-chan busy resolution. Currently no function
1242 */
1243static void
1244hfcpci_dbusy_timer(struct hfc_pci *hc)
1245{
1246}
1247
1248/*
1249 * activate/deactivate hardware for selected channels and mode
1250 */
1251static int
1252mode_hfcpci(struct bchannel *bch, int bc, int protocol)
1253{
1254 struct hfc_pci *hc = bch->hw;
1255 int fifo2;
1256 u_char rx_slot = 0, tx_slot = 0, pcm_mode;
1257
1258 if (bch->debug & DEBUG_HW_BCHANNEL)
1259 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -08001260 "HFCPCI bchannel protocol %x-->%x ch %x-->%x\n",
1261 bch->state, protocol, bch->nr, bc);
Karsten Keil1700fe12008-07-26 18:55:28 +02001262
1263 fifo2 = bc;
Joe Perches475be4d2012-02-19 19:52:38 -08001264 pcm_mode = (bc >> 24) & 0xff;
Karsten Keil1700fe12008-07-26 18:55:28 +02001265 if (pcm_mode) { /* PCM SLOT USE */
1266 if (!test_bit(HFC_CFG_PCM, &hc->cfg))
1267 printk(KERN_WARNING
Joe Perches475be4d2012-02-19 19:52:38 -08001268 "%s: pcm channel id without HFC_CFG_PCM\n",
1269 __func__);
1270 rx_slot = (bc >> 8) & 0xff;
1271 tx_slot = (bc >> 16) & 0xff;
Karsten Keil1700fe12008-07-26 18:55:28 +02001272 bc = bc & 0xff;
Karsten Keileac74af2009-05-22 11:04:56 +00001273 } else if (test_bit(HFC_CFG_PCM, &hc->cfg) && (protocol > ISDN_P_NONE))
Karsten Keil1700fe12008-07-26 18:55:28 +02001274 printk(KERN_WARNING "%s: no pcm channel id but HFC_CFG_PCM\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001275 __func__);
Karsten Keil1700fe12008-07-26 18:55:28 +02001276 if (hc->chanlimit > 1) {
1277 hc->hw.bswapped = 0; /* B1 and B2 normal mode */
1278 hc->hw.sctrl_e &= ~0x80;
1279 } else {
1280 if (bc & 2) {
1281 if (protocol != ISDN_P_NONE) {
1282 hc->hw.bswapped = 1; /* B1 and B2 exchanged */
1283 hc->hw.sctrl_e |= 0x80;
1284 } else {
1285 hc->hw.bswapped = 0; /* B1 and B2 normal mode */
1286 hc->hw.sctrl_e &= ~0x80;
1287 }
1288 fifo2 = 1;
1289 } else {
1290 hc->hw.bswapped = 0; /* B1 and B2 normal mode */
1291 hc->hw.sctrl_e &= ~0x80;
1292 }
1293 }
1294 switch (protocol) {
1295 case (-1): /* used for init */
1296 bch->state = -1;
1297 bch->nr = bc;
1298 case (ISDN_P_NONE):
1299 if (bch->state == ISDN_P_NONE)
1300 return 0;
1301 if (bc & 2) {
1302 hc->hw.sctrl &= ~SCTRL_B2_ENA;
1303 hc->hw.sctrl_r &= ~SCTRL_B2_ENA;
1304 } else {
1305 hc->hw.sctrl &= ~SCTRL_B1_ENA;
1306 hc->hw.sctrl_r &= ~SCTRL_B1_ENA;
1307 }
1308 if (fifo2 & 2) {
1309 hc->hw.fifo_en &= ~HFCPCI_FIFOEN_B2;
1310 hc->hw.int_m1 &= ~(HFCPCI_INTS_B2TRANS +
Joe Perches475be4d2012-02-19 19:52:38 -08001311 HFCPCI_INTS_B2REC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001312 } else {
1313 hc->hw.fifo_en &= ~HFCPCI_FIFOEN_B1;
1314 hc->hw.int_m1 &= ~(HFCPCI_INTS_B1TRANS +
Joe Perches475be4d2012-02-19 19:52:38 -08001315 HFCPCI_INTS_B1REC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001316 }
1317#ifdef REVERSE_BITORDER
1318 if (bch->nr & 2)
1319 hc->hw.cirm &= 0x7f;
1320 else
1321 hc->hw.cirm &= 0xbf;
1322#endif
1323 bch->state = ISDN_P_NONE;
1324 bch->nr = bc;
1325 test_and_clear_bit(FLG_HDLC, &bch->Flags);
1326 test_and_clear_bit(FLG_TRANSPARENT, &bch->Flags);
1327 break;
1328 case (ISDN_P_B_RAW):
1329 bch->state = protocol;
1330 bch->nr = bc;
Karsten Keileac74af2009-05-22 11:04:56 +00001331 hfcpci_clear_fifo_rx(hc, (fifo2 & 2) ? 1 : 0);
1332 hfcpci_clear_fifo_tx(hc, (fifo2 & 2) ? 1 : 0);
Karsten Keil1700fe12008-07-26 18:55:28 +02001333 if (bc & 2) {
1334 hc->hw.sctrl |= SCTRL_B2_ENA;
1335 hc->hw.sctrl_r |= SCTRL_B2_ENA;
1336#ifdef REVERSE_BITORDER
1337 hc->hw.cirm |= 0x80;
1338#endif
1339 } else {
1340 hc->hw.sctrl |= SCTRL_B1_ENA;
1341 hc->hw.sctrl_r |= SCTRL_B1_ENA;
1342#ifdef REVERSE_BITORDER
1343 hc->hw.cirm |= 0x40;
1344#endif
1345 }
1346 if (fifo2 & 2) {
1347 hc->hw.fifo_en |= HFCPCI_FIFOEN_B2;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001348 if (!tics)
1349 hc->hw.int_m1 |= (HFCPCI_INTS_B2TRANS +
Joe Perches475be4d2012-02-19 19:52:38 -08001350 HFCPCI_INTS_B2REC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001351 hc->hw.ctmt |= 2;
1352 hc->hw.conn &= ~0x18;
1353 } else {
1354 hc->hw.fifo_en |= HFCPCI_FIFOEN_B1;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001355 if (!tics)
1356 hc->hw.int_m1 |= (HFCPCI_INTS_B1TRANS +
Joe Perches475be4d2012-02-19 19:52:38 -08001357 HFCPCI_INTS_B1REC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001358 hc->hw.ctmt |= 1;
1359 hc->hw.conn &= ~0x03;
1360 }
1361 test_and_set_bit(FLG_TRANSPARENT, &bch->Flags);
1362 break;
1363 case (ISDN_P_B_HDLC):
1364 bch->state = protocol;
1365 bch->nr = bc;
Karsten Keileac74af2009-05-22 11:04:56 +00001366 hfcpci_clear_fifo_rx(hc, (fifo2 & 2) ? 1 : 0);
1367 hfcpci_clear_fifo_tx(hc, (fifo2 & 2) ? 1 : 0);
Karsten Keil1700fe12008-07-26 18:55:28 +02001368 if (bc & 2) {
1369 hc->hw.sctrl |= SCTRL_B2_ENA;
1370 hc->hw.sctrl_r |= SCTRL_B2_ENA;
1371 } else {
1372 hc->hw.sctrl |= SCTRL_B1_ENA;
1373 hc->hw.sctrl_r |= SCTRL_B1_ENA;
1374 }
1375 if (fifo2 & 2) {
1376 hc->hw.last_bfifo_cnt[1] = 0;
1377 hc->hw.fifo_en |= HFCPCI_FIFOEN_B2;
1378 hc->hw.int_m1 |= (HFCPCI_INTS_B2TRANS +
Joe Perches475be4d2012-02-19 19:52:38 -08001379 HFCPCI_INTS_B2REC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001380 hc->hw.ctmt &= ~2;
1381 hc->hw.conn &= ~0x18;
1382 } else {
1383 hc->hw.last_bfifo_cnt[0] = 0;
1384 hc->hw.fifo_en |= HFCPCI_FIFOEN_B1;
1385 hc->hw.int_m1 |= (HFCPCI_INTS_B1TRANS +
Joe Perches475be4d2012-02-19 19:52:38 -08001386 HFCPCI_INTS_B1REC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001387 hc->hw.ctmt &= ~1;
1388 hc->hw.conn &= ~0x03;
1389 }
1390 test_and_set_bit(FLG_HDLC, &bch->Flags);
1391 break;
1392 default:
1393 printk(KERN_DEBUG "prot not known %x\n", protocol);
1394 return -ENOPROTOOPT;
1395 }
1396 if (test_bit(HFC_CFG_PCM, &hc->cfg)) {
1397 if ((protocol == ISDN_P_NONE) ||
Joe Perches475be4d2012-02-19 19:52:38 -08001398 (protocol == -1)) { /* init case */
Karsten Keil1700fe12008-07-26 18:55:28 +02001399 rx_slot = 0;
1400 tx_slot = 0;
1401 } else {
1402 if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg)) {
1403 rx_slot |= 0xC0;
1404 tx_slot |= 0xC0;
1405 } else {
1406 rx_slot |= 0x80;
1407 tx_slot |= 0x80;
1408 }
1409 }
1410 if (bc & 2) {
1411 hc->hw.conn &= 0xc7;
1412 hc->hw.conn |= 0x08;
1413 printk(KERN_DEBUG "%s: Write_hfc: B2_SSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001414 __func__, tx_slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001415 printk(KERN_DEBUG "%s: Write_hfc: B2_RSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001416 __func__, rx_slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001417 Write_hfc(hc, HFCPCI_B2_SSL, tx_slot);
1418 Write_hfc(hc, HFCPCI_B2_RSL, rx_slot);
1419 } else {
1420 hc->hw.conn &= 0xf8;
1421 hc->hw.conn |= 0x01;
1422 printk(KERN_DEBUG "%s: Write_hfc: B1_SSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001423 __func__, tx_slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001424 printk(KERN_DEBUG "%s: Write_hfc: B1_RSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001425 __func__, rx_slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001426 Write_hfc(hc, HFCPCI_B1_SSL, tx_slot);
1427 Write_hfc(hc, HFCPCI_B1_RSL, rx_slot);
1428 }
1429 }
1430 Write_hfc(hc, HFCPCI_SCTRL_E, hc->hw.sctrl_e);
1431 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1432 Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
1433 Write_hfc(hc, HFCPCI_SCTRL, hc->hw.sctrl);
1434 Write_hfc(hc, HFCPCI_SCTRL_R, hc->hw.sctrl_r);
1435 Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt);
1436 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1437#ifdef REVERSE_BITORDER
1438 Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
1439#endif
1440 return 0;
1441}
1442
1443static int
1444set_hfcpci_rxtest(struct bchannel *bch, int protocol, int chan)
1445{
1446 struct hfc_pci *hc = bch->hw;
1447
1448 if (bch->debug & DEBUG_HW_BCHANNEL)
1449 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -08001450 "HFCPCI bchannel test rx protocol %x-->%x ch %x-->%x\n",
1451 bch->state, protocol, bch->nr, chan);
Karsten Keil1700fe12008-07-26 18:55:28 +02001452 if (bch->nr != chan) {
1453 printk(KERN_DEBUG
Joe Perches475be4d2012-02-19 19:52:38 -08001454 "HFCPCI rxtest wrong channel parameter %x/%x\n",
1455 bch->nr, chan);
Karsten Keil1700fe12008-07-26 18:55:28 +02001456 return -EINVAL;
1457 }
1458 switch (protocol) {
1459 case (ISDN_P_B_RAW):
1460 bch->state = protocol;
Karsten Keileac74af2009-05-22 11:04:56 +00001461 hfcpci_clear_fifo_rx(hc, (chan & 2) ? 1 : 0);
Karsten Keil1700fe12008-07-26 18:55:28 +02001462 if (chan & 2) {
1463 hc->hw.sctrl_r |= SCTRL_B2_ENA;
1464 hc->hw.fifo_en |= HFCPCI_FIFOEN_B2RX;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001465 if (!tics)
1466 hc->hw.int_m1 |= HFCPCI_INTS_B2REC;
Karsten Keil1700fe12008-07-26 18:55:28 +02001467 hc->hw.ctmt |= 2;
1468 hc->hw.conn &= ~0x18;
1469#ifdef REVERSE_BITORDER
1470 hc->hw.cirm |= 0x80;
1471#endif
1472 } else {
1473 hc->hw.sctrl_r |= SCTRL_B1_ENA;
1474 hc->hw.fifo_en |= HFCPCI_FIFOEN_B1RX;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02001475 if (!tics)
1476 hc->hw.int_m1 |= HFCPCI_INTS_B1REC;
Karsten Keil1700fe12008-07-26 18:55:28 +02001477 hc->hw.ctmt |= 1;
1478 hc->hw.conn &= ~0x03;
1479#ifdef REVERSE_BITORDER
1480 hc->hw.cirm |= 0x40;
1481#endif
1482 }
1483 break;
1484 case (ISDN_P_B_HDLC):
1485 bch->state = protocol;
Karsten Keileac74af2009-05-22 11:04:56 +00001486 hfcpci_clear_fifo_rx(hc, (chan & 2) ? 1 : 0);
Karsten Keil1700fe12008-07-26 18:55:28 +02001487 if (chan & 2) {
1488 hc->hw.sctrl_r |= SCTRL_B2_ENA;
1489 hc->hw.last_bfifo_cnt[1] = 0;
1490 hc->hw.fifo_en |= HFCPCI_FIFOEN_B2RX;
1491 hc->hw.int_m1 |= HFCPCI_INTS_B2REC;
1492 hc->hw.ctmt &= ~2;
1493 hc->hw.conn &= ~0x18;
1494 } else {
1495 hc->hw.sctrl_r |= SCTRL_B1_ENA;
1496 hc->hw.last_bfifo_cnt[0] = 0;
1497 hc->hw.fifo_en |= HFCPCI_FIFOEN_B1RX;
1498 hc->hw.int_m1 |= HFCPCI_INTS_B1REC;
1499 hc->hw.ctmt &= ~1;
1500 hc->hw.conn &= ~0x03;
1501 }
1502 break;
1503 default:
1504 printk(KERN_DEBUG "prot not known %x\n", protocol);
1505 return -ENOPROTOOPT;
1506 }
1507 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1508 Write_hfc(hc, HFCPCI_FIFO_EN, hc->hw.fifo_en);
1509 Write_hfc(hc, HFCPCI_SCTRL_R, hc->hw.sctrl_r);
1510 Write_hfc(hc, HFCPCI_CTMT, hc->hw.ctmt);
1511 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1512#ifdef REVERSE_BITORDER
1513 Write_hfc(hc, HFCPCI_CIRM, hc->hw.cirm);
1514#endif
1515 return 0;
1516}
1517
1518static void
1519deactivate_bchannel(struct bchannel *bch)
1520{
1521 struct hfc_pci *hc = bch->hw;
1522 u_long flags;
1523
1524 spin_lock_irqsave(&hc->lock, flags);
Karsten Keilfb286f02009-07-09 10:02:29 +02001525 mISDN_clear_bchannel(bch);
Karsten Keil1700fe12008-07-26 18:55:28 +02001526 mode_hfcpci(bch, bch->nr, ISDN_P_NONE);
Karsten Keil1700fe12008-07-26 18:55:28 +02001527 spin_unlock_irqrestore(&hc->lock, flags);
1528}
1529
1530/*
1531 * Layer 1 B-channel hardware access
1532 */
1533static int
1534channel_bctrl(struct bchannel *bch, struct mISDN_ctrl_req *cq)
1535{
Andreas Eversberg8dd2f362008-08-02 22:51:52 +02001536 int ret = 0;
Karsten Keil1700fe12008-07-26 18:55:28 +02001537
1538 switch (cq->op) {
1539 case MISDN_CTRL_GETOP:
Andreas Eversberg8dd2f362008-08-02 22:51:52 +02001540 cq->op = MISDN_CTRL_FILL_EMPTY;
1541 break;
1542 case MISDN_CTRL_FILL_EMPTY: /* fill fifo, if empty */
1543 test_and_set_bit(FLG_FILLEMPTY, &bch->Flags);
1544 if (debug & DEBUG_HW_OPEN)
1545 printk(KERN_DEBUG "%s: FILL_EMPTY request (nr=%d "
Joe Perches475be4d2012-02-19 19:52:38 -08001546 "off=%d)\n", __func__, bch->nr, !!cq->p1);
Karsten Keil1700fe12008-07-26 18:55:28 +02001547 break;
1548 default:
1549 printk(KERN_WARNING "%s: unknown Op %x\n", __func__, cq->op);
1550 ret = -EINVAL;
1551 break;
1552 }
1553 return ret;
1554}
1555static int
1556hfc_bctrl(struct mISDNchannel *ch, u_int cmd, void *arg)
1557{
1558 struct bchannel *bch = container_of(ch, struct bchannel, ch);
1559 struct hfc_pci *hc = bch->hw;
1560 int ret = -EINVAL;
1561 u_long flags;
1562
1563 if (bch->debug & DEBUG_HW)
1564 printk(KERN_DEBUG "%s: cmd:%x %p\n", __func__, cmd, arg);
1565 switch (cmd) {
1566 case HW_TESTRX_RAW:
1567 spin_lock_irqsave(&hc->lock, flags);
1568 ret = set_hfcpci_rxtest(bch, ISDN_P_B_RAW, (int)(long)arg);
1569 spin_unlock_irqrestore(&hc->lock, flags);
1570 break;
1571 case HW_TESTRX_HDLC:
1572 spin_lock_irqsave(&hc->lock, flags);
1573 ret = set_hfcpci_rxtest(bch, ISDN_P_B_HDLC, (int)(long)arg);
1574 spin_unlock_irqrestore(&hc->lock, flags);
1575 break;
1576 case HW_TESTRX_OFF:
1577 spin_lock_irqsave(&hc->lock, flags);
1578 mode_hfcpci(bch, bch->nr, ISDN_P_NONE);
1579 spin_unlock_irqrestore(&hc->lock, flags);
1580 ret = 0;
1581 break;
1582 case CLOSE_CHANNEL:
1583 test_and_clear_bit(FLG_OPEN, &bch->Flags);
Karsten Keil13681122012-05-15 23:51:01 +00001584 deactivate_bchannel(bch);
Karsten Keil1700fe12008-07-26 18:55:28 +02001585 ch->protocol = ISDN_P_NONE;
1586 ch->peer = NULL;
1587 module_put(THIS_MODULE);
1588 ret = 0;
1589 break;
1590 case CONTROL_CHANNEL:
1591 ret = channel_bctrl(bch, arg);
1592 break;
1593 default:
1594 printk(KERN_WARNING "%s: unknown prim(%x)\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001595 __func__, cmd);
Karsten Keil1700fe12008-07-26 18:55:28 +02001596 }
1597 return ret;
1598}
1599
1600/*
1601 * Layer2 -> Layer 1 Dchannel data
1602 */
1603static int
1604hfcpci_l2l1D(struct mISDNchannel *ch, struct sk_buff *skb)
1605{
1606 struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
1607 struct dchannel *dch = container_of(dev, struct dchannel, dev);
1608 struct hfc_pci *hc = dch->hw;
1609 int ret = -EINVAL;
1610 struct mISDNhead *hh = mISDN_HEAD_P(skb);
1611 unsigned int id;
1612 u_long flags;
1613
1614 switch (hh->prim) {
1615 case PH_DATA_REQ:
1616 spin_lock_irqsave(&hc->lock, flags);
1617 ret = dchannel_senddata(dch, skb);
1618 if (ret > 0) { /* direct TX */
1619 id = hh->id; /* skb can be freed */
1620 hfcpci_fill_dfifo(dch->hw);
1621 ret = 0;
1622 spin_unlock_irqrestore(&hc->lock, flags);
1623 queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
1624 } else
1625 spin_unlock_irqrestore(&hc->lock, flags);
1626 return ret;
1627 case PH_ACTIVATE_REQ:
1628 spin_lock_irqsave(&hc->lock, flags);
1629 if (hc->hw.protocol == ISDN_P_NT_S0) {
1630 ret = 0;
1631 if (test_bit(HFC_CFG_MASTER, &hc->cfg))
1632 hc->hw.mst_m |= HFCPCI_MASTER;
1633 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1634 if (test_bit(FLG_ACTIVE, &dch->Flags)) {
1635 spin_unlock_irqrestore(&hc->lock, flags);
1636 _queue_data(&dch->dev.D, PH_ACTIVATE_IND,
Joe Perches475be4d2012-02-19 19:52:38 -08001637 MISDN_ID_ANY, 0, NULL, GFP_ATOMIC);
Karsten Keil1700fe12008-07-26 18:55:28 +02001638 break;
1639 }
1640 test_and_set_bit(FLG_L2_ACTIVATED, &dch->Flags);
1641 Write_hfc(hc, HFCPCI_STATES, HFCPCI_ACTIVATE |
Joe Perches475be4d2012-02-19 19:52:38 -08001642 HFCPCI_DO_ACTION | 1);
Karsten Keil1700fe12008-07-26 18:55:28 +02001643 } else
1644 ret = l1_event(dch->l1, hh->prim);
1645 spin_unlock_irqrestore(&hc->lock, flags);
1646 break;
1647 case PH_DEACTIVATE_REQ:
1648 test_and_clear_bit(FLG_L2_ACTIVATED, &dch->Flags);
1649 spin_lock_irqsave(&hc->lock, flags);
1650 if (hc->hw.protocol == ISDN_P_NT_S0) {
1651 /* prepare deactivation */
1652 Write_hfc(hc, HFCPCI_STATES, 0x40);
1653 skb_queue_purge(&dch->squeue);
1654 if (dch->tx_skb) {
1655 dev_kfree_skb(dch->tx_skb);
1656 dch->tx_skb = NULL;
1657 }
1658 dch->tx_idx = 0;
1659 if (dch->rx_skb) {
1660 dev_kfree_skb(dch->rx_skb);
1661 dch->rx_skb = NULL;
1662 }
1663 test_and_clear_bit(FLG_TX_BUSY, &dch->Flags);
1664 if (test_and_clear_bit(FLG_BUSY_TIMER, &dch->Flags))
1665 del_timer(&dch->timer);
1666#ifdef FIXME
1667 if (test_and_clear_bit(FLG_L1_BUSY, &dch->Flags))
1668 dchannel_sched_event(&hc->dch, D_CLEARBUSY);
1669#endif
1670 hc->hw.mst_m &= ~HFCPCI_MASTER;
1671 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1672 ret = 0;
1673 } else {
1674 ret = l1_event(dch->l1, hh->prim);
1675 }
1676 spin_unlock_irqrestore(&hc->lock, flags);
1677 break;
1678 }
1679 if (!ret)
1680 dev_kfree_skb(skb);
1681 return ret;
1682}
1683
1684/*
1685 * Layer2 -> Layer 1 Bchannel data
1686 */
1687static int
1688hfcpci_l2l1B(struct mISDNchannel *ch, struct sk_buff *skb)
1689{
1690 struct bchannel *bch = container_of(ch, struct bchannel, ch);
1691 struct hfc_pci *hc = bch->hw;
1692 int ret = -EINVAL;
1693 struct mISDNhead *hh = mISDN_HEAD_P(skb);
1694 unsigned int id;
1695 u_long flags;
1696
1697 switch (hh->prim) {
1698 case PH_DATA_REQ:
1699 spin_lock_irqsave(&hc->lock, flags);
1700 ret = bchannel_senddata(bch, skb);
1701 if (ret > 0) { /* direct TX */
1702 id = hh->id; /* skb can be freed */
1703 hfcpci_fill_fifo(bch);
1704 ret = 0;
1705 spin_unlock_irqrestore(&hc->lock, flags);
1706 if (!test_bit(FLG_TRANSPARENT, &bch->Flags))
1707 queue_ch_frame(ch, PH_DATA_CNF, id, NULL);
1708 } else
1709 spin_unlock_irqrestore(&hc->lock, flags);
1710 return ret;
1711 case PH_ACTIVATE_REQ:
1712 spin_lock_irqsave(&hc->lock, flags);
1713 if (!test_and_set_bit(FLG_ACTIVE, &bch->Flags))
1714 ret = mode_hfcpci(bch, bch->nr, ch->protocol);
1715 else
1716 ret = 0;
1717 spin_unlock_irqrestore(&hc->lock, flags);
1718 if (!ret)
1719 _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY, 0,
Joe Perches475be4d2012-02-19 19:52:38 -08001720 NULL, GFP_KERNEL);
Karsten Keil1700fe12008-07-26 18:55:28 +02001721 break;
1722 case PH_DEACTIVATE_REQ:
1723 deactivate_bchannel(bch);
1724 _queue_data(ch, PH_DEACTIVATE_IND, MISDN_ID_ANY, 0,
Joe Perches475be4d2012-02-19 19:52:38 -08001725 NULL, GFP_KERNEL);
Karsten Keil1700fe12008-07-26 18:55:28 +02001726 ret = 0;
1727 break;
1728 }
1729 if (!ret)
1730 dev_kfree_skb(skb);
1731 return ret;
1732}
1733
1734/*
1735 * called for card init message
1736 */
1737
Harvey Harrison1532dcb2008-09-22 19:16:51 -07001738static void
Karsten Keil1700fe12008-07-26 18:55:28 +02001739inithfcpci(struct hfc_pci *hc)
1740{
1741 printk(KERN_DEBUG "inithfcpci: entered\n");
1742 hc->dch.timer.function = (void *) hfcpci_dbusy_timer;
1743 hc->dch.timer.data = (long) &hc->dch;
1744 init_timer(&hc->dch.timer);
1745 hc->chanlimit = 2;
1746 mode_hfcpci(&hc->bch[0], 1, -1);
1747 mode_hfcpci(&hc->bch[1], 2, -1);
1748}
1749
1750
1751static int
1752init_card(struct hfc_pci *hc)
1753{
1754 int cnt = 3;
1755 u_long flags;
1756
1757 printk(KERN_DEBUG "init_card: entered\n");
1758
1759
1760 spin_lock_irqsave(&hc->lock, flags);
1761 disable_hwirq(hc);
1762 spin_unlock_irqrestore(&hc->lock, flags);
1763 if (request_irq(hc->irq, hfcpci_int, IRQF_SHARED, "HFC PCI", hc)) {
1764 printk(KERN_WARNING
Joe Perches475be4d2012-02-19 19:52:38 -08001765 "mISDN: couldn't get interrupt %d\n", hc->irq);
Karsten Keil1700fe12008-07-26 18:55:28 +02001766 return -EIO;
1767 }
1768 spin_lock_irqsave(&hc->lock, flags);
1769 reset_hfcpci(hc);
1770 while (cnt) {
1771 inithfcpci(hc);
1772 /*
1773 * Finally enable IRQ output
Uwe Kleine-König698f9312010-07-02 20:41:51 +02001774 * this is only allowed, if an IRQ routine is already
Karsten Keil1700fe12008-07-26 18:55:28 +02001775 * established for this HFC, so don't do that earlier
1776 */
1777 enable_hwirq(hc);
1778 spin_unlock_irqrestore(&hc->lock, flags);
1779 /* Timeout 80ms */
1780 current->state = TASK_UNINTERRUPTIBLE;
Joe Perches475be4d2012-02-19 19:52:38 -08001781 schedule_timeout((80 * HZ) / 1000);
Karsten Keil1700fe12008-07-26 18:55:28 +02001782 printk(KERN_INFO "HFC PCI: IRQ %d count %d\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001783 hc->irq, hc->irqcnt);
Karsten Keil1700fe12008-07-26 18:55:28 +02001784 /* now switch timer interrupt off */
1785 spin_lock_irqsave(&hc->lock, flags);
1786 hc->hw.int_m1 &= ~HFCPCI_INTS_TIMER;
1787 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
1788 /* reinit mode reg */
1789 Write_hfc(hc, HFCPCI_MST_MODE, hc->hw.mst_m);
1790 if (!hc->irqcnt) {
1791 printk(KERN_WARNING
Joe Perches475be4d2012-02-19 19:52:38 -08001792 "HFC PCI: IRQ(%d) getting no interrupts "
1793 "during init %d\n", hc->irq, 4 - cnt);
Andreas Mohrcdae28e2009-06-02 18:15:12 +02001794 if (cnt == 1)
1795 break;
1796 else {
Karsten Keil1700fe12008-07-26 18:55:28 +02001797 reset_hfcpci(hc);
1798 cnt--;
1799 }
1800 } else {
1801 spin_unlock_irqrestore(&hc->lock, flags);
1802 hc->initdone = 1;
1803 return 0;
1804 }
1805 }
1806 disable_hwirq(hc);
1807 spin_unlock_irqrestore(&hc->lock, flags);
1808 free_irq(hc->irq, hc);
1809 return -EIO;
1810}
1811
1812static int
1813channel_ctrl(struct hfc_pci *hc, struct mISDN_ctrl_req *cq)
1814{
1815 int ret = 0;
1816 u_char slot;
1817
1818 switch (cq->op) {
1819 case MISDN_CTRL_GETOP:
1820 cq->op = MISDN_CTRL_LOOP | MISDN_CTRL_CONNECT |
Karsten Keilc626c122012-05-04 04:15:33 +00001821 MISDN_CTRL_DISCONNECT | MISDN_CTRL_L1_TIMER3;
Karsten Keil1700fe12008-07-26 18:55:28 +02001822 break;
1823 case MISDN_CTRL_LOOP:
1824 /* channel 0 disabled loop */
1825 if (cq->channel < 0 || cq->channel > 2) {
1826 ret = -EINVAL;
1827 break;
1828 }
1829 if (cq->channel & 1) {
1830 if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1831 slot = 0xC0;
1832 else
1833 slot = 0x80;
1834 printk(KERN_DEBUG "%s: Write_hfc: B1_SSL/RSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001835 __func__, slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001836 Write_hfc(hc, HFCPCI_B1_SSL, slot);
1837 Write_hfc(hc, HFCPCI_B1_RSL, slot);
1838 hc->hw.conn = (hc->hw.conn & ~7) | 6;
1839 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1840 }
1841 if (cq->channel & 2) {
1842 if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1843 slot = 0xC1;
1844 else
1845 slot = 0x81;
1846 printk(KERN_DEBUG "%s: Write_hfc: B2_SSL/RSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001847 __func__, slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001848 Write_hfc(hc, HFCPCI_B2_SSL, slot);
1849 Write_hfc(hc, HFCPCI_B2_RSL, slot);
1850 hc->hw.conn = (hc->hw.conn & ~0x38) | 0x30;
1851 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1852 }
1853 if (cq->channel & 3)
1854 hc->hw.trm |= 0x80; /* enable IOM-loop */
1855 else {
1856 hc->hw.conn = (hc->hw.conn & ~0x3f) | 0x09;
1857 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1858 hc->hw.trm &= 0x7f; /* disable IOM-loop */
1859 }
1860 Write_hfc(hc, HFCPCI_TRM, hc->hw.trm);
1861 break;
1862 case MISDN_CTRL_CONNECT:
1863 if (cq->channel == cq->p1) {
1864 ret = -EINVAL;
1865 break;
1866 }
1867 if (cq->channel < 1 || cq->channel > 2 ||
1868 cq->p1 < 1 || cq->p1 > 2) {
1869 ret = -EINVAL;
1870 break;
1871 }
1872 if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1873 slot = 0xC0;
1874 else
1875 slot = 0x80;
1876 printk(KERN_DEBUG "%s: Write_hfc: B1_SSL/RSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001877 __func__, slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001878 Write_hfc(hc, HFCPCI_B1_SSL, slot);
1879 Write_hfc(hc, HFCPCI_B2_RSL, slot);
1880 if (test_bit(HFC_CFG_SW_DD_DU, &hc->cfg))
1881 slot = 0xC1;
1882 else
1883 slot = 0x81;
1884 printk(KERN_DEBUG "%s: Write_hfc: B2_SSL/RSL 0x%x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001885 __func__, slot);
Karsten Keil1700fe12008-07-26 18:55:28 +02001886 Write_hfc(hc, HFCPCI_B2_SSL, slot);
1887 Write_hfc(hc, HFCPCI_B1_RSL, slot);
1888 hc->hw.conn = (hc->hw.conn & ~0x3f) | 0x36;
1889 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1890 hc->hw.trm |= 0x80;
1891 Write_hfc(hc, HFCPCI_TRM, hc->hw.trm);
1892 break;
1893 case MISDN_CTRL_DISCONNECT:
1894 hc->hw.conn = (hc->hw.conn & ~0x3f) | 0x09;
1895 Write_hfc(hc, HFCPCI_CONNECT, hc->hw.conn);
1896 hc->hw.trm &= 0x7f; /* disable IOM-loop */
1897 break;
Karsten Keilc626c122012-05-04 04:15:33 +00001898 case MISDN_CTRL_L1_TIMER3:
1899 ret = l1_event(hc->dch.l1, HW_TIMER3_VALUE | (cq->p1 & 0xff));
1900 break;
Karsten Keil1700fe12008-07-26 18:55:28 +02001901 default:
1902 printk(KERN_WARNING "%s: unknown Op %x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001903 __func__, cq->op);
Karsten Keil1700fe12008-07-26 18:55:28 +02001904 ret = -EINVAL;
1905 break;
1906 }
1907 return ret;
1908}
1909
1910static int
1911open_dchannel(struct hfc_pci *hc, struct mISDNchannel *ch,
Joe Perches475be4d2012-02-19 19:52:38 -08001912 struct channel_req *rq)
Karsten Keil1700fe12008-07-26 18:55:28 +02001913{
1914 int err = 0;
1915
1916 if (debug & DEBUG_HW_OPEN)
1917 printk(KERN_DEBUG "%s: dev(%d) open from %p\n", __func__,
Joe Perches475be4d2012-02-19 19:52:38 -08001918 hc->dch.dev.id, __builtin_return_address(0));
Karsten Keil1700fe12008-07-26 18:55:28 +02001919 if (rq->protocol == ISDN_P_NONE)
1920 return -EINVAL;
Martin Bachem55a6af92008-09-04 12:42:39 +02001921 if (rq->adr.channel == 1) {
1922 /* TODO: E-Channel */
1923 return -EINVAL;
1924 }
Karsten Keil1700fe12008-07-26 18:55:28 +02001925 if (!hc->initdone) {
1926 if (rq->protocol == ISDN_P_TE_S0) {
1927 err = create_l1(&hc->dch, hfc_l1callback);
1928 if (err)
1929 return err;
1930 }
1931 hc->hw.protocol = rq->protocol;
1932 ch->protocol = rq->protocol;
1933 err = init_card(hc);
1934 if (err)
1935 return err;
1936 } else {
1937 if (rq->protocol != ch->protocol) {
1938 if (hc->hw.protocol == ISDN_P_TE_S0)
1939 l1_event(hc->dch.l1, CLOSE_CHANNEL);
Andreas Eversbergc3b3cde2008-11-09 10:23:19 +01001940 if (rq->protocol == ISDN_P_TE_S0) {
1941 err = create_l1(&hc->dch, hfc_l1callback);
1942 if (err)
1943 return err;
1944 }
Karsten Keil1700fe12008-07-26 18:55:28 +02001945 hc->hw.protocol = rq->protocol;
1946 ch->protocol = rq->protocol;
1947 hfcpci_setmode(hc);
1948 }
1949 }
1950
1951 if (((ch->protocol == ISDN_P_NT_S0) && (hc->dch.state == 3)) ||
1952 ((ch->protocol == ISDN_P_TE_S0) && (hc->dch.state == 7))) {
1953 _queue_data(ch, PH_ACTIVATE_IND, MISDN_ID_ANY,
Joe Perches475be4d2012-02-19 19:52:38 -08001954 0, NULL, GFP_KERNEL);
Karsten Keil1700fe12008-07-26 18:55:28 +02001955 }
1956 rq->ch = ch;
1957 if (!try_module_get(THIS_MODULE))
1958 printk(KERN_WARNING "%s:cannot get module\n", __func__);
1959 return 0;
1960}
1961
1962static int
1963open_bchannel(struct hfc_pci *hc, struct channel_req *rq)
1964{
1965 struct bchannel *bch;
1966
Dan Carpenter819a1002012-03-26 21:20:48 +00001967 if (rq->adr.channel == 0 || rq->adr.channel > 2)
Karsten Keil1700fe12008-07-26 18:55:28 +02001968 return -EINVAL;
1969 if (rq->protocol == ISDN_P_NONE)
1970 return -EINVAL;
1971 bch = &hc->bch[rq->adr.channel - 1];
1972 if (test_and_set_bit(FLG_OPEN, &bch->Flags))
1973 return -EBUSY; /* b-channel can be only open once */
Andreas Eversberg8dd2f362008-08-02 22:51:52 +02001974 test_and_clear_bit(FLG_FILLEMPTY, &bch->Flags);
Karsten Keil1700fe12008-07-26 18:55:28 +02001975 bch->ch.protocol = rq->protocol;
1976 rq->ch = &bch->ch; /* TODO: E-channel */
1977 if (!try_module_get(THIS_MODULE))
1978 printk(KERN_WARNING "%s:cannot get module\n", __func__);
1979 return 0;
1980}
1981
1982/*
1983 * device control function
1984 */
1985static int
1986hfc_dctrl(struct mISDNchannel *ch, u_int cmd, void *arg)
1987{
1988 struct mISDNdevice *dev = container_of(ch, struct mISDNdevice, D);
1989 struct dchannel *dch = container_of(dev, struct dchannel, dev);
1990 struct hfc_pci *hc = dch->hw;
1991 struct channel_req *rq;
1992 int err = 0;
1993
1994 if (dch->debug & DEBUG_HW)
1995 printk(KERN_DEBUG "%s: cmd:%x %p\n",
Joe Perches475be4d2012-02-19 19:52:38 -08001996 __func__, cmd, arg);
Karsten Keil1700fe12008-07-26 18:55:28 +02001997 switch (cmd) {
1998 case OPEN_CHANNEL:
1999 rq = arg;
Martin Bachema9b61832008-09-03 18:08:30 +02002000 if ((rq->protocol == ISDN_P_TE_S0) ||
2001 (rq->protocol == ISDN_P_NT_S0))
Karsten Keil1700fe12008-07-26 18:55:28 +02002002 err = open_dchannel(hc, ch, rq);
2003 else
2004 err = open_bchannel(hc, rq);
2005 break;
2006 case CLOSE_CHANNEL:
2007 if (debug & DEBUG_HW_OPEN)
2008 printk(KERN_DEBUG "%s: dev(%d) close from %p\n",
Joe Perches475be4d2012-02-19 19:52:38 -08002009 __func__, hc->dch.dev.id,
2010 __builtin_return_address(0));
Karsten Keil1700fe12008-07-26 18:55:28 +02002011 module_put(THIS_MODULE);
2012 break;
2013 case CONTROL_CHANNEL:
2014 err = channel_ctrl(hc, arg);
2015 break;
2016 default:
2017 if (dch->debug & DEBUG_HW)
2018 printk(KERN_DEBUG "%s: unknown command %x\n",
Joe Perches475be4d2012-02-19 19:52:38 -08002019 __func__, cmd);
Karsten Keil1700fe12008-07-26 18:55:28 +02002020 return -EINVAL;
2021 }
2022 return err;
2023}
2024
2025static int
2026setup_hw(struct hfc_pci *hc)
2027{
2028 void *buffer;
2029
2030 printk(KERN_INFO "mISDN: HFC-PCI driver %s\n", hfcpci_revision);
2031 hc->hw.cirm = 0;
2032 hc->dch.state = 0;
2033 pci_set_master(hc->pdev);
2034 if (!hc->irq) {
2035 printk(KERN_WARNING "HFC-PCI: No IRQ for PCI card found\n");
2036 return 1;
2037 }
Karsten Keileac74af2009-05-22 11:04:56 +00002038 hc->hw.pci_io =
2039 (char __iomem *)(unsigned long)hc->pdev->resource[1].start;
Karsten Keil1700fe12008-07-26 18:55:28 +02002040
2041 if (!hc->hw.pci_io) {
2042 printk(KERN_WARNING "HFC-PCI: No IO-Mem for PCI card found\n");
2043 return 1;
2044 }
2045 /* Allocate memory for FIFOS */
2046 /* the memory needs to be on a 32k boundary within the first 4G */
2047 pci_set_dma_mask(hc->pdev, 0xFFFF8000);
2048 buffer = pci_alloc_consistent(hc->pdev, 0x8000, &hc->hw.dmahandle);
2049 /* We silently assume the address is okay if nonzero */
2050 if (!buffer) {
2051 printk(KERN_WARNING
Joe Perches475be4d2012-02-19 19:52:38 -08002052 "HFC-PCI: Error allocating memory for FIFO!\n");
Karsten Keil1700fe12008-07-26 18:55:28 +02002053 return 1;
2054 }
2055 hc->hw.fifos = buffer;
2056 pci_write_config_dword(hc->pdev, 0x80, hc->hw.dmahandle);
2057 hc->hw.pci_io = ioremap((ulong) hc->hw.pci_io, 256);
2058 printk(KERN_INFO
Joe Perches475be4d2012-02-19 19:52:38 -08002059 "HFC-PCI: defined at mem %#lx fifo %#lx(%#lx) IRQ %d HZ %d\n",
2060 (u_long) hc->hw.pci_io, (u_long) hc->hw.fifos,
2061 (u_long) hc->hw.dmahandle, hc->irq, HZ);
Karsten Keil1700fe12008-07-26 18:55:28 +02002062 /* enable memory mapped ports, disable busmaster */
2063 pci_write_config_word(hc->pdev, PCI_COMMAND, PCI_ENA_MEMIO);
2064 hc->hw.int_m2 = 0;
2065 disable_hwirq(hc);
2066 hc->hw.int_m1 = 0;
2067 Write_hfc(hc, HFCPCI_INT_M1, hc->hw.int_m1);
2068 /* At this point the needed PCI config is done */
2069 /* fifos are still not enabled */
2070 hc->hw.timer.function = (void *) hfcpci_Timer;
2071 hc->hw.timer.data = (long) hc;
2072 init_timer(&hc->hw.timer);
2073 /* default PCM master */
2074 test_and_set_bit(HFC_CFG_MASTER, &hc->cfg);
2075 return 0;
2076}
2077
2078static void
2079release_card(struct hfc_pci *hc) {
2080 u_long flags;
2081
2082 spin_lock_irqsave(&hc->lock, flags);
2083 hc->hw.int_m2 = 0; /* interrupt output off ! */
2084 disable_hwirq(hc);
2085 mode_hfcpci(&hc->bch[0], 1, ISDN_P_NONE);
2086 mode_hfcpci(&hc->bch[1], 2, ISDN_P_NONE);
2087 if (hc->dch.timer.function != NULL) {
2088 del_timer(&hc->dch.timer);
2089 hc->dch.timer.function = NULL;
2090 }
2091 spin_unlock_irqrestore(&hc->lock, flags);
2092 if (hc->hw.protocol == ISDN_P_TE_S0)
2093 l1_event(hc->dch.l1, CLOSE_CHANNEL);
2094 if (hc->initdone)
2095 free_irq(hc->irq, hc);
2096 release_io_hfcpci(hc); /* must release after free_irq! */
2097 mISDN_unregister_device(&hc->dch.dev);
2098 mISDN_freebchannel(&hc->bch[1]);
2099 mISDN_freebchannel(&hc->bch[0]);
2100 mISDN_freedchannel(&hc->dch);
Karsten Keil1700fe12008-07-26 18:55:28 +02002101 pci_set_drvdata(hc->pdev, NULL);
2102 kfree(hc);
2103}
2104
2105static int
2106setup_card(struct hfc_pci *card)
2107{
2108 int err = -EINVAL;
2109 u_int i;
Karsten Keil1700fe12008-07-26 18:55:28 +02002110 char name[MISDN_MAX_IDLEN];
2111
Karsten Keil1700fe12008-07-26 18:55:28 +02002112 card->dch.debug = debug;
2113 spin_lock_init(&card->lock);
2114 mISDN_initdchannel(&card->dch, MAX_DFRAME_LEN_L1, ph_state);
2115 card->dch.hw = card;
2116 card->dch.dev.Dprotocols = (1 << ISDN_P_TE_S0) | (1 << ISDN_P_NT_S0);
2117 card->dch.dev.Bprotocols = (1 << (ISDN_P_B_RAW & ISDN_P_B_MASK)) |
Joe Perches475be4d2012-02-19 19:52:38 -08002118 (1 << (ISDN_P_B_HDLC & ISDN_P_B_MASK));
Karsten Keil1700fe12008-07-26 18:55:28 +02002119 card->dch.dev.D.send = hfcpci_l2l1D;
2120 card->dch.dev.D.ctrl = hfc_dctrl;
2121 card->dch.dev.nrbchan = 2;
2122 for (i = 0; i < 2; i++) {
2123 card->bch[i].nr = i + 1;
Karsten Keilff4cc1d2008-07-30 18:26:58 +02002124 set_channelmap(i + 1, card->dch.dev.channelmap);
Karsten Keil1700fe12008-07-26 18:55:28 +02002125 card->bch[i].debug = debug;
2126 mISDN_initbchannel(&card->bch[i], MAX_DATA_MEM);
2127 card->bch[i].hw = card;
2128 card->bch[i].ch.send = hfcpci_l2l1B;
2129 card->bch[i].ch.ctrl = hfc_bctrl;
2130 card->bch[i].ch.nr = i + 1;
2131 list_add(&card->bch[i].ch.list, &card->dch.dev.bchannels);
2132 }
2133 err = setup_hw(card);
2134 if (err)
2135 goto error;
2136 snprintf(name, MISDN_MAX_IDLEN - 1, "hfc-pci.%d", HFC_cnt + 1);
Matthias Urlichsb36b6542008-08-16 00:09:24 +02002137 err = mISDN_register_device(&card->dch.dev, &card->pdev->dev, name);
Karsten Keil1700fe12008-07-26 18:55:28 +02002138 if (err)
2139 goto error;
2140 HFC_cnt++;
Karsten Keil1700fe12008-07-26 18:55:28 +02002141 printk(KERN_INFO "HFC %d cards installed\n", HFC_cnt);
2142 return 0;
2143error:
2144 mISDN_freebchannel(&card->bch[1]);
2145 mISDN_freebchannel(&card->bch[0]);
2146 mISDN_freedchannel(&card->dch);
2147 kfree(card);
2148 return err;
2149}
2150
2151/* private data in the PCI devices list */
2152struct _hfc_map {
2153 u_int subtype;
2154 u_int flag;
2155 char *name;
2156};
2157
2158static const struct _hfc_map hfc_map[] =
2159{
2160 {HFC_CCD_2BD0, 0, "CCD/Billion/Asuscom 2BD0"},
2161 {HFC_CCD_B000, 0, "Billion B000"},
2162 {HFC_CCD_B006, 0, "Billion B006"},
2163 {HFC_CCD_B007, 0, "Billion B007"},
2164 {HFC_CCD_B008, 0, "Billion B008"},
2165 {HFC_CCD_B009, 0, "Billion B009"},
2166 {HFC_CCD_B00A, 0, "Billion B00A"},
2167 {HFC_CCD_B00B, 0, "Billion B00B"},
2168 {HFC_CCD_B00C, 0, "Billion B00C"},
2169 {HFC_CCD_B100, 0, "Seyeon B100"},
2170 {HFC_CCD_B700, 0, "Primux II S0 B700"},
2171 {HFC_CCD_B701, 0, "Primux II S0 NT B701"},
2172 {HFC_ABOCOM_2BD1, 0, "Abocom/Magitek 2BD1"},
2173 {HFC_ASUS_0675, 0, "Asuscom/Askey 675"},
2174 {HFC_BERKOM_TCONCEPT, 0, "German telekom T-Concept"},
2175 {HFC_BERKOM_A1T, 0, "German telekom A1T"},
2176 {HFC_ANIGMA_MC145575, 0, "Motorola MC145575"},
2177 {HFC_ZOLTRIX_2BD0, 0, "Zoltrix 2BD0"},
2178 {HFC_DIGI_DF_M_IOM2_E, 0,
Joe Perches475be4d2012-02-19 19:52:38 -08002179 "Digi International DataFire Micro V IOM2 (Europe)"},
Karsten Keil1700fe12008-07-26 18:55:28 +02002180 {HFC_DIGI_DF_M_E, 0,
Joe Perches475be4d2012-02-19 19:52:38 -08002181 "Digi International DataFire Micro V (Europe)"},
Karsten Keil1700fe12008-07-26 18:55:28 +02002182 {HFC_DIGI_DF_M_IOM2_A, 0,
Joe Perches475be4d2012-02-19 19:52:38 -08002183 "Digi International DataFire Micro V IOM2 (North America)"},
Karsten Keil1700fe12008-07-26 18:55:28 +02002184 {HFC_DIGI_DF_M_A, 0,
Joe Perches475be4d2012-02-19 19:52:38 -08002185 "Digi International DataFire Micro V (North America)"},
Karsten Keil1700fe12008-07-26 18:55:28 +02002186 {HFC_SITECOM_DC105V2, 0, "Sitecom Connectivity DC-105 ISDN TA"},
2187 {},
2188};
2189
2190static struct pci_device_id hfc_ids[] =
2191{
Peter Hueweb8176a32010-07-15 09:02:36 +00002192 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_2BD0),
Joe Perches475be4d2012-02-19 19:52:38 -08002193 (unsigned long) &hfc_map[0] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002194 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B000),
Joe Perches475be4d2012-02-19 19:52:38 -08002195 (unsigned long) &hfc_map[1] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002196 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B006),
Joe Perches475be4d2012-02-19 19:52:38 -08002197 (unsigned long) &hfc_map[2] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002198 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B007),
Joe Perches475be4d2012-02-19 19:52:38 -08002199 (unsigned long) &hfc_map[3] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002200 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B008),
Joe Perches475be4d2012-02-19 19:52:38 -08002201 (unsigned long) &hfc_map[4] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002202 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B009),
Joe Perches475be4d2012-02-19 19:52:38 -08002203 (unsigned long) &hfc_map[5] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002204 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B00A),
Joe Perches475be4d2012-02-19 19:52:38 -08002205 (unsigned long) &hfc_map[6] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002206 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B00B),
Joe Perches475be4d2012-02-19 19:52:38 -08002207 (unsigned long) &hfc_map[7] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002208 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B00C),
Joe Perches475be4d2012-02-19 19:52:38 -08002209 (unsigned long) &hfc_map[8] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002210 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B100),
Joe Perches475be4d2012-02-19 19:52:38 -08002211 (unsigned long) &hfc_map[9] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002212 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B700),
Joe Perches475be4d2012-02-19 19:52:38 -08002213 (unsigned long) &hfc_map[10] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002214 { PCI_VDEVICE(CCD, PCI_DEVICE_ID_CCD_B701),
Joe Perches475be4d2012-02-19 19:52:38 -08002215 (unsigned long) &hfc_map[11] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002216 { PCI_VDEVICE(ABOCOM, PCI_DEVICE_ID_ABOCOM_2BD1),
Joe Perches475be4d2012-02-19 19:52:38 -08002217 (unsigned long) &hfc_map[12] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002218 { PCI_VDEVICE(ASUSTEK, PCI_DEVICE_ID_ASUSTEK_0675),
Joe Perches475be4d2012-02-19 19:52:38 -08002219 (unsigned long) &hfc_map[13] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002220 { PCI_VDEVICE(BERKOM, PCI_DEVICE_ID_BERKOM_T_CONCEPT),
Joe Perches475be4d2012-02-19 19:52:38 -08002221 (unsigned long) &hfc_map[14] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002222 { PCI_VDEVICE(BERKOM, PCI_DEVICE_ID_BERKOM_A1T),
Joe Perches475be4d2012-02-19 19:52:38 -08002223 (unsigned long) &hfc_map[15] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002224 { PCI_VDEVICE(ANIGMA, PCI_DEVICE_ID_ANIGMA_MC145575),
Joe Perches475be4d2012-02-19 19:52:38 -08002225 (unsigned long) &hfc_map[16] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002226 { PCI_VDEVICE(ZOLTRIX, PCI_DEVICE_ID_ZOLTRIX_2BD0),
Joe Perches475be4d2012-02-19 19:52:38 -08002227 (unsigned long) &hfc_map[17] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002228 { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_IOM2_E),
Joe Perches475be4d2012-02-19 19:52:38 -08002229 (unsigned long) &hfc_map[18] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002230 { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_E),
Joe Perches475be4d2012-02-19 19:52:38 -08002231 (unsigned long) &hfc_map[19] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002232 { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_IOM2_A),
Joe Perches475be4d2012-02-19 19:52:38 -08002233 (unsigned long) &hfc_map[20] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002234 { PCI_VDEVICE(DIGI, PCI_DEVICE_ID_DIGI_DF_M_A),
Joe Perches475be4d2012-02-19 19:52:38 -08002235 (unsigned long) &hfc_map[21] },
Peter Hueweb8176a32010-07-15 09:02:36 +00002236 { PCI_VDEVICE(SITECOM, PCI_DEVICE_ID_SITECOM_DC105V2),
Joe Perches475be4d2012-02-19 19:52:38 -08002237 (unsigned long) &hfc_map[22] },
Karsten Keil1700fe12008-07-26 18:55:28 +02002238 {},
2239};
2240
2241static int __devinit
2242hfc_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
2243{
2244 int err = -ENOMEM;
2245 struct hfc_pci *card;
2246 struct _hfc_map *m = (struct _hfc_map *)ent->driver_data;
2247
2248 card = kzalloc(sizeof(struct hfc_pci), GFP_ATOMIC);
2249 if (!card) {
2250 printk(KERN_ERR "No kmem for HFC card\n");
2251 return err;
2252 }
2253 card->pdev = pdev;
2254 card->subtype = m->subtype;
2255 err = pci_enable_device(pdev);
2256 if (err) {
2257 kfree(card);
2258 return err;
2259 }
2260
2261 printk(KERN_INFO "mISDN_hfcpci: found adapter %s at %s\n",
2262 m->name, pci_name(pdev));
2263
2264 card->irq = pdev->irq;
2265 pci_set_drvdata(pdev, card);
2266 err = setup_card(card);
2267 if (err)
2268 pci_set_drvdata(pdev, NULL);
2269 return err;
2270}
2271
2272static void __devexit
2273hfc_remove_pci(struct pci_dev *pdev)
2274{
2275 struct hfc_pci *card = pci_get_drvdata(pdev);
Karsten Keil1700fe12008-07-26 18:55:28 +02002276
Matthias Urlichsb36b6542008-08-16 00:09:24 +02002277 if (card)
Karsten Keil1700fe12008-07-26 18:55:28 +02002278 release_card(card);
Matthias Urlichsb36b6542008-08-16 00:09:24 +02002279 else
Karsten Keil1700fe12008-07-26 18:55:28 +02002280 if (debug)
Karsten Keileac74af2009-05-22 11:04:56 +00002281 printk(KERN_DEBUG "%s: drvdata already removed\n",
Joe Perches475be4d2012-02-19 19:52:38 -08002282 __func__);
Karsten Keil1700fe12008-07-26 18:55:28 +02002283}
2284
2285
2286static struct pci_driver hfc_driver = {
2287 .name = "hfcpci",
2288 .probe = hfc_probe,
2289 .remove = __devexit_p(hfc_remove_pci),
2290 .id_table = hfc_ids,
2291};
2292
Matthias Urlichsb36b6542008-08-16 00:09:24 +02002293static int
2294_hfcpci_softirq(struct device *dev, void *arg)
2295{
2296 struct hfc_pci *hc = dev_get_drvdata(dev);
2297 struct bchannel *bch;
2298 if (hc == NULL)
2299 return 0;
2300
2301 if (hc->hw.int_m2 & HFCPCI_IRQ_ENABLE) {
2302 spin_lock(&hc->lock);
2303 bch = Sel_BCS(hc, hc->hw.bswapped ? 2 : 1);
2304 if (bch && bch->state == ISDN_P_B_RAW) { /* B1 rx&tx */
2305 main_rec_hfcpci(bch);
2306 tx_birq(bch);
2307 }
2308 bch = Sel_BCS(hc, hc->hw.bswapped ? 1 : 2);
2309 if (bch && bch->state == ISDN_P_B_RAW) { /* B2 rx&tx */
2310 main_rec_hfcpci(bch);
2311 tx_birq(bch);
2312 }
2313 spin_unlock(&hc->lock);
2314 }
2315 return 0;
2316}
2317
2318static void
2319hfcpci_softirq(void *arg)
2320{
2321 (void) driver_for_each_device(&hfc_driver.driver, NULL, arg,
Joe Perches475be4d2012-02-19 19:52:38 -08002322 _hfcpci_softirq);
Matthias Urlichsb36b6542008-08-16 00:09:24 +02002323
2324 /* if next event would be in the past ... */
2325 if ((s32)(hfc_jiffies + tics - jiffies) <= 0)
2326 hfc_jiffies = jiffies + 1;
2327 else
2328 hfc_jiffies += tics;
2329 hfc_tl.expires = hfc_jiffies;
2330 add_timer(&hfc_tl);
2331}
2332
Karsten Keil1700fe12008-07-26 18:55:28 +02002333static int __init
2334HFC_init(void)
2335{
2336 int err;
2337
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02002338 if (!poll)
2339 poll = HFCPCI_BTRANS_THRESHOLD;
2340
2341 if (poll != HFCPCI_BTRANS_THRESHOLD) {
Andreas Eversberg400fd972008-10-11 08:13:29 +02002342 tics = (poll * HZ) / 8000;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02002343 if (tics < 1)
2344 tics = 1;
Andreas Eversberg400fd972008-10-11 08:13:29 +02002345 poll = (tics * 8000) / HZ;
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02002346 if (poll > 256 || poll < 8) {
2347 printk(KERN_ERR "%s: Wrong poll value %d not in range "
Joe Perches475be4d2012-02-19 19:52:38 -08002348 "of 8..256.\n", __func__, poll);
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02002349 err = -EINVAL;
2350 return err;
2351 }
2352 }
2353 if (poll != HFCPCI_BTRANS_THRESHOLD) {
2354 printk(KERN_INFO "%s: Using alternative poll value of %d\n",
Joe Perches475be4d2012-02-19 19:52:38 -08002355 __func__, poll);
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02002356 hfc_tl.function = (void *)hfcpci_softirq;
2357 hfc_tl.data = 0;
2358 init_timer(&hfc_tl);
2359 hfc_tl.expires = jiffies + tics;
2360 hfc_jiffies = hfc_tl.expires;
2361 add_timer(&hfc_tl);
2362 } else
2363 tics = 0; /* indicate the use of controller's timer */
2364
Karsten Keil1700fe12008-07-26 18:55:28 +02002365 err = pci_register_driver(&hfc_driver);
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02002366 if (err) {
2367 if (timer_pending(&hfc_tl))
2368 del_timer(&hfc_tl);
2369 }
2370
Karsten Keil1700fe12008-07-26 18:55:28 +02002371 return err;
2372}
2373
2374static void __exit
2375HFC_cleanup(void)
2376{
Andreas Eversberg87c5fa12008-09-28 13:01:01 +02002377 if (timer_pending(&hfc_tl))
2378 del_timer(&hfc_tl);
2379
Karsten Keil1700fe12008-07-26 18:55:28 +02002380 pci_unregister_driver(&hfc_driver);
2381}
2382
2383module_init(HFC_init);
2384module_exit(HFC_cleanup);
Matthias Urlichse314f892008-10-16 13:58:54 +02002385
2386MODULE_DEVICE_TABLE(pci, hfc_ids);