blob: ad6a71a00cefaa8f54dd5c228cdba22f85333b01 [file] [log] [blame]
Tony Lindgren92105bb2005-09-07 17:20:26 +01001/*
2 * linux/arch/arm/plat-omap/sram.c
3 *
4 * OMAP SRAM detection and management
5 *
6 * Copyright (C) 2005 Nokia Corporation
7 * Written by Tony Lindgren <tony@atomide.com>
8 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren92105bb2005-09-07 17:20:26 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030016#undef DEBUG
Tony Lindgren92105bb2005-09-07 17:20:26 +010017
Tony Lindgren92105bb2005-09-07 17:20:26 +010018#include <linux/module.h>
19#include <linux/kernel.h>
20#include <linux/init.h>
Russell Kingfced80c2008-09-06 12:10:45 +010021#include <linux/io.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010022
Tony Lindgren53d9cc72006-02-08 22:06:45 +000023#include <asm/tlb.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010024#include <asm/cacheflush.h>
25
Tony Lindgren670c1042006-04-02 17:46:25 +010026#include <asm/mach/map.h>
27
Tony Lindgrence491cf2009-10-20 09:40:47 -070028#include <plat/sram.h>
29#include <plat/board.h>
30#include <plat/cpu.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010031
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -070032#include "sram.h"
Paul Walmsley59fb6592010-12-21 15:30:55 -070033
34/* XXX These "sideways" includes are a sign that something is wrong */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030035#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Paul Walmsley59fb6592010-12-21 15:30:55 -070036# include "../mach-omap2/prm2xxx_3xxx.h"
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030037# include "../mach-omap2/sdrc.h"
38#endif
39
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000040#define OMAP1_SRAM_PA 0x20000000
Jean Pihetb4b36fd2010-12-18 16:44:42 +010041#define OMAP2_SRAM_PUB_PA (OMAP2_SRAM_PA + 0xf800)
Jean Pihetb4b36fd2010-12-18 16:44:42 +010042#define OMAP3_SRAM_PUB_PA (OMAP3_SRAM_PA + 0x8000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070043#ifdef CONFIG_OMAP4_ERRATA_I688
44#define OMAP4_SRAM_PUB_PA OMAP4_SRAM_PA
45#else
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -080046#define OMAP4_SRAM_PUB_PA (OMAP4_SRAM_PA + 0x4000)
Santosh Shilimkar137d1052011-06-25 18:04:31 -070047#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +000048
Vikram Panditaf47d8c62010-09-16 18:19:25 +053049#if defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren670c1042006-04-02 17:46:25 +010050#define SRAM_BOOTLOADER_SZ 0x00
51#else
Tony Lindgren92105bb2005-09-07 17:20:26 +010052#define SRAM_BOOTLOADER_SZ 0x80
Tony Lindgren670c1042006-04-02 17:46:25 +010053#endif
54
Santosh Shilimkar233fd642009-10-19 15:25:31 -070055#define OMAP24XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68005048)
56#define OMAP24XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68005050)
57#define OMAP24XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68005058)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030058
Santosh Shilimkar233fd642009-10-19 15:25:31 -070059#define OMAP34XX_VA_REQINFOPERM0 OMAP2_L3_IO_ADDRESS(0x68012848)
60#define OMAP34XX_VA_READPERM0 OMAP2_L3_IO_ADDRESS(0x68012850)
61#define OMAP34XX_VA_WRITEPERM0 OMAP2_L3_IO_ADDRESS(0x68012858)
62#define OMAP34XX_VA_ADDR_MATCH2 OMAP2_L3_IO_ADDRESS(0x68012880)
63#define OMAP34XX_VA_SMS_RG_ATT0 OMAP2_L3_IO_ADDRESS(0x6C000048)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030064
Tony Lindgren670c1042006-04-02 17:46:25 +010065#define GP_DEVICE 0x300
Tony Lindgren670c1042006-04-02 17:46:25 +010066
67#define ROUND_DOWN(value,boundary) ((value) & (~((boundary)-1)))
Tony Lindgren92105bb2005-09-07 17:20:26 +010068
Tony Lindgrenc40fae952006-12-07 13:58:10 -080069static unsigned long omap_sram_start;
Tony Lindgrena66cb342011-10-04 13:52:57 -070070static void __iomem *omap_sram_base;
Tony Lindgren92105bb2005-09-07 17:20:26 +010071static unsigned long omap_sram_size;
Tony Lindgrena66cb342011-10-04 13:52:57 -070072static void __iomem *omap_sram_ceil;
Tony Lindgren92105bb2005-09-07 17:20:26 +010073
Imre Deakb7cc6d42007-03-06 03:16:36 -080074/*
75 * Depending on the target RAMFS firewall setup, the public usable amount of
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010076 * SRAM varies. The default accessible size for all device types is 2k. A GP
77 * device allows ARM11 but not other initiators for full size. This
Tony Lindgren670c1042006-04-02 17:46:25 +010078 * functionality seems ok until some nice security API happens.
79 */
80static int is_sram_locked(void)
81{
Vikram Pandita2a277532010-09-16 18:19:24 +053082 if (OMAP2_DEVICE_TYPE_GP == omap_type()) {
Simon Arlott6cbdc8c2007-05-11 20:40:30 +010083 /* RAMFW: R/W access to all initiators for all qualifier sets */
Tony Lindgren670c1042006-04-02 17:46:25 +010084 if (cpu_is_omap242x()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +030085 __raw_writel(0xFF, OMAP24XX_VA_REQINFOPERM0); /* all q-vects */
86 __raw_writel(0xCFDE, OMAP24XX_VA_READPERM0); /* all i-read */
87 __raw_writel(0xCFDE, OMAP24XX_VA_WRITEPERM0); /* all i-write */
88 }
89 if (cpu_is_omap34xx()) {
90 __raw_writel(0xFFFF, OMAP34XX_VA_REQINFOPERM0); /* all q-vects */
91 __raw_writel(0xFFFF, OMAP34XX_VA_READPERM0); /* all i-read */
92 __raw_writel(0xFFFF, OMAP34XX_VA_WRITEPERM0); /* all i-write */
93 __raw_writel(0x0, OMAP34XX_VA_ADDR_MATCH2);
94 __raw_writel(0xFFFFFFFF, OMAP34XX_VA_SMS_RG_ATT0);
Tony Lindgren670c1042006-04-02 17:46:25 +010095 }
96 return 0;
97 } else
98 return 1; /* assume locked with no PPA or security driver */
99}
100
Tony Lindgren92105bb2005-09-07 17:20:26 +0100101/*
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000102 * The amount of SRAM depends on the core type.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100103 * Note that we cannot try to test for SRAM here because writes
104 * to secure SRAM will hang the system. Also the SRAM is not
105 * yet mapped at this point.
106 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700107static void __init omap_detect_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100108{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300109 if (cpu_class_is_omap2()) {
Tony Lindgren670c1042006-04-02 17:46:25 +0100110 if (is_sram_locked()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300111 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300112 omap_sram_start = OMAP3_SRAM_PUB_PA;
Tero Kristo5b0acc52009-06-23 13:30:23 +0300113 if ((omap_type() == OMAP2_DEVICE_TYPE_EMU) ||
114 (omap_type() == OMAP2_DEVICE_TYPE_SEC)) {
115 omap_sram_size = 0x7000; /* 28K */
116 } else {
117 omap_sram_size = 0x8000; /* 32K */
118 }
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800119 } else if (cpu_is_omap44xx()) {
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800120 omap_sram_start = OMAP4_SRAM_PUB_PA;
121 omap_sram_size = 0xa000; /* 40K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300122 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300123 omap_sram_start = OMAP2_SRAM_PUB_PA;
124 omap_sram_size = 0x800; /* 2K */
125 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100126 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300127 if (cpu_is_omap34xx()) {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300128 omap_sram_start = OMAP3_SRAM_PA;
Tony Lindgren670c1042006-04-02 17:46:25 +0100129 omap_sram_size = 0x10000; /* 64K */
Santosh Shilimkar44169072009-05-28 14:16:04 -0700130 } else if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -0700131 omap_sram_start = OMAP4_SRAM_PA;
Santosh Shilimkara7c3ae22009-12-11 16:16:35 -0800132 omap_sram_size = 0xe000; /* 56K */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300133 } else {
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300134 omap_sram_start = OMAP2_SRAM_PA;
135 if (cpu_is_omap242x())
136 omap_sram_size = 0xa0000; /* 640K */
137 else if (cpu_is_omap243x())
138 omap_sram_size = 0x10000; /* 64K */
139 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100140 }
141 } else {
Tony Lindgrenc40fae952006-12-07 13:58:10 -0800142 omap_sram_start = OMAP1_SRAM_PA;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100143
Zebediah C. McClure557096f2009-03-23 18:07:44 -0700144 if (cpu_is_omap7xx())
Tony Lindgren670c1042006-04-02 17:46:25 +0100145 omap_sram_size = 0x32000; /* 200K */
146 else if (cpu_is_omap15xx())
147 omap_sram_size = 0x30000; /* 192K */
148 else if (cpu_is_omap1610() || cpu_is_omap1621() ||
149 cpu_is_omap1710())
150 omap_sram_size = 0x4000; /* 16K */
151 else if (cpu_is_omap1611())
Kevin Hilman28dd3192010-12-08 01:02:12 +0000152 omap_sram_size = SZ_256K;
Tony Lindgren670c1042006-04-02 17:46:25 +0100153 else {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530154 pr_err("Could not detect SRAM size\n");
Tony Lindgren670c1042006-04-02 17:46:25 +0100155 omap_sram_size = 0x4000;
156 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100157 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100158}
159
Tony Lindgren92105bb2005-09-07 17:20:26 +0100160/*
Tony Lindgrence2deca2006-06-26 16:16:24 -0700161 * Note that we cannot use ioremap for SRAM, as clock init needs SRAM early.
Tony Lindgren92105bb2005-09-07 17:20:26 +0100162 */
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700163static void __init omap_map_sram(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100164{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700165 int cached = 1;
Tony Lindgren670c1042006-04-02 17:46:25 +0100166
Tony Lindgren92105bb2005-09-07 17:20:26 +0100167 if (omap_sram_size == 0)
168 return;
169
Santosh Shilimkar137d1052011-06-25 18:04:31 -0700170#ifdef CONFIG_OMAP4_ERRATA_I688
171 omap_sram_start += PAGE_SIZE;
172 omap_sram_size -= SZ_16K;
173#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300174 if (cpu_is_omap34xx()) {
Paul Walmsleyd9295742009-05-12 17:27:09 -0600175 /*
176 * SRAM must be marked as non-cached on OMAP3 since the
177 * CORE DPLL M2 divider change code (in SRAM) runs with the
178 * SDRAM controller disabled, and if it is marked cached,
179 * the ARM may attempt to write cache lines back to SDRAM
180 * which will cause the system to hang.
181 */
Tony Lindgrena66cb342011-10-04 13:52:57 -0700182 cached = 0;
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300183 }
184
Tony Lindgrena66cb342011-10-04 13:52:57 -0700185 omap_sram_start = ROUND_DOWN(omap_sram_start, PAGE_SIZE);
186 omap_sram_base = __arm_ioremap_exec(omap_sram_start, omap_sram_size,
187 cached);
188 if (!omap_sram_base) {
189 pr_err("SRAM: Could not map\n");
190 return;
191 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100192
Tony Lindgrena66cb342011-10-04 13:52:57 -0700193 omap_sram_ceil = omap_sram_base + omap_sram_size;
Tony Lindgren53d9cc72006-02-08 22:06:45 +0000194
195 /*
Tony Lindgren92105bb2005-09-07 17:20:26 +0100196 * Looks like we need to preserve some bootloader code at the
197 * beginning of SRAM for jumping to flash for reboot to work...
198 */
199 memset((void *)omap_sram_base + SRAM_BOOTLOADER_SZ, 0,
200 omap_sram_size - SRAM_BOOTLOADER_SZ);
201}
202
Jean Pihetb6338bd2011-02-02 16:38:06 +0100203/*
204 * Memory allocator for SRAM: calculates the new ceiling address
205 * for pushing a function using the fncpy API.
206 *
207 * Note that fncpy requires the returned address to be aligned
208 * to an 8-byte boundary.
209 */
210void *omap_sram_push_address(unsigned long size)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100211{
Tony Lindgrena66cb342011-10-04 13:52:57 -0700212 unsigned long available, new_ceil = (unsigned long)omap_sram_ceil;
213
214 available = omap_sram_ceil - (omap_sram_base + SRAM_BOOTLOADER_SZ);
215
216 if (size > available) {
Santosh Shilimkar26a510b2011-04-04 14:20:08 +0530217 pr_err("Not enough space in SRAM\n");
Tony Lindgren92105bb2005-09-07 17:20:26 +0100218 return NULL;
219 }
Tony Lindgren670c1042006-04-02 17:46:25 +0100220
Tony Lindgrena66cb342011-10-04 13:52:57 -0700221 new_ceil -= size;
222 new_ceil = ROUND_DOWN(new_ceil, FNCPY_ALIGN);
223 omap_sram_ceil = IOMEM(new_ceil);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100224
225 return (void *)omap_sram_ceil;
226}
227
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000228#ifdef CONFIG_ARCH_OMAP1
229
230static void (*_omap_sram_reprogram_clock)(u32 dpllctl, u32 ckctl);
231
232void omap_sram_reprogram_clock(u32 dpllctl, u32 ckctl)
233{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700234 BUG_ON(!_omap_sram_reprogram_clock);
Russell King020f9702008-12-01 17:40:54 +0000235 _omap_sram_reprogram_clock(dpllctl, ckctl);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000236}
237
Aaro Koskinene6f16822010-11-18 19:59:47 +0200238static int __init omap1_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000239{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300240 _omap_sram_reprogram_clock =
241 omap_sram_push(omap1_sram_reprogram_clock,
242 omap1_sram_reprogram_clock_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000243
244 return 0;
245}
246
247#else
248#define omap1_sram_init() do {} while (0)
249#endif
250
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300251#if defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000252
253static void (*_omap2_sram_ddr_init)(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
254 u32 base_cs, u32 force_unlock);
255
256void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
257 u32 base_cs, u32 force_unlock)
258{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700259 BUG_ON(!_omap2_sram_ddr_init);
Russell King020f9702008-12-01 17:40:54 +0000260 _omap2_sram_ddr_init(slow_dll_ctrl, fast_dll_ctrl,
261 base_cs, force_unlock);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000262}
263
264static void (*_omap2_sram_reprogram_sdrc)(u32 perf_level, u32 dll_val,
265 u32 mem_type);
266
267void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val, u32 mem_type)
268{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700269 BUG_ON(!_omap2_sram_reprogram_sdrc);
Russell King020f9702008-12-01 17:40:54 +0000270 _omap2_sram_reprogram_sdrc(perf_level, dll_val, mem_type);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000271}
272
273static u32 (*_omap2_set_prcm)(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass);
274
275u32 omap2_set_prcm(u32 dpll_ctrl_val, u32 sdrc_rfr_val, int bypass)
276{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700277 BUG_ON(!_omap2_set_prcm);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000278 return _omap2_set_prcm(dpll_ctrl_val, sdrc_rfr_val, bypass);
279}
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300280#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000281
Tony Lindgren59b479e2011-01-27 16:39:40 -0800282#ifdef CONFIG_SOC_OMAP2420
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700283static int __init omap242x_sram_init(void)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000284{
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300285 _omap2_sram_ddr_init = omap_sram_push(omap242x_sram_ddr_init,
286 omap242x_sram_ddr_init_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000287
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300288 _omap2_sram_reprogram_sdrc = omap_sram_push(omap242x_sram_reprogram_sdrc,
289 omap242x_sram_reprogram_sdrc_sz);
290
291 _omap2_set_prcm = omap_sram_push(omap242x_sram_set_prcm,
292 omap242x_sram_set_prcm_sz);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000293
294 return 0;
295}
296#else
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300297static inline int omap242x_sram_init(void)
298{
299 return 0;
300}
301#endif
302
Tony Lindgren59b479e2011-01-27 16:39:40 -0800303#ifdef CONFIG_SOC_OMAP2430
Manjunath Kondaiah Gb0a330d2010-10-08 10:00:19 -0700304static int __init omap243x_sram_init(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300305{
306 _omap2_sram_ddr_init = omap_sram_push(omap243x_sram_ddr_init,
307 omap243x_sram_ddr_init_sz);
308
309 _omap2_sram_reprogram_sdrc = omap_sram_push(omap243x_sram_reprogram_sdrc,
310 omap243x_sram_reprogram_sdrc_sz);
311
312 _omap2_set_prcm = omap_sram_push(omap243x_sram_set_prcm,
313 omap243x_sram_set_prcm_sz);
314
315 return 0;
316}
317#else
318static inline int omap243x_sram_init(void)
319{
320 return 0;
321}
322#endif
323
324#ifdef CONFIG_ARCH_OMAP3
325
Jean Pihet58cda882009-07-24 19:43:25 -0600326static u32 (*_omap3_sram_configure_core_dpll)(
327 u32 m2, u32 unlock_dll, u32 f, u32 inc,
328 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
329 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
330 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
331 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1);
332
333u32 omap3_configure_core_dpll(u32 m2, u32 unlock_dll, u32 f, u32 inc,
334 u32 sdrc_rfr_ctrl_0, u32 sdrc_actim_ctrl_a_0,
335 u32 sdrc_actim_ctrl_b_0, u32 sdrc_mr_0,
336 u32 sdrc_rfr_ctrl_1, u32 sdrc_actim_ctrl_a_1,
337 u32 sdrc_actim_ctrl_b_1, u32 sdrc_mr_1)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300338{
Santosh Shilimkarda7a0642009-05-25 11:26:48 -0700339 BUG_ON(!_omap3_sram_configure_core_dpll);
Jean Pihet58cda882009-07-24 19:43:25 -0600340 return _omap3_sram_configure_core_dpll(
341 m2, unlock_dll, f, inc,
342 sdrc_rfr_ctrl_0, sdrc_actim_ctrl_a_0,
343 sdrc_actim_ctrl_b_0, sdrc_mr_0,
344 sdrc_rfr_ctrl_1, sdrc_actim_ctrl_a_1,
345 sdrc_actim_ctrl_b_1, sdrc_mr_1);
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300346}
347
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530348#ifdef CONFIG_PM
349void omap3_sram_restore_context(void)
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300350{
351 omap_sram_ceil = omap_sram_base + omap_sram_size;
352
Syed Mohammed, Khasimcc26b3b2008-10-09 17:51:41 +0300353 _omap3_sram_configure_core_dpll =
354 omap_sram_push(omap3_sram_configure_core_dpll,
355 omap3_sram_configure_core_dpll_sz);
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530356 omap_push_sram_idle();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300357}
Rajendra Nayak3231fc82008-09-26 17:49:14 +0530358#endif /* CONFIG_PM */
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300359
Jean Pihet46e130d2011-06-29 18:40:23 +0200360#endif /* CONFIG_ARCH_OMAP3 */
361
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300362static inline int omap34xx_sram_init(void)
363{
Jean Pihet46e130d2011-06-29 18:40:23 +0200364#if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
365 omap3_sram_restore_context();
366#endif
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300367 return 0;
368}
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000369
370int __init omap_sram_init(void)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100371{
372 omap_detect_sram();
373 omap_map_sram();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000374
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300375 if (!(cpu_class_is_omap2()))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000376 omap1_sram_init();
Tony Lindgrenc2d43e32008-07-03 12:24:38 +0300377 else if (cpu_is_omap242x())
378 omap242x_sram_init();
379 else if (cpu_is_omap2430())
380 omap243x_sram_init();
381 else if (cpu_is_omap34xx())
382 omap34xx_sram_init();
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000383
384 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100385}