blob: 844bb1fda9118f358d4b08161bae1fda2447c6f3 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#define DSS_SUBSYS_NAME "DSS"
24
25#include <linux/kernel.h>
26#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040027#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020028#include <linux/err.h>
29#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#include <linux/seq_file.h>
31#include <linux/clk.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030032#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030033#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053034#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030035#include <linux/sizes.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030037#include <video/omapdss.h>
Tony Lindgren2c799ce2012-02-24 10:34:35 -080038
Tomi Valkeinen559d6702009-11-03 11:23:50 +020039#include "dss.h"
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +020040#include "dss_features.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020041
Tomi Valkeinen559d6702009-11-03 11:23:50 +020042#define DSS_SZ_REGS SZ_512
43
44struct dss_reg {
45 u16 idx;
46};
47
48#define DSS_REG(idx) ((const struct dss_reg) { idx })
49
50#define DSS_REVISION DSS_REG(0x0000)
51#define DSS_SYSCONFIG DSS_REG(0x0010)
52#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020053#define DSS_CONTROL DSS_REG(0x0040)
54#define DSS_SDI_CONTROL DSS_REG(0x0044)
55#define DSS_PLL_CONTROL DSS_REG(0x0048)
56#define DSS_SDI_STATUS DSS_REG(0x005C)
57
58#define REG_GET(idx, start, end) \
59 FLD_GET(dss_read_reg(idx), start, end)
60
61#define REG_FLD_MOD(idx, val, start, end) \
62 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
63
Tomi Valkeinen852f0832012-02-17 17:58:04 +020064static int dss_runtime_get(void);
65static void dss_runtime_put(void);
66
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053067struct dss_features {
68 u8 fck_div_max;
69 u8 dss_fck_multiplier;
70 const char *clk_name;
Tomi Valkeinende09e452012-09-21 12:09:54 +030071 int (*dpi_select_source)(enum omap_channel channel);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053072};
73
Tomi Valkeinen559d6702009-11-03 11:23:50 +020074static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000075 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020076 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030077
Tomi Valkeinen559d6702009-11-03 11:23:50 +020078 struct clk *dpll4_m4_ck;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030079 struct clk *dss_clk;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080
81 unsigned long cache_req_pck;
82 unsigned long cache_prate;
83 struct dss_clock_info cache_dss_cinfo;
84 struct dispc_clock_info cache_dispc_cinfo;
85
Archit Taneja5a8b5722011-05-12 17:26:29 +053086 enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
Archit Taneja89a35e52011-04-12 13:52:23 +053087 enum omap_dss_clk_source dispc_clk_source;
88 enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +020089
Tomi Valkeinen69f06052011-06-01 15:56:39 +030090 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020091 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053092
93 const struct dss_features *feat;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020094} dss;
95
Taneja, Archit235e7db2011-03-14 23:28:21 -050096static const char * const dss_generic_clk_source_names[] = {
Archit Taneja89a35e52011-04-12 13:52:23 +053097 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
98 [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
99 [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
Tomi Valkeinen901e5fe2011-11-30 17:34:52 +0200100 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC] = "DSI_PLL2_HSDIV_DISPC",
101 [OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI] = "DSI_PLL2_HSDIV_DSI",
Archit Taneja067a57e2011-03-02 11:57:25 +0530102};
103
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200104static inline void dss_write_reg(const struct dss_reg idx, u32 val)
105{
106 __raw_writel(val, dss.base + idx.idx);
107}
108
109static inline u32 dss_read_reg(const struct dss_reg idx)
110{
111 return __raw_readl(dss.base + idx.idx);
112}
113
114#define SR(reg) \
115 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
116#define RR(reg) \
117 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
118
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300119static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200120{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300121 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200122
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200123 SR(CONTROL);
124
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200125 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
126 OMAP_DISPLAY_TYPE_SDI) {
127 SR(SDI_CONTROL);
128 SR(PLL_CONTROL);
129 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300130
131 dss.ctx_valid = true;
132
133 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200134}
135
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300136static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200137{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300138 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200139
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300140 if (!dss.ctx_valid)
141 return;
142
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200143 RR(CONTROL);
144
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200145 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
146 OMAP_DISPLAY_TYPE_SDI) {
147 RR(SDI_CONTROL);
148 RR(PLL_CONTROL);
149 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300150
151 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152}
153
154#undef SR
155#undef RR
156
Archit Taneja889b4fd2012-07-20 17:18:49 +0530157void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200158{
159 u32 l;
160
161 BUG_ON(datapairs > 3 || datapairs < 1);
162
163 l = dss_read_reg(DSS_SDI_CONTROL);
164 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
165 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
166 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
167 dss_write_reg(DSS_SDI_CONTROL, l);
168
169 l = dss_read_reg(DSS_PLL_CONTROL);
170 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
171 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
172 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
173 dss_write_reg(DSS_PLL_CONTROL, l);
174}
175
176int dss_sdi_enable(void)
177{
178 unsigned long timeout;
179
180 dispc_pck_free_enable(1);
181
182 /* Reset SDI PLL */
183 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
184 udelay(1); /* wait 2x PCLK */
185
186 /* Lock SDI PLL */
187 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
188
189 /* Waiting for PLL lock request to complete */
190 timeout = jiffies + msecs_to_jiffies(500);
191 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
192 if (time_after_eq(jiffies, timeout)) {
193 DSSERR("PLL lock request timed out\n");
194 goto err1;
195 }
196 }
197
198 /* Clearing PLL_GO bit */
199 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
200
201 /* Waiting for PLL to lock */
202 timeout = jiffies + msecs_to_jiffies(500);
203 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
204 if (time_after_eq(jiffies, timeout)) {
205 DSSERR("PLL lock timed out\n");
206 goto err1;
207 }
208 }
209
210 dispc_lcd_enable_signal(1);
211
212 /* Waiting for SDI reset to complete */
213 timeout = jiffies + msecs_to_jiffies(500);
214 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
215 if (time_after_eq(jiffies, timeout)) {
216 DSSERR("SDI reset timed out\n");
217 goto err2;
218 }
219 }
220
221 return 0;
222
223 err2:
224 dispc_lcd_enable_signal(0);
225 err1:
226 /* Reset SDI PLL */
227 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
228
229 dispc_pck_free_enable(0);
230
231 return -ETIMEDOUT;
232}
233
234void dss_sdi_disable(void)
235{
236 dispc_lcd_enable_signal(0);
237
238 dispc_pck_free_enable(0);
239
240 /* Reset SDI PLL */
241 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
242}
243
Archit Taneja89a35e52011-04-12 13:52:23 +0530244const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530245{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500246 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530247}
248
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200249void dss_dump_clocks(struct seq_file *s)
250{
251 unsigned long dpll4_ck_rate;
252 unsigned long dpll4_m4_ck_rate;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500253 const char *fclk_name, *fclk_real_name;
254 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300256 if (dss_runtime_get())
257 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200258
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200259 seq_printf(s, "- DSS -\n");
260
Archit Taneja89a35e52011-04-12 13:52:23 +0530261 fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
262 fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300263 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200264
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500265 if (dss.dpll4_m4_ck) {
266 dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
267 dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
268
269 seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
270
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530271 seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
272 fclk_name, fclk_real_name, dpll4_ck_rate,
273 dpll4_ck_rate / dpll4_m4_ck_rate,
274 dss.feat->dss_fck_multiplier, fclk_rate);
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500275 } else {
276 seq_printf(s, "%s (%s) = %lu\n",
277 fclk_name, fclk_real_name,
278 fclk_rate);
279 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300281 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200282}
283
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200284static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200285{
286#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
287
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300288 if (dss_runtime_get())
289 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200290
291 DUMPREG(DSS_REVISION);
292 DUMPREG(DSS_SYSCONFIG);
293 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200294 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200295
296 if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
297 OMAP_DISPLAY_TYPE_SDI) {
298 DUMPREG(DSS_SDI_CONTROL);
299 DUMPREG(DSS_PLL_CONTROL);
300 DUMPREG(DSS_SDI_STATUS);
301 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200302
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300303 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200304#undef DUMPREG
305}
306
Archit Taneja89a35e52011-04-12 13:52:23 +0530307void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200308{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530309 struct platform_device *dsidev;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200310 int b;
Taneja, Architea751592011-03-08 05:50:35 -0600311 u8 start, end;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200312
Taneja, Archit66534e82011-03-08 05:50:34 -0600313 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530314 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600315 b = 0;
316 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530317 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Archit66534e82011-03-08 05:50:34 -0600318 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530319 dsidev = dsi_get_dsidev_from_id(0);
320 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600321 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530322 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
323 b = 2;
324 dsidev = dsi_get_dsidev_from_id(1);
325 dsi_wait_pll_hsdiv_dispc_active(dsidev);
326 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600327 default:
328 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300329 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600330 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300331
Taneja, Architea751592011-03-08 05:50:35 -0600332 dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
333
334 REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200335
336 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200337}
338
Archit Taneja5a8b5722011-05-12 17:26:29 +0530339void dss_select_dsi_clk_source(int dsi_module,
340 enum omap_dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200341{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530342 struct platform_device *dsidev;
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530343 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200344
Taneja, Archit66534e82011-03-08 05:50:34 -0600345 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530346 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600347 b = 0;
348 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530349 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530350 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600351 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530352 dsidev = dsi_get_dsidev_from_id(0);
353 dsi_wait_pll_hsdiv_dsi_active(dsidev);
Taneja, Archit66534e82011-03-08 05:50:34 -0600354 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530355 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
356 BUG_ON(dsi_module != 1);
357 b = 1;
358 dsidev = dsi_get_dsidev_from_id(1);
359 dsi_wait_pll_hsdiv_dsi_active(dsidev);
360 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600361 default:
362 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300363 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600364 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300365
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530366 pos = dsi_module == 0 ? 1 : 10;
367 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200368
Archit Taneja5a8b5722011-05-12 17:26:29 +0530369 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370}
371
Taneja, Architea751592011-03-08 05:50:35 -0600372void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530373 enum omap_dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600374{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530375 struct platform_device *dsidev;
Taneja, Architea751592011-03-08 05:50:35 -0600376 int b, ix, pos;
377
378 if (!dss_has_feature(FEAT_LCD_CLK_SRC))
379 return;
380
381 switch (clk_src) {
Archit Taneja89a35e52011-04-12 13:52:23 +0530382 case OMAP_DSS_CLK_SRC_FCK:
Taneja, Architea751592011-03-08 05:50:35 -0600383 b = 0;
384 break;
Archit Taneja89a35e52011-04-12 13:52:23 +0530385 case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
Taneja, Architea751592011-03-08 05:50:35 -0600386 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
387 b = 1;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530388 dsidev = dsi_get_dsidev_from_id(0);
389 dsi_wait_pll_hsdiv_dispc_active(dsidev);
Taneja, Architea751592011-03-08 05:50:35 -0600390 break;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530391 case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530392 BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
393 channel != OMAP_DSS_CHANNEL_LCD3);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530394 b = 1;
395 dsidev = dsi_get_dsidev_from_id(1);
396 dsi_wait_pll_hsdiv_dispc_active(dsidev);
397 break;
Taneja, Architea751592011-03-08 05:50:35 -0600398 default:
399 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300400 return;
Taneja, Architea751592011-03-08 05:50:35 -0600401 }
402
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530403 pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
404 (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
Taneja, Architea751592011-03-08 05:50:35 -0600405 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
406
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530407 ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
408 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Taneja, Architea751592011-03-08 05:50:35 -0600409 dss.lcd_clk_source[ix] = clk_src;
410}
411
Archit Taneja89a35e52011-04-12 13:52:23 +0530412enum omap_dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200413{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200414 return dss.dispc_clk_source;
415}
416
Archit Taneja5a8b5722011-05-12 17:26:29 +0530417enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200418{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530419 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420}
421
Archit Taneja89a35e52011-04-12 13:52:23 +0530422enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600423{
Archit Taneja89976f22011-03-31 13:23:35 +0530424 if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
Chandrabhanu Mahapatrae86d4562012-06-29 10:43:13 +0530425 int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
426 (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
Archit Taneja89976f22011-03-31 13:23:35 +0530427 return dss.lcd_clk_source[ix];
428 } else {
429 /* LCD_CLK source is the same as DISPC_FCLK source for
430 * OMAP2 and OMAP3 */
431 return dss.dispc_clk_source;
432 }
Taneja, Architea751592011-03-08 05:50:35 -0600433}
434
Tomi Valkeinen930b0272012-10-15 13:27:04 +0300435/* calculate clock rates using dividers in cinfo */
436int dss_calc_clock_rates(struct dss_clock_info *cinfo)
437{
438 if (dss.dpll4_m4_ck) {
439 unsigned long prate;
440
441 if (cinfo->fck_div > dss.feat->fck_div_max ||
442 cinfo->fck_div == 0)
443 return -EINVAL;
444
445 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
446
447 cinfo->fck = prate / cinfo->fck_div *
448 dss.feat->dss_fck_multiplier;
449 } else {
450 if (cinfo->fck_div != 0)
451 return -EINVAL;
452 cinfo->fck = clk_get_rate(dss.dss_clk);
453 }
454
455 return 0;
456}
457
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200458int dss_set_clock_div(struct dss_clock_info *cinfo)
459{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500460 if (dss.dpll4_m4_ck) {
461 unsigned long prate;
462 int r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200463
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464 prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
465 DSSDBG("dpll4_m4 = %ld\n", prate);
466
467 r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
468 if (r)
469 return r;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500470 } else {
471 if (cinfo->fck_div != 0)
472 return -EINVAL;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200473 }
474
475 DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
476
477 return 0;
478}
479
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200480unsigned long dss_get_dpll4_rate(void)
481{
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500482 if (dss.dpll4_m4_ck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200483 return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
484 else
485 return 0;
486}
487
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300488static int dss_setup_default_clock(void)
489{
490 unsigned long max_dss_fck, prate;
491 unsigned fck_div;
492 struct dss_clock_info dss_cinfo = { 0 };
493 int r;
494
495 if (dss.dpll4_m4_ck == NULL)
496 return 0;
497
498 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
499
500 prate = dss_get_dpll4_rate();
501
502 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
503 max_dss_fck);
504
505 dss_cinfo.fck_div = fck_div;
506
507 r = dss_calc_clock_rates(&dss_cinfo);
508 if (r)
509 return r;
510
511 r = dss_set_clock_div(&dss_cinfo);
512 if (r)
513 return r;
514
515 return 0;
516}
517
Archit Taneja6d523e72012-06-21 09:33:55 +0530518int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200519 struct dispc_clock_info *dispc_cinfo)
520{
521 unsigned long prate;
522 struct dss_clock_info best_dss;
523 struct dispc_clock_info best_dispc;
524
Archit Taneja819d8072011-03-01 11:54:00 +0530525 unsigned long fck, max_dss_fck;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200526
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530527 u16 fck_div;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200528
529 int match = 0;
530 int min_fck_per_pck;
531
532 prate = dss_get_dpll4_rate();
533
Taneja, Archit31ef8232011-03-14 23:28:22 -0500534 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +0530535
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300536 fck = clk_get_rate(dss.dss_clk);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530537 if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
538 dss.cache_dss_cinfo.fck == fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200539 DSSDBG("dispc clock info found from cache.\n");
540 *dss_cinfo = dss.cache_dss_cinfo;
541 *dispc_cinfo = dss.cache_dispc_cinfo;
542 return 0;
543 }
544
545 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
546
547 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +0530548 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200549 DSSERR("Requested pixel clock not possible with the current "
550 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
551 "the constraint off.\n");
552 min_fck_per_pck = 0;
553 }
554
555retry:
556 memset(&best_dss, 0, sizeof(best_dss));
557 memset(&best_dispc, 0, sizeof(best_dispc));
558
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500559 if (dss.dpll4_m4_ck == NULL) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200560 struct dispc_clock_info cur_dispc;
561 /* XXX can we change the clock on omap2? */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300562 fck = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200563 fck_div = 1;
564
Archit Taneja6d523e72012-06-21 09:33:55 +0530565 dispc_find_clk_divs(req_pck, fck, &cur_dispc);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200566 match = 1;
567
568 best_dss.fck = fck;
569 best_dss.fck_div = fck_div;
570
571 best_dispc = cur_dispc;
572
573 goto found;
Murthy, Raghuveer2de11082011-03-14 07:28:58 -0500574 } else {
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530575 for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200576 struct dispc_clock_info cur_dispc;
577
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530578 fck = prate / fck_div * dss.feat->dss_fck_multiplier;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200579
Archit Taneja819d8072011-03-01 11:54:00 +0530580 if (fck > max_dss_fck)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200581 continue;
582
583 if (min_fck_per_pck &&
584 fck < req_pck * min_fck_per_pck)
585 continue;
586
587 match = 1;
588
Archit Taneja6d523e72012-06-21 09:33:55 +0530589 dispc_find_clk_divs(req_pck, fck, &cur_dispc);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200590
591 if (abs(cur_dispc.pck - req_pck) <
592 abs(best_dispc.pck - req_pck)) {
593
594 best_dss.fck = fck;
595 best_dss.fck_div = fck_div;
596
597 best_dispc = cur_dispc;
598
599 if (cur_dispc.pck == req_pck)
600 goto found;
601 }
602 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200603 }
604
605found:
606 if (!match) {
607 if (min_fck_per_pck) {
608 DSSERR("Could not find suitable clock settings.\n"
609 "Turning FCK/PCK constraint off and"
610 "trying again.\n");
611 min_fck_per_pck = 0;
612 goto retry;
613 }
614
615 DSSERR("Could not find suitable clock settings.\n");
616
617 return -EINVAL;
618 }
619
620 if (dss_cinfo)
621 *dss_cinfo = best_dss;
622 if (dispc_cinfo)
623 *dispc_cinfo = best_dispc;
624
625 dss.cache_req_pck = req_pck;
626 dss.cache_prate = prate;
627 dss.cache_dss_cinfo = best_dss;
628 dss.cache_dispc_cinfo = best_dispc;
629
630 return 0;
631}
632
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200633void dss_set_venc_output(enum omap_dss_venc_type type)
634{
635 int l = 0;
636
637 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
638 l = 0;
639 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
640 l = 1;
641 else
642 BUG();
643
644 /* venc out selection. 0 = comp, 1 = svideo */
645 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
646}
647
648void dss_set_dac_pwrdn_bgz(bool enable)
649{
650 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
651}
652
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500653void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530654{
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500655 enum omap_display_type dp;
656 dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
657
658 /* Complain about invalid selections */
659 WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
660 WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
661
662 /* Select only if we have options */
663 if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
664 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530665}
666
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300667enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
668{
669 enum omap_display_type displays;
670
671 displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
672 if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
673 return DSS_VENC_TV_CLK;
674
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500675 if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
676 return DSS_HDMI_M_PCLK;
677
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300678 return REG_GET(DSS_CONTROL, 15, 15);
679}
680
Tomi Valkeinende09e452012-09-21 12:09:54 +0300681static int dss_dpi_select_source_omap2_omap3(enum omap_channel channel)
682{
683 if (channel != OMAP_DSS_CHANNEL_LCD)
684 return -EINVAL;
685
686 return 0;
687}
688
689static int dss_dpi_select_source_omap4(enum omap_channel channel)
690{
691 int val;
692
693 switch (channel) {
694 case OMAP_DSS_CHANNEL_LCD2:
695 val = 0;
696 break;
697 case OMAP_DSS_CHANNEL_DIGIT:
698 val = 1;
699 break;
700 default:
701 return -EINVAL;
702 }
703
704 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
705
706 return 0;
707}
708
709static int dss_dpi_select_source_omap5(enum omap_channel channel)
710{
711 int val;
712
713 switch (channel) {
714 case OMAP_DSS_CHANNEL_LCD:
715 val = 1;
716 break;
717 case OMAP_DSS_CHANNEL_LCD2:
718 val = 2;
719 break;
720 case OMAP_DSS_CHANNEL_LCD3:
721 val = 3;
722 break;
723 case OMAP_DSS_CHANNEL_DIGIT:
724 val = 0;
725 break;
726 default:
727 return -EINVAL;
728 }
729
730 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
731
732 return 0;
733}
734
735int dss_dpi_select_source(enum omap_channel channel)
736{
737 return dss.feat->dpi_select_source(channel);
738}
739
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000740static int dss_get_clocks(void)
741{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300742 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000743 int r;
744
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300745 clk = clk_get(&dss.pdev->dev, "fck");
746 if (IS_ERR(clk)) {
747 DSSERR("can't get clock fck\n");
748 r = PTR_ERR(clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000749 goto err;
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600750 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000751
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300752 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000753
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530754 clk = clk_get(NULL, dss.feat->clk_name);
755 if (IS_ERR(clk)) {
756 DSSERR("Failed to get %s\n", dss.feat->clk_name);
757 r = PTR_ERR(clk);
758 goto err;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300759 }
760
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300761 dss.dpll4_m4_ck = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300762
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000763 return 0;
764
765err:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300766 if (dss.dss_clk)
767 clk_put(dss.dss_clk);
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300768 if (dss.dpll4_m4_ck)
769 clk_put(dss.dpll4_m4_ck);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000770
771 return r;
772}
773
774static void dss_put_clocks(void)
775{
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300776 if (dss.dpll4_m4_ck)
777 clk_put(dss.dpll4_m4_ck);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300778 clk_put(dss.dss_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000779}
780
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200781static int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000782{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300783 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000784
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300785 DSSDBG("dss_runtime_get\n");
786
787 r = pm_runtime_get_sync(&dss.pdev->dev);
788 WARN_ON(r < 0);
789 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000790}
791
Tomi Valkeinen852f0832012-02-17 17:58:04 +0200792static void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000793{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300794 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000795
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300796 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000797
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200798 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300799 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000800}
801
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000802/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530803#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000804void dss_debug_dump_clocks(struct seq_file *s)
805{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000806 dss_dump_clocks(s);
807 dispc_dump_clocks(s);
808#ifdef CONFIG_OMAP2_DSS_DSI
809 dsi_dump_clocks(s);
810#endif
811}
812#endif
813
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300814static const struct dss_features omap24xx_dss_feats __initconst = {
815 .fck_div_max = 16,
816 .dss_fck_multiplier = 2,
817 .clk_name = NULL,
Tomi Valkeinende09e452012-09-21 12:09:54 +0300818 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300819};
820
821static const struct dss_features omap34xx_dss_feats __initconst = {
822 .fck_div_max = 16,
823 .dss_fck_multiplier = 2,
824 .clk_name = "dpll4_m4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300825 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300826};
827
828static const struct dss_features omap3630_dss_feats __initconst = {
829 .fck_div_max = 32,
830 .dss_fck_multiplier = 1,
831 .clk_name = "dpll4_m4_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300832 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300833};
834
835static const struct dss_features omap44xx_dss_feats __initconst = {
836 .fck_div_max = 32,
837 .dss_fck_multiplier = 1,
838 .clk_name = "dpll_per_m5x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300839 .dpi_select_source = &dss_dpi_select_source_omap4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300840};
841
842static const struct dss_features omap54xx_dss_feats __initconst = {
843 .fck_div_max = 64,
844 .dss_fck_multiplier = 1,
845 .clk_name = "dpll_per_h12x2_ck",
Tomi Valkeinende09e452012-09-21 12:09:54 +0300846 .dpi_select_source = &dss_dpi_select_source_omap5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +0300847};
848
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300849static int __init dss_init_features(struct platform_device *pdev)
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530850{
851 const struct dss_features *src;
852 struct dss_features *dst;
853
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300854 dst = devm_kzalloc(&pdev->dev, sizeof(*dst), GFP_KERNEL);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530855 if (!dst) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300856 dev_err(&pdev->dev, "Failed to allocate local DSS Features\n");
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530857 return -ENOMEM;
858 }
859
Tomi Valkeinenb2c7d542012-10-18 13:46:29 +0300860 switch (omapdss_get_version()) {
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300861 case OMAPDSS_VER_OMAP24xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530862 src = &omap24xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300863 break;
864
865 case OMAPDSS_VER_OMAP34xx_ES1:
866 case OMAPDSS_VER_OMAP34xx_ES3:
867 case OMAPDSS_VER_AM35xx:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530868 src = &omap34xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300869 break;
870
871 case OMAPDSS_VER_OMAP3630:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530872 src = &omap3630_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300873 break;
874
875 case OMAPDSS_VER_OMAP4430_ES1:
876 case OMAPDSS_VER_OMAP4430_ES2:
877 case OMAPDSS_VER_OMAP4:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530878 src = &omap44xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300879 break;
880
881 case OMAPDSS_VER_OMAP5:
Archit Taneja23362832012-04-08 16:47:01 +0530882 src = &omap54xx_dss_feats;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300883 break;
884
885 default:
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530886 return -ENODEV;
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300887 }
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530888
889 memcpy(dst, src, sizeof(*dst));
890 dss.feat = dst;
891
892 return 0;
893}
894
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000895/* DSS HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200896static int __init omap_dsshw_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000897{
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300898 struct resource *dss_mem;
899 u32 rev;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000900 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000901
902 dss.pdev = pdev;
903
Tomi Valkeinenbd81ed02012-09-28 12:56:00 +0300904 r = dss_init_features(dss.pdev);
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530905 if (r)
906 return r;
907
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300908 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
909 if (!dss_mem) {
910 DSSERR("can't get IORESOURCE_MEM DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200911 return -EINVAL;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300912 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200913
Julia Lawall6e2a14d2012-01-24 14:00:45 +0100914 dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
915 resource_size(dss_mem));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300916 if (!dss.base) {
917 DSSERR("can't ioremap DSS\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200918 return -ENOMEM;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300919 }
920
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000921 r = dss_get_clocks();
922 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +0200923 return r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000924
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300925 r = dss_setup_default_clock();
926 if (r)
927 goto err_setup_clocks;
928
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300929 pm_runtime_enable(&pdev->dev);
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300930
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300931 r = dss_runtime_get();
932 if (r)
933 goto err_runtime_get;
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300934
935 /* Select DPLL */
936 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
937
938#ifdef CONFIG_OMAP2_DSS_VENC
939 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
940 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
941 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
942#endif
943 dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
944 dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
945 dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
946 dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
947 dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000948
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300949 rev = dss_read_reg(DSS_REVISION);
950 printk(KERN_INFO "OMAP DSS rev %d.%d\n",
951 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
952
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300953 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300954
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200955 dss_debugfs_create_file("dss", dss_dump_regs);
956
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000957 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +0200958
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300959err_runtime_get:
960 pm_runtime_disable(&pdev->dev);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300961err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000962 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000963 return r;
964}
965
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200966static int __exit omap_dsshw_remove(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000967{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300968 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000969
970 dss_put_clocks();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +0300971
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000972 return 0;
973}
974
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300975static int dss_runtime_suspend(struct device *dev)
976{
977 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200978 dss_set_min_bus_tput(dev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300979 return 0;
980}
981
982static int dss_runtime_resume(struct device *dev)
983{
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200984 int r;
985 /*
986 * Set an arbitrarily high tput request to ensure OPP100.
987 * What we should really do is to make a request to stay in OPP100,
988 * without any tput requirements, but that is not currently possible
989 * via the PM layer.
990 */
991
992 r = dss_set_min_bus_tput(dev, 1000000000);
993 if (r)
994 return r;
995
Tomi Valkeinen39020712011-05-26 14:54:05 +0300996 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300997 return 0;
998}
999
1000static const struct dev_pm_ops dss_pm_ops = {
1001 .runtime_suspend = dss_runtime_suspend,
1002 .runtime_resume = dss_runtime_resume,
1003};
1004
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001005static struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001006 .remove = __exit_p(omap_dsshw_remove),
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001007 .driver = {
1008 .name = "omapdss_dss",
1009 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001010 .pm = &dss_pm_ops,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001011 },
1012};
1013
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02001014int __init dss_init_platform_driver(void)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001015{
Tomi Valkeinen11436e12012-03-07 12:53:18 +02001016 return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001017}
1018
1019void dss_uninit_platform_driver(void)
1020{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02001021 platform_driver_unregister(&omap_dsshw_driver);
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001022}