blob: cf6df3378d3786d3bcaa2876f770b70db46cc6ca [file] [log] [blame]
Tony Lindgrena569c6e2006-04-02 17:46:21 +01001/*
2 * linux/arch/arm/plat-omap/timer32k.c
3 *
4 * OMAP 32K Timer
5 *
6 * Copyright (C) 2004 - 2005 Nokia Corporation
7 * Partial timer rewrite and additional dynamic tick timer support by
8 * Tony Lindgen <tony@atomide.com> and
9 * Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
Timo Teras77900a22006-06-26 16:16:12 -070010 * OMAP Dual-mode timer framework support by Timo Teras
Tony Lindgrena569c6e2006-04-02 17:46:21 +010011 *
12 * MPU timer code based on the older MPU timer code for OMAP
13 * Copyright (C) 2000 RidgeRun, Inc.
14 * Author: Greg Lonnon <glonnon@ridgerun.com>
15 *
16 * This program is free software; you can redistribute it and/or modify it
17 * under the terms of the GNU General Public License as published by the
18 * Free Software Foundation; either version 2 of the License, or (at your
19 * option) any later version.
20 *
21 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
22 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
23 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
24 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
27 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
28 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * You should have received a copy of the GNU General Public License along
33 * with this program; if not, write to the Free Software Foundation, Inc.,
34 * 675 Mass Ave, Cambridge, MA 02139, USA.
35 */
36
Tony Lindgrena569c6e2006-04-02 17:46:21 +010037#include <linux/kernel.h>
38#include <linux/init.h>
39#include <linux/delay.h>
40#include <linux/interrupt.h>
41#include <linux/sched.h>
42#include <linux/spinlock.h>
43#include <linux/err.h>
44#include <linux/clk.h>
45
46#include <asm/system.h>
47#include <asm/hardware.h>
48#include <asm/io.h>
49#include <asm/leds.h>
50#include <asm/irq.h>
51#include <asm/mach/irq.h>
52#include <asm/mach/time.h>
Tony Lindgren35912c72006-07-01 19:56:42 +010053#include <asm/arch/dmtimer.h>
Tony Lindgrena569c6e2006-04-02 17:46:21 +010054
55struct sys_timer omap_timer;
56
57/*
58 * ---------------------------------------------------------------------------
59 * 32KHz OS timer
60 *
61 * This currently works only on 16xx, as 1510 does not have the continuous
62 * 32KHz synchronous timer. The 32KHz synchronous timer is used to keep track
63 * of time in addition to the 32KHz OS timer. Using only the 32KHz OS timer
64 * on 1510 would be possible, but the timer would not be as accurate as
65 * with the 32KHz synchronized timer.
66 * ---------------------------------------------------------------------------
67 */
68
69#if defined(CONFIG_ARCH_OMAP16XX)
70#define TIMER_32K_SYNCHRONIZED 0xfffbc410
71#elif defined(CONFIG_ARCH_OMAP24XX)
72#define TIMER_32K_SYNCHRONIZED 0x48004010
73#else
74#error OMAP 32KHz timer does not currently work on 15XX!
75#endif
76
77/* 16xx specific defines */
78#define OMAP1_32K_TIMER_BASE 0xfffb9000
79#define OMAP1_32K_TIMER_CR 0x08
80#define OMAP1_32K_TIMER_TVR 0x00
81#define OMAP1_32K_TIMER_TCR 0x04
82
Tony Lindgrena569c6e2006-04-02 17:46:21 +010083#define OMAP_32K_TICKS_PER_HZ (32768 / HZ)
84
85/*
86 * TRM says 1 / HZ = ( TVR + 1) / 32768, so TRV = (32768 / HZ) - 1
87 * so with HZ = 128, TVR = 255.
88 */
89#define OMAP_32K_TIMER_TICK_PERIOD ((32768 / HZ) - 1)
90
91#define JIFFIES_TO_HW_TICKS(nr_jiffies, clock_rate) \
92 (((nr_jiffies) * (clock_rate)) / HZ)
93
Timo Teras77900a22006-06-26 16:16:12 -070094#if defined(CONFIG_ARCH_OMAP1)
95
Tony Lindgrena569c6e2006-04-02 17:46:21 +010096static inline void omap_32k_timer_write(int val, int reg)
97{
Timo Teras77900a22006-06-26 16:16:12 -070098 omap_writew(val, OMAP1_32K_TIMER_BASE + reg);
Tony Lindgrena569c6e2006-04-02 17:46:21 +010099}
100
101static inline unsigned long omap_32k_timer_read(int reg)
102{
Timo Teras77900a22006-06-26 16:16:12 -0700103 return omap_readl(OMAP1_32K_TIMER_BASE + reg) & 0xffffff;
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100104}
105
Timo Teras77900a22006-06-26 16:16:12 -0700106static inline void omap_32k_timer_start(unsigned long load_val)
107{
Imre Deakdf51a842006-09-25 12:41:21 +0300108 if (!load_val)
109 load_val = 1;
Timo Teras77900a22006-06-26 16:16:12 -0700110 omap_32k_timer_write(load_val, OMAP1_32K_TIMER_TVR);
111 omap_32k_timer_write(0x0f, OMAP1_32K_TIMER_CR);
112}
113
114static inline void omap_32k_timer_stop(void)
115{
116 omap_32k_timer_write(0x0, OMAP1_32K_TIMER_CR);
117}
118
119#define omap_32k_timer_ack_irq()
120
121#elif defined(CONFIG_ARCH_OMAP2)
122
Timo Teras77900a22006-06-26 16:16:12 -0700123static struct omap_dm_timer *gptimer;
124
125static inline void omap_32k_timer_start(unsigned long load_val)
126{
127 omap_dm_timer_set_load(gptimer, 1, 0xffffffff - load_val);
128 omap_dm_timer_set_int_enable(gptimer, OMAP_TIMER_INT_OVERFLOW);
129 omap_dm_timer_start(gptimer);
130}
131
132static inline void omap_32k_timer_stop(void)
133{
134 omap_dm_timer_stop(gptimer);
135}
136
137static inline void omap_32k_timer_ack_irq(void)
138{
139 u32 status = omap_dm_timer_read_status(gptimer);
140 omap_dm_timer_write_status(gptimer, status);
141}
142
143#endif
144
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100145/*
146 * The 32KHz synchronized timer is an additional timer on 16xx.
147 * It is always running.
148 */
149static inline unsigned long omap_32k_sync_timer_read(void)
150{
151 return omap_readl(TIMER_32K_SYNCHRONIZED);
152}
153
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100154/*
155 * Rounds down to nearest usec. Note that this will overflow for larger values.
156 */
157static inline unsigned long omap_32k_ticks_to_usecs(unsigned long ticks_32k)
158{
159 return (ticks_32k * 5*5*5*5*5*5) >> 9;
160}
161
162/*
163 * Rounds down to nearest nsec.
164 */
165static inline unsigned long long
166omap_32k_ticks_to_nsecs(unsigned long ticks_32k)
167{
168 return (unsigned long long) ticks_32k * 1000 * 5*5*5*5*5*5 >> 9;
169}
170
171static unsigned long omap_32k_last_tick = 0;
172
173/*
174 * Returns elapsed usecs since last 32k timer interrupt
175 */
176static unsigned long omap_32k_timer_gettimeoffset(void)
177{
178 unsigned long now = omap_32k_sync_timer_read();
179 return omap_32k_ticks_to_usecs(now - omap_32k_last_tick);
180}
181
182/*
183 * Returns current time from boot in nsecs. It's OK for this to wrap
184 * around for now, as it's just a relative time stamp.
185 */
186unsigned long long sched_clock(void)
187{
188 return omap_32k_ticks_to_nsecs(omap_32k_sync_timer_read());
189}
190
191/*
192 * Timer interrupt for 32KHz timer. When dynamic tick is enabled, this
193 * function is also called from other interrupts to remove latency
194 * issues with dynamic tick. In the dynamic tick case, we need to lock
195 * with irqsave.
196 */
Tony Lindgren14188b32006-09-25 12:41:40 +0300197static inline irqreturn_t _omap_32k_timer_interrupt(int irq, void *dev_id,
198 struct pt_regs *regs)
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100199{
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100200 unsigned long now;
201
Timo Teras77900a22006-06-26 16:16:12 -0700202 omap_32k_timer_ack_irq();
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100203 now = omap_32k_sync_timer_read();
204
Lennert Buytenhekf869afa2006-06-22 10:30:53 +0100205 while ((signed long)(now - omap_32k_last_tick)
206 >= OMAP_32K_TICKS_PER_HZ) {
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100207 omap_32k_last_tick += OMAP_32K_TICKS_PER_HZ;
208 timer_tick(regs);
209 }
210
211 /* Restart timer so we don't drift off due to modulo or dynamic tick.
212 * By default we program the next timer to be continuous to avoid
213 * latencies during high system load. During dynamic tick operation the
214 * continuous timer can be overridden from pm_idle to be longer.
215 */
216 omap_32k_timer_start(omap_32k_last_tick + OMAP_32K_TICKS_PER_HZ - now);
Tony Lindgren14188b32006-09-25 12:41:40 +0300217
218 return IRQ_HANDLED;
219}
220
221static irqreturn_t omap_32k_timer_handler(int irq, void *dev_id,
222 struct pt_regs *regs)
223{
224 return _omap_32k_timer_interrupt(irq, dev_id, regs);
225}
226
227static irqreturn_t omap_32k_timer_interrupt(int irq, void *dev_id,
228 struct pt_regs *regs)
229{
230 unsigned long flags;
231
232 write_seqlock_irqsave(&xtime_lock, flags);
233 _omap_32k_timer_interrupt(irq, dev_id, regs);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100234 write_sequnlock_irqrestore(&xtime_lock, flags);
235
236 return IRQ_HANDLED;
237}
238
239#ifdef CONFIG_NO_IDLE_HZ
240/*
241 * Programs the next timer interrupt needed. Called when dynamic tick is
242 * enabled, and to reprogram the ticks to skip from pm_idle. Note that
243 * we can keep the timer continuous, and don't need to set it to run in
244 * one-shot mode. This is because the timer will get reprogrammed again
245 * after next interrupt.
246 */
247void omap_32k_timer_reprogram(unsigned long next_tick)
248{
Imre Deakdf51a842006-09-25 12:41:21 +0300249 unsigned long ticks = JIFFIES_TO_HW_TICKS(next_tick, 32768) + 1;
250 unsigned long now = omap_32k_sync_timer_read();
251 unsigned long idled = now - omap_32k_last_tick;
252
253 if (idled + 1 < ticks)
254 ticks -= idled;
255 else
256 ticks = 1;
257 omap_32k_timer_start(ticks);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100258}
259
260static struct irqaction omap_32k_timer_irq;
261extern struct timer_update_handler timer_update;
262
263static int omap_32k_timer_enable_dyn_tick(void)
264{
265 /* No need to reprogram timer, just use the next interrupt */
266 return 0;
267}
268
269static int omap_32k_timer_disable_dyn_tick(void)
270{
271 omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
272 return 0;
273}
274
275static struct dyn_tick_timer omap_dyn_tick_timer = {
276 .enable = omap_32k_timer_enable_dyn_tick,
277 .disable = omap_32k_timer_disable_dyn_tick,
278 .reprogram = omap_32k_timer_reprogram,
Tony Lindgren14188b32006-09-25 12:41:40 +0300279 .handler = omap_32k_timer_handler,
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100280};
281#endif /* CONFIG_NO_IDLE_HZ */
282
283static struct irqaction omap_32k_timer_irq = {
284 .name = "32KHz timer",
Thomas Gleixner52e405e2006-07-03 02:20:05 +0200285 .flags = IRQF_DISABLED | IRQF_TIMER,
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100286 .handler = omap_32k_timer_interrupt,
287};
288
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100289static __init void omap_init_32k_timer(void)
290{
291#ifdef CONFIG_NO_IDLE_HZ
292 omap_timer.dyn_tick = &omap_dyn_tick_timer;
293#endif
294
295 if (cpu_class_is_omap1())
296 setup_irq(INT_OS_TIMER, &omap_32k_timer_irq);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100297 omap_timer.offset = omap_32k_timer_gettimeoffset;
298 omap_32k_last_tick = omap_32k_sync_timer_read();
299
Tony Lindgren35912c72006-07-01 19:56:42 +0100300#ifdef CONFIG_ARCH_OMAP2
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100301 /* REVISIT: Check 24xx TIOCP_CFG settings after idle works */
302 if (cpu_is_omap24xx()) {
Timo Teras77900a22006-06-26 16:16:12 -0700303 gptimer = omap_dm_timer_request_specific(1);
304 BUG_ON(gptimer == NULL);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100305
Timo Teras77900a22006-06-26 16:16:12 -0700306 omap_dm_timer_set_source(gptimer, OMAP_TIMER_SRC_32_KHZ);
307 setup_irq(omap_dm_timer_get_irq(gptimer), &omap_32k_timer_irq);
308 omap_dm_timer_set_int_enable(gptimer,
309 OMAP_TIMER_INT_CAPTURE | OMAP_TIMER_INT_OVERFLOW |
310 OMAP_TIMER_INT_MATCH);
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100311 }
Tony Lindgren35912c72006-07-01 19:56:42 +0100312#endif
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100313
314 omap_32k_timer_start(OMAP_32K_TIMER_TICK_PERIOD);
315}
316
317/*
318 * ---------------------------------------------------------------------------
319 * Timer initialization
320 * ---------------------------------------------------------------------------
321 */
322static void __init omap_timer_init(void)
323{
Timo Teras77900a22006-06-26 16:16:12 -0700324#ifdef CONFIG_OMAP_DM_TIMER
325 omap_dm_timer_init();
326#endif
Tony Lindgrena569c6e2006-04-02 17:46:21 +0100327 omap_init_32k_timer();
328}
329
330struct sys_timer omap_timer = {
331 .init = omap_timer_init,
332 .offset = NULL, /* Initialized later */
333};