blob: f09d4bbe2d2d28528f91267448cf88143cee3f92 [file] [log] [blame]
Pekka Enberg77883862009-04-09 11:52:26 +03001#include <linux/linkage.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07002#include <linux/errno.h>
3#include <linux/signal.h>
4#include <linux/sched.h>
5#include <linux/ioport.h>
6#include <linux/interrupt.h>
Pekka Enberg77883862009-04-09 11:52:26 +03007#include <linux/timex.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008#include <linux/random.h>
Ingo Molnar47f16ca2009-04-10 14:58:05 +02009#include <linux/kprobes.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070010#include <linux/init.h>
11#include <linux/kernel_stat.h>
12#include <linux/sysdev.h>
13#include <linux/bitops.h>
Pekka Enberg77883862009-04-09 11:52:26 +030014#include <linux/acpi.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053015#include <linux/io.h>
16#include <linux/delay.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/atomic.h>
19#include <asm/system.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <asm/timer.h>
Pekka Enberg77883862009-04-09 11:52:26 +030021#include <asm/hw_irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022#include <asm/pgtable.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include <asm/desc.h>
24#include <asm/apic.h>
Ingo Molnar8e6dafd2009-02-23 00:34:39 +010025#include <asm/setup.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026#include <asm/i8259.h>
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053027#include <asm/traps.h>
Sebastian Andrzej Siewior3879a6f2011-02-22 21:07:40 +010028#include <asm/prom.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Pekka Enberg77883862009-04-09 11:52:26 +030030/*
31 * ISA PIC or low IO-APIC triggered (INTA-cycle or APIC) interrupts:
32 * (these are usually mapped to vectors 0x30-0x3f)
33 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
35/*
Pekka Enberg77883862009-04-09 11:52:26 +030036 * The IO-APIC gives us many more interrupt sources. Most of these
37 * are unused but an SMP system is supposed to have enough memory ...
38 * sometimes (mostly wrt. hw bugs) we get corrupted vectors all
39 * across the spectrum, so we really want to be prepared to get all
40 * of these. Plus, more powerful systems might have more than 64
41 * IO-APIC registers.
42 *
43 * (these are usually mapped into the 0x30-0xff vector range)
44 */
45
Pekka Enberg320fd992009-04-09 11:52:25 +030046#ifdef CONFIG_X86_32
Linus Torvalds1da177e2005-04-16 15:20:36 -070047/*
48 * Note that on a 486, we don't want to do a SIGFPE on an irq13
49 * as the irq is unreliable, and exception 16 works correctly
50 * (ie as explained in the intel literature). On a 386, you
51 * can't use exception 16 due to bad IBM design, so we have to
52 * rely on the less exact irq13.
53 *
54 * Careful.. Not only is IRQ13 unreliable, but it is also
55 * leads to races. IBM designers who came up with it should
56 * be shot.
57 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070058
David Howells7d12e782006-10-05 14:55:46 +010059static irqreturn_t math_error_irq(int cpl, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070060{
Jaswinder Singh Rajputaa09e6c2009-01-04 16:35:17 +053061 outb(0, 0xF0);
Linus Torvalds1da177e2005-04-16 15:20:36 -070062 if (ignore_fpu_irq || !boot_cpu_data.hard_math)
63 return IRQ_NONE;
Brian Gerst9b6dba92010-03-21 09:00:44 -040064 math_error(get_irq_regs(), 0, 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -070065 return IRQ_HANDLED;
66}
67
68/*
69 * New motherboards sometimes make IRQ 13 be a PCI interrupt,
70 * so allow interrupt sharing.
71 */
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020072static struct irqaction fpu_irq = {
73 .handler = math_error_irq,
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020074 .name = "fpu",
Thomas Gleixner9bbbff22011-01-27 18:17:01 +010075 .flags = IRQF_NO_THREAD,
Thomas Gleixner6a61f6a2007-10-17 18:04:36 +020076};
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070078
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040079/*
80 * IRQ2 is cascade interrupt to second interrupt controller
81 */
82static struct irqaction irq2 = {
83 .handler = no_action,
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040084 .name = "cascade",
Thomas Gleixner9bbbff22011-01-27 18:17:01 +010085 .flags = IRQF_NO_THREAD,
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +040086};
87
Yinghai Lu497c9a12008-08-19 20:50:28 -070088DEFINE_PER_CPU(vector_irq_t, vector_irq) = {
Suresh Siddha97943392010-01-19 12:20:54 -080089 [0 ... NR_VECTORS - 1] = -1,
Yinghai Lu497c9a12008-08-19 20:50:28 -070090};
91
Yinghai Lub77b8812008-12-19 15:23:44 -080092int vector_used_by_percpu_irq(unsigned int vector)
93{
94 int cpu;
95
96 for_each_online_cpu(cpu) {
97 if (per_cpu(vector_irq, cpu)[vector] != -1)
98 return 1;
99 }
100
101 return 0;
102}
103
Thomas Gleixnerd9112f42009-08-20 09:41:38 +0200104void __init init_ISA_irqs(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105{
Thomas Gleixner011d5782010-09-28 00:15:31 +0200106 struct irq_chip *chip = legacy_pic->chip;
107 const char *name = chip->name;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 int i;
109
Pekka Enberg598c73d2009-04-09 11:52:24 +0300110#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300111 init_bsp_APIC();
112#endif
Jacob Panb81bb372009-11-09 11:27:04 -0800113 legacy_pic->init(0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114
Thomas Gleixner011d5782010-09-28 00:15:31 +0200115 for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
Thomas Gleixner2c778652011-03-12 12:20:43 +0100116 irq_set_chip_and_handler_name(i, chip, handle_level_irq, name);
Pekka Enberg7371d9f2009-04-09 11:52:19 +0300117}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
Thomas Gleixner54e26032009-09-16 08:42:26 +0200119void __init init_IRQ(void)
Thomas Gleixner66bcaf02009-08-20 09:59:09 +0200120{
Suresh Siddha97943392010-01-19 12:20:54 -0800121 int i;
122
123 /*
Sebastian Andrzej Siewiorbcc7c122011-02-22 21:07:44 +0100124 * We probably need a better place for this, but it works for
125 * now ...
126 */
127 x86_add_irq_domains();
128
129 /*
Suresh Siddha97943392010-01-19 12:20:54 -0800130 * On cpu 0, Assign IRQ0_VECTOR..IRQ15_VECTOR's to IRQ 0..15.
131 * If these IRQ's are handled by legacy interrupt-controllers like PIC,
132 * then this configuration will likely be static after the boot. If
133 * these IRQ's are handled by more mordern controllers like IO-APIC,
134 * then this vector space can be freed and re-used dynamically as the
135 * irq's migrate etc.
136 */
Yinghai Lu28c6a0b2010-02-23 20:27:48 -0800137 for (i = 0; i < legacy_pic->nr_legacy_irqs; i++)
Suresh Siddha97943392010-01-19 12:20:54 -0800138 per_cpu(vector_irq, 0)[IRQ0_VECTOR + i] = i;
139
Thomas Gleixner66bcaf02009-08-20 09:59:09 +0200140 x86_init.irqs.intr_init();
141}
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400142
Suresh Siddha36e9e1e2010-03-15 14:33:06 -0800143/*
144 * Setup the vector to irq mappings.
145 */
146void setup_vector_irq(int cpu)
147{
148#ifndef CONFIG_X86_IO_APIC
149 int irq;
150
151 /*
152 * On most of the platforms, legacy PIC delivers the interrupts on the
153 * boot cpu. But there are certain platforms where PIC interrupts are
154 * delivered to multiple cpu's. If the legacy IRQ is handled by the
155 * legacy PIC, for the new cpu that is coming online, setup the static
156 * legacy vector to irq mapping:
157 */
158 for (irq = 0; irq < legacy_pic->nr_legacy_irqs; irq++)
159 per_cpu(vector_irq, cpu)[IRQ0_VECTOR + irq] = irq;
160#endif
161
162 __setup_vector_irq(cpu);
163}
164
Pekka Enberg36290d82009-04-09 11:52:20 +0300165static void __init smp_intr_init(void)
166{
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300167#ifdef CONFIG_SMP
168#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400169 /*
170 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
171 * IPI, driven by wakeup.
172 */
173 alloc_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
174
Tejun Heo02cf94c2009-01-21 17:26:06 +0900175 /* IPIs for invalidation */
Shaohua Li3a09fb42011-01-17 10:52:05 +0800176#define ALLOC_INVTLB_VEC(NR) \
177 alloc_intr_gate(INVALIDATE_TLB_VECTOR_START+NR, \
178 invalidate_interrupt##NR)
179
180 switch (NUM_INVALIDATE_TLB_VECTORS) {
181 default:
182 ALLOC_INVTLB_VEC(31);
183 case 31:
184 ALLOC_INVTLB_VEC(30);
185 case 30:
186 ALLOC_INVTLB_VEC(29);
187 case 29:
188 ALLOC_INVTLB_VEC(28);
189 case 28:
190 ALLOC_INVTLB_VEC(27);
191 case 27:
192 ALLOC_INVTLB_VEC(26);
193 case 26:
194 ALLOC_INVTLB_VEC(25);
195 case 25:
196 ALLOC_INVTLB_VEC(24);
197 case 24:
198 ALLOC_INVTLB_VEC(23);
199 case 23:
200 ALLOC_INVTLB_VEC(22);
201 case 22:
202 ALLOC_INVTLB_VEC(21);
203 case 21:
204 ALLOC_INVTLB_VEC(20);
205 case 20:
206 ALLOC_INVTLB_VEC(19);
207 case 19:
208 ALLOC_INVTLB_VEC(18);
209 case 18:
210 ALLOC_INVTLB_VEC(17);
211 case 17:
212 ALLOC_INVTLB_VEC(16);
213 case 16:
214 ALLOC_INVTLB_VEC(15);
215 case 15:
216 ALLOC_INVTLB_VEC(14);
217 case 14:
218 ALLOC_INVTLB_VEC(13);
219 case 13:
220 ALLOC_INVTLB_VEC(12);
221 case 12:
222 ALLOC_INVTLB_VEC(11);
223 case 11:
224 ALLOC_INVTLB_VEC(10);
225 case 10:
226 ALLOC_INVTLB_VEC(9);
227 case 9:
228 ALLOC_INVTLB_VEC(8);
229 case 8:
230 ALLOC_INVTLB_VEC(7);
231 case 7:
232 ALLOC_INVTLB_VEC(6);
233 case 6:
234 ALLOC_INVTLB_VEC(5);
235 case 5:
236 ALLOC_INVTLB_VEC(4);
237 case 4:
238 ALLOC_INVTLB_VEC(3);
239 case 3:
240 ALLOC_INVTLB_VEC(2);
241 case 2:
242 ALLOC_INVTLB_VEC(1);
243 case 1:
244 ALLOC_INVTLB_VEC(0);
245 break;
246 }
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400247
248 /* IPI for generic function call */
249 alloc_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
250
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300251 /* IPI for generic single function call */
Yinghai Lub77b8812008-12-19 15:23:44 -0800252 alloc_intr_gate(CALL_FUNCTION_SINGLE_VECTOR,
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300253 call_function_single_interrupt);
Yinghai Lu497c9a12008-08-19 20:50:28 -0700254
255 /* Low priority IPI to cleanup after moving an irq */
256 set_intr_gate(IRQ_MOVE_CLEANUP_VECTOR, irq_move_cleanup_interrupt);
Yinghai Lub77b8812008-12-19 15:23:44 -0800257 set_bit(IRQ_MOVE_CLEANUP_VECTOR, used_vectors);
Andi Kleen4ef702c2009-05-27 21:56:52 +0200258
259 /* IPI used for rebooting/stopping */
260 alloc_intr_gate(REBOOT_VECTOR, reboot_interrupt);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400261#endif
Pekka Enbergb0096bb2009-04-09 11:52:23 +0300262#endif /* CONFIG_SMP */
Pekka Enberg36290d82009-04-09 11:52:20 +0300263}
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400264
Pekka Enberg22813c42009-04-09 11:52:21 +0300265static void __init apic_intr_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266{
Pekka Enberg36290d82009-04-09 11:52:20 +0300267 smp_intr_init();
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400268
H. Peter Anvin48b1fdd2009-06-01 15:13:02 -0700269#ifdef CONFIG_X86_THERMAL_VECTOR
Pekka Enbergab19c252009-04-09 11:52:27 +0300270 alloc_intr_gate(THERMAL_APIC_VECTOR, thermal_interrupt);
H. Peter Anvin48b1fdd2009-06-01 15:13:02 -0700271#endif
Hidehiro Kawai6effa8f2009-07-22 11:56:20 +0900272#ifdef CONFIG_X86_MCE_THRESHOLD
Pekka Enbergab19c252009-04-09 11:52:27 +0300273 alloc_intr_gate(THRESHOLD_APIC_VECTOR, threshold_interrupt);
274#endif
275
276#if defined(CONFIG_X86_64) || defined(CONFIG_X86_LOCAL_APIC)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400277 /* self generated IPI for local APIC timer */
278 alloc_intr_gate(LOCAL_TIMER_VECTOR, apic_timer_interrupt);
279
Dimitri Sivanich4a4de9c2009-10-14 09:22:57 -0500280 /* IPI for X86 platform specific use */
281 alloc_intr_gate(X86_PLATFORM_IPI_VECTOR, x86_platform_ipi);
Dimitri Sivanichacaabe72009-03-04 12:56:05 -0600282
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400283 /* IPI vectors for APIC spurious and error interrupts */
284 alloc_intr_gate(SPURIOUS_APIC_VECTOR, spurious_interrupt);
285 alloc_intr_gate(ERROR_APIC_VECTOR, error_interrupt);
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400286
Peter Zijlstrae360adb2010-10-14 14:01:34 +0800287 /* IRQ work interrupts: */
288# ifdef CONFIG_IRQ_WORK
289 alloc_intr_gate(IRQ_WORK_VECTOR, irq_work_interrupt);
Ingo Molnar47f16ca2009-04-10 14:58:05 +0200290# endif
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400291
Andi Kleen7856f6c2009-04-28 23:32:56 +0200292#endif
Pekka Enberg22813c42009-04-09 11:52:21 +0300293}
294
295void __init native_init_IRQ(void)
296{
297 int i;
298
299 /* Execute any quirks before the call gates are initialised: */
Thomas Gleixnerd9112f42009-08-20 09:41:38 +0200300 x86_init.irqs.pre_vector_init();
Pekka Enberg22813c42009-04-09 11:52:21 +0300301
Yinghai Lu77857dc2009-04-15 11:57:01 -0700302 apic_intr_init();
303
Pekka Enberg22813c42009-04-09 11:52:21 +0300304 /*
305 * Cover the whole vector space, no vector can escape
306 * us. (some of these will be overridden and become
307 * 'special' SMP interrupts)
308 */
Pekka Enbergd3496c82009-04-09 11:52:22 +0300309 for (i = FIRST_EXTERNAL_VECTOR; i < NR_VECTORS; i++) {
Yinghai Lu77857dc2009-04-15 11:57:01 -0700310 /* IA32_SYSCALL_VECTOR could be used in trap_init already. */
311 if (!test_bit(i, used_vectors))
Pekka Enberg320fd992009-04-09 11:52:25 +0300312 set_intr_gate(i, interrupt[i-FIRST_EXTERNAL_VECTOR]);
Pekka Enberg22813c42009-04-09 11:52:21 +0300313 }
Andi Kleen7856f6c2009-04-28 23:32:56 +0200314
Sebastian Andrzej Siewior3879a6f2011-02-22 21:07:40 +0100315 if (!acpi_ioapic && !of_ioapic)
Cyrill Gorcunov2ae111c2008-08-11 18:34:08 +0400316 setup_irq(2, &irq2);
317
Pekka Enberg320fd992009-04-09 11:52:25 +0300318#ifdef CONFIG_X86_32
Ingo Molnar8e6dafd2009-02-23 00:34:39 +0100319 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 * External FPU? Set up irq13 if so, for
321 * original braindamaged IBM FERR coupling.
322 */
323 if (boot_cpu_data.hard_math && !cpu_has_fpu)
324 setup_irq(FPU_IRQ, &fpu_irq);
325
326 irq_ctx_init(smp_processor_id());
Pekka Enberg320fd992009-04-09 11:52:25 +0300327#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}