Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 1 | /* |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 2 | * (C) Copyright 2007 |
| 3 | * Texas Instruments |
| 4 | * Karthik Dasu <karthik-dp@ti.com> |
| 5 | * |
| 6 | * (C) Copyright 2004 |
| 7 | * Texas Instruments, <www.ti.com> |
| 8 | * Richard Woodruff <r-woodruff2@ti.com> |
| 9 | * |
| 10 | * This program is free software; you can redistribute it and/or |
| 11 | * modify it under the terms of the GNU General Public License as |
| 12 | * published by the Free Software Foundation; either version 2 of |
| 13 | * the License, or (at your option) any later version. |
| 14 | * |
| 15 | * This program is distributed in the hope that it will be useful, |
| 16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the |
| 18 | * GNU General Public License for more details. |
| 19 | * |
| 20 | * You should have received a copy of the GNU General Public License |
| 21 | * along with this program; if not, write to the Free Software |
| 22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 23 | * MA 02111-1307 USA |
| 24 | */ |
| 25 | #include <linux/linkage.h> |
| 26 | #include <asm/assembler.h> |
Jean Pihet | b4b36fd | 2010-12-18 16:44:42 +0100 | [diff] [blame] | 27 | #include <plat/sram.h> |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 28 | #include <mach/io.h> |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 29 | |
Paul Walmsley | 59fb659 | 2010-12-21 15:30:55 -0700 | [diff] [blame] | 30 | #include "cm2xxx_3xxx.h" |
| 31 | #include "prm2xxx_3xxx.h" |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 32 | #include "sdrc.h" |
Paul Walmsley | 4814ced | 2010-10-08 11:40:20 -0600 | [diff] [blame] | 33 | #include "control.h" |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 34 | |
Jean Pihet | fe360e1 | 2010-12-18 16:44:43 +0100 | [diff] [blame] | 35 | /* |
| 36 | * Registers access definitions |
| 37 | */ |
| 38 | #define SDRC_SCRATCHPAD_SEM_OFFS 0xc |
| 39 | #define SDRC_SCRATCHPAD_SEM_V OMAP343X_SCRATCHPAD_REGADDR\ |
| 40 | (SDRC_SCRATCHPAD_SEM_OFFS) |
| 41 | #define PM_PREPWSTST_CORE_P OMAP3430_PRM_BASE + CORE_MOD +\ |
| 42 | OMAP3430_PM_PREPWSTST |
Abhijit Pagare | 3790300 | 2010-01-26 20:12:51 -0700 | [diff] [blame] | 43 | #define PM_PWSTCTRL_MPU_P OMAP3430_PRM_BASE + MPU_MOD + OMAP2_PM_PWSTCTRL |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 44 | #define CM_IDLEST1_CORE_V OMAP34XX_CM_REGADDR(CORE_MOD, CM_IDLEST1) |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 45 | #define CM_IDLEST_CKGEN_V OMAP34XX_CM_REGADDR(PLL_MOD, CM_IDLEST) |
Jean Pihet | fe360e1 | 2010-12-18 16:44:43 +0100 | [diff] [blame] | 46 | #define SRAM_BASE_P OMAP3_SRAM_PA |
| 47 | #define CONTROL_STAT OMAP343X_CTRL_BASE + OMAP343X_CONTROL_STATUS |
| 48 | #define CONTROL_MEM_RTA_CTRL (OMAP343X_CTRL_BASE +\ |
| 49 | OMAP36XX_CONTROL_MEM_RTA_CTRL) |
| 50 | |
| 51 | /* Move this as correct place is available */ |
| 52 | #define SCRATCHPAD_MEM_OFFS 0x310 |
| 53 | #define SCRATCHPAD_BASE_P (OMAP343X_CTRL_BASE +\ |
| 54 | OMAP343X_CONTROL_MEM_WKUP +\ |
| 55 | SCRATCHPAD_MEM_OFFS) |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 56 | #define SDRC_POWER_V OMAP34XX_SDRC_REGADDR(SDRC_POWER) |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 57 | #define SDRC_SYSCONFIG_P (OMAP343X_SDRC_BASE + SDRC_SYSCONFIG) |
| 58 | #define SDRC_MR_0_P (OMAP343X_SDRC_BASE + SDRC_MR_0) |
| 59 | #define SDRC_EMR2_0_P (OMAP343X_SDRC_BASE + SDRC_EMR2_0) |
| 60 | #define SDRC_MANUAL_0_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_0) |
| 61 | #define SDRC_MR_1_P (OMAP343X_SDRC_BASE + SDRC_MR_1) |
| 62 | #define SDRC_EMR2_1_P (OMAP343X_SDRC_BASE + SDRC_EMR2_1) |
| 63 | #define SDRC_MANUAL_1_P (OMAP343X_SDRC_BASE + SDRC_MANUAL_1) |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 64 | #define SDRC_DLLA_STATUS_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_STATUS) |
| 65 | #define SDRC_DLLA_CTRL_V OMAP34XX_SDRC_REGADDR(SDRC_DLLA_CTRL) |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 66 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 67 | /* |
| 68 | * This file needs be built unconditionally as ARM to interoperate correctly |
| 69 | * with non-Thumb-2-capable firmware. |
| 70 | */ |
| 71 | .arm |
Rajendra Nayak | a89b6f0 | 2009-05-28 18:13:06 +0530 | [diff] [blame] | 72 | |
Jean Pihet | d3cdfd2 | 2010-12-18 16:44:41 +0100 | [diff] [blame] | 73 | /* |
| 74 | * API functions |
| 75 | */ |
Rajendra Nayak | a89b6f0 | 2009-05-28 18:13:06 +0530 | [diff] [blame] | 76 | |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 77 | .text |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 78 | /* |
| 79 | * L2 cache needs to be toggled for stable OFF mode functionality on 3630. |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 80 | * This function sets up a flag that will allow for this toggling to take |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 81 | * place on 3630. Hopefully some version in the future may not need this. |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 82 | */ |
| 83 | ENTRY(enable_omap3630_toggle_l2_on_restore) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 84 | stmfd sp!, {lr} @ save registers on stack |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 85 | /* Setup so that we will disable and enable l2 */ |
| 86 | mov r1, #0x1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 87 | adrl r2, l2dis_3630 @ may be too distant for plain adr |
| 88 | str r1, [r2] |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 89 | ldmfd sp!, {pc} @ restore regs and return |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 90 | ENDPROC(enable_omap3630_toggle_l2_on_restore) |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 91 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 92 | .text |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 93 | /* Function to call rom code to save secure ram context */ |
Jean Pihet | b6338bd | 2011-02-02 16:38:06 +0100 | [diff] [blame] | 94 | .align 3 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 95 | ENTRY(save_secure_ram_context) |
Russell King | 857c1b8 | 2011-06-22 12:44:32 +0100 | [diff] [blame] | 96 | stmfd sp!, {r4 - r11, lr} @ save registers on stack |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 97 | adr r3, api_params @ r3 points to parameters |
| 98 | str r0, [r3,#0x4] @ r0 has sdram address |
| 99 | ldr r12, high_mask |
| 100 | and r3, r3, r12 |
| 101 | ldr r12, sram_phy_addr_mask |
| 102 | orr r3, r3, r12 |
| 103 | mov r0, #25 @ set service ID for PPA |
| 104 | mov r12, r0 @ copy secure service ID in r12 |
| 105 | mov r1, #0 @ set task id for ROM code in r1 |
Kalle Jokiniemi | ba50ea7 | 2009-03-26 15:59:00 +0200 | [diff] [blame] | 106 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 107 | mov r6, #0xff |
Santosh Shilimkar | 4444d71 | 2011-01-23 19:00:34 +0530 | [diff] [blame] | 108 | dsb @ data write barrier |
| 109 | dmb @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 110 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 111 | nop |
| 112 | nop |
| 113 | nop |
| 114 | nop |
Russell King | 857c1b8 | 2011-06-22 12:44:32 +0100 | [diff] [blame] | 115 | ldmfd sp!, {r4 - r11, pc} |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 116 | .align |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 117 | sram_phy_addr_mask: |
| 118 | .word SRAM_BASE_P |
| 119 | high_mask: |
| 120 | .word 0xffff |
| 121 | api_params: |
| 122 | .word 0x4, 0x0, 0x0, 0x1, 0x1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 123 | ENDPROC(save_secure_ram_context) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 124 | ENTRY(save_secure_ram_context_sz) |
| 125 | .word . - save_secure_ram_context |
| 126 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 127 | /* |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 128 | * ====================== |
| 129 | * == Idle entry point == |
| 130 | * ====================== |
| 131 | */ |
| 132 | |
| 133 | /* |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 134 | * Forces OMAP into idle state |
| 135 | * |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 136 | * omap34xx_cpu_suspend() - This bit of code saves the CPU context if needed |
| 137 | * and executes the WFI instruction. Calling WFI effectively changes the |
| 138 | * power domains states to the desired target power states. |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 139 | * |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 140 | * |
| 141 | * Notes: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 142 | * - this code gets copied to internal SRAM at boot and after wake-up |
| 143 | * from OFF mode. The execution pointer in SRAM is _omap_sram_idle. |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 144 | * - when the OMAP wakes up it continues at different execution points |
| 145 | * depending on the low power mode (non-OFF vs OFF modes), |
| 146 | * cf. 'Resume path for xxx mode' comments. |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 147 | */ |
Jean Pihet | b6338bd | 2011-02-02 16:38:06 +0100 | [diff] [blame] | 148 | .align 3 |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 149 | ENTRY(omap34xx_cpu_suspend) |
Russell King | 857c1b8 | 2011-06-22 12:44:32 +0100 | [diff] [blame] | 150 | stmfd sp!, {r4 - r11, lr} @ save registers on stack |
Jean Pihet | d3cdfd2 | 2010-12-18 16:44:41 +0100 | [diff] [blame] | 151 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 152 | /* |
Santosh Shilimkar | c9749a3 | 2011-01-23 19:33:53 +0530 | [diff] [blame] | 153 | * r0 contains CPU context save/restore pointer in sdram |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 154 | * r1 contains information about saving context: |
| 155 | * 0 - No context lost |
| 156 | * 1 - Only L1 and logic lost |
Santosh Shilimkar | c9749a3 | 2011-01-23 19:33:53 +0530 | [diff] [blame] | 157 | * 2 - Only L2 lost (Even L1 is retained we clean it along with L2) |
| 158 | * 3 - Both L1 and L2 lost and logic lost |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 159 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 160 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 161 | /* Directly jump to WFI is the context save is not required */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 162 | cmp r1, #0x0 |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 163 | beq omap3_do_wfi |
| 164 | |
| 165 | /* Otherwise fall through to the save context code */ |
| 166 | save_context_wfi: |
| 167 | mov r8, r0 @ Store SDRAM address in r8 |
| 168 | mrc p15, 0, r5, c1, c0, 1 @ Read Auxiliary Control Register |
| 169 | mov r4, #0x1 @ Number of parameters for restore call |
| 170 | stmia r8!, {r4-r5} @ Push parameters for restore call |
| 171 | mrc p15, 1, r5, c9, c0, 2 @ Read L2 AUX ctrl register |
| 172 | stmia r8!, {r4-r5} @ Push parameters for restore call |
| 173 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 174 | /* |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 175 | * jump out to kernel flush routine |
| 176 | * - reuse that code is better |
| 177 | * - it executes in a cached space so is faster than refetch per-block |
| 178 | * - should be faster and will change with kernel |
| 179 | * - 'might' have to copy address, load and jump to it |
Santosh Shilimkar | 9062511 | 2011-01-23 22:51:09 +0530 | [diff] [blame] | 180 | * Flush all data from the L1 data cache before disabling |
| 181 | * SCTLR.C bit. |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 182 | */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 183 | ldr r1, kernel_flush |
| 184 | mov lr, pc |
| 185 | bx r1 |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 186 | |
Santosh Shilimkar | 9062511 | 2011-01-23 22:51:09 +0530 | [diff] [blame] | 187 | /* |
| 188 | * Clear the SCTLR.C bit to prevent further data cache |
| 189 | * allocation. Clearing SCTLR.C would make all the data accesses |
| 190 | * strongly ordered and would not hit the cache. |
| 191 | */ |
| 192 | mrc p15, 0, r0, c1, c0, 0 |
| 193 | bic r0, r0, #(1 << 2) @ Disable the C bit |
| 194 | mcr p15, 0, r0, c1, c0, 0 |
| 195 | isb |
| 196 | |
| 197 | /* |
| 198 | * Invalidate L1 data cache. Even though only invalidate is |
| 199 | * necessary exported flush API is used here. Doing clean |
| 200 | * on already clean cache would be almost NOP. |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 201 | */ |
| 202 | ldr r1, kernel_flush |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 203 | blx r1 |
| 204 | /* |
| 205 | * The kernel doesn't interwork: v7_flush_dcache_all in particluar will |
| 206 | * always return in Thumb state when CONFIG_THUMB2_KERNEL is enabled. |
| 207 | * This sequence switches back to ARM. Note that .align may insert a |
| 208 | * nop: bx pc needs to be word-aligned in order to work. |
| 209 | */ |
| 210 | THUMB( .thumb ) |
| 211 | THUMB( .align ) |
| 212 | THUMB( bx pc ) |
| 213 | THUMB( nop ) |
| 214 | .arm |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 215 | |
| 216 | omap3_do_wfi: |
| 217 | ldr r4, sdrc_power @ read the SDRC_POWER register |
| 218 | ldr r5, [r4] @ read the contents of SDRC_POWER |
| 219 | orr r5, r5, #0x40 @ enable self refresh on idle req |
| 220 | str r5, [r4] @ write back to SDRC_POWER register |
| 221 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 222 | /* Data memory barrier and Data sync barrier */ |
Santosh Shilimkar | 4444d71 | 2011-01-23 19:00:34 +0530 | [diff] [blame] | 223 | dsb |
| 224 | dmb |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 225 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 226 | /* |
| 227 | * =================================== |
| 228 | * == WFI instruction => Enter idle == |
| 229 | * =================================== |
| 230 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 231 | wfi @ wait for interrupt |
| 232 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 233 | /* |
| 234 | * =================================== |
| 235 | * == Resume path for non-OFF modes == |
| 236 | * =================================== |
| 237 | */ |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 238 | nop |
| 239 | nop |
| 240 | nop |
| 241 | nop |
| 242 | nop |
| 243 | nop |
| 244 | nop |
| 245 | nop |
| 246 | nop |
| 247 | nop |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 248 | bl wait_sdrc_ok |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 249 | |
Santosh Shilimkar | 9062511 | 2011-01-23 22:51:09 +0530 | [diff] [blame] | 250 | mrc p15, 0, r0, c1, c0, 0 |
| 251 | tst r0, #(1 << 2) @ Check C bit enabled? |
| 252 | orreq r0, r0, #(1 << 2) @ Enable the C bit if cleared |
| 253 | mcreq p15, 0, r0, c1, c0, 0 |
| 254 | isb |
| 255 | |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 256 | /* |
| 257 | * =================================== |
| 258 | * == Exit point from non-OFF modes == |
| 259 | * =================================== |
| 260 | */ |
Russell King | 857c1b8 | 2011-06-22 12:44:32 +0100 | [diff] [blame] | 261 | ldmfd sp!, {r4 - r11, pc} @ restore regs and return |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 262 | |
| 263 | |
| 264 | /* |
| 265 | * ============================== |
| 266 | * == Resume path for OFF mode == |
| 267 | * ============================== |
| 268 | */ |
| 269 | |
| 270 | /* |
| 271 | * The restore_* functions are called by the ROM code |
| 272 | * when back from WFI in OFF mode. |
| 273 | * Cf. the get_*restore_pointer functions. |
| 274 | * |
| 275 | * restore_es3: applies to 34xx >= ES3.0 |
| 276 | * restore_3630: applies to 36xx |
| 277 | * restore: common code for 3xxx |
| 278 | */ |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 279 | ENTRY(omap3_restore_es3) |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 280 | ldr r5, pm_prepwstst_core_p |
| 281 | ldr r4, [r5] |
| 282 | and r4, r4, #0x3 |
| 283 | cmp r4, #0x0 @ Check if previous power state of CORE is OFF |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 284 | bne omap3_restore |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 285 | adr r0, es3_sdrc_fix |
| 286 | ldr r1, sram_base |
| 287 | ldr r2, es3_sdrc_fix_sz |
| 288 | mov r2, r2, ror #2 |
| 289 | copy_to_sram: |
| 290 | ldmia r0!, {r3} @ val = *src |
| 291 | stmia r1!, {r3} @ *dst = val |
| 292 | subs r2, r2, #0x1 @ num_words-- |
| 293 | bne copy_to_sram |
| 294 | ldr r1, sram_base |
| 295 | blx r1 |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 296 | b omap3_restore |
| 297 | ENDPROC(omap3_restore_es3) |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 298 | |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 299 | ENTRY(omap3_restore_3630) |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 300 | ldr r1, pm_prepwstst_core_p |
| 301 | ldr r2, [r1] |
| 302 | and r2, r2, #0x3 |
| 303 | cmp r2, #0x0 @ Check if previous power state of CORE is OFF |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 304 | bne omap3_restore |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 305 | /* Disable RTA before giving control */ |
| 306 | ldr r1, control_mem_rta |
| 307 | mov r2, #OMAP36XX_RTA_DISABLE |
| 308 | str r2, [r1] |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 309 | ENDPROC(omap3_restore_3630) |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 310 | |
| 311 | /* Fall through to common code for the remaining logic */ |
| 312 | |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 313 | ENTRY(omap3_restore) |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 314 | /* |
Russell King | 2637ce3 | 2011-06-22 12:54:41 +0100 | [diff] [blame] | 315 | * Read the pwstctrl register to check the reason for mpu reset. |
| 316 | * This tells us what was lost. |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 317 | */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 318 | ldr r1, pm_pwstctrl_mpu |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 319 | ldr r2, [r1] |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 320 | and r2, r2, #0x3 |
| 321 | cmp r2, #0x0 @ Check if target power state was OFF or RET |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 322 | bne logic_l1_restore |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 323 | |
| 324 | ldr r0, l2dis_3630 |
| 325 | cmp r0, #0x1 @ should we disable L2 on 3630? |
| 326 | bne skipl2dis |
| 327 | mrc p15, 0, r0, c1, c0, 1 |
| 328 | bic r0, r0, #2 @ disable L2 cache |
| 329 | mcr p15, 0, r0, c1, c0, 1 |
| 330 | skipl2dis: |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 331 | ldr r0, control_stat |
| 332 | ldr r1, [r0] |
| 333 | and r1, #0x700 |
| 334 | cmp r1, #0x300 |
| 335 | beq l2_inv_gp |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 336 | mov r0, #40 @ set service ID for PPA |
| 337 | mov r12, r0 @ copy secure Service ID in r12 |
| 338 | mov r1, #0 @ set task id for ROM code in r1 |
| 339 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 340 | mov r6, #0xff |
| 341 | adr r3, l2_inv_api_params @ r3 points to dummy parameters |
Santosh Shilimkar | 4444d71 | 2011-01-23 19:00:34 +0530 | [diff] [blame] | 342 | dsb @ data write barrier |
| 343 | dmb @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 344 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 345 | /* Write to Aux control register to set some bits */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 346 | mov r0, #42 @ set service ID for PPA |
| 347 | mov r12, r0 @ copy secure Service ID in r12 |
| 348 | mov r1, #0 @ set task id for ROM code in r1 |
| 349 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 350 | mov r6, #0xff |
Tero Kristo | a087cad | 2009-11-12 12:07:20 +0200 | [diff] [blame] | 351 | ldr r4, scratchpad_base |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 352 | ldr r3, [r4, #0xBC] @ r3 points to parameters |
Santosh Shilimkar | 4444d71 | 2011-01-23 19:00:34 +0530 | [diff] [blame] | 353 | dsb @ data write barrier |
| 354 | dmb @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 355 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 356 | |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 357 | #ifdef CONFIG_OMAP3_L2_AUX_SECURE_SAVE_RESTORE |
| 358 | /* Restore L2 aux control register */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 359 | @ set service ID for PPA |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 360 | mov r0, #CONFIG_OMAP3_L2_AUX_SECURE_SERVICE_SET_ID |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 361 | mov r12, r0 @ copy service ID in r12 |
| 362 | mov r1, #0 @ set task ID for ROM code in r1 |
| 363 | mov r2, #4 @ set some flags in r2, r6 |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 364 | mov r6, #0xff |
| 365 | ldr r4, scratchpad_base |
| 366 | ldr r3, [r4, #0xBC] |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 367 | adds r3, r3, #8 @ r3 points to parameters |
Santosh Shilimkar | 4444d71 | 2011-01-23 19:00:34 +0530 | [diff] [blame] | 368 | dsb @ data write barrier |
| 369 | dmb @ data memory barrier |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 370 | smc #1 @ call SMI monitor (smi #1) |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 371 | #endif |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 372 | b logic_l1_restore |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 373 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 374 | .align |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 375 | l2_inv_api_params: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 376 | .word 0x1, 0x00 |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 377 | l2_inv_gp: |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 378 | /* Execute smi to invalidate L2 cache */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 379 | mov r12, #0x1 @ set up to invalidate L2 |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 380 | smc #0 @ Call SMI monitor (smieq) |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 381 | /* Write to Aux control register to set some bits */ |
Tero Kristo | a087cad | 2009-11-12 12:07:20 +0200 | [diff] [blame] | 382 | ldr r4, scratchpad_base |
| 383 | ldr r3, [r4,#0xBC] |
| 384 | ldr r0, [r3,#4] |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 385 | mov r12, #0x3 |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 386 | smc #0 @ Call SMI monitor (smieq) |
Tero Kristo | 79dcfdd | 2009-11-12 12:07:22 +0200 | [diff] [blame] | 387 | ldr r4, scratchpad_base |
| 388 | ldr r3, [r4,#0xBC] |
| 389 | ldr r0, [r3,#12] |
| 390 | mov r12, #0x2 |
Dave Martin | 76d5001 | 2011-03-04 15:33:55 +0000 | [diff] [blame] | 391 | smc #0 @ Call SMI monitor (smieq) |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 392 | logic_l1_restore: |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 393 | ldr r1, l2dis_3630 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 394 | cmp r1, #0x1 @ Test if L2 re-enable needed on 3630 |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 395 | bne skipl2reen |
| 396 | mrc p15, 0, r1, c1, c0, 1 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 397 | orr r1, r1, #2 @ re-enable L2 cache |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 398 | mcr p15, 0, r1, c1, c0, 1 |
| 399 | skipl2reen: |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 400 | |
Russell King | 076f2cc | 2011-06-22 15:42:54 +0100 | [diff] [blame] | 401 | /* Now branch to the common CPU resume function */ |
| 402 | b cpu_resume |
Kevin Hilman | 14c79bb | 2011-06-23 17:16:14 -0700 | [diff] [blame^] | 403 | ENDPROC(omap3_restore) |
Santosh Shilimkar | 46f557c | 2011-01-23 21:37:03 +0530 | [diff] [blame] | 404 | |
Russell King | 076f2cc | 2011-06-22 15:42:54 +0100 | [diff] [blame] | 405 | .ltorg |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 406 | |
| 407 | /* |
| 408 | * Internal functions |
| 409 | */ |
| 410 | |
Jean Pihet | 8352129 | 2010-12-18 16:44:46 +0100 | [diff] [blame] | 411 | /* This function implements the erratum ID i443 WA, applies to 34xx >= ES3.0 */ |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 412 | .text |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 413 | .align 3 |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 414 | ENTRY(es3_sdrc_fix) |
| 415 | ldr r4, sdrc_syscfg @ get config addr |
| 416 | ldr r5, [r4] @ get value |
| 417 | tst r5, #0x100 @ is part access blocked |
| 418 | it eq |
| 419 | biceq r5, r5, #0x100 @ clear bit if set |
| 420 | str r5, [r4] @ write back change |
| 421 | ldr r4, sdrc_mr_0 @ get config addr |
| 422 | ldr r5, [r4] @ get value |
| 423 | str r5, [r4] @ write back change |
| 424 | ldr r4, sdrc_emr2_0 @ get config addr |
| 425 | ldr r5, [r4] @ get value |
| 426 | str r5, [r4] @ write back change |
| 427 | ldr r4, sdrc_manual_0 @ get config addr |
| 428 | mov r5, #0x2 @ autorefresh command |
| 429 | str r5, [r4] @ kick off refreshes |
| 430 | ldr r4, sdrc_mr_1 @ get config addr |
| 431 | ldr r5, [r4] @ get value |
| 432 | str r5, [r4] @ write back change |
| 433 | ldr r4, sdrc_emr2_1 @ get config addr |
| 434 | ldr r5, [r4] @ get value |
| 435 | str r5, [r4] @ write back change |
| 436 | ldr r4, sdrc_manual_1 @ get config addr |
| 437 | mov r5, #0x2 @ autorefresh command |
| 438 | str r5, [r4] @ kick off refreshes |
| 439 | bx lr |
| 440 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 441 | .align |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 442 | sdrc_syscfg: |
| 443 | .word SDRC_SYSCONFIG_P |
| 444 | sdrc_mr_0: |
| 445 | .word SDRC_MR_0_P |
| 446 | sdrc_emr2_0: |
| 447 | .word SDRC_EMR2_0_P |
| 448 | sdrc_manual_0: |
| 449 | .word SDRC_MANUAL_0_P |
| 450 | sdrc_mr_1: |
| 451 | .word SDRC_MR_1_P |
| 452 | sdrc_emr2_1: |
| 453 | .word SDRC_EMR2_1_P |
| 454 | sdrc_manual_1: |
| 455 | .word SDRC_MANUAL_1_P |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 456 | ENDPROC(es3_sdrc_fix) |
Jean Pihet | 1e81bc0 | 2010-12-18 16:44:44 +0100 | [diff] [blame] | 457 | ENTRY(es3_sdrc_fix_sz) |
| 458 | .word . - es3_sdrc_fix |
| 459 | |
Jean Pihet | 8352129 | 2010-12-18 16:44:46 +0100 | [diff] [blame] | 460 | /* |
| 461 | * This function implements the erratum ID i581 WA: |
| 462 | * SDRC state restore before accessing the SDRAM |
| 463 | * |
| 464 | * Only used at return from non-OFF mode. For OFF |
| 465 | * mode the ROM code configures the SDRC and |
| 466 | * the DPLL before calling the restore code directly |
| 467 | * from DDR. |
| 468 | */ |
| 469 | |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 470 | /* Make sure SDRC accesses are ok */ |
| 471 | wait_sdrc_ok: |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 472 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 473 | /* DPLL3 must be locked before accessing the SDRC. Maybe the HW ensures this */ |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 474 | ldr r4, cm_idlest_ckgen |
| 475 | wait_dpll3_lock: |
| 476 | ldr r5, [r4] |
| 477 | tst r5, #1 |
| 478 | beq wait_dpll3_lock |
| 479 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 480 | ldr r4, cm_idlest1_core |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 481 | wait_sdrc_ready: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 482 | ldr r5, [r4] |
| 483 | tst r5, #0x2 |
| 484 | bne wait_sdrc_ready |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 485 | /* allow DLL powerdown upon hw idle req */ |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 486 | ldr r4, sdrc_power |
| 487 | ldr r5, [r4] |
| 488 | bic r5, r5, #0x40 |
| 489 | str r5, [r4] |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 490 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 491 | /* |
| 492 | * PC-relative stores lead to undefined behaviour in Thumb-2: use a r7 as a |
| 493 | * base instead. |
| 494 | * Be careful not to clobber r7 when maintaing this code. |
| 495 | */ |
| 496 | |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 497 | is_dll_in_lock_mode: |
| 498 | /* Is dll in lock mode? */ |
| 499 | ldr r4, sdrc_dlla_ctrl |
| 500 | ldr r5, [r4] |
| 501 | tst r5, #0x4 |
| 502 | bxne lr @ Return if locked |
| 503 | /* wait till dll locks */ |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 504 | adr r7, kick_counter |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 505 | wait_dll_lock_timed: |
| 506 | ldr r4, wait_dll_lock_counter |
| 507 | add r4, r4, #1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 508 | str r4, [r7, #wait_dll_lock_counter - kick_counter] |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 509 | ldr r4, sdrc_dlla_status |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 510 | /* Wait 20uS for lock */ |
| 511 | mov r6, #8 |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 512 | wait_dll_lock: |
| 513 | subs r6, r6, #0x1 |
| 514 | beq kick_dll |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 515 | ldr r5, [r4] |
| 516 | and r5, r5, #0x4 |
| 517 | cmp r5, #0x4 |
| 518 | bne wait_dll_lock |
| 519 | bx lr @ Return when locked |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 520 | |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 521 | /* disable/reenable DLL if not locked */ |
| 522 | kick_dll: |
| 523 | ldr r4, sdrc_dlla_ctrl |
| 524 | ldr r5, [r4] |
| 525 | mov r6, r5 |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 526 | bic r6, #(1<<3) @ disable dll |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 527 | str r6, [r4] |
| 528 | dsb |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 529 | orr r6, r6, #(1<<3) @ enable dll |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 530 | str r6, [r4] |
| 531 | dsb |
| 532 | ldr r4, kick_counter |
| 533 | add r4, r4, #1 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 534 | str r4, [r7] @ kick_counter |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 535 | b wait_dll_lock_timed |
| 536 | |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 537 | .align |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 538 | cm_idlest1_core: |
| 539 | .word CM_IDLEST1_CORE_V |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 540 | cm_idlest_ckgen: |
| 541 | .word CM_IDLEST_CKGEN_V |
Peter 'p2' De Schrijver | 89139dc | 2009-01-16 18:53:48 +0200 | [diff] [blame] | 542 | sdrc_dlla_status: |
| 543 | .word SDRC_DLLA_STATUS_V |
| 544 | sdrc_dlla_ctrl: |
| 545 | .word SDRC_DLLA_CTRL_V |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 546 | pm_prepwstst_core_p: |
| 547 | .word PM_PREPWSTST_CORE_P |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 548 | pm_pwstctrl_mpu: |
| 549 | .word PM_PWSTCTRL_MPU_P |
| 550 | scratchpad_base: |
| 551 | .word SCRATCHPAD_BASE_P |
Tero Kristo | 0795a75 | 2008-10-13 17:58:50 +0300 | [diff] [blame] | 552 | sram_base: |
| 553 | .word SRAM_BASE_P + 0x8000 |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 554 | sdrc_power: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 555 | .word SDRC_POWER_V |
Tero Kristo | 27d59a4 | 2008-10-13 13:15:00 +0300 | [diff] [blame] | 556 | control_stat: |
| 557 | .word CONTROL_STAT |
Nishanth Menon | 458e999 | 2010-12-20 14:05:06 -0600 | [diff] [blame] | 558 | control_mem_rta: |
| 559 | .word CONTROL_MEM_RTA_CTRL |
Richard Woodruff | 0bd4053 | 2010-12-20 14:05:03 -0600 | [diff] [blame] | 560 | kernel_flush: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 561 | .word v7_flush_dcache_all |
Peter 'p2' De Schrijver | c4236d2 | 2010-12-20 14:05:07 -0600 | [diff] [blame] | 562 | l2dis_3630: |
Jean Pihet | bb1c903 | 2010-12-18 16:49:57 +0100 | [diff] [blame] | 563 | .word 0 |
Peter 'p2' De Schrijver | 9d93b8a2 | 2010-12-20 14:05:04 -0600 | [diff] [blame] | 564 | /* |
| 565 | * When exporting to userspace while the counters are in SRAM, |
| 566 | * these 2 words need to be at the end to facilitate retrival! |
| 567 | */ |
| 568 | kick_counter: |
| 569 | .word 0 |
| 570 | wait_dll_lock_counter: |
| 571 | .word 0 |
Dave Martin | dd31394 | 2011-03-04 15:33:57 +0000 | [diff] [blame] | 572 | ENDPROC(omap34xx_cpu_suspend) |
Jean Pihet | f7dfe3d | 2010-12-18 16:44:45 +0100 | [diff] [blame] | 573 | |
Kevin Hilman | 8bd2294 | 2009-05-28 10:56:16 -0700 | [diff] [blame] | 574 | ENTRY(omap34xx_cpu_suspend_sz) |
| 575 | .word . - omap34xx_cpu_suspend |