blob: 9bd6ab203843de685712fbc9682bcd0ae534ce58 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080031#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080032
Pierre Ossmand129bce2006-03-24 03:18:17 -080033#include "sdhci.h"
34
35#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080036
Pierre Ossmand129bce2006-03-24 03:18:17 -080037#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010038 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080039
Pierre Ossmanf9134312008-12-21 17:01:48 +010040#if defined(CONFIG_LEDS_CLASS) || (defined(CONFIG_LEDS_CLASS_MODULE) && \
41 defined(CONFIG_MMC_SDHCI_MODULE))
42#define SDHCI_USE_LEDS_CLASS
43#endif
44
Arindam Nathb513ea22011-05-05 12:19:04 +053045#define MAX_TUNING_LOOP 40
46
Pierre Ossmandf673b22006-06-30 02:22:31 -070047static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030048static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070049
Pierre Ossmand129bce2006-03-24 03:18:17 -080050static void sdhci_finish_data(struct sdhci_host *);
51
52static void sdhci_send_command(struct sdhci_host *, struct mmc_command *);
53static void sdhci_finish_command(struct sdhci_host *);
Girish K S069c9f12012-01-06 09:56:39 +053054static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +053055static void sdhci_tuning_timer(unsigned long data);
Kevin Liu52983382013-01-31 11:31:37 +080056static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080057
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030058#ifdef CONFIG_PM_RUNTIME
59static int sdhci_runtime_pm_get(struct sdhci_host *host);
60static int sdhci_runtime_pm_put(struct sdhci_host *host);
Adrian Hunterf0710a52013-05-06 12:17:32 +030061static void sdhci_runtime_pm_bus_on(struct sdhci_host *host);
62static void sdhci_runtime_pm_bus_off(struct sdhci_host *host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030063#else
64static inline int sdhci_runtime_pm_get(struct sdhci_host *host)
65{
66 return 0;
67}
68static inline int sdhci_runtime_pm_put(struct sdhci_host *host)
69{
70 return 0;
71}
Adrian Hunterf0710a52013-05-06 12:17:32 +030072static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
73{
74}
75static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
76{
77}
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030078#endif
79
Pierre Ossmand129bce2006-03-24 03:18:17 -080080static void sdhci_dumpregs(struct sdhci_host *host)
81{
Girish K Sa3c76eb2011-10-11 11:44:09 +053082 pr_debug(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
Philip Rakity412ab652010-09-22 15:25:13 -070083 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080084
Girish K Sa3c76eb2011-10-11 11:44:09 +053085 pr_debug(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030086 sdhci_readl(host, SDHCI_DMA_ADDRESS),
87 sdhci_readw(host, SDHCI_HOST_VERSION));
Girish K Sa3c76eb2011-10-11 11:44:09 +053088 pr_debug(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030089 sdhci_readw(host, SDHCI_BLOCK_SIZE),
90 sdhci_readw(host, SDHCI_BLOCK_COUNT));
Girish K Sa3c76eb2011-10-11 11:44:09 +053091 pr_debug(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030092 sdhci_readl(host, SDHCI_ARGUMENT),
93 sdhci_readw(host, SDHCI_TRANSFER_MODE));
Girish K Sa3c76eb2011-10-11 11:44:09 +053094 pr_debug(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030095 sdhci_readl(host, SDHCI_PRESENT_STATE),
96 sdhci_readb(host, SDHCI_HOST_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +053097 pr_debug(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +030098 sdhci_readb(host, SDHCI_POWER_CONTROL),
99 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530100 pr_debug(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300101 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
102 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530103 pr_debug(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300104 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
105 sdhci_readl(host, SDHCI_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530106 pr_debug(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300107 sdhci_readl(host, SDHCI_INT_ENABLE),
108 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530109 pr_debug(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300110 sdhci_readw(host, SDHCI_ACMD12_ERR),
111 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530112 pr_debug(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300113 sdhci_readl(host, SDHCI_CAPABILITIES),
Philip Rakitye8120ad2010-11-30 00:55:23 -0500114 sdhci_readl(host, SDHCI_CAPABILITIES_1));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530115 pr_debug(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
Philip Rakitye8120ad2010-11-30 00:55:23 -0500116 sdhci_readw(host, SDHCI_COMMAND),
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300117 sdhci_readl(host, SDHCI_MAX_CURRENT));
Girish K Sa3c76eb2011-10-11 11:44:09 +0530118 pr_debug(DRIVER_NAME ": Host ctl2: 0x%08x\n",
Arindam Nathf2119df2011-05-05 12:18:57 +0530119 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800120
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100121 if (host->flags & SDHCI_USE_ADMA)
Girish K Sa3c76eb2011-10-11 11:44:09 +0530122 pr_debug(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100123 readl(host->ioaddr + SDHCI_ADMA_ERROR),
124 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
125
Girish K Sa3c76eb2011-10-11 11:44:09 +0530126 pr_debug(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800127}
128
129/*****************************************************************************\
130 * *
131 * Low level functions *
132 * *
133\*****************************************************************************/
134
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300135static void sdhci_clear_set_irqs(struct sdhci_host *host, u32 clear, u32 set)
136{
137 u32 ier;
138
139 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
140 ier &= ~clear;
141 ier |= set;
142 sdhci_writel(host, ier, SDHCI_INT_ENABLE);
143 sdhci_writel(host, ier, SDHCI_SIGNAL_ENABLE);
144}
145
146static void sdhci_unmask_irqs(struct sdhci_host *host, u32 irqs)
147{
148 sdhci_clear_set_irqs(host, 0, irqs);
149}
150
151static void sdhci_mask_irqs(struct sdhci_host *host, u32 irqs)
152{
153 sdhci_clear_set_irqs(host, irqs, 0);
154}
155
156static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
157{
Shawn Guod25928d2011-06-21 22:41:48 +0800158 u32 present, irqs;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300159
Adrian Hunterc79396c2011-12-27 15:48:42 +0200160 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Daniel Drake87b87a32012-04-10 00:14:20 +0100161 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300162 return;
163
Shawn Guod25928d2011-06-21 22:41:48 +0800164 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
165 SDHCI_CARD_PRESENT;
166 irqs = present ? SDHCI_INT_CARD_REMOVE : SDHCI_INT_CARD_INSERT;
167
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300168 if (enable)
169 sdhci_unmask_irqs(host, irqs);
170 else
171 sdhci_mask_irqs(host, irqs);
172}
173
174static void sdhci_enable_card_detection(struct sdhci_host *host)
175{
176 sdhci_set_card_detection(host, true);
177}
178
179static void sdhci_disable_card_detection(struct sdhci_host *host)
180{
181 sdhci_set_card_detection(host, false);
182}
183
Pierre Ossmand129bce2006-03-24 03:18:17 -0800184static void sdhci_reset(struct sdhci_host *host, u8 mask)
185{
Pierre Ossmane16514d2006-06-30 02:22:24 -0700186 unsigned long timeout;
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300187 u32 uninitialized_var(ier);
Pierre Ossmane16514d2006-06-30 02:22:24 -0700188
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +0100189 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300190 if (!(sdhci_readl(host, SDHCI_PRESENT_STATE) &
Pierre Ossman8a4da142006-10-04 02:15:40 -0700191 SDHCI_CARD_PRESENT))
192 return;
193 }
194
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300195 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
196 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
197
Philip Rakity393c1a32011-01-21 11:26:40 -0800198 if (host->ops->platform_reset_enter)
199 host->ops->platform_reset_enter(host, mask);
200
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300201 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800202
Adrian Hunterf0710a52013-05-06 12:17:32 +0300203 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800204 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300205 /* Reset-all turns off SD Bus Power */
206 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
207 sdhci_runtime_pm_bus_off(host);
208 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800209
Pierre Ossmane16514d2006-06-30 02:22:24 -0700210 /* Wait max 100 ms */
211 timeout = 100;
212
213 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300214 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d2006-06-30 02:22:24 -0700215 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530216 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d2006-06-30 02:22:24 -0700217 mmc_hostname(host->mmc), (int)mask);
218 sdhci_dumpregs(host);
219 return;
220 }
221 timeout--;
222 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800223 }
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300224
Philip Rakity393c1a32011-01-21 11:26:40 -0800225 if (host->ops->platform_reset_exit)
226 host->ops->platform_reset_exit(host, mask);
227
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300228 if (host->quirks & SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET)
229 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK, ier);
Shaohui Xie3abc1e82011-12-29 16:33:00 +0800230
231 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
232 if ((host->ops->enable_dma) && (mask & SDHCI_RESET_ALL))
233 host->ops->enable_dma(host);
234 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800235}
236
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800237static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios);
238
239static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800240{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800241 if (soft)
242 sdhci_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
243 else
244 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800245
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300246 sdhci_clear_set_irqs(host, SDHCI_INT_ALL_MASK,
247 SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
Pierre Ossman3192a282006-06-30 02:22:26 -0700248 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT | SDHCI_INT_INDEX |
249 SDHCI_INT_END_BIT | SDHCI_INT_CRC | SDHCI_INT_TIMEOUT |
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300250 SDHCI_INT_DATA_END | SDHCI_INT_RESPONSE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800251
252 if (soft) {
253 /* force clock reconfiguration */
254 host->clock = 0;
255 sdhci_set_ios(host->mmc, &host->mmc->ios);
256 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300257}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800258
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300259static void sdhci_reinit(struct sdhci_host *host)
260{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800261 sdhci_init(host, 0);
Aaron Lub67c6b42012-06-29 16:17:31 +0800262 /*
263 * Retuning stuffs are affected by different cards inserted and only
264 * applicable to UHS-I cards. So reset these fields to their initial
265 * value when card is removed.
266 */
Aaron Lu973905f2012-07-04 13:29:09 +0800267 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
268 host->flags &= ~SDHCI_USING_RETUNING_TIMER;
269
Aaron Lub67c6b42012-06-29 16:17:31 +0800270 del_timer_sync(&host->tuning_timer);
271 host->flags &= ~SDHCI_NEEDS_RETUNING;
272 host->mmc->max_blk_count =
273 (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
274 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300275 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800276}
277
278static void sdhci_activate_led(struct sdhci_host *host)
279{
280 u8 ctrl;
281
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300282 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800283 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300284 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800285}
286
287static void sdhci_deactivate_led(struct sdhci_host *host)
288{
289 u8 ctrl;
290
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300291 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800292 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300293 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800294}
295
Pierre Ossmanf9134312008-12-21 17:01:48 +0100296#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100297static void sdhci_led_control(struct led_classdev *led,
298 enum led_brightness brightness)
299{
300 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
301 unsigned long flags;
302
303 spin_lock_irqsave(&host->lock, flags);
304
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300305 if (host->runtime_suspended)
306 goto out;
307
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100308 if (brightness == LED_OFF)
309 sdhci_deactivate_led(host);
310 else
311 sdhci_activate_led(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300312out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100313 spin_unlock_irqrestore(&host->lock, flags);
314}
315#endif
316
Pierre Ossmand129bce2006-03-24 03:18:17 -0800317/*****************************************************************************\
318 * *
319 * Core functions *
320 * *
321\*****************************************************************************/
322
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100323static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800324{
Pierre Ossman76591502008-07-21 00:32:11 +0200325 unsigned long flags;
326 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700327 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200328 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800329
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100330 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800331
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100332 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200333 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800334
Pierre Ossman76591502008-07-21 00:32:11 +0200335 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800336
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100337 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200338 if (!sg_miter_next(&host->sg_miter))
339 BUG();
Pierre Ossmand129bce2006-03-24 03:18:17 -0800340
Pierre Ossman76591502008-07-21 00:32:11 +0200341 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800342
Pierre Ossman76591502008-07-21 00:32:11 +0200343 blksize -= len;
344 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200345
Pierre Ossman76591502008-07-21 00:32:11 +0200346 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800347
Pierre Ossman76591502008-07-21 00:32:11 +0200348 while (len) {
349 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300350 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200351 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800352 }
Pierre Ossman76591502008-07-21 00:32:11 +0200353
354 *buf = scratch & 0xFF;
355
356 buf++;
357 scratch >>= 8;
358 chunk--;
359 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800360 }
361 }
Pierre Ossman76591502008-07-21 00:32:11 +0200362
363 sg_miter_stop(&host->sg_miter);
364
365 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100366}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800367
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100368static void sdhci_write_block_pio(struct sdhci_host *host)
369{
Pierre Ossman76591502008-07-21 00:32:11 +0200370 unsigned long flags;
371 size_t blksize, len, chunk;
372 u32 scratch;
373 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100374
375 DBG("PIO writing\n");
376
377 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200378 chunk = 0;
379 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100380
Pierre Ossman76591502008-07-21 00:32:11 +0200381 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100382
383 while (blksize) {
Pierre Ossman76591502008-07-21 00:32:11 +0200384 if (!sg_miter_next(&host->sg_miter))
385 BUG();
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100386
Pierre Ossman76591502008-07-21 00:32:11 +0200387 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200388
Pierre Ossman76591502008-07-21 00:32:11 +0200389 blksize -= len;
390 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100391
Pierre Ossman76591502008-07-21 00:32:11 +0200392 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100393
Pierre Ossman76591502008-07-21 00:32:11 +0200394 while (len) {
395 scratch |= (u32)*buf << (chunk * 8);
396
397 buf++;
398 chunk++;
399 len--;
400
401 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300402 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200403 chunk = 0;
404 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100405 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100406 }
407 }
Pierre Ossman76591502008-07-21 00:32:11 +0200408
409 sg_miter_stop(&host->sg_miter);
410
411 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100412}
413
414static void sdhci_transfer_pio(struct sdhci_host *host)
415{
416 u32 mask;
417
418 BUG_ON(!host->data);
419
Pierre Ossman76591502008-07-21 00:32:11 +0200420 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100421 return;
422
423 if (host->data->flags & MMC_DATA_READ)
424 mask = SDHCI_DATA_AVAILABLE;
425 else
426 mask = SDHCI_SPACE_AVAILABLE;
427
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200428 /*
429 * Some controllers (JMicron JMB38x) mess up the buffer bits
430 * for transfers < 4 bytes. As long as it is just one block,
431 * we can ignore the bits.
432 */
433 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
434 (host->data->blocks == 1))
435 mask = ~0;
436
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300437 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300438 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
439 udelay(100);
440
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100441 if (host->data->flags & MMC_DATA_READ)
442 sdhci_read_block_pio(host);
443 else
444 sdhci_write_block_pio(host);
445
Pierre Ossman76591502008-07-21 00:32:11 +0200446 host->blocks--;
447 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100448 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100449 }
450
451 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800452}
453
Pierre Ossman2134a922008-06-28 18:28:51 +0200454static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
455{
456 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800457 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200458}
459
460static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
461{
Cong Wang482fce92011-11-27 13:27:00 +0800462 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200463 local_irq_restore(*flags);
464}
465
Ben Dooks118cd172010-03-05 13:43:26 -0800466static void sdhci_set_adma_desc(u8 *desc, u32 addr, int len, unsigned cmd)
467{
Ben Dooks9e506f32010-03-05 13:43:29 -0800468 __le32 *dataddr = (__le32 __force *)(desc + 4);
469 __le16 *cmdlen = (__le16 __force *)desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800470
Ben Dooks9e506f32010-03-05 13:43:29 -0800471 /* SDHCI specification says ADMA descriptors should be 4 byte
472 * aligned, so using 16 or 32bit operations should be safe. */
Ben Dooks118cd172010-03-05 13:43:26 -0800473
Ben Dooks9e506f32010-03-05 13:43:29 -0800474 cmdlen[0] = cpu_to_le16(cmd);
475 cmdlen[1] = cpu_to_le16(len);
476
477 dataddr[0] = cpu_to_le32(addr);
Ben Dooks118cd172010-03-05 13:43:26 -0800478}
479
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200480static int sdhci_adma_table_pre(struct sdhci_host *host,
Pierre Ossman2134a922008-06-28 18:28:51 +0200481 struct mmc_data *data)
482{
483 int direction;
484
485 u8 *desc;
486 u8 *align;
487 dma_addr_t addr;
488 dma_addr_t align_addr;
489 int len, offset;
490
491 struct scatterlist *sg;
492 int i;
493 char *buffer;
494 unsigned long flags;
495
496 /*
497 * The spec does not specify endianness of descriptor table.
498 * We currently guess that it is LE.
499 */
500
501 if (data->flags & MMC_DATA_READ)
502 direction = DMA_FROM_DEVICE;
503 else
504 direction = DMA_TO_DEVICE;
505
506 /*
507 * The ADMA descriptor table is mapped further down as we
508 * need to fill it with data first.
509 */
510
511 host->align_addr = dma_map_single(mmc_dev(host->mmc),
512 host->align_buffer, 128 * 4, direction);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -0700513 if (dma_mapping_error(mmc_dev(host->mmc), host->align_addr))
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200514 goto fail;
Pierre Ossman2134a922008-06-28 18:28:51 +0200515 BUG_ON(host->align_addr & 0x3);
516
517 host->sg_count = dma_map_sg(mmc_dev(host->mmc),
518 data->sg, data->sg_len, direction);
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200519 if (host->sg_count == 0)
520 goto unmap_align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200521
522 desc = host->adma_desc;
523 align = host->align_buffer;
524
525 align_addr = host->align_addr;
526
527 for_each_sg(data->sg, sg, host->sg_count, i) {
528 addr = sg_dma_address(sg);
529 len = sg_dma_len(sg);
530
531 /*
532 * The SDHCI specification states that ADMA
533 * addresses must be 32-bit aligned. If they
534 * aren't, then we use a bounce buffer for
535 * the (up to three) bytes that screw up the
536 * alignment.
537 */
538 offset = (4 - (addr & 0x3)) & 0x3;
539 if (offset) {
540 if (data->flags & MMC_DATA_WRITE) {
541 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200542 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200543 memcpy(align, buffer, offset);
544 sdhci_kunmap_atomic(buffer, &flags);
545 }
546
Ben Dooks118cd172010-03-05 13:43:26 -0800547 /* tran, valid */
548 sdhci_set_adma_desc(desc, align_addr, offset, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200549
550 BUG_ON(offset > 65536);
551
Pierre Ossman2134a922008-06-28 18:28:51 +0200552 align += 4;
553 align_addr += 4;
554
555 desc += 8;
556
557 addr += offset;
558 len -= offset;
559 }
560
Pierre Ossman2134a922008-06-28 18:28:51 +0200561 BUG_ON(len > 65536);
562
Ben Dooks118cd172010-03-05 13:43:26 -0800563 /* tran, valid */
564 sdhci_set_adma_desc(desc, addr, len, 0x21);
Pierre Ossman2134a922008-06-28 18:28:51 +0200565 desc += 8;
566
567 /*
568 * If this triggers then we have a calculation bug
569 * somewhere. :/
570 */
571 WARN_ON((desc - host->adma_desc) > (128 * 2 + 1) * 4);
572 }
573
Thomas Abraham70764a92010-05-26 14:42:04 -0700574 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
575 /*
576 * Mark the last descriptor as the terminating descriptor
577 */
578 if (desc != host->adma_desc) {
579 desc -= 8;
580 desc[0] |= 0x2; /* end */
581 }
582 } else {
583 /*
584 * Add a terminating entry.
585 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200586
Thomas Abraham70764a92010-05-26 14:42:04 -0700587 /* nop, end, valid */
588 sdhci_set_adma_desc(desc, 0, 0, 0x3);
589 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200590
591 /*
592 * Resync align buffer as we might have changed it.
593 */
594 if (data->flags & MMC_DATA_WRITE) {
595 dma_sync_single_for_device(mmc_dev(host->mmc),
596 host->align_addr, 128 * 4, direction);
597 }
598
599 host->adma_addr = dma_map_single(mmc_dev(host->mmc),
600 host->adma_desc, (128 * 2 + 1) * 4, DMA_TO_DEVICE);
Pierre Ossman980167b2008-07-29 00:53:20 +0200601 if (dma_mapping_error(mmc_dev(host->mmc), host->adma_addr))
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200602 goto unmap_entries;
Pierre Ossman2134a922008-06-28 18:28:51 +0200603 BUG_ON(host->adma_addr & 0x3);
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200604
605 return 0;
606
607unmap_entries:
608 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
609 data->sg_len, direction);
610unmap_align:
611 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
612 128 * 4, direction);
613fail:
614 return -EINVAL;
Pierre Ossman2134a922008-06-28 18:28:51 +0200615}
616
617static void sdhci_adma_table_post(struct sdhci_host *host,
618 struct mmc_data *data)
619{
620 int direction;
621
622 struct scatterlist *sg;
623 int i, size;
624 u8 *align;
625 char *buffer;
626 unsigned long flags;
627
628 if (data->flags & MMC_DATA_READ)
629 direction = DMA_FROM_DEVICE;
630 else
631 direction = DMA_TO_DEVICE;
632
633 dma_unmap_single(mmc_dev(host->mmc), host->adma_addr,
634 (128 * 2 + 1) * 4, DMA_TO_DEVICE);
635
636 dma_unmap_single(mmc_dev(host->mmc), host->align_addr,
637 128 * 4, direction);
638
639 if (data->flags & MMC_DATA_READ) {
640 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
641 data->sg_len, direction);
642
643 align = host->align_buffer;
644
645 for_each_sg(data->sg, sg, host->sg_count, i) {
646 if (sg_dma_address(sg) & 0x3) {
647 size = 4 - (sg_dma_address(sg) & 0x3);
648
649 buffer = sdhci_kmap_atomic(sg, &flags);
Pierre Ossman6cefd052008-07-21 00:45:15 +0200650 WARN_ON(((long)buffer & PAGE_MASK) > (PAGE_SIZE - 3));
Pierre Ossman2134a922008-06-28 18:28:51 +0200651 memcpy(buffer, align, size);
652 sdhci_kunmap_atomic(buffer, &flags);
653
654 align += 4;
655 }
656 }
657 }
658
659 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
660 data->sg_len, direction);
661}
662
Andrei Warkentina3c77782011-04-11 16:13:42 -0500663static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800664{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700665 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500666 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700667 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800668
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200669 /*
670 * If the host controller provides us with an incorrect timeout
671 * value, just skip the check and use 0xE. The hardware may take
672 * longer to time out, but that's much better than having a too-short
673 * timeout value.
674 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200675 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200676 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200677
Andrei Warkentina3c77782011-04-11 16:13:42 -0500678 /* Unspecified timeout, assume max */
679 if (!data && !cmd->cmd_timeout_ms)
680 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800681
Andrei Warkentina3c77782011-04-11 16:13:42 -0500682 /* timeout in us */
683 if (!data)
684 target_timeout = cmd->cmd_timeout_ms * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300685 else {
686 target_timeout = data->timeout_ns / 1000;
687 if (host->clock)
688 target_timeout += data->timeout_clks / host->clock;
689 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700690
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700691 /*
692 * Figure out needed cycles.
693 * We do this in steps in order to fit inside a 32 bit int.
694 * The first step is the minimum timeout, which will have a
695 * minimum resolution of 6 bits:
696 * (1) 2^13*1000 > 2^22,
697 * (2) host->timeout_clk < 2^16
698 * =>
699 * (1) / (2) > 2^6
700 */
701 count = 0;
702 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
703 while (current_timeout < target_timeout) {
704 count++;
705 current_timeout <<= 1;
706 if (count >= 0xF)
707 break;
708 }
709
710 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400711 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
712 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700713 count = 0xE;
714 }
715
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200716 return count;
717}
718
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300719static void sdhci_set_transfer_irqs(struct sdhci_host *host)
720{
721 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
722 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
723
724 if (host->flags & SDHCI_REQ_USE_DMA)
725 sdhci_clear_set_irqs(host, pio_irqs, dma_irqs);
726 else
727 sdhci_clear_set_irqs(host, dma_irqs, pio_irqs);
728}
729
Andrei Warkentina3c77782011-04-11 16:13:42 -0500730static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200731{
732 u8 count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200733 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500734 struct mmc_data *data = cmd->data;
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200735 int ret;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200736
737 WARN_ON(host->data);
738
Andrei Warkentina3c77782011-04-11 16:13:42 -0500739 if (data || (cmd->flags & MMC_RSP_BUSY)) {
740 count = sdhci_calc_timeout(host, cmd);
741 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
742 }
743
744 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200745 return;
746
747 /* Sanity checks */
748 BUG_ON(data->blksz * data->blocks > 524288);
749 BUG_ON(data->blksz > host->mmc->max_blk_size);
750 BUG_ON(data->blocks > 65535);
751
752 host->data = data;
753 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400754 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200755
Richard Röjforsa13abc72009-09-22 16:45:30 -0700756 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100757 host->flags |= SDHCI_REQ_USE_DMA;
758
Pierre Ossman2134a922008-06-28 18:28:51 +0200759 /*
760 * FIXME: This doesn't account for merging when mapping the
761 * scatterlist.
762 */
763 if (host->flags & SDHCI_REQ_USE_DMA) {
764 int broken, i;
765 struct scatterlist *sg;
766
767 broken = 0;
768 if (host->flags & SDHCI_USE_ADMA) {
769 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
770 broken = 1;
771 } else {
772 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
773 broken = 1;
774 }
775
776 if (unlikely(broken)) {
777 for_each_sg(data->sg, sg, data->sg_len, i) {
778 if (sg->length & 0x3) {
779 DBG("Reverting to PIO because of "
780 "transfer size (%d)\n",
781 sg->length);
782 host->flags &= ~SDHCI_REQ_USE_DMA;
783 break;
784 }
785 }
786 }
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100787 }
788
789 /*
790 * The assumption here being that alignment is the same after
791 * translation to device address space.
792 */
Pierre Ossman2134a922008-06-28 18:28:51 +0200793 if (host->flags & SDHCI_REQ_USE_DMA) {
794 int broken, i;
795 struct scatterlist *sg;
796
797 broken = 0;
798 if (host->flags & SDHCI_USE_ADMA) {
799 /*
800 * As we use 3 byte chunks to work around
801 * alignment problems, we need to check this
802 * quirk.
803 */
804 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE)
805 broken = 1;
806 } else {
807 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
808 broken = 1;
809 }
810
811 if (unlikely(broken)) {
812 for_each_sg(data->sg, sg, data->sg_len, i) {
813 if (sg->offset & 0x3) {
814 DBG("Reverting to PIO because of "
815 "bad alignment\n");
816 host->flags &= ~SDHCI_REQ_USE_DMA;
817 break;
818 }
819 }
820 }
821 }
822
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200823 if (host->flags & SDHCI_REQ_USE_DMA) {
824 if (host->flags & SDHCI_USE_ADMA) {
825 ret = sdhci_adma_table_pre(host, data);
826 if (ret) {
827 /*
828 * This only happens when someone fed
829 * us an invalid request.
830 */
831 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200832 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200833 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300834 sdhci_writel(host, host->adma_addr,
835 SDHCI_ADMA_ADDRESS);
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200836 }
837 } else {
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300838 int sg_cnt;
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200839
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300840 sg_cnt = dma_map_sg(mmc_dev(host->mmc),
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200841 data->sg, data->sg_len,
842 (data->flags & MMC_DATA_READ) ?
843 DMA_FROM_DEVICE :
844 DMA_TO_DEVICE);
Tomas Winklerc8b3e022008-07-05 19:52:04 +0300845 if (sg_cnt == 0) {
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200846 /*
847 * This only happens when someone fed
848 * us an invalid request.
849 */
850 WARN_ON(1);
Pierre Ossmanebd6d352008-07-29 00:45:51 +0200851 host->flags &= ~SDHCI_REQ_USE_DMA;
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200852 } else {
Pierre Ossman719a61b2008-07-22 13:23:23 +0200853 WARN_ON(sg_cnt != 1);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300854 sdhci_writel(host, sg_dma_address(data->sg),
855 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200856 }
857 }
858 }
859
Pierre Ossman2134a922008-06-28 18:28:51 +0200860 /*
861 * Always adjust the DMA selection as some controllers
862 * (e.g. JMicron) can't do PIO properly when the selection
863 * is ADMA.
864 */
865 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300866 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200867 ctrl &= ~SDHCI_CTRL_DMA_MASK;
868 if ((host->flags & SDHCI_REQ_USE_DMA) &&
869 (host->flags & SDHCI_USE_ADMA))
870 ctrl |= SDHCI_CTRL_ADMA32;
871 else
872 ctrl |= SDHCI_CTRL_SDMA;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300873 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100874 }
875
Pierre Ossman8f1934ce2008-06-30 21:15:49 +0200876 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200877 int flags;
878
879 flags = SG_MITER_ATOMIC;
880 if (host->data->flags & MMC_DATA_READ)
881 flags |= SG_MITER_TO_SG;
882 else
883 flags |= SG_MITER_FROM_SG;
884 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200885 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800886 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700887
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300888 sdhci_set_transfer_irqs(host);
889
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400890 /* Set the DMA boundary value and block size */
891 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
892 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300893 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700894}
895
896static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500897 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700898{
899 u16 mode;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500900 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700901
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700902 if (data == NULL)
903 return;
904
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200905 WARN_ON(!host->data);
906
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700907 mode = SDHCI_TRNS_BLK_CNT_EN;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500908 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
909 mode |= SDHCI_TRNS_MULTI;
910 /*
911 * If we are sending CMD23, CMD12 never gets sent
912 * on successful completion (so no Auto-CMD12).
913 */
914 if (!host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12))
915 mode |= SDHCI_TRNS_AUTO_CMD12;
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500916 else if (host->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
917 mode |= SDHCI_TRNS_AUTO_CMD23;
918 sdhci_writel(host, host->mrq->sbc->arg, SDHCI_ARGUMENT2);
919 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700920 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500921
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700922 if (data->flags & MMC_DATA_READ)
923 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100924 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700925 mode |= SDHCI_TRNS_DMA;
926
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300927 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800928}
929
930static void sdhci_finish_data(struct sdhci_host *host)
931{
932 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800933
934 BUG_ON(!host->data);
935
936 data = host->data;
937 host->data = NULL;
938
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100939 if (host->flags & SDHCI_REQ_USE_DMA) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200940 if (host->flags & SDHCI_USE_ADMA)
941 sdhci_adma_table_post(host, data);
942 else {
943 dma_unmap_sg(mmc_dev(host->mmc), data->sg,
944 data->sg_len, (data->flags & MMC_DATA_READ) ?
945 DMA_FROM_DEVICE : DMA_TO_DEVICE);
946 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800947 }
948
949 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200950 * The specification states that the block count register must
951 * be updated, but it does not specify at what point in the
952 * data flow. That makes the register entirely useless to read
953 * back so we have to assume that nothing made it to the card
954 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800955 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200956 if (data->error)
957 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800958 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200959 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800960
Andrei Warkentine89d4562011-05-23 15:06:37 -0500961 /*
962 * Need to send CMD12 if -
963 * a) open-ended multiblock transfer (no CMD23)
964 * b) error in multiblock transfer
965 */
966 if (data->stop &&
967 (data->error ||
968 !host->mrq->sbc)) {
969
Pierre Ossmand129bce2006-03-24 03:18:17 -0800970 /*
971 * The controller needs a reset of internal state machines
972 * upon error conditions.
973 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200974 if (data->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800975 sdhci_reset(host, SDHCI_RESET_CMD);
976 sdhci_reset(host, SDHCI_RESET_DATA);
977 }
978
979 sdhci_send_command(host, data->stop);
980 } else
981 tasklet_schedule(&host->finish_tasklet);
982}
983
984static void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
985{
986 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700987 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700988 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800989
990 WARN_ON(host->cmd);
991
Pierre Ossmand129bce2006-03-24 03:18:17 -0800992 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700993 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700994
995 mask = SDHCI_CMD_INHIBIT;
996 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
997 mask |= SDHCI_DATA_INHIBIT;
998
999 /* We shouldn't wait for data inihibit for stop commands, even
1000 though they might use busy signaling */
1001 if (host->mrq->data && (cmd == host->mrq->data->stop))
1002 mask &= ~SDHCI_DATA_INHIBIT;
1003
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001004 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001005 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301006 pr_err("%s: Controller never released "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001007 "inhibit bit(s).\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001008 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001009 cmd->error = -EIO;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001010 tasklet_schedule(&host->finish_tasklet);
1011 return;
1012 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001013 timeout--;
1014 mdelay(1);
1015 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001016
1017 mod_timer(&host->timer, jiffies + 10 * HZ);
1018
1019 host->cmd = cmd;
1020
Andrei Warkentina3c77782011-04-11 16:13:42 -05001021 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001022
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001023 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001024
Andrei Warkentine89d4562011-05-23 15:06:37 -05001025 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001026
Pierre Ossmand129bce2006-03-24 03:18:17 -08001027 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301028 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001029 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001030 cmd->error = -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001031 tasklet_schedule(&host->finish_tasklet);
1032 return;
1033 }
1034
1035 if (!(cmd->flags & MMC_RSP_PRESENT))
1036 flags = SDHCI_CMD_RESP_NONE;
1037 else if (cmd->flags & MMC_RSP_136)
1038 flags = SDHCI_CMD_RESP_LONG;
1039 else if (cmd->flags & MMC_RSP_BUSY)
1040 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1041 else
1042 flags = SDHCI_CMD_RESP_SHORT;
1043
1044 if (cmd->flags & MMC_RSP_CRC)
1045 flags |= SDHCI_CMD_CRC;
1046 if (cmd->flags & MMC_RSP_OPCODE)
1047 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301048
1049 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301050 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1051 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001052 flags |= SDHCI_CMD_DATA;
1053
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001054 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001055}
1056
1057static void sdhci_finish_command(struct sdhci_host *host)
1058{
1059 int i;
1060
1061 BUG_ON(host->cmd == NULL);
1062
1063 if (host->cmd->flags & MMC_RSP_PRESENT) {
1064 if (host->cmd->flags & MMC_RSP_136) {
1065 /* CRC is stripped so we need to do some shifting. */
1066 for (i = 0;i < 4;i++) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001067 host->cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001068 SDHCI_RESPONSE + (3-i)*4) << 8;
1069 if (i != 3)
1070 host->cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001071 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001072 SDHCI_RESPONSE + (3-i)*4-1);
1073 }
1074 } else {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001075 host->cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001076 }
1077 }
1078
Pierre Ossman17b04292007-07-22 22:18:46 +02001079 host->cmd->error = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001080
Andrei Warkentine89d4562011-05-23 15:06:37 -05001081 /* Finished CMD23, now send actual command. */
1082 if (host->cmd == host->mrq->sbc) {
1083 host->cmd = NULL;
1084 sdhci_send_command(host, host->mrq->cmd);
1085 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001086
Andrei Warkentine89d4562011-05-23 15:06:37 -05001087 /* Processed actual command. */
1088 if (host->data && host->data_early)
1089 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001090
Andrei Warkentine89d4562011-05-23 15:06:37 -05001091 if (!host->cmd->data)
1092 tasklet_schedule(&host->finish_tasklet);
1093
1094 host->cmd = NULL;
1095 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001096}
1097
Kevin Liu52983382013-01-31 11:31:37 +08001098static u16 sdhci_get_preset_value(struct sdhci_host *host)
1099{
1100 u16 ctrl, preset = 0;
1101
1102 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1103
1104 switch (ctrl & SDHCI_CTRL_UHS_MASK) {
1105 case SDHCI_CTRL_UHS_SDR12:
1106 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1107 break;
1108 case SDHCI_CTRL_UHS_SDR25:
1109 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1110 break;
1111 case SDHCI_CTRL_UHS_SDR50:
1112 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1113 break;
1114 case SDHCI_CTRL_UHS_SDR104:
1115 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1116 break;
1117 case SDHCI_CTRL_UHS_DDR50:
1118 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1119 break;
1120 default:
1121 pr_warn("%s: Invalid UHS-I mode selected\n",
1122 mmc_hostname(host->mmc));
1123 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1124 break;
1125 }
1126 return preset;
1127}
1128
Pierre Ossmand129bce2006-03-24 03:18:17 -08001129static void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1130{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301131 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001132 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301133 u16 clk = 0;
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001134 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001135
Todd Poynor30832ab2011-12-27 15:48:46 +02001136 if (clock && clock == host->clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001137 return;
1138
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001139 host->mmc->actual_clock = 0;
1140
Anton Vorontsov81146342009-03-17 00:13:59 +03001141 if (host->ops->set_clock) {
1142 host->ops->set_clock(host, clock);
1143 if (host->quirks & SDHCI_QUIRK_NONSTANDARD_CLOCK)
1144 return;
1145 }
1146
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001147 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001148
1149 if (clock == 0)
1150 goto out;
1151
Zhangfei Gao85105c52010-08-06 07:10:01 +08001152 if (host->version >= SDHCI_SPEC_300) {
Kevin Liu52983382013-01-31 11:31:37 +08001153 if (sdhci_readw(host, SDHCI_HOST_CONTROL2) &
1154 SDHCI_CTRL_PRESET_VAL_ENABLE) {
1155 u16 pre_val;
1156
1157 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1158 pre_val = sdhci_get_preset_value(host);
1159 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1160 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1161 if (host->clk_mul &&
1162 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1163 clk = SDHCI_PROG_CLOCK_MODE;
1164 real_div = div + 1;
1165 clk_mul = host->clk_mul;
1166 } else {
1167 real_div = max_t(int, 1, div << 1);
1168 }
1169 goto clock_set;
1170 }
1171
Arindam Nathc3ed3872011-05-05 12:19:06 +05301172 /*
1173 * Check if the Host Controller supports Programmable Clock
1174 * Mode.
1175 */
1176 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001177 for (div = 1; div <= 1024; div++) {
1178 if ((host->max_clk * host->clk_mul / div)
1179 <= clock)
1180 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001181 }
Kevin Liu52983382013-01-31 11:31:37 +08001182 /*
1183 * Set Programmable Clock Mode in the Clock
1184 * Control register.
1185 */
1186 clk = SDHCI_PROG_CLOCK_MODE;
1187 real_div = div;
1188 clk_mul = host->clk_mul;
1189 div--;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301190 } else {
1191 /* Version 3.00 divisors must be a multiple of 2. */
1192 if (host->max_clk <= clock)
1193 div = 1;
1194 else {
1195 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1196 div += 2) {
1197 if ((host->max_clk / div) <= clock)
1198 break;
1199 }
1200 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001201 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301202 div >>= 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001203 }
1204 } else {
1205 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001206 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001207 if ((host->max_clk / div) <= clock)
1208 break;
1209 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001210 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301211 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001212 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001213
Kevin Liu52983382013-01-31 11:31:37 +08001214clock_set:
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001215 if (real_div)
1216 host->mmc->actual_clock = (host->max_clk * clk_mul) / real_div;
1217
Arindam Nathc3ed3872011-05-05 12:19:06 +05301218 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001219 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1220 << SDHCI_DIVIDER_HI_SHIFT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001221 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001222 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001223
Chris Ball27f6cb12009-09-22 16:45:31 -07001224 /* Wait max 20 ms */
1225 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001226 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001227 & SDHCI_CLOCK_INT_STABLE)) {
1228 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301229 pr_err("%s: Internal clock never "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01001230 "stabilised.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001231 sdhci_dumpregs(host);
1232 return;
1233 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001234 timeout--;
1235 mdelay(1);
1236 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001237
1238 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001239 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001240
1241out:
1242 host->clock = clock;
1243}
1244
Andy Shevchenko8213af32013-01-07 16:31:08 +02001245static inline void sdhci_update_clock(struct sdhci_host *host)
1246{
1247 unsigned int clock;
1248
1249 clock = host->clock;
1250 host->clock = 0;
1251 sdhci_set_clock(host, clock);
1252}
1253
Adrian Hunterceb61432011-12-27 15:48:41 +02001254static int sdhci_set_power(struct sdhci_host *host, unsigned short power)
Pierre Ossman146ad662006-06-30 02:22:23 -07001255{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001256 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001257
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001258 if (power != (unsigned short)-1) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001259 switch (1 << power) {
1260 case MMC_VDD_165_195:
1261 pwr = SDHCI_POWER_180;
1262 break;
1263 case MMC_VDD_29_30:
1264 case MMC_VDD_30_31:
1265 pwr = SDHCI_POWER_300;
1266 break;
1267 case MMC_VDD_32_33:
1268 case MMC_VDD_33_34:
1269 pwr = SDHCI_POWER_330;
1270 break;
1271 default:
1272 BUG();
1273 }
1274 }
1275
1276 if (host->pwr == pwr)
Adrian Hunterceb61432011-12-27 15:48:41 +02001277 return -1;
Pierre Ossman146ad662006-06-30 02:22:23 -07001278
Pierre Ossmanae628902009-05-03 20:45:03 +02001279 host->pwr = pwr;
1280
1281 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001282 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001283 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1284 sdhci_runtime_pm_bus_off(host);
Adrian Hunterceb61432011-12-27 15:48:41 +02001285 return 0;
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001286 }
1287
1288 /*
1289 * Spec says that we should clear the power reg before setting
1290 * a new value. Some controllers don't seem to like this though.
1291 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001292 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001293 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001294
Andres Salomone08c1692008-07-04 10:00:03 -07001295 /*
Andres Salomonc71f6512008-07-07 17:25:56 -04001296 * At least the Marvell CaFe chip gets confused if we set the voltage
Andres Salomone08c1692008-07-04 10:00:03 -07001297 * and set turn on power at the same time, so set the voltage first.
1298 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001299 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
Pierre Ossmanae628902009-05-03 20:45:03 +02001300 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1301
1302 pwr |= SDHCI_POWER_ON;
Andres Salomone08c1692008-07-04 10:00:03 -07001303
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001304 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Harald Welte557b0692009-06-18 16:53:38 +02001305
Adrian Hunterf0710a52013-05-06 12:17:32 +03001306 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1307 sdhci_runtime_pm_bus_on(host);
1308
Harald Welte557b0692009-06-18 16:53:38 +02001309 /*
1310 * Some controllers need an extra 10ms delay of 10ms before they
1311 * can apply clock after applying power
1312 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +02001313 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
Harald Welte557b0692009-06-18 16:53:38 +02001314 mdelay(10);
Adrian Hunterceb61432011-12-27 15:48:41 +02001315
1316 return power;
Pierre Ossman146ad662006-06-30 02:22:23 -07001317}
1318
Pierre Ossmand129bce2006-03-24 03:18:17 -08001319/*****************************************************************************\
1320 * *
1321 * MMC callbacks *
1322 * *
1323\*****************************************************************************/
1324
1325static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1326{
1327 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001328 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001329 unsigned long flags;
Aaron Lu473b0952012-07-03 17:27:49 +08001330 u32 tuning_opcode;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001331
1332 host = mmc_priv(mmc);
1333
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001334 sdhci_runtime_pm_get(host);
1335
Pierre Ossmand129bce2006-03-24 03:18:17 -08001336 spin_lock_irqsave(&host->lock, flags);
1337
1338 WARN_ON(host->mrq != NULL);
1339
Pierre Ossmanf9134312008-12-21 17:01:48 +01001340#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08001341 sdhci_activate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01001342#endif
Andrei Warkentine89d4562011-05-23 15:06:37 -05001343
1344 /*
1345 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1346 * requests if Auto-CMD12 is enabled.
1347 */
1348 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001349 if (mrq->stop) {
1350 mrq->data->stop = NULL;
1351 mrq->stop = NULL;
1352 }
1353 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001354
1355 host->mrq = mrq;
1356
Shawn Guo505a8682012-12-11 15:23:42 +08001357 /*
1358 * Firstly check card presence from cd-gpio. The return could
1359 * be one of the following possibilities:
1360 * negative: cd-gpio is not available
1361 * zero: cd-gpio is used, and card is removed
1362 * one: cd-gpio is used, and card is present
1363 */
1364 present = mmc_gpio_get_cd(host->mmc);
1365 if (present < 0) {
1366 /* If polling, assume that the card is always present. */
1367 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1368 present = 1;
1369 else
1370 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
1371 SDHCI_CARD_PRESENT;
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +08001372 }
1373
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001374 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Pierre Ossman17b04292007-07-22 22:18:46 +02001375 host->mrq->cmd->error = -ENOMEDIUM;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001376 tasklet_schedule(&host->finish_tasklet);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301377 } else {
1378 u32 present_state;
1379
1380 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1381 /*
1382 * Check if the re-tuning timer has already expired and there
1383 * is no on-going data transfer. If so, we need to execute
1384 * tuning procedure before sending command.
1385 */
1386 if ((host->flags & SDHCI_NEEDS_RETUNING) &&
1387 !(present_state & (SDHCI_DOING_WRITE | SDHCI_DOING_READ))) {
Chris Ball14efd952012-11-05 14:29:49 -05001388 if (mmc->card) {
1389 /* eMMC uses cmd21 but sd and sdio use cmd19 */
1390 tuning_opcode =
1391 mmc->card->type == MMC_TYPE_MMC ?
1392 MMC_SEND_TUNING_BLOCK_HS200 :
1393 MMC_SEND_TUNING_BLOCK;
1394 spin_unlock_irqrestore(&host->lock, flags);
1395 sdhci_execute_tuning(mmc, tuning_opcode);
1396 spin_lock_irqsave(&host->lock, flags);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301397
Chris Ball14efd952012-11-05 14:29:49 -05001398 /* Restore original mmc_request structure */
1399 host->mrq = mrq;
1400 }
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301401 }
1402
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001403 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001404 sdhci_send_command(host, mrq->sbc);
1405 else
1406 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301407 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001408
Pierre Ossman5f25a662006-10-04 02:15:39 -07001409 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001410 spin_unlock_irqrestore(&host->lock, flags);
1411}
1412
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001413static void sdhci_do_set_ios(struct sdhci_host *host, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001414{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001415 unsigned long flags;
Adrian Hunterceb61432011-12-27 15:48:41 +02001416 int vdd_bit = -1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001417 u8 ctrl;
1418
Pierre Ossmand129bce2006-03-24 03:18:17 -08001419 spin_lock_irqsave(&host->lock, flags);
1420
Adrian Hunterceb61432011-12-27 15:48:41 +02001421 if (host->flags & SDHCI_DEVICE_DEAD) {
1422 spin_unlock_irqrestore(&host->lock, flags);
1423 if (host->vmmc && ios->power_mode == MMC_POWER_OFF)
1424 mmc_regulator_set_ocr(host->mmc, host->vmmc, 0);
1425 return;
1426 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001427
Pierre Ossmand129bce2006-03-24 03:18:17 -08001428 /*
1429 * Reset the chip on each power off.
1430 * Should clear out any weird states.
1431 */
1432 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001433 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001434 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001435 }
1436
Kevin Liu52983382013-01-31 11:31:37 +08001437 if (host->version >= SDHCI_SPEC_300 &&
1438 (ios->power_mode == MMC_POWER_UP))
1439 sdhci_enable_preset_value(host, false);
1440
Pierre Ossmand129bce2006-03-24 03:18:17 -08001441 sdhci_set_clock(host, ios->clock);
1442
1443 if (ios->power_mode == MMC_POWER_OFF)
Adrian Hunterceb61432011-12-27 15:48:41 +02001444 vdd_bit = sdhci_set_power(host, -1);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001445 else
Adrian Hunterceb61432011-12-27 15:48:41 +02001446 vdd_bit = sdhci_set_power(host, ios->vdd);
1447
1448 if (host->vmmc && vdd_bit != -1) {
1449 spin_unlock_irqrestore(&host->lock, flags);
1450 mmc_regulator_set_ocr(host->mmc, host->vmmc, vdd_bit);
1451 spin_lock_irqsave(&host->lock, flags);
1452 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001453
Philip Rakity643a81f2010-09-23 08:24:32 -07001454 if (host->ops->platform_send_init_74_clocks)
1455 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1456
Philip Rakity15ec4462010-11-19 16:48:39 -05001457 /*
1458 * If your platform has 8-bit width support but is not a v3 controller,
1459 * or if it requires special setup code, you should implement that in
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001460 * platform_bus_width().
Philip Rakity15ec4462010-11-19 16:48:39 -05001461 */
Sascha Hauer7bc088d2013-01-21 19:02:27 +08001462 if (host->ops->platform_bus_width) {
1463 host->ops->platform_bus_width(host, ios->bus_width);
1464 } else {
Philip Rakity15ec4462010-11-19 16:48:39 -05001465 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1466 if (ios->bus_width == MMC_BUS_WIDTH_8) {
1467 ctrl &= ~SDHCI_CTRL_4BITBUS;
1468 if (host->version >= SDHCI_SPEC_300)
1469 ctrl |= SDHCI_CTRL_8BITBUS;
1470 } else {
1471 if (host->version >= SDHCI_SPEC_300)
1472 ctrl &= ~SDHCI_CTRL_8BITBUS;
1473 if (ios->bus_width == MMC_BUS_WIDTH_4)
1474 ctrl |= SDHCI_CTRL_4BITBUS;
1475 else
1476 ctrl &= ~SDHCI_CTRL_4BITBUS;
1477 }
1478 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1479 }
1480
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001481 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001482
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001483 if ((ios->timing == MMC_TIMING_SD_HS ||
1484 ios->timing == MMC_TIMING_MMC_HS)
1485 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001486 ctrl |= SDHCI_CTRL_HISPD;
1487 else
1488 ctrl &= ~SDHCI_CTRL_HISPD;
1489
Arindam Nathd6d50a12011-05-05 12:18:59 +05301490 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301491 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301492
1493 /* In case of UHS-I modes, set High Speed Enable */
Girish K S069c9f12012-01-06 09:56:39 +05301494 if ((ios->timing == MMC_TIMING_MMC_HS200) ||
1495 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301496 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1497 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001498 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301499 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301500
1501 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1502 if (!(ctrl_2 & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
Arindam Nath758535c2011-05-05 12:19:00 +05301503 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301504 /*
1505 * We only need to set Driver Strength if the
1506 * preset value enable is not set.
1507 */
1508 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1509 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1510 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
1511 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1512 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
1513
1514 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301515 } else {
1516 /*
1517 * According to SDHC Spec v3.00, if the Preset Value
1518 * Enable in the Host Control 2 register is set, we
1519 * need to reset SD Clock Enable before changing High
1520 * Speed Enable to avoid generating clock gliches.
1521 */
Arindam Nath758535c2011-05-05 12:19:00 +05301522
1523 /* Reset SD Clock Enable */
1524 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1525 clk &= ~SDHCI_CLOCK_CARD_EN;
1526 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1527
1528 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1529
1530 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001531 sdhci_update_clock(host);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301532 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301533
Arindam Nath49c468f2011-05-05 12:19:01 +05301534
1535 /* Reset SD Clock Enable */
1536 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1537 clk &= ~SDHCI_CLOCK_CARD_EN;
1538 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1539
Philip Rakity6322cdd2011-05-13 11:17:15 +05301540 if (host->ops->set_uhs_signaling)
1541 host->ops->set_uhs_signaling(host, ios->timing);
1542 else {
1543 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1544 /* Select Bus Speed Mode for host */
1545 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
Girish K S069c9f12012-01-06 09:56:39 +05301546 if (ios->timing == MMC_TIMING_MMC_HS200)
1547 ctrl_2 |= SDHCI_CTRL_HS_SDR200;
1548 else if (ios->timing == MMC_TIMING_UHS_SDR12)
Philip Rakity6322cdd2011-05-13 11:17:15 +05301549 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1550 else if (ios->timing == MMC_TIMING_UHS_SDR25)
1551 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1552 else if (ios->timing == MMC_TIMING_UHS_SDR50)
1553 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1554 else if (ios->timing == MMC_TIMING_UHS_SDR104)
1555 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1556 else if (ios->timing == MMC_TIMING_UHS_DDR50)
1557 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
1558 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1559 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301560
Kevin Liu52983382013-01-31 11:31:37 +08001561 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1562 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1563 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1564 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1565 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1566 (ios->timing == MMC_TIMING_UHS_DDR50))) {
1567 u16 preset;
1568
1569 sdhci_enable_preset_value(host, true);
1570 preset = sdhci_get_preset_value(host);
1571 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1572 >> SDHCI_PRESET_DRV_SHIFT;
1573 }
1574
Arindam Nath49c468f2011-05-05 12:19:01 +05301575 /* Re-enable SD Clock */
Andy Shevchenko8213af32013-01-07 16:31:08 +02001576 sdhci_update_clock(host);
Arindam Nath758535c2011-05-05 12:19:00 +05301577 } else
1578 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301579
Leandro Dorileob8352262007-07-25 23:47:04 +02001580 /*
1581 * Some (ENE) controllers go apeshit on some ios operation,
1582 * signalling timeout and CRC errors even on CMD0. Resetting
1583 * it on each ios seems to solve the problem.
1584 */
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01001585 if(host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Leandro Dorileob8352262007-07-25 23:47:04 +02001586 sdhci_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
1587
Pierre Ossman5f25a662006-10-04 02:15:39 -07001588 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001589 spin_unlock_irqrestore(&host->lock, flags);
1590}
1591
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001592static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1593{
1594 struct sdhci_host *host = mmc_priv(mmc);
1595
1596 sdhci_runtime_pm_get(host);
1597 sdhci_do_set_ios(host, ios);
1598 sdhci_runtime_pm_put(host);
1599}
1600
Kevin Liu94144a42013-02-28 17:35:53 +08001601static int sdhci_do_get_cd(struct sdhci_host *host)
1602{
1603 int gpio_cd = mmc_gpio_get_cd(host->mmc);
1604
1605 if (host->flags & SDHCI_DEVICE_DEAD)
1606 return 0;
1607
1608 /* If polling/nonremovable, assume that the card is always present. */
1609 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
1610 (host->mmc->caps & MMC_CAP_NONREMOVABLE))
1611 return 1;
1612
1613 /* Try slot gpio detect */
1614 if (!IS_ERR_VALUE(gpio_cd))
1615 return !!gpio_cd;
1616
1617 /* Host native card detect */
1618 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1619}
1620
1621static int sdhci_get_cd(struct mmc_host *mmc)
1622{
1623 struct sdhci_host *host = mmc_priv(mmc);
1624 int ret;
1625
1626 sdhci_runtime_pm_get(host);
1627 ret = sdhci_do_get_cd(host);
1628 sdhci_runtime_pm_put(host);
1629 return ret;
1630}
1631
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001632static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001633{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001634 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001635 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001636
Pierre Ossmand129bce2006-03-24 03:18:17 -08001637 spin_lock_irqsave(&host->lock, flags);
1638
Pierre Ossman1e728592008-04-16 19:13:13 +02001639 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001640 is_readonly = 0;
1641 else if (host->ops->get_ro)
1642 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001643 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001644 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1645 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001646
1647 spin_unlock_irqrestore(&host->lock, flags);
1648
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001649 /* This quirk needs to be replaced by a callback-function later */
1650 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1651 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001652}
1653
Takashi Iwai82b0e232011-04-21 20:26:38 +02001654#define SAMPLE_COUNT 5
1655
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001656static int sdhci_do_get_ro(struct sdhci_host *host)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001657{
Takashi Iwai82b0e232011-04-21 20:26:38 +02001658 int i, ro_count;
1659
Takashi Iwai82b0e232011-04-21 20:26:38 +02001660 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001661 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001662
1663 ro_count = 0;
1664 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001665 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001666 if (++ro_count > SAMPLE_COUNT / 2)
1667 return 1;
1668 }
1669 msleep(30);
1670 }
1671 return 0;
1672}
1673
Adrian Hunter20758b62011-08-29 16:42:12 +03001674static void sdhci_hw_reset(struct mmc_host *mmc)
1675{
1676 struct sdhci_host *host = mmc_priv(mmc);
1677
1678 if (host->ops && host->ops->hw_reset)
1679 host->ops->hw_reset(host);
1680}
1681
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001682static int sdhci_get_ro(struct mmc_host *mmc)
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001683{
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001684 struct sdhci_host *host = mmc_priv(mmc);
1685 int ret;
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001686
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001687 sdhci_runtime_pm_get(host);
1688 ret = sdhci_do_get_ro(host);
1689 sdhci_runtime_pm_put(host);
1690 return ret;
1691}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001692
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001693static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1694{
Pierre Ossman1e728592008-04-16 19:13:13 +02001695 if (host->flags & SDHCI_DEVICE_DEAD)
1696 goto out;
1697
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001698 if (enable)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001699 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1700 else
1701 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1702
1703 /* SDIO IRQ will be enabled as appropriate in runtime resume */
1704 if (host->runtime_suspended)
1705 goto out;
1706
1707 if (enable)
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001708 sdhci_unmask_irqs(host, SDHCI_INT_CARD_INT);
1709 else
1710 sdhci_mask_irqs(host, SDHCI_INT_CARD_INT);
Pierre Ossman1e728592008-04-16 19:13:13 +02001711out:
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001712 mmiowb();
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001713}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001714
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001715static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1716{
1717 struct sdhci_host *host = mmc_priv(mmc);
1718 unsigned long flags;
1719
1720 spin_lock_irqsave(&host->lock, flags);
1721 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001722 spin_unlock_irqrestore(&host->lock, flags);
1723}
1724
Philip Rakity6231f3d2012-07-23 15:56:23 -07001725static int sdhci_do_start_signal_voltage_switch(struct sdhci_host *host,
Fabio Estevam21f59982013-02-14 10:35:03 -02001726 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001727{
1728 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001729 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001730
1731 /*
1732 * Signal Voltage Switching is only applicable for Host Controllers
1733 * v3.00 and above.
1734 */
1735 if (host->version < SDHCI_SPEC_300)
1736 return 0;
1737
Philip Rakity6231f3d2012-07-23 15:56:23 -07001738 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001739
Fabio Estevam21f59982013-02-14 10:35:03 -02001740 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001741 case MMC_SIGNAL_VOLTAGE_330:
1742 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1743 ctrl &= ~SDHCI_CTRL_VDD_180;
1744 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1745
1746 if (host->vqmmc) {
1747 ret = regulator_set_voltage(host->vqmmc, 2700000, 3600000);
1748 if (ret) {
1749 pr_warning("%s: Switching to 3.3V signalling voltage "
1750 " failed\n", mmc_hostname(host->mmc));
1751 return -EIO;
1752 }
1753 }
1754 /* Wait for 5ms */
1755 usleep_range(5000, 5500);
1756
1757 /* 3.3V regulator output should be stable within 5 ms */
1758 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1759 if (!(ctrl & SDHCI_CTRL_VDD_180))
1760 return 0;
1761
1762 pr_warning("%s: 3.3V regulator output did not became stable\n",
1763 mmc_hostname(host->mmc));
1764
1765 return -EAGAIN;
1766 case MMC_SIGNAL_VOLTAGE_180:
1767 if (host->vqmmc) {
1768 ret = regulator_set_voltage(host->vqmmc,
1769 1700000, 1950000);
1770 if (ret) {
1771 pr_warning("%s: Switching to 1.8V signalling voltage "
1772 " failed\n", mmc_hostname(host->mmc));
1773 return -EIO;
1774 }
1775 }
1776
1777 /*
1778 * Enable 1.8V Signal Enable in the Host Control2
1779 * register
1780 */
1781 ctrl |= SDHCI_CTRL_VDD_180;
1782 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1783
1784 /* Wait for 5ms */
1785 usleep_range(5000, 5500);
1786
1787 /* 1.8V regulator output should be stable within 5 ms */
1788 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1789 if (ctrl & SDHCI_CTRL_VDD_180)
1790 return 0;
1791
1792 pr_warning("%s: 1.8V regulator output did not became stable\n",
1793 mmc_hostname(host->mmc));
1794
1795 return -EAGAIN;
1796 case MMC_SIGNAL_VOLTAGE_120:
1797 if (host->vqmmc) {
1798 ret = regulator_set_voltage(host->vqmmc, 1100000, 1300000);
1799 if (ret) {
1800 pr_warning("%s: Switching to 1.2V signalling voltage "
1801 " failed\n", mmc_hostname(host->mmc));
1802 return -EIO;
1803 }
1804 }
1805 return 0;
1806 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301807 /* No signal voltage switch required */
1808 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001809 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301810}
1811
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001812static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
Fabio Estevam21f59982013-02-14 10:35:03 -02001813 struct mmc_ios *ios)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001814{
1815 struct sdhci_host *host = mmc_priv(mmc);
1816 int err;
1817
1818 if (host->version < SDHCI_SPEC_300)
1819 return 0;
1820 sdhci_runtime_pm_get(host);
Fabio Estevam21f59982013-02-14 10:35:03 -02001821 err = sdhci_do_start_signal_voltage_switch(host, ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001822 sdhci_runtime_pm_put(host);
1823 return err;
1824}
1825
Kevin Liu20b92a32012-12-17 19:29:26 +08001826static int sdhci_card_busy(struct mmc_host *mmc)
1827{
1828 struct sdhci_host *host = mmc_priv(mmc);
1829 u32 present_state;
1830
1831 sdhci_runtime_pm_get(host);
1832 /* Check whether DAT[3:0] is 0000 */
1833 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
1834 sdhci_runtime_pm_put(host);
1835
1836 return !(present_state & SDHCI_DATA_LVL_MASK);
1837}
1838
Girish K S069c9f12012-01-06 09:56:39 +05301839static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301840{
1841 struct sdhci_host *host;
1842 u16 ctrl;
1843 u32 ier;
1844 int tuning_loop_counter = MAX_TUNING_LOOP;
1845 unsigned long timeout;
1846 int err = 0;
Girish K S069c9f12012-01-06 09:56:39 +05301847 bool requires_tuning_nonuhs = false;
Arindam Nathb513ea22011-05-05 12:19:04 +05301848
1849 host = mmc_priv(mmc);
1850
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001851 sdhci_runtime_pm_get(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301852 disable_irq(host->irq);
1853 spin_lock(&host->lock);
1854
1855 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1856
1857 /*
Girish K S069c9f12012-01-06 09:56:39 +05301858 * The Host Controller needs tuning only in case of SDR104 mode
1859 * and for SDR50 mode when Use Tuning for SDR50 is set in the
Arindam Nathb513ea22011-05-05 12:19:04 +05301860 * Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301861 * If the Host Controller supports the HS200 mode then the
1862 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301863 */
Girish K S069c9f12012-01-06 09:56:39 +05301864 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR50) &&
1865 (host->flags & SDHCI_SDR50_NEEDS_TUNING ||
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02001866 host->flags & SDHCI_SDR104_NEEDS_TUNING))
Girish K S069c9f12012-01-06 09:56:39 +05301867 requires_tuning_nonuhs = true;
1868
Arindam Nathb513ea22011-05-05 12:19:04 +05301869 if (((ctrl & SDHCI_CTRL_UHS_MASK) == SDHCI_CTRL_UHS_SDR104) ||
Girish K S069c9f12012-01-06 09:56:39 +05301870 requires_tuning_nonuhs)
Arindam Nathb513ea22011-05-05 12:19:04 +05301871 ctrl |= SDHCI_CTRL_EXEC_TUNING;
1872 else {
1873 spin_unlock(&host->lock);
1874 enable_irq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001875 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05301876 return 0;
1877 }
1878
1879 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1880
1881 /*
1882 * As per the Host Controller spec v3.00, tuning command
1883 * generates Buffer Read Ready interrupt, so enable that.
1884 *
1885 * Note: The spec clearly says that when tuning sequence
1886 * is being performed, the controller does not generate
1887 * interrupts other than Buffer Read Ready interrupt. But
1888 * to make sure we don't hit a controller bug, we _only_
1889 * enable Buffer Read Ready interrupt here.
1890 */
1891 ier = sdhci_readl(host, SDHCI_INT_ENABLE);
1892 sdhci_clear_set_irqs(host, ier, SDHCI_INT_DATA_AVAIL);
1893
1894 /*
1895 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
1896 * of loops reaches 40 times or a timeout of 150ms occurs.
1897 */
1898 timeout = 150;
1899 do {
1900 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001901 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301902
1903 if (!tuning_loop_counter && !timeout)
1904 break;
1905
Girish K S069c9f12012-01-06 09:56:39 +05301906 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301907 cmd.arg = 0;
1908 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1909 cmd.retries = 0;
1910 cmd.data = NULL;
1911 cmd.error = 0;
1912
1913 mrq.cmd = &cmd;
1914 host->mrq = &mrq;
1915
1916 /*
1917 * In response to CMD19, the card sends 64 bytes of tuning
1918 * block to the Host Controller. So we set the block size
1919 * to 64 here.
1920 */
Girish K S069c9f12012-01-06 09:56:39 +05301921 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1922 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1923 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1924 SDHCI_BLOCK_SIZE);
1925 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1926 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1927 SDHCI_BLOCK_SIZE);
1928 } else {
1929 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1930 SDHCI_BLOCK_SIZE);
1931 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301932
1933 /*
1934 * The tuning block is sent by the card to the host controller.
1935 * So we set the TRNS_READ bit in the Transfer Mode register.
1936 * This also takes care of setting DMA Enable and Multi Block
1937 * Select in the same register to 0.
1938 */
1939 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1940
1941 sdhci_send_command(host, &cmd);
1942
1943 host->cmd = NULL;
1944 host->mrq = NULL;
1945
1946 spin_unlock(&host->lock);
1947 enable_irq(host->irq);
1948
1949 /* Wait for Buffer Read Ready interrupt */
1950 wait_event_interruptible_timeout(host->buf_ready_int,
1951 (host->tuning_done == 1),
1952 msecs_to_jiffies(50));
1953 disable_irq(host->irq);
1954 spin_lock(&host->lock);
1955
1956 if (!host->tuning_done) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301957 pr_info(DRIVER_NAME ": Timeout waiting for "
Arindam Nathb513ea22011-05-05 12:19:04 +05301958 "Buffer Read Ready interrupt during tuning "
1959 "procedure, falling back to fixed sampling "
1960 "clock\n");
1961 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1962 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1963 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
1964 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1965
1966 err = -EIO;
1967 goto out;
1968 }
1969
1970 host->tuning_done = 0;
1971
1972 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1973 tuning_loop_counter--;
1974 timeout--;
1975 mdelay(1);
1976 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
1977
1978 /*
1979 * The Host Driver has exhausted the maximum number of loops allowed,
1980 * so use fixed sampling frequency.
1981 */
1982 if (!tuning_loop_counter || !timeout) {
1983 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
1984 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1985 } else {
1986 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301987 pr_info(DRIVER_NAME ": Tuning procedure"
Arindam Nathb513ea22011-05-05 12:19:04 +05301988 " failed, falling back to fixed sampling"
1989 " clock\n");
1990 err = -EIO;
1991 }
1992 }
1993
1994out:
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301995 /*
1996 * If this is the very first time we are here, we start the retuning
1997 * timer. Since only during the first time, SDHCI_NEEDS_RETUNING
1998 * flag won't be set, we check this condition before actually starting
1999 * the timer.
2000 */
2001 if (!(host->flags & SDHCI_NEEDS_RETUNING) && host->tuning_count &&
2002 (host->tuning_mode == SDHCI_TUNING_MODE_1)) {
Aaron Lu973905f2012-07-04 13:29:09 +08002003 host->flags |= SDHCI_USING_RETUNING_TIMER;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302004 mod_timer(&host->tuning_timer, jiffies +
2005 host->tuning_count * HZ);
2006 /* Tuning mode 1 limits the maximum data length to 4MB */
2007 mmc->max_blk_count = (4 * 1024 * 1024) / mmc->max_blk_size;
2008 } else {
2009 host->flags &= ~SDHCI_NEEDS_RETUNING;
2010 /* Reload the new initial value for timer */
2011 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
2012 mod_timer(&host->tuning_timer, jiffies +
2013 host->tuning_count * HZ);
2014 }
2015
2016 /*
2017 * In case tuning fails, host controllers which support re-tuning can
2018 * try tuning again at a later time, when the re-tuning timer expires.
2019 * So for these controllers, we return 0. Since there might be other
2020 * controllers who do not have this capability, we return error for
Aaron Lu973905f2012-07-04 13:29:09 +08002021 * them. SDHCI_USING_RETUNING_TIMER means the host is currently using
2022 * a retuning timer to do the retuning for the card.
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302023 */
Aaron Lu973905f2012-07-04 13:29:09 +08002024 if (err && (host->flags & SDHCI_USING_RETUNING_TIMER))
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302025 err = 0;
2026
Arindam Nathb513ea22011-05-05 12:19:04 +05302027 sdhci_clear_set_irqs(host, SDHCI_INT_DATA_AVAIL, ier);
2028 spin_unlock(&host->lock);
2029 enable_irq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002030 sdhci_runtime_pm_put(host);
Arindam Nathb513ea22011-05-05 12:19:04 +05302031
2032 return err;
2033}
2034
Kevin Liu52983382013-01-31 11:31:37 +08002035
2036static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302037{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302038 u16 ctrl;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302039
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302040 /* Host Controller v3.00 defines preset value registers */
2041 if (host->version < SDHCI_SPEC_300)
2042 return;
2043
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302044 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2045
2046 /*
2047 * We only enable or disable Preset Value if they are not already
2048 * enabled or disabled respectively. Otherwise, we bail out.
2049 */
2050 if (enable && !(ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2051 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2052 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002053 host->flags |= SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302054 } else if (!enable && (ctrl & SDHCI_CTRL_PRESET_VAL_ENABLE)) {
2055 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2056 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002057 host->flags &= ~SDHCI_PV_ENABLED;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302058 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002059}
2060
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002061static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002062{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002063 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002064 unsigned long flags;
2065
Pierre Ossmand129bce2006-03-24 03:18:17 -08002066 spin_lock_irqsave(&host->lock, flags);
2067
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002068 /* Check host->mrq first in case we are runtime suspended */
Shawn Guo9668d762013-06-09 19:49:24 +08002069 if (host->mrq && !sdhci_do_get_cd(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302070 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002071 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302072 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002073 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002074
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002075 sdhci_reset(host, SDHCI_RESET_CMD);
2076 sdhci_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002077
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002078 host->mrq->cmd->error = -ENOMEDIUM;
2079 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002080 }
2081
2082 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002083}
2084
2085static const struct mmc_host_ops sdhci_ops = {
2086 .request = sdhci_request,
2087 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002088 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002089 .get_ro = sdhci_get_ro,
2090 .hw_reset = sdhci_hw_reset,
2091 .enable_sdio_irq = sdhci_enable_sdio_irq,
2092 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
2093 .execute_tuning = sdhci_execute_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002094 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002095 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002096};
2097
2098/*****************************************************************************\
2099 * *
2100 * Tasklets *
2101 * *
2102\*****************************************************************************/
2103
2104static void sdhci_tasklet_card(unsigned long param)
2105{
2106 struct sdhci_host *host = (struct sdhci_host*)param;
2107
2108 sdhci_card_event(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002109
Pierre Ossman04cf5852008-08-18 22:18:14 +02002110 mmc_detect_change(host->mmc, msecs_to_jiffies(200));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002111}
2112
2113static void sdhci_tasklet_finish(unsigned long param)
2114{
2115 struct sdhci_host *host;
2116 unsigned long flags;
2117 struct mmc_request *mrq;
2118
2119 host = (struct sdhci_host*)param;
2120
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002121 spin_lock_irqsave(&host->lock, flags);
2122
Chris Ball0c9c99a2011-04-27 17:35:31 -04002123 /*
2124 * If this tasklet gets rescheduled while running, it will
2125 * be run again afterwards but without any active request.
2126 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002127 if (!host->mrq) {
2128 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002129 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002130 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002131
2132 del_timer(&host->timer);
2133
2134 mrq = host->mrq;
2135
Pierre Ossmand129bce2006-03-24 03:18:17 -08002136 /*
2137 * The controller needs a reset of internal state machines
2138 * upon error conditions.
2139 */
Pierre Ossman1e728592008-04-16 19:13:13 +02002140 if (!(host->flags & SDHCI_DEVICE_DEAD) &&
Ben Dooksb7b4d342011-04-27 14:24:19 +01002141 ((mrq->cmd && mrq->cmd->error) ||
Pierre Ossman1e728592008-04-16 19:13:13 +02002142 (mrq->data && (mrq->data->error ||
2143 (mrq->data->stop && mrq->data->stop->error))) ||
2144 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST))) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002145
2146 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002147 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002148 /* This is to force an update */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002149 sdhci_update_clock(host);
Pierre Ossman645289d2006-06-30 02:22:33 -07002150
2151 /* Spec says we should do both at the same time, but Ricoh
2152 controllers do not like that. */
Pierre Ossmand129bce2006-03-24 03:18:17 -08002153 sdhci_reset(host, SDHCI_RESET_CMD);
2154 sdhci_reset(host, SDHCI_RESET_DATA);
2155 }
2156
2157 host->mrq = NULL;
2158 host->cmd = NULL;
2159 host->data = NULL;
2160
Pierre Ossmanf9134312008-12-21 17:01:48 +01002161#ifndef SDHCI_USE_LEDS_CLASS
Pierre Ossmand129bce2006-03-24 03:18:17 -08002162 sdhci_deactivate_led(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01002163#endif
Pierre Ossmand129bce2006-03-24 03:18:17 -08002164
Pierre Ossman5f25a662006-10-04 02:15:39 -07002165 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002166 spin_unlock_irqrestore(&host->lock, flags);
2167
2168 mmc_request_done(host->mmc, mrq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002169 sdhci_runtime_pm_put(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002170}
2171
2172static void sdhci_timeout_timer(unsigned long data)
2173{
2174 struct sdhci_host *host;
2175 unsigned long flags;
2176
2177 host = (struct sdhci_host*)data;
2178
2179 spin_lock_irqsave(&host->lock, flags);
2180
2181 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302182 pr_err("%s: Timeout waiting for hardware "
Pierre Ossmanacf1da42007-02-09 08:29:19 +01002183 "interrupt.\n", mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002184 sdhci_dumpregs(host);
2185
2186 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002187 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002188 sdhci_finish_data(host);
2189 } else {
2190 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002191 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002192 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002193 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002194
2195 tasklet_schedule(&host->finish_tasklet);
2196 }
2197 }
2198
Pierre Ossman5f25a662006-10-04 02:15:39 -07002199 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002200 spin_unlock_irqrestore(&host->lock, flags);
2201}
2202
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302203static void sdhci_tuning_timer(unsigned long data)
2204{
2205 struct sdhci_host *host;
2206 unsigned long flags;
2207
2208 host = (struct sdhci_host *)data;
2209
2210 spin_lock_irqsave(&host->lock, flags);
2211
2212 host->flags |= SDHCI_NEEDS_RETUNING;
2213
2214 spin_unlock_irqrestore(&host->lock, flags);
2215}
2216
Pierre Ossmand129bce2006-03-24 03:18:17 -08002217/*****************************************************************************\
2218 * *
2219 * Interrupt handling *
2220 * *
2221\*****************************************************************************/
2222
2223static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask)
2224{
2225 BUG_ON(intmask == 0);
2226
2227 if (!host->cmd) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302228 pr_err("%s: Got command interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002229 "though no command operation was in progress.\n",
2230 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002231 sdhci_dumpregs(host);
2232 return;
2233 }
2234
Pierre Ossman43b58b32007-07-25 23:15:27 +02002235 if (intmask & SDHCI_INT_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002236 host->cmd->error = -ETIMEDOUT;
2237 else if (intmask & (SDHCI_INT_CRC | SDHCI_INT_END_BIT |
2238 SDHCI_INT_INDEX))
2239 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002240
Pierre Ossmane8095172008-07-25 01:09:08 +02002241 if (host->cmd->error) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002242 tasklet_schedule(&host->finish_tasklet);
Pierre Ossmane8095172008-07-25 01:09:08 +02002243 return;
2244 }
2245
2246 /*
2247 * The host can send and interrupt when the busy state has
2248 * ended, allowing us to wait without wasting CPU cycles.
2249 * Unfortunately this is overloaded on the "data complete"
2250 * interrupt, so we need to take some care when handling
2251 * it.
2252 *
2253 * Note: The 1.0 specification is a bit ambiguous about this
2254 * feature so there might be some problems with older
2255 * controllers.
2256 */
2257 if (host->cmd->flags & MMC_RSP_BUSY) {
2258 if (host->cmd->data)
2259 DBG("Cannot wait for busy signal when also "
2260 "doing a data transfer");
Ben Dooksf9454052009-02-20 20:33:08 +03002261 else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ))
Pierre Ossmane8095172008-07-25 01:09:08 +02002262 return;
Ben Dooksf9454052009-02-20 20:33:08 +03002263
2264 /* The controller does not support the end-of-busy IRQ,
2265 * fall through and take the SDHCI_INT_RESPONSE */
Pierre Ossmane8095172008-07-25 01:09:08 +02002266 }
2267
2268 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002269 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002270}
2271
George G. Davis0957c332010-02-18 12:32:12 -05002272#ifdef CONFIG_MMC_DEBUG
Ben Dooks6882a8c2009-06-14 13:52:38 +01002273static void sdhci_show_adma_error(struct sdhci_host *host)
2274{
2275 const char *name = mmc_hostname(host->mmc);
2276 u8 *desc = host->adma_desc;
2277 __le32 *dma;
2278 __le16 *len;
2279 u8 attr;
2280
2281 sdhci_dumpregs(host);
2282
2283 while (true) {
2284 dma = (__le32 *)(desc + 4);
2285 len = (__le16 *)(desc + 2);
2286 attr = *desc;
2287
2288 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2289 name, desc, le32_to_cpu(*dma), le16_to_cpu(*len), attr);
2290
2291 desc += 8;
2292
2293 if (attr & 2)
2294 break;
2295 }
2296}
2297#else
2298static void sdhci_show_adma_error(struct sdhci_host *host) { }
2299#endif
2300
Pierre Ossmand129bce2006-03-24 03:18:17 -08002301static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2302{
Girish K S069c9f12012-01-06 09:56:39 +05302303 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002304 BUG_ON(intmask == 0);
2305
Arindam Nathb513ea22011-05-05 12:19:04 +05302306 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2307 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302308 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2309 if (command == MMC_SEND_TUNING_BLOCK ||
2310 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302311 host->tuning_done = 1;
2312 wake_up(&host->buf_ready_int);
2313 return;
2314 }
2315 }
2316
Pierre Ossmand129bce2006-03-24 03:18:17 -08002317 if (!host->data) {
2318 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002319 * The "data complete" interrupt is also used to
2320 * indicate that a busy state has ended. See comment
2321 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002322 */
Pierre Ossmane8095172008-07-25 01:09:08 +02002323 if (host->cmd && (host->cmd->flags & MMC_RSP_BUSY)) {
2324 if (intmask & SDHCI_INT_DATA_END) {
2325 sdhci_finish_command(host);
2326 return;
2327 }
2328 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002329
Girish K Sa3c76eb2011-10-11 11:44:09 +05302330 pr_err("%s: Got data interrupt 0x%08x even "
Pierre Ossmanb67ac3f2007-08-12 17:29:47 +02002331 "though no data operation was in progress.\n",
2332 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002333 sdhci_dumpregs(host);
2334
2335 return;
2336 }
2337
2338 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002339 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002340 else if (intmask & SDHCI_INT_DATA_END_BIT)
2341 host->data->error = -EILSEQ;
2342 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2343 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2344 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002345 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002346 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302347 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002348 sdhci_show_adma_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002349 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002350 if (host->ops->adma_workaround)
2351 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002352 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002353
Pierre Ossman17b04292007-07-22 22:18:46 +02002354 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002355 sdhci_finish_data(host);
2356 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002357 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002358 sdhci_transfer_pio(host);
2359
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002360 /*
2361 * We currently don't do anything fancy with DMA
2362 * boundaries, but as we can't disable the feature
2363 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002364 *
2365 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2366 * should return a valid address to continue from, but as
2367 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002368 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002369 if (intmask & SDHCI_INT_DMA_END) {
2370 u32 dmastart, dmanow;
2371 dmastart = sg_dma_address(host->data->sg);
2372 dmanow = dmastart + host->data->bytes_xfered;
2373 /*
2374 * Force update to the next DMA block boundary.
2375 */
2376 dmanow = (dmanow &
2377 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2378 SDHCI_DEFAULT_BOUNDARY_SIZE;
2379 host->data->bytes_xfered = dmanow - dmastart;
2380 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2381 " next 0x%08x\n",
2382 mmc_hostname(host->mmc), dmastart,
2383 host->data->bytes_xfered, dmanow);
2384 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2385 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002386
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002387 if (intmask & SDHCI_INT_DATA_END) {
2388 if (host->cmd) {
2389 /*
2390 * Data managed to finish before the
2391 * command completed. Make sure we do
2392 * things in the proper order.
2393 */
2394 host->data_early = 1;
2395 } else {
2396 sdhci_finish_data(host);
2397 }
2398 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002399 }
2400}
2401
David Howells7d12e782006-10-05 14:55:46 +01002402static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002403{
2404 irqreturn_t result;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002405 struct sdhci_host *host = dev_id;
Alexander Stein6379b232012-03-14 09:52:10 +01002406 u32 intmask, unexpected = 0;
2407 int cardint = 0, max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002408
2409 spin_lock(&host->lock);
2410
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002411 if (host->runtime_suspended) {
2412 spin_unlock(&host->lock);
Girish K Sa3c76eb2011-10-11 11:44:09 +05302413 pr_warning("%s: got irq while runtime suspended\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002414 mmc_hostname(host->mmc));
2415 return IRQ_HANDLED;
2416 }
2417
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002418 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002419
Mark Lord62df67a52007-03-06 13:30:13 +01002420 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002421 result = IRQ_NONE;
2422 goto out;
2423 }
2424
Alexander Stein6379b232012-03-14 09:52:10 +01002425again:
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002426 DBG("*** %s got interrupt: 0x%08x\n",
2427 mmc_hostname(host->mmc), intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002428
Pierre Ossman3192a282006-06-30 02:22:26 -07002429 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Shawn Guod25928d2011-06-21 22:41:48 +08002430 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2431 SDHCI_CARD_PRESENT;
2432
2433 /*
2434 * There is a observation on i.mx esdhc. INSERT bit will be
2435 * immediately set again when it gets cleared, if a card is
2436 * inserted. We have to mask the irq to prevent interrupt
2437 * storm which will freeze the system. And the REMOVE gets
2438 * the same situation.
2439 *
2440 * More testing are needed here to ensure it works for other
2441 * platforms though.
2442 */
2443 sdhci_mask_irqs(host, present ? SDHCI_INT_CARD_INSERT :
2444 SDHCI_INT_CARD_REMOVE);
2445 sdhci_unmask_irqs(host, present ? SDHCI_INT_CARD_REMOVE :
2446 SDHCI_INT_CARD_INSERT);
2447
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002448 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
Shawn Guod25928d2011-06-21 22:41:48 +08002449 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
2450 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002451 tasklet_schedule(&host->card_tasklet);
Pierre Ossman3192a282006-06-30 02:22:26 -07002452 }
2453
Pierre Ossmand129bce2006-03-24 03:18:17 -08002454 if (intmask & SDHCI_INT_CMD_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002455 sdhci_writel(host, intmask & SDHCI_INT_CMD_MASK,
2456 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002457 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002458 }
2459
2460 if (intmask & SDHCI_INT_DATA_MASK) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002461 sdhci_writel(host, intmask & SDHCI_INT_DATA_MASK,
2462 SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002463 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002464 }
2465
2466 intmask &= ~(SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK);
2467
Pierre Ossman964f9ce2007-07-20 18:20:36 +02002468 intmask &= ~SDHCI_INT_ERROR;
2469
Pierre Ossmand129bce2006-03-24 03:18:17 -08002470 if (intmask & SDHCI_INT_BUS_POWER) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302471 pr_err("%s: Card is consuming too much power!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08002472 mmc_hostname(host->mmc));
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002473 sdhci_writel(host, SDHCI_INT_BUS_POWER, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002474 }
2475
Rolf Eike Beer9d26a5d2007-06-26 13:31:16 +02002476 intmask &= ~SDHCI_INT_BUS_POWER;
Pierre Ossman3192a282006-06-30 02:22:26 -07002477
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002478 if (intmask & SDHCI_INT_CARD_INT)
2479 cardint = 1;
2480
2481 intmask &= ~SDHCI_INT_CARD_INT;
2482
Pierre Ossman3192a282006-06-30 02:22:26 -07002483 if (intmask) {
Alexander Stein6379b232012-03-14 09:52:10 +01002484 unexpected |= intmask;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002485 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
Pierre Ossman3192a282006-06-30 02:22:26 -07002486 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002487
2488 result = IRQ_HANDLED;
2489
Alexander Stein6379b232012-03-14 09:52:10 +01002490 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
2491 if (intmask && --max_loops)
2492 goto again;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002493out:
2494 spin_unlock(&host->lock);
2495
Alexander Stein6379b232012-03-14 09:52:10 +01002496 if (unexpected) {
2497 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2498 mmc_hostname(host->mmc), unexpected);
2499 sdhci_dumpregs(host);
2500 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002501 /*
2502 * We have to delay this as it calls back into the driver.
2503 */
2504 if (cardint)
2505 mmc_signal_sdio_irq(host->mmc);
2506
Pierre Ossmand129bce2006-03-24 03:18:17 -08002507 return result;
2508}
2509
2510/*****************************************************************************\
2511 * *
2512 * Suspend/resume *
2513 * *
2514\*****************************************************************************/
2515
2516#ifdef CONFIG_PM
Kevin Liuad080d72013-01-05 17:21:33 +08002517void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2518{
2519 u8 val;
2520 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2521 | SDHCI_WAKE_ON_INT;
2522
2523 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2524 val |= mask ;
2525 /* Avoid fake wake up */
2526 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
2527 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
2528 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2529}
2530EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2531
2532void sdhci_disable_irq_wakeups(struct sdhci_host *host)
2533{
2534 u8 val;
2535 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2536 | SDHCI_WAKE_ON_INT;
2537
2538 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2539 val &= ~mask;
2540 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2541}
2542EXPORT_SYMBOL_GPL(sdhci_disable_irq_wakeups);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002543
Manuel Lauss29495aa2011-11-03 11:09:45 +01002544int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002545{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002546 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002547
Chris Balla1b13b42012-02-06 00:43:59 -05002548 if (host->ops->platform_suspend)
2549 host->ops->platform_suspend(host);
2550
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002551 sdhci_disable_card_detection(host);
2552
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302553 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002554 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Aaron Luc6ced0d2011-12-28 11:11:12 +08002555 del_timer_sync(&host->tuning_timer);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302556 host->flags &= ~SDHCI_NEEDS_RETUNING;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302557 }
2558
Matt Fleming1a13f8f2010-05-26 14:42:08 -07002559 ret = mmc_suspend_host(host->mmc);
Aaron Lu38a60ea2012-01-04 10:07:43 +08002560 if (ret) {
Aaron Lu973905f2012-07-04 13:29:09 +08002561 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Aaron Lu38a60ea2012-01-04 10:07:43 +08002562 host->flags |= SDHCI_NEEDS_RETUNING;
2563 mod_timer(&host->tuning_timer, jiffies +
2564 host->tuning_count * HZ);
2565 }
2566
2567 sdhci_enable_card_detection(host);
2568
Pierre Ossmandf1c4b72007-01-30 07:55:15 +01002569 return ret;
Aaron Lu38a60ea2012-01-04 10:07:43 +08002570 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002571
Kevin Liuad080d72013-01-05 17:21:33 +08002572 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2573 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2574 free_irq(host->irq, host);
2575 } else {
2576 sdhci_enable_irq_wakeups(host);
2577 enable_irq_wake(host->irq);
2578 }
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07002579 return ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002580}
2581
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002582EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002583
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002584int sdhci_resume_host(struct sdhci_host *host)
2585{
2586 int ret;
2587
Richard Röjforsa13abc72009-09-22 16:45:30 -07002588 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002589 if (host->ops->enable_dma)
2590 host->ops->enable_dma(host);
2591 }
2592
Kevin Liuad080d72013-01-05 17:21:33 +08002593 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2594 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
2595 mmc_hostname(host->mmc), host);
2596 if (ret)
2597 return ret;
2598 } else {
2599 sdhci_disable_irq_wakeups(host);
2600 disable_irq_wake(host->irq);
2601 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002602
Adrian Hunter6308d292012-02-07 14:48:54 +02002603 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2604 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2605 /* Card keeps power but host controller does not */
2606 sdhci_init(host, 0);
2607 host->pwr = 0;
2608 host->clock = 0;
2609 sdhci_do_set_ios(host, &host->mmc->ios);
2610 } else {
2611 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2612 mmiowb();
2613 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002614
2615 ret = mmc_resume_host(host->mmc);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002616 sdhci_enable_card_detection(host);
2617
Chris Balla1b13b42012-02-06 00:43:59 -05002618 if (host->ops->platform_resume)
2619 host->ops->platform_resume(host);
2620
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302621 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002622 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302623 host->flags |= SDHCI_NEEDS_RETUNING;
2624
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002625 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002626}
2627
2628EXPORT_SYMBOL_GPL(sdhci_resume_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002629#endif /* CONFIG_PM */
2630
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002631#ifdef CONFIG_PM_RUNTIME
2632
2633static int sdhci_runtime_pm_get(struct sdhci_host *host)
2634{
2635 return pm_runtime_get_sync(host->mmc->parent);
2636}
2637
2638static int sdhci_runtime_pm_put(struct sdhci_host *host)
2639{
2640 pm_runtime_mark_last_busy(host->mmc->parent);
2641 return pm_runtime_put_autosuspend(host->mmc->parent);
2642}
2643
Adrian Hunterf0710a52013-05-06 12:17:32 +03002644static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
2645{
2646 if (host->runtime_suspended || host->bus_on)
2647 return;
2648 host->bus_on = true;
2649 pm_runtime_get_noresume(host->mmc->parent);
2650}
2651
2652static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
2653{
2654 if (host->runtime_suspended || !host->bus_on)
2655 return;
2656 host->bus_on = false;
2657 pm_runtime_put_noidle(host->mmc->parent);
2658}
2659
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002660int sdhci_runtime_suspend_host(struct sdhci_host *host)
2661{
2662 unsigned long flags;
2663 int ret = 0;
2664
2665 /* Disable tuning since we are suspending */
Aaron Lu973905f2012-07-04 13:29:09 +08002666 if (host->flags & SDHCI_USING_RETUNING_TIMER) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002667 del_timer_sync(&host->tuning_timer);
2668 host->flags &= ~SDHCI_NEEDS_RETUNING;
2669 }
2670
2671 spin_lock_irqsave(&host->lock, flags);
2672 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
2673 spin_unlock_irqrestore(&host->lock, flags);
2674
2675 synchronize_irq(host->irq);
2676
2677 spin_lock_irqsave(&host->lock, flags);
2678 host->runtime_suspended = true;
2679 spin_unlock_irqrestore(&host->lock, flags);
2680
2681 return ret;
2682}
2683EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2684
2685int sdhci_runtime_resume_host(struct sdhci_host *host)
2686{
2687 unsigned long flags;
2688 int ret = 0, host_flags = host->flags;
2689
2690 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2691 if (host->ops->enable_dma)
2692 host->ops->enable_dma(host);
2693 }
2694
2695 sdhci_init(host, 0);
2696
2697 /* Force clock and power re-program */
2698 host->pwr = 0;
2699 host->clock = 0;
2700 sdhci_do_set_ios(host, &host->mmc->ios);
2701
2702 sdhci_do_start_signal_voltage_switch(host, &host->mmc->ios);
Kevin Liu52983382013-01-31 11:31:37 +08002703 if ((host_flags & SDHCI_PV_ENABLED) &&
2704 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2705 spin_lock_irqsave(&host->lock, flags);
2706 sdhci_enable_preset_value(host, true);
2707 spin_unlock_irqrestore(&host->lock, flags);
2708 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002709
2710 /* Set the re-tuning expiration flag */
Aaron Lu973905f2012-07-04 13:29:09 +08002711 if (host->flags & SDHCI_USING_RETUNING_TIMER)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002712 host->flags |= SDHCI_NEEDS_RETUNING;
2713
2714 spin_lock_irqsave(&host->lock, flags);
2715
2716 host->runtime_suspended = false;
2717
2718 /* Enable SDIO IRQ */
2719 if ((host->flags & SDHCI_SDIO_IRQ_ENABLED))
2720 sdhci_enable_sdio_irq_nolock(host, true);
2721
2722 /* Enable Card Detection */
2723 sdhci_enable_card_detection(host);
2724
2725 spin_unlock_irqrestore(&host->lock, flags);
2726
2727 return ret;
2728}
2729EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2730
2731#endif
2732
Pierre Ossmand129bce2006-03-24 03:18:17 -08002733/*****************************************************************************\
2734 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002735 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002736 * *
2737\*****************************************************************************/
2738
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002739struct sdhci_host *sdhci_alloc_host(struct device *dev,
2740 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002741{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002742 struct mmc_host *mmc;
2743 struct sdhci_host *host;
2744
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002745 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002746
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002747 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002748 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002749 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002750
2751 host = mmc_priv(mmc);
2752 host->mmc = mmc;
2753
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002754 return host;
2755}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002756
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002757EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002758
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002759int sdhci_add_host(struct sdhci_host *host)
2760{
2761 struct mmc_host *mmc;
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002762 u32 caps[2] = {0, 0};
Arindam Nathf2119df2011-05-05 12:18:57 +05302763 u32 max_current_caps;
2764 unsigned int ocr_avail;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002765 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002766
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002767 WARN_ON(host == NULL);
2768 if (host == NULL)
2769 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002770
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002771 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002772
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002773 if (debug_quirks)
2774 host->quirks = debug_quirks;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002775 if (debug_quirks2)
2776 host->quirks2 = debug_quirks2;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002777
Pierre Ossmand96649e2006-06-30 02:22:30 -07002778 sdhci_reset(host, SDHCI_RESET_ALL);
2779
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002780 host->version = sdhci_readw(host, SDHCI_HOST_VERSION);
Pierre Ossman2134a922008-06-28 18:28:51 +02002781 host->version = (host->version & SDHCI_SPEC_VER_MASK)
2782 >> SDHCI_SPEC_VER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08002783 if (host->version > SDHCI_SPEC_300) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302784 pr_err("%s: Unknown controller version (%d). "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01002785 "You may experience problems.\n", mmc_hostname(mmc),
Pierre Ossman2134a922008-06-28 18:28:51 +02002786 host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002787 }
2788
Arindam Nathf2119df2011-05-05 12:18:57 +05302789 caps[0] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ? host->caps :
Maxim Levitskyccc92c22010-08-10 18:01:42 -07002790 sdhci_readl(host, SDHCI_CAPABILITIES);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002791
Philip Rakitybd6a8c32012-06-27 21:49:27 -07002792 if (host->version >= SDHCI_SPEC_300)
2793 caps[1] = (host->quirks & SDHCI_QUIRK_MISSING_CAPS) ?
2794 host->caps1 :
2795 sdhci_readl(host, SDHCI_CAPABILITIES_1);
Arindam Nathf2119df2011-05-05 12:18:57 +05302796
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002797 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002798 host->flags |= SDHCI_USE_SDMA;
Arindam Nathf2119df2011-05-05 12:18:57 +05302799 else if (!(caps[0] & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002800 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002801 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002802 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002803
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002804 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002805 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002806 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002807 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002808 }
2809
Arindam Nathf2119df2011-05-05 12:18:57 +05302810 if ((host->version >= SDHCI_SPEC_200) &&
2811 (caps[0] & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002812 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002813
2814 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2815 (host->flags & SDHCI_USE_ADMA)) {
2816 DBG("Disabling ADMA as it is marked broken\n");
2817 host->flags &= ~SDHCI_USE_ADMA;
2818 }
2819
Richard Röjforsa13abc72009-09-22 16:45:30 -07002820 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002821 if (host->ops->enable_dma) {
2822 if (host->ops->enable_dma(host)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302823 pr_warning("%s: No suitable DMA "
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002824 "available. Falling back to PIO.\n",
2825 mmc_hostname(mmc));
Richard Röjforsa13abc72009-09-22 16:45:30 -07002826 host->flags &=
2827 ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002828 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002829 }
2830 }
2831
Pierre Ossman2134a922008-06-28 18:28:51 +02002832 if (host->flags & SDHCI_USE_ADMA) {
2833 /*
2834 * We need to allocate descriptors for all sg entries
2835 * (128) and potentially one alignment transfer for
2836 * each of those entries.
2837 */
2838 host->adma_desc = kmalloc((128 * 2 + 1) * 4, GFP_KERNEL);
2839 host->align_buffer = kmalloc(128 * 4, GFP_KERNEL);
2840 if (!host->adma_desc || !host->align_buffer) {
2841 kfree(host->adma_desc);
2842 kfree(host->align_buffer);
Girish K Sa3c76eb2011-10-11 11:44:09 +05302843 pr_warning("%s: Unable to allocate ADMA "
Pierre Ossman2134a922008-06-28 18:28:51 +02002844 "buffers. Falling back to standard DMA.\n",
2845 mmc_hostname(mmc));
2846 host->flags &= ~SDHCI_USE_ADMA;
2847 }
2848 }
2849
Pierre Ossman76591502008-07-21 00:32:11 +02002850 /*
2851 * If we use DMA, then it's up to the caller to set the DMA
2852 * mask, but PIO does not need the hw shim so we set a new
2853 * mask here in that case.
2854 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07002855 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02002856 host->dma_mask = DMA_BIT_MASK(64);
2857 mmc_dev(host->mmc)->dma_mask = &host->dma_mask;
2858 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002859
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002860 if (host->version >= SDHCI_SPEC_300)
Arindam Nathf2119df2011-05-05 12:18:57 +05302861 host->max_clk = (caps[0] & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002862 >> SDHCI_CLOCK_BASE_SHIFT;
2863 else
Arindam Nathf2119df2011-05-05 12:18:57 +05302864 host->max_clk = (caps[0] & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04002865 >> SDHCI_CLOCK_BASE_SHIFT;
2866
Pierre Ossmand129bce2006-03-24 03:18:17 -08002867 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07002868 if (host->max_clk == 0 || host->quirks &
2869 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03002870 if (!host->ops->get_max_clock) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302871 pr_err("%s: Hardware doesn't specify base clock "
Ben Dooks4240ff02009-03-17 00:13:57 +03002872 "frequency.\n", mmc_hostname(mmc));
2873 return -ENODEV;
2874 }
2875 host->max_clk = host->ops->get_max_clock(host);
2876 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002877
2878 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05302879 * In case of Host Controller v3.00, find out whether clock
2880 * multiplier is supported.
2881 */
2882 host->clk_mul = (caps[1] & SDHCI_CLOCK_MUL_MASK) >>
2883 SDHCI_CLOCK_MUL_SHIFT;
2884
2885 /*
2886 * In case the value in Clock Multiplier is 0, then programmable
2887 * clock mode is not supported, otherwise the actual clock
2888 * multiplier is one more than the value of Clock Multiplier
2889 * in the Capabilities Register.
2890 */
2891 if (host->clk_mul)
2892 host->clk_mul += 1;
2893
2894 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002895 * Set host parameters.
2896 */
2897 mmc->ops = &sdhci_ops;
Arindam Nathc3ed3872011-05-05 12:19:06 +05302898 mmc->f_max = host->max_clk;
Marek Szyprowskice5f0362010-08-10 18:01:56 -07002899 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07002900 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05302901 else if (host->version >= SDHCI_SPEC_300) {
2902 if (host->clk_mul) {
2903 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
2904 mmc->f_max = host->max_clk * host->clk_mul;
2905 } else
2906 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
2907 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04002908 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05002909
Andy Shevchenko272308c2011-08-03 18:36:00 +03002910 host->timeout_clk =
2911 (caps[0] & SDHCI_TIMEOUT_CLK_MASK) >> SDHCI_TIMEOUT_CLK_SHIFT;
2912 if (host->timeout_clk == 0) {
2913 if (host->ops->get_timeout_clock) {
2914 host->timeout_clk = host->ops->get_timeout_clock(host);
2915 } else if (!(host->quirks &
2916 SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302917 pr_err("%s: Hardware doesn't specify timeout clock "
Andy Shevchenko272308c2011-08-03 18:36:00 +03002918 "frequency.\n", mmc_hostname(mmc));
2919 return -ENODEV;
2920 }
2921 }
2922 if (caps[0] & SDHCI_TIMEOUT_CLK_UNIT)
2923 host->timeout_clk *= 1000;
2924
2925 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002926 host->timeout_clk = mmc->f_max / 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03002927
Andy Shevchenko65be3fe2011-08-03 18:36:01 +03002928 mmc->max_discard_to = (1 << 27) / host->timeout_clk;
Adrian Hunter58d12462011-06-28 17:16:03 +03002929
Andrei Warkentine89d4562011-05-23 15:06:37 -05002930 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
2931
2932 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
2933 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002934
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002935 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002936 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002937 ((host->flags & SDHCI_USE_ADMA) ||
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04002938 !(host->flags & SDHCI_USE_SDMA))) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05002939 host->flags |= SDHCI_AUTO_CMD23;
2940 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
2941 } else {
2942 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
2943 }
2944
Philip Rakity15ec4462010-11-19 16:48:39 -05002945 /*
2946 * A controller may support 8-bit width, but the board itself
2947 * might not have the pins brought out. Boards that support
2948 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
2949 * their platform code before calling sdhci_add_host(), and we
2950 * won't assume 8-bit width for hosts without that CAP.
2951 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04002952 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05002953 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002954
Jerry Huang63ef5d82012-10-25 13:47:19 +08002955 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
2956 mmc->caps &= ~MMC_CAP_CMD23;
2957
Arindam Nathf2119df2011-05-05 12:18:57 +05302958 if (caps[0] & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04002959 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01002960
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01002961 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Daniel Drakeeb6d5ae2012-07-05 22:06:13 +01002962 !(host->mmc->caps & MMC_CAP_NONREMOVABLE))
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03002963 mmc->caps |= MMC_CAP_NEEDS_POLL;
2964
Philip Rakity6231f3d2012-07-23 15:56:23 -07002965 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
2966 host->vqmmc = regulator_get(mmc_dev(mmc), "vqmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08002967 if (IS_ERR_OR_NULL(host->vqmmc)) {
2968 if (PTR_ERR(host->vqmmc) < 0) {
2969 pr_info("%s: no vqmmc regulator found\n",
2970 mmc_hostname(mmc));
2971 host->vqmmc = NULL;
2972 }
Kevin Liu8363c372012-11-17 17:55:51 -05002973 } else {
Chris Balla3361ab2013-03-11 17:51:53 -04002974 ret = regulator_enable(host->vqmmc);
Kevin Liucec2e212012-11-20 08:24:32 -05002975 if (!regulator_is_supported_voltage(host->vqmmc, 1700000,
2976 1950000))
Kevin Liu8363c372012-11-17 17:55:51 -05002977 caps[1] &= ~(SDHCI_SUPPORT_SDR104 |
2978 SDHCI_SUPPORT_SDR50 |
2979 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04002980 if (ret) {
2981 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
2982 mmc_hostname(mmc), ret);
2983 host->vqmmc = NULL;
2984 }
Kevin Liu8363c372012-11-17 17:55:51 -05002985 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07002986
Daniel Drake6a661802012-11-25 13:01:19 -05002987 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V)
2988 caps[1] &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
2989 SDHCI_SUPPORT_DDR50);
2990
Al Cooper4188bba2012-03-16 15:54:17 -04002991 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
2992 if (caps[1] & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
2993 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05302994 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
2995
2996 /* SDR104 supports also implies SDR50 support */
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02002997 if (caps[1] & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05302998 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02002999 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3000 * field can be promoted to support HS200.
3001 */
3002 mmc->caps2 |= MMC_CAP2_HS200;
3003 } else if (caps[1] & SDHCI_SUPPORT_SDR50)
Arindam Nathf2119df2011-05-05 12:18:57 +05303004 mmc->caps |= MMC_CAP_UHS_SDR50;
3005
3006 if (caps[1] & SDHCI_SUPPORT_DDR50)
3007 mmc->caps |= MMC_CAP_UHS_DDR50;
3008
Girish K S069c9f12012-01-06 09:56:39 +05303009 /* Does the host need tuning for SDR50? */
Arindam Nathb513ea22011-05-05 12:19:04 +05303010 if (caps[1] & SDHCI_USE_SDR50_TUNING)
3011 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3012
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003013 /* Does the host need tuning for SDR104 / HS200? */
Girish K S069c9f12012-01-06 09:56:39 +05303014 if (mmc->caps2 & MMC_CAP2_HS200)
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003015 host->flags |= SDHCI_SDR104_NEEDS_TUNING;
Girish K S069c9f12012-01-06 09:56:39 +05303016
Arindam Nathd6d50a12011-05-05 12:18:59 +05303017 /* Driver Type(s) (A, C, D) supported by the host */
3018 if (caps[1] & SDHCI_DRIVER_TYPE_A)
3019 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
3020 if (caps[1] & SDHCI_DRIVER_TYPE_C)
3021 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
3022 if (caps[1] & SDHCI_DRIVER_TYPE_D)
3023 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3024
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303025 /* Initial value for re-tuning timer count */
3026 host->tuning_count = (caps[1] & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3027 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
3028
3029 /*
3030 * In case Re-tuning Timer is not disabled, the actual value of
3031 * re-tuning timer will be 2 ^ (n - 1).
3032 */
3033 if (host->tuning_count)
3034 host->tuning_count = 1 << (host->tuning_count - 1);
3035
3036 /* Re-tuning mode supported by the Host Controller */
3037 host->tuning_mode = (caps[1] & SDHCI_RETUNING_MODE_MASK) >>
3038 SDHCI_RETUNING_MODE_SHIFT;
3039
Takashi Iwai8f230f42010-12-08 10:04:30 +01003040 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003041
3042 host->vmmc = regulator_get(mmc_dev(mmc), "vmmc");
Kevin Liu657d5982012-10-17 19:04:44 +08003043 if (IS_ERR_OR_NULL(host->vmmc)) {
3044 if (PTR_ERR(host->vmmc) < 0) {
3045 pr_info("%s: no vmmc regulator found\n",
3046 mmc_hostname(mmc));
3047 host->vmmc = NULL;
3048 }
Kevin Liu8363c372012-11-17 17:55:51 -05003049 }
Philip Rakitybad37e12012-05-27 18:36:44 -07003050
Philip Rakity68737042012-06-08 12:26:13 -07003051#ifdef CONFIG_REGULATOR
Marek Szyprowskia4f8f252013-02-12 09:01:36 +01003052 /*
3053 * Voltage range check makes sense only if regulator reports
3054 * any voltage value.
3055 */
3056 if (host->vmmc && regulator_get_voltage(host->vmmc) > 0) {
Kevin Liucec2e212012-11-20 08:24:32 -05003057 ret = regulator_is_supported_voltage(host->vmmc, 2700000,
3058 3600000);
Philip Rakity68737042012-06-08 12:26:13 -07003059 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_330)))
3060 caps[0] &= ~SDHCI_CAN_VDD_330;
Philip Rakity68737042012-06-08 12:26:13 -07003061 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_300)))
3062 caps[0] &= ~SDHCI_CAN_VDD_300;
Kevin Liucec2e212012-11-20 08:24:32 -05003063 ret = regulator_is_supported_voltage(host->vmmc, 1700000,
3064 1950000);
Philip Rakity68737042012-06-08 12:26:13 -07003065 if ((ret <= 0) || (!(caps[0] & SDHCI_CAN_VDD_180)))
3066 caps[0] &= ~SDHCI_CAN_VDD_180;
3067 }
3068#endif /* CONFIG_REGULATOR */
3069
Arindam Nathf2119df2011-05-05 12:18:57 +05303070 /*
3071 * According to SD Host Controller spec v3.00, if the Host System
3072 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3073 * the value is meaningful only if Voltage Support in the Capabilities
3074 * register is set. The actual current value is 4 times the register
3075 * value.
3076 */
3077 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Philip Rakitybad37e12012-05-27 18:36:44 -07003078 if (!max_current_caps && host->vmmc) {
3079 u32 curr = regulator_get_current_limit(host->vmmc);
3080 if (curr > 0) {
3081
3082 /* convert to SDHCI_MAX_CURRENT format */
3083 curr = curr/1000; /* convert to mA */
3084 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3085
3086 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3087 max_current_caps =
3088 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3089 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3090 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3091 }
3092 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303093
3094 if (caps[0] & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003095 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303096
Aaron Lu55c46652012-07-04 13:31:48 +08003097 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303098 SDHCI_MAX_CURRENT_330_MASK) >>
3099 SDHCI_MAX_CURRENT_330_SHIFT) *
3100 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303101 }
3102 if (caps[0] & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003103 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303104
Aaron Lu55c46652012-07-04 13:31:48 +08003105 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303106 SDHCI_MAX_CURRENT_300_MASK) >>
3107 SDHCI_MAX_CURRENT_300_SHIFT) *
3108 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303109 }
3110 if (caps[0] & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003111 ocr_avail |= MMC_VDD_165_195;
3112
Aaron Lu55c46652012-07-04 13:31:48 +08003113 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303114 SDHCI_MAX_CURRENT_180_MASK) >>
3115 SDHCI_MAX_CURRENT_180_SHIFT) *
3116 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303117 }
3118
Takashi Iwai8f230f42010-12-08 10:04:30 +01003119 mmc->ocr_avail = ocr_avail;
3120 mmc->ocr_avail_sdio = ocr_avail;
3121 if (host->ocr_avail_sdio)
3122 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3123 mmc->ocr_avail_sd = ocr_avail;
3124 if (host->ocr_avail_sd)
3125 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3126 else /* normal SD controllers don't support 1.8V */
3127 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3128 mmc->ocr_avail_mmc = ocr_avail;
3129 if (host->ocr_avail_mmc)
3130 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003131
3132 if (mmc->ocr_avail == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303133 pr_err("%s: Hardware doesn't report any "
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003134 "support voltages.\n", mmc_hostname(mmc));
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003135 return -ENODEV;
Pierre Ossman146ad662006-06-30 02:22:23 -07003136 }
3137
Pierre Ossmand129bce2006-03-24 03:18:17 -08003138 spin_lock_init(&host->lock);
3139
3140 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003141 * Maximum number of segments. Depends on if the hardware
3142 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003143 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003144 if (host->flags & SDHCI_USE_ADMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003145 mmc->max_segs = 128;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003146 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003147 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003148 else /* PIO */
Martin K. Petersena36274e2010-09-10 01:33:59 -04003149 mmc->max_segs = 128;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003150
3151 /*
Pierre Ossmanbab76962006-07-02 16:51:35 +01003152 * Maximum number of sectors in one transfer. Limited by DMA boundary
Pierre Ossman55db8902006-11-21 17:55:45 +01003153 * size (512KiB).
Pierre Ossmand129bce2006-03-24 03:18:17 -08003154 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003155 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003156
3157 /*
3158 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003159 * of bytes. When doing hardware scatter/gather, each entry cannot
3160 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003161 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003162 if (host->flags & SDHCI_USE_ADMA) {
3163 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3164 mmc->max_seg_size = 65535;
3165 else
3166 mmc->max_seg_size = 65536;
3167 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003168 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003169 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003170
3171 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003172 * Maximum block size. This varies from controller to controller and
3173 * is specified in the capabilities register.
3174 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003175 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3176 mmc->max_blk_size = 2;
3177 } else {
Arindam Nathf2119df2011-05-05 12:18:57 +05303178 mmc->max_blk_size = (caps[0] & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003179 SDHCI_MAX_BLOCK_SHIFT;
3180 if (mmc->max_blk_size >= 3) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303181 pr_warning("%s: Invalid maximum block size, "
Anton Vorontsov0633f652009-03-17 00:14:03 +03003182 "assuming 512 bytes\n", mmc_hostname(mmc));
3183 mmc->max_blk_size = 0;
3184 }
3185 }
3186
3187 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003188
3189 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003190 * Maximum block count.
3191 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003192 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003193
3194 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003195 * Init tasklets.
3196 */
3197 tasklet_init(&host->card_tasklet,
3198 sdhci_tasklet_card, (unsigned long)host);
3199 tasklet_init(&host->finish_tasklet,
3200 sdhci_tasklet_finish, (unsigned long)host);
3201
Al Viroe4cad1b2006-10-10 22:47:07 +01003202 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003203
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303204 if (host->version >= SDHCI_SPEC_300) {
Arindam Nathb513ea22011-05-05 12:19:04 +05303205 init_waitqueue_head(&host->buf_ready_int);
3206
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303207 /* Initialize re-tuning timer */
3208 init_timer(&host->tuning_timer);
3209 host->tuning_timer.data = (unsigned long)host;
3210 host->tuning_timer.function = sdhci_tuning_timer;
3211 }
3212
Thomas Gleixnerdace1452006-07-01 19:29:38 -07003213 ret = request_irq(host->irq, sdhci_irq, IRQF_SHARED,
Pierre Ossmanb69c9052008-03-08 23:44:25 +01003214 mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003215 if (ret) {
3216 pr_err("%s: Failed to request IRQ %d: %d\n",
3217 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003218 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003219 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003220
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08003221 sdhci_init(host, 0);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003222
3223#ifdef CONFIG_MMC_DEBUG
3224 sdhci_dumpregs(host);
3225#endif
3226
Pierre Ossmanf9134312008-12-21 17:01:48 +01003227#ifdef SDHCI_USE_LEDS_CLASS
Helmut Schaa5dbace02009-02-14 16:22:39 +01003228 snprintf(host->led_name, sizeof(host->led_name),
3229 "%s::", mmc_hostname(mmc));
3230 host->led.name = host->led_name;
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003231 host->led.brightness = LED_OFF;
3232 host->led.default_trigger = mmc_hostname(mmc);
3233 host->led.brightness_set = sdhci_led_control;
3234
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003235 ret = led_classdev_register(mmc_dev(mmc), &host->led);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003236 if (ret) {
3237 pr_err("%s: Failed to register LED device: %d\n",
3238 mmc_hostname(mmc), ret);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003239 goto reset;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003240 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003241#endif
3242
Pierre Ossman5f25a662006-10-04 02:15:39 -07003243 mmiowb();
3244
Pierre Ossmand129bce2006-03-24 03:18:17 -08003245 mmc_add_host(mmc);
3246
Girish K Sa3c76eb2011-10-11 11:44:09 +05303247 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003248 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Richard Röjforsa13abc72009-09-22 16:45:30 -07003249 (host->flags & SDHCI_USE_ADMA) ? "ADMA" :
3250 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003251
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003252 sdhci_enable_card_detection(host);
3253
Pierre Ossmand129bce2006-03-24 03:18:17 -08003254 return 0;
3255
Pierre Ossmanf9134312008-12-21 17:01:48 +01003256#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003257reset:
3258 sdhci_reset(host, SDHCI_RESET_ALL);
Kevin Liub0a8dec2013-01-05 17:18:28 +08003259 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003260 free_irq(host->irq, host);
3261#endif
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003262untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003263 tasklet_kill(&host->card_tasklet);
3264 tasklet_kill(&host->finish_tasklet);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003265
3266 return ret;
3267}
3268
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003269EXPORT_SYMBOL_GPL(sdhci_add_host);
3270
Pierre Ossman1e728592008-04-16 19:13:13 +02003271void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003272{
Pierre Ossman1e728592008-04-16 19:13:13 +02003273 unsigned long flags;
3274
3275 if (dead) {
3276 spin_lock_irqsave(&host->lock, flags);
3277
3278 host->flags |= SDHCI_DEVICE_DEAD;
3279
3280 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303281 pr_err("%s: Controller removed during "
Pierre Ossman1e728592008-04-16 19:13:13 +02003282 " transfer!\n", mmc_hostname(host->mmc));
3283
3284 host->mrq->cmd->error = -ENOMEDIUM;
3285 tasklet_schedule(&host->finish_tasklet);
3286 }
3287
3288 spin_unlock_irqrestore(&host->lock, flags);
3289 }
3290
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003291 sdhci_disable_card_detection(host);
3292
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003293 mmc_remove_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003294
Pierre Ossmanf9134312008-12-21 17:01:48 +01003295#ifdef SDHCI_USE_LEDS_CLASS
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003296 led_classdev_unregister(&host->led);
3297#endif
3298
Pierre Ossman1e728592008-04-16 19:13:13 +02003299 if (!dead)
3300 sdhci_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003301
Kevin Liub0a8dec2013-01-05 17:18:28 +08003302 sdhci_mask_irqs(host, SDHCI_INT_ALL_MASK);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003303 free_irq(host->irq, host);
3304
3305 del_timer_sync(&host->timer);
3306
3307 tasklet_kill(&host->card_tasklet);
3308 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003309
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003310 if (host->vmmc) {
3311 regulator_disable(host->vmmc);
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003312 regulator_put(host->vmmc);
Philip Rakity77dcb3f2012-07-23 17:25:18 -07003313 }
Marek Szyprowski9bea3c82010-08-10 18:01:59 -07003314
Philip Rakity6231f3d2012-07-23 15:56:23 -07003315 if (host->vqmmc) {
3316 regulator_disable(host->vqmmc);
3317 regulator_put(host->vqmmc);
3318 }
3319
Pierre Ossman2134a922008-06-28 18:28:51 +02003320 kfree(host->adma_desc);
3321 kfree(host->align_buffer);
3322
3323 host->adma_desc = NULL;
3324 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003325}
3326
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003327EXPORT_SYMBOL_GPL(sdhci_remove_host);
3328
3329void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003330{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003331 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003332}
3333
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003334EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003335
3336/*****************************************************************************\
3337 * *
3338 * Driver init/exit *
3339 * *
3340\*****************************************************************************/
3341
3342static int __init sdhci_drv_init(void)
3343{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303344 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003345 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303346 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003347
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003348 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003349}
3350
3351static void __exit sdhci_drv_exit(void)
3352{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003353}
3354
3355module_init(sdhci_drv_init);
3356module_exit(sdhci_drv_exit);
3357
Pierre Ossmandf673b22006-06-30 02:22:31 -07003358module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003359module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003360
Pierre Ossman32710e82009-04-08 20:14:54 +02003361MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003362MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003363MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003364
Pierre Ossmandf673b22006-06-30 02:22:31 -07003365MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003366MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");