blob: 284e681cc22c0dec9b3390aef0ea13cd848288a9 [file] [log] [blame]
Joseph Chanac6c97e2008-10-15 22:03:25 -07001/*
2 * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
3 * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
4
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public
7 * License as published by the Free Software Foundation;
8 * either version 2, or (at your option) any later version.
9
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
12 * the implied warranty of MERCHANTABILITY or FITNESS FOR
13 * A PARTICULAR PURPOSE.See the GNU General Public License
14 * for more details.
15
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc.,
19 * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
20 */
Jonathan Corbetec668412010-05-05 14:44:55 -060021#include <linux/via-core.h>
22#include <linux/via_i2c.h>
Joseph Chanac6c97e2008-10-15 22:03:25 -070023#include "global.h"
Joseph Chanac6c97e2008-10-15 22:03:25 -070024
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -080025#define viafb_compact_res(x, y) (((x)<<16)|(y))
26
Florian Tobias Schandinat91336712010-08-07 18:47:01 +000027/* CLE266 Software Power Sequence */
28/* {Mask}, {Data}, {Delay} */
Stephen Hemminger23e5abd2011-03-03 10:00:08 -080029static const int PowerSequenceOn[3][3] = {
30 {0x10, 0x08, 0x06}, {0x10, 0x08, 0x06}, {0x19, 0x1FE, 0x01}
31};
32static const int PowerSequenceOff[3][3] = {
33 {0x06, 0x08, 0x10}, {0x00, 0x00, 0x00}, {0xD2, 0x19, 0x01}
34};
Florian Tobias Schandinat91336712010-08-07 18:47:01 +000035
Joseph Chanac6c97e2008-10-15 22:03:25 -070036static struct _lcd_scaling_factor lcd_scaling_factor = {
37 /* LCD Horizontal Scaling Factor Register */
38 {LCD_HOR_SCALING_FACTOR_REG_NUM,
39 {{CR9F, 0, 1}, {CR77, 0, 7}, {CR79, 4, 5} } },
40 /* LCD Vertical Scaling Factor Register */
41 {LCD_VER_SCALING_FACTOR_REG_NUM,
42 {{CR79, 3, 3}, {CR78, 0, 7}, {CR79, 6, 7} } }
43};
44static struct _lcd_scaling_factor lcd_scaling_factor_CLE = {
45 /* LCD Horizontal Scaling Factor Register */
46 {LCD_HOR_SCALING_FACTOR_REG_NUM_CLE, {{CR77, 0, 7}, {CR79, 4, 5} } },
47 /* LCD Vertical Scaling Factor Register */
48 {LCD_VER_SCALING_FACTOR_REG_NUM_CLE, {{CR78, 0, 7}, {CR79, 6, 7} } }
49};
50
51static int check_lvds_chip(int device_id_subaddr, int device_id);
52static bool lvds_identify_integratedlvds(void);
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +000053static void __devinit fp_id_to_vindex(int panel_id);
Joseph Chanac6c97e2008-10-15 22:03:25 -070054static int lvds_register_read(int index);
55static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
56 int panel_vres);
Joseph Chanac6c97e2008-10-15 22:03:25 -070057static void via_pitch_alignment_patch_lcd(
58 struct lvds_setting_information *plvds_setting_info,
59 struct lvds_chip_information
60 *plvds_chip_info);
61static void lcd_patch_skew_dvp0(struct lvds_setting_information
62 *plvds_setting_info,
63 struct lvds_chip_information *plvds_chip_info);
64static void lcd_patch_skew_dvp1(struct lvds_setting_information
65 *plvds_setting_info,
66 struct lvds_chip_information *plvds_chip_info);
67static void lcd_patch_skew(struct lvds_setting_information
68 *plvds_setting_info, struct lvds_chip_information *plvds_chip_info);
69
70static void integrated_lvds_disable(struct lvds_setting_information
71 *plvds_setting_info,
72 struct lvds_chip_information *plvds_chip_info);
73static void integrated_lvds_enable(struct lvds_setting_information
74 *plvds_setting_info,
75 struct lvds_chip_information *plvds_chip_info);
76static void lcd_powersequence_off(void);
77static void lcd_powersequence_on(void);
78static void fill_lcd_format(void);
79static void check_diport_of_integrated_lvds(
80 struct lvds_chip_information *plvds_chip_info,
81 struct lvds_setting_information
82 *plvds_setting_info);
83static struct display_timing lcd_centering_timging(struct display_timing
84 mode_crt_reg,
85 struct display_timing panel_crt_reg);
Joseph Chanac6c97e2008-10-15 22:03:25 -070086
87static int check_lvds_chip(int device_id_subaddr, int device_id)
88{
89 if (lvds_register_read(device_id_subaddr) == device_id)
90 return OK;
91 else
92 return FAIL;
93}
94
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +000095void __devinit viafb_init_lcd_size(void)
Joseph Chanac6c97e2008-10-15 22:03:25 -070096{
97 DEBUG_MSG(KERN_INFO "viafb_init_lcd_size()\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -070098
Florian Tobias Schandinatcc3fd672010-06-02 19:41:23 +000099 fp_id_to_vindex(viafb_lcd_panel_id);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700100 viaparinfo->lvds_setting_info2->lcd_panel_hres =
101 viaparinfo->lvds_setting_info->lcd_panel_hres;
102 viaparinfo->lvds_setting_info2->lcd_panel_vres =
103 viaparinfo->lvds_setting_info->lcd_panel_vres;
104 viaparinfo->lvds_setting_info2->device_lcd_dualedge =
105 viaparinfo->lvds_setting_info->device_lcd_dualedge;
106 viaparinfo->lvds_setting_info2->LCDDithering =
107 viaparinfo->lvds_setting_info->LCDDithering;
108}
109
110static bool lvds_identify_integratedlvds(void)
111{
112 if (viafb_display_hardware_layout == HW_LAYOUT_LCD_EXTERNAL_LCD2) {
113 /* Two dual channel LCD (Internal LVDS + External LVDS): */
114 /* If we have an external LVDS, such as VT1636, we should
115 have its chip ID already. */
116 if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
117 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
118 INTEGRATED_LVDS;
Joe Perches2c0e0c82010-03-10 15:21:48 -0800119 DEBUG_MSG(KERN_INFO "Support two dual channel LVDS! "
120 "(Internal LVDS + External LVDS)\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700121 } else {
122 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
123 INTEGRATED_LVDS;
Joe Perches2c0e0c82010-03-10 15:21:48 -0800124 DEBUG_MSG(KERN_INFO "Not found external LVDS, "
125 "so can't support two dual channel LVDS!\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700126 }
127 } else if (viafb_display_hardware_layout == HW_LAYOUT_LCD1_LCD2) {
128 /* Two single channel LCD (Internal LVDS + Internal LVDS): */
129 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
130 INTEGRATED_LVDS;
131 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name =
132 INTEGRATED_LVDS;
Joe Perches2c0e0c82010-03-10 15:21:48 -0800133 DEBUG_MSG(KERN_INFO "Support two single channel LVDS! "
134 "(Internal LVDS + Internal LVDS)\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700135 } else if (viafb_display_hardware_layout != HW_LAYOUT_DVI_ONLY) {
136 /* If we have found external LVDS, just use it,
137 otherwise, we will use internal LVDS as default. */
138 if (!viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
139 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
140 INTEGRATED_LVDS;
141 DEBUG_MSG(KERN_INFO "Found Integrated LVDS!\n");
142 }
143 } else {
144 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
145 NON_LVDS_TRANSMITTER;
146 DEBUG_MSG(KERN_INFO "Do not support LVDS!\n");
147 return false;
148 }
149
150 return true;
151}
152
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000153int __devinit viafb_lvds_trasmitter_identify(void)
Joseph Chanac6c97e2008-10-15 22:03:25 -0700154{
Jonathan Corbetf045f772009-12-01 20:29:39 -0700155 if (viafb_lvds_identify_vt1636(VIA_PORT_31)) {
156 viaparinfo->chip_info->lvds_chip_info.i2c_port = VIA_PORT_31;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700157 DEBUG_MSG(KERN_INFO
Harald Welte277d32a2009-05-23 00:35:39 +0800158 "Found VIA VT1636 LVDS on port i2c 0x31\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700159 } else {
Jonathan Corbetf045f772009-12-01 20:29:39 -0700160 if (viafb_lvds_identify_vt1636(VIA_PORT_2C)) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700161 viaparinfo->chip_info->lvds_chip_info.i2c_port =
Jonathan Corbetf045f772009-12-01 20:29:39 -0700162 VIA_PORT_2C;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700163 DEBUG_MSG(KERN_INFO
Harald Welte277d32a2009-05-23 00:35:39 +0800164 "Found VIA VT1636 LVDS on port gpio 0x2c\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700165 }
166 }
167
168 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
169 lvds_identify_integratedlvds();
170
171 if (viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
172 return true;
173 /* Check for VT1631: */
174 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name = VT1631_LVDS;
175 viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
176 VT1631_LVDS_I2C_ADDR;
177
178 if (check_lvds_chip(VT1631_DEVICE_ID_REG, VT1631_DEVICE_ID) != FAIL) {
179 DEBUG_MSG(KERN_INFO "\n VT1631 LVDS ! \n");
180 DEBUG_MSG(KERN_INFO "\n %2d",
181 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
182 DEBUG_MSG(KERN_INFO "\n %2d",
183 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
184 return OK;
185 }
186
187 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name =
188 NON_LVDS_TRANSMITTER;
189 viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr =
190 VT1631_LVDS_I2C_ADDR;
191 return FAIL;
192}
193
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000194static void __devinit fp_id_to_vindex(int panel_id)
Joseph Chanac6c97e2008-10-15 22:03:25 -0700195{
196 DEBUG_MSG(KERN_INFO "fp_get_panel_id()\n");
197
198 if (panel_id > LCD_PANEL_ID_MAXIMUM)
199 viafb_lcd_panel_id = panel_id =
200 viafb_read_reg(VIACR, CR3F) & 0x0F;
201
202 switch (panel_id) {
203 case 0x0:
204 viaparinfo->lvds_setting_info->lcd_panel_hres = 640;
205 viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700206 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
207 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700208 break;
209 case 0x1:
210 viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
211 viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700212 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
213 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700214 break;
215 case 0x2:
216 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
217 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700218 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
219 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700220 break;
221 case 0x3:
222 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
223 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700224 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
225 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700226 break;
227 case 0x4:
228 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
229 viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700230 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
231 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700232 break;
233 case 0x5:
234 viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
235 viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700236 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
237 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700238 break;
239 case 0x6:
240 viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
241 viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700242 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
243 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700244 break;
245 case 0x8:
246 viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
247 viaparinfo->lvds_setting_info->lcd_panel_vres = 480;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700248 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
249 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700250 break;
251 case 0x9:
252 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
253 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700254 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
255 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700256 break;
257 case 0xA:
258 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
259 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700260 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
261 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700262 break;
263 case 0xB:
264 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
265 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700266 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
267 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700268 break;
269 case 0xC:
270 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
271 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700272 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
273 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700274 break;
275 case 0xD:
276 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
277 viaparinfo->lvds_setting_info->lcd_panel_vres = 1024;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700278 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
279 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700280 break;
281 case 0xE:
282 viaparinfo->lvds_setting_info->lcd_panel_hres = 1400;
283 viaparinfo->lvds_setting_info->lcd_panel_vres = 1050;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700284 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
285 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700286 break;
287 case 0xF:
288 viaparinfo->lvds_setting_info->lcd_panel_hres = 1600;
289 viaparinfo->lvds_setting_info->lcd_panel_vres = 1200;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700290 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
291 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700292 break;
293 case 0x10:
294 viaparinfo->lvds_setting_info->lcd_panel_hres = 1366;
295 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700296 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
297 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700298 break;
299 case 0x11:
300 viaparinfo->lvds_setting_info->lcd_panel_hres = 1024;
301 viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700302 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
303 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700304 break;
305 case 0x12:
306 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
307 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700308 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
309 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700310 break;
311 case 0x13:
312 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
313 viaparinfo->lvds_setting_info->lcd_panel_vres = 800;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700314 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
315 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700316 break;
317 case 0x14:
318 viaparinfo->lvds_setting_info->lcd_panel_hres = 1360;
319 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700320 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
321 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700322 break;
323 case 0x15:
324 viaparinfo->lvds_setting_info->lcd_panel_hres = 1280;
325 viaparinfo->lvds_setting_info->lcd_panel_vres = 768;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700326 viaparinfo->lvds_setting_info->device_lcd_dualedge = 1;
327 viaparinfo->lvds_setting_info->LCDDithering = 0;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700328 break;
329 case 0x16:
330 viaparinfo->lvds_setting_info->lcd_panel_hres = 480;
331 viaparinfo->lvds_setting_info->lcd_panel_vres = 640;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700332 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
333 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700334 break;
Chris Ballc205d932009-06-07 13:59:51 -0400335 case 0x17:
336 /* OLPC XO-1.5 panel */
337 viaparinfo->lvds_setting_info->lcd_panel_hres = 1200;
338 viaparinfo->lvds_setting_info->lcd_panel_vres = 900;
Chris Ballc205d932009-06-07 13:59:51 -0400339 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
340 viaparinfo->lvds_setting_info->LCDDithering = 0;
341 break;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700342 default:
343 viaparinfo->lvds_setting_info->lcd_panel_hres = 800;
344 viaparinfo->lvds_setting_info->lcd_panel_vres = 600;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700345 viaparinfo->lvds_setting_info->device_lcd_dualedge = 0;
346 viaparinfo->lvds_setting_info->LCDDithering = 1;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700347 }
348}
349
350static int lvds_register_read(int index)
351{
352 u8 data;
353
Jonathan Corbetf045f772009-12-01 20:29:39 -0700354 viafb_i2c_readbyte(VIA_PORT_2C,
Harald Welte277d32a2009-05-23 00:35:39 +0800355 (u8) viaparinfo->chip_info->lvds_chip_info.lvds_chip_slave_addr,
Joseph Chanac6c97e2008-10-15 22:03:25 -0700356 (u8) index, &data);
357 return data;
358}
359
360static void load_lcd_scaling(int set_hres, int set_vres, int panel_hres,
361 int panel_vres)
362{
363 int reg_value = 0;
364 int viafb_load_reg_num;
365 struct io_register *reg = NULL;
366
367 DEBUG_MSG(KERN_INFO "load_lcd_scaling()!!\n");
368
369 /* LCD Scaling Enable */
370 viafb_write_reg_mask(CR79, VIACR, 0x07, BIT0 + BIT1 + BIT2);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700371
372 /* Check if expansion for horizontal */
Florian Tobias Schandinat119b9532010-05-22 21:32:32 +0000373 if (set_hres < panel_hres) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700374 /* Load Horizontal Scaling Factor */
375 switch (viaparinfo->chip_info->gfx_chip_name) {
376 case UNICHROME_CLE266:
377 case UNICHROME_K400:
378 reg_value =
379 CLE266_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
380 viafb_load_reg_num =
381 lcd_scaling_factor_CLE.lcd_hor_scaling_factor.
382 reg_num;
383 reg = lcd_scaling_factor_CLE.lcd_hor_scaling_factor.reg;
384 viafb_load_reg(reg_value,
385 viafb_load_reg_num, reg, VIACR);
386 break;
387 case UNICHROME_K800:
388 case UNICHROME_PM800:
389 case UNICHROME_CN700:
390 case UNICHROME_CX700:
391 case UNICHROME_K8M890:
392 case UNICHROME_P4M890:
Florian Tobias Schandinat4a73d702010-05-22 21:22:36 +0000393 case UNICHROME_P4M900:
Florian Tobias Schandinatf1ad7522010-05-22 22:32:57 +0000394 case UNICHROME_CN750:
395 case UNICHROME_VX800:
396 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +0000397 case UNICHROME_VX900:
Joseph Chanac6c97e2008-10-15 22:03:25 -0700398 reg_value =
399 K800_LCD_HOR_SCF_FORMULA(set_hres, panel_hres);
400 /* Horizontal scaling enabled */
401 viafb_write_reg_mask(CRA2, VIACR, 0xC0, BIT7 + BIT6);
402 viafb_load_reg_num =
403 lcd_scaling_factor.lcd_hor_scaling_factor.reg_num;
404 reg = lcd_scaling_factor.lcd_hor_scaling_factor.reg;
405 viafb_load_reg(reg_value,
406 viafb_load_reg_num, reg, VIACR);
407 break;
408 }
409
410 DEBUG_MSG(KERN_INFO "Horizontal Scaling value = %d", reg_value);
411 } else {
412 /* Horizontal scaling disabled */
413 viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT7);
414 }
415
416 /* Check if expansion for vertical */
Florian Tobias Schandinat119b9532010-05-22 21:32:32 +0000417 if (set_vres < panel_vres) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700418 /* Load Vertical Scaling Factor */
419 switch (viaparinfo->chip_info->gfx_chip_name) {
420 case UNICHROME_CLE266:
421 case UNICHROME_K400:
422 reg_value =
423 CLE266_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
424 viafb_load_reg_num =
425 lcd_scaling_factor_CLE.lcd_ver_scaling_factor.
426 reg_num;
427 reg = lcd_scaling_factor_CLE.lcd_ver_scaling_factor.reg;
428 viafb_load_reg(reg_value,
429 viafb_load_reg_num, reg, VIACR);
430 break;
431 case UNICHROME_K800:
432 case UNICHROME_PM800:
433 case UNICHROME_CN700:
434 case UNICHROME_CX700:
435 case UNICHROME_K8M890:
436 case UNICHROME_P4M890:
Florian Tobias Schandinat4a73d702010-05-22 21:22:36 +0000437 case UNICHROME_P4M900:
Florian Tobias Schandinatf1ad7522010-05-22 22:32:57 +0000438 case UNICHROME_CN750:
439 case UNICHROME_VX800:
440 case UNICHROME_VX855:
Florian Tobias Schandinat51f43322010-10-24 04:02:14 +0000441 case UNICHROME_VX900:
Joseph Chanac6c97e2008-10-15 22:03:25 -0700442 reg_value =
443 K800_LCD_VER_SCF_FORMULA(set_vres, panel_vres);
444 /* Vertical scaling enabled */
445 viafb_write_reg_mask(CRA2, VIACR, 0x08, BIT3);
446 viafb_load_reg_num =
447 lcd_scaling_factor.lcd_ver_scaling_factor.reg_num;
448 reg = lcd_scaling_factor.lcd_ver_scaling_factor.reg;
449 viafb_load_reg(reg_value,
450 viafb_load_reg_num, reg, VIACR);
451 break;
452 }
453
454 DEBUG_MSG(KERN_INFO "Vertical Scaling value = %d", reg_value);
455 } else {
456 /* Vertical scaling disabled */
457 viafb_write_reg_mask(CRA2, VIACR, 0x00, BIT3);
458 }
459}
460
Joseph Chanac6c97e2008-10-15 22:03:25 -0700461static void via_pitch_alignment_patch_lcd(
462 struct lvds_setting_information *plvds_setting_info,
463 struct lvds_chip_information
464 *plvds_chip_info)
465{
466 unsigned char cr13, cr35, cr65, cr66, cr67;
467 unsigned long dwScreenPitch = 0;
468 unsigned long dwPitch;
469
470 dwPitch = plvds_setting_info->h_active * (plvds_setting_info->bpp >> 3);
471 if (dwPitch & 0x1F) {
472 dwScreenPitch = ((dwPitch + 31) & ~31) >> 3;
473 if (plvds_setting_info->iga_path == IGA2) {
474 if (plvds_setting_info->bpp > 8) {
475 cr66 = (unsigned char)(dwScreenPitch & 0xFF);
476 viafb_write_reg(CR66, VIACR, cr66);
477 cr67 = viafb_read_reg(VIACR, CR67) & 0xFC;
478 cr67 |=
479 (unsigned
480 char)((dwScreenPitch & 0x300) >> 8);
481 viafb_write_reg(CR67, VIACR, cr67);
482 }
483
484 /* Fetch Count */
485 cr67 = viafb_read_reg(VIACR, CR67) & 0xF3;
486 cr67 |= (unsigned char)((dwScreenPitch & 0x600) >> 7);
487 viafb_write_reg(CR67, VIACR, cr67);
488 cr65 = (unsigned char)((dwScreenPitch >> 1) & 0xFF);
489 cr65 += 2;
490 viafb_write_reg(CR65, VIACR, cr65);
491 } else {
492 if (plvds_setting_info->bpp > 8) {
493 cr13 = (unsigned char)(dwScreenPitch & 0xFF);
494 viafb_write_reg(CR13, VIACR, cr13);
495 cr35 = viafb_read_reg(VIACR, CR35) & 0x1F;
496 cr35 |=
497 (unsigned
498 char)((dwScreenPitch & 0x700) >> 3);
499 viafb_write_reg(CR35, VIACR, cr35);
500 }
501 }
502 }
503}
504static void lcd_patch_skew_dvp0(struct lvds_setting_information
505 *plvds_setting_info,
506 struct lvds_chip_information *plvds_chip_info)
507{
508 if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
509 switch (viaparinfo->chip_info->gfx_chip_name) {
510 case UNICHROME_P4M900:
511 viafb_vt1636_patch_skew_on_vt3364(plvds_setting_info,
512 plvds_chip_info);
513 break;
514 case UNICHROME_P4M890:
515 viafb_vt1636_patch_skew_on_vt3327(plvds_setting_info,
516 plvds_chip_info);
517 break;
518 }
519 }
520}
521static void lcd_patch_skew_dvp1(struct lvds_setting_information
522 *plvds_setting_info,
523 struct lvds_chip_information *plvds_chip_info)
524{
525 if (VT1636_LVDS == plvds_chip_info->lvds_chip_name) {
526 switch (viaparinfo->chip_info->gfx_chip_name) {
527 case UNICHROME_CX700:
528 viafb_vt1636_patch_skew_on_vt3324(plvds_setting_info,
529 plvds_chip_info);
530 break;
531 }
532 }
533}
534static void lcd_patch_skew(struct lvds_setting_information
535 *plvds_setting_info, struct lvds_chip_information *plvds_chip_info)
536{
537 DEBUG_MSG(KERN_INFO "lcd_patch_skew\n");
538 switch (plvds_chip_info->output_interface) {
539 case INTERFACE_DVP0:
540 lcd_patch_skew_dvp0(plvds_setting_info, plvds_chip_info);
541 break;
542 case INTERFACE_DVP1:
543 lcd_patch_skew_dvp1(plvds_setting_info, plvds_chip_info);
544 break;
545 case INTERFACE_DFP_LOW:
546 if (UNICHROME_P4M900 == viaparinfo->chip_info->gfx_chip_name) {
547 viafb_write_reg_mask(CR99, VIACR, 0x08,
548 BIT0 + BIT1 + BIT2 + BIT3);
549 }
550 break;
551 }
552}
553
554/* LCD Set Mode */
555void viafb_lcd_set_mode(struct crt_mode_table *mode_crt_table,
556 struct lvds_setting_information *plvds_setting_info,
557 struct lvds_chip_information *plvds_chip_info)
558{
Joseph Chanac6c97e2008-10-15 22:03:25 -0700559 int set_iga = plvds_setting_info->iga_path;
560 int mode_bpp = plvds_setting_info->bpp;
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800561 int set_hres = plvds_setting_info->h_active;
562 int set_vres = plvds_setting_info->v_active;
563 int panel_hres = plvds_setting_info->lcd_panel_hres;
564 int panel_vres = plvds_setting_info->lcd_panel_vres;
Florian Tobias Schandinat1606f872011-03-23 13:49:32 +0000565 u32 clock;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700566 struct display_timing mode_crt_reg, panel_crt_reg;
567 struct crt_mode_table *panel_crt_table = NULL;
Florian Tobias Schandinatdd73d682010-03-10 15:21:28 -0800568 struct VideoModeTable *vmode_tbl = viafb_get_mode(panel_hres,
569 panel_vres);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700570
571 DEBUG_MSG(KERN_INFO "viafb_lcd_set_mode!!\n");
572 /* Get mode table */
573 mode_crt_reg = mode_crt_table->crtc;
574 /* Get panel table Pointer */
Joseph Chanac6c97e2008-10-15 22:03:25 -0700575 panel_crt_table = vmode_tbl->crtc;
576 panel_crt_reg = panel_crt_table->crtc;
577 DEBUG_MSG(KERN_INFO "bellow viafb_lcd_set_mode!!\n");
Joseph Chanac6c97e2008-10-15 22:03:25 -0700578 if (VT1636_LVDS == plvds_chip_info->lvds_chip_name)
579 viafb_init_lvds_vt1636(plvds_setting_info, plvds_chip_info);
Florian Tobias Schandinatfd3cc692011-03-11 00:04:01 +0000580 clock = panel_crt_reg.hor_total * panel_crt_reg.ver_total
581 * panel_crt_table->refresh_rate;
582 plvds_setting_info->vclk = clock;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700583 if (set_iga == IGA1) {
584 /* IGA1 doesn't have LCD scaling, so set it as centering. */
585 viafb_load_crtc_timing(lcd_centering_timging
586 (mode_crt_reg, panel_crt_reg), IGA1);
587 } else {
588 /* Expansion */
Florian Tobias Schandinat119b9532010-05-22 21:32:32 +0000589 if (plvds_setting_info->display_method == LCD_EXPANDSION
590 && (set_hres < panel_hres || set_vres < panel_vres)) {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700591 /* expansion timing IGA2 loaded panel set timing*/
592 viafb_load_crtc_timing(panel_crt_reg, IGA2);
593 DEBUG_MSG(KERN_INFO "viafb_load_crtc_timing!!\n");
594 load_lcd_scaling(set_hres, set_vres, panel_hres,
595 panel_vres);
596 DEBUG_MSG(KERN_INFO "load_lcd_scaling!!\n");
597 } else { /* Centering */
598 /* centering timing IGA2 always loaded panel
599 and mode releative timing */
600 viafb_load_crtc_timing(lcd_centering_timging
601 (mode_crt_reg, panel_crt_reg), IGA2);
602 viafb_write_reg_mask(CR79, VIACR, 0x00,
603 BIT0 + BIT1 + BIT2);
604 /* LCD scaling disabled */
605 }
606 }
607
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -0800608 /* Fetch count for IGA2 only */
609 viafb_load_fetch_count_reg(set_hres, mode_bpp / 8, set_iga);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700610
Florian Tobias Schandinat4bbac052010-03-10 15:21:36 -0800611 if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
612 && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
613 viafb_load_FIFO_reg(set_iga, set_hres, set_vres);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700614
615 fill_lcd_format();
Florian Tobias Schandinat1606f872011-03-23 13:49:32 +0000616 viafb_set_vclock(clock, set_iga);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700617 lcd_patch_skew(plvds_setting_info, plvds_chip_info);
618
619 /* If K8M800, enable LCD Prefetch Mode. */
620 if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
621 || (UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name))
622 viafb_write_reg_mask(CR6A, VIACR, 0x01, BIT0);
623
Joseph Chanac6c97e2008-10-15 22:03:25 -0700624 /* Patch for non 32bit alignment mode */
625 via_pitch_alignment_patch_lcd(plvds_setting_info, plvds_chip_info);
626}
627
628static void integrated_lvds_disable(struct lvds_setting_information
629 *plvds_setting_info,
630 struct lvds_chip_information *plvds_chip_info)
631{
632 bool turn_off_first_powersequence = false;
633 bool turn_off_second_powersequence = false;
634 if (INTERFACE_LVDS0LVDS1 == plvds_chip_info->output_interface)
635 turn_off_first_powersequence = true;
636 if (INTERFACE_LVDS0 == plvds_chip_info->output_interface)
637 turn_off_first_powersequence = true;
638 if (INTERFACE_LVDS1 == plvds_chip_info->output_interface)
639 turn_off_second_powersequence = true;
640 if (turn_off_second_powersequence) {
641 /* Use second power sequence control: */
642
643 /* Turn off power sequence. */
644 viafb_write_reg_mask(CRD4, VIACR, 0, BIT1);
645
646 /* Turn off back light. */
647 viafb_write_reg_mask(CRD3, VIACR, 0xC0, BIT6 + BIT7);
648 }
649 if (turn_off_first_powersequence) {
650 /* Use first power sequence control: */
651
652 /* Turn off power sequence. */
653 viafb_write_reg_mask(CR6A, VIACR, 0, BIT3);
654
655 /* Turn off back light. */
656 viafb_write_reg_mask(CR91, VIACR, 0xC0, BIT6 + BIT7);
657 }
658
Joseph Chanac6c97e2008-10-15 22:03:25 -0700659 /* Power off LVDS channel. */
660 switch (plvds_chip_info->output_interface) {
661 case INTERFACE_LVDS0:
662 {
663 viafb_write_reg_mask(CRD2, VIACR, 0x80, BIT7);
664 break;
665 }
666
667 case INTERFACE_LVDS1:
668 {
669 viafb_write_reg_mask(CRD2, VIACR, 0x40, BIT6);
670 break;
671 }
672
673 case INTERFACE_LVDS0LVDS1:
674 {
675 viafb_write_reg_mask(CRD2, VIACR, 0xC0, BIT6 + BIT7);
676 break;
677 }
678 }
679}
680
681static void integrated_lvds_enable(struct lvds_setting_information
682 *plvds_setting_info,
683 struct lvds_chip_information *plvds_chip_info)
684{
Joseph Chanac6c97e2008-10-15 22:03:25 -0700685 DEBUG_MSG(KERN_INFO "integrated_lvds_enable, out_interface:%d\n",
686 plvds_chip_info->output_interface);
687 if (plvds_setting_info->lcd_mode == LCD_SPWG)
688 viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT0 + BIT1);
Harald Weltee6bf0d22009-12-15 16:46:44 -0800689 else
Joseph Chanac6c97e2008-10-15 22:03:25 -0700690 viafb_write_reg_mask(CRD2, VIACR, 0x03, BIT0 + BIT1);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700691
Harald Weltee6bf0d22009-12-15 16:46:44 -0800692 switch (plvds_chip_info->output_interface) {
693 case INTERFACE_LVDS0LVDS1:
694 case INTERFACE_LVDS0:
Joseph Chanac6c97e2008-10-15 22:03:25 -0700695 /* Use first power sequence control: */
Joseph Chanac6c97e2008-10-15 22:03:25 -0700696 /* Use hardware control power sequence. */
697 viafb_write_reg_mask(CR91, VIACR, 0, BIT0);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700698 /* Turn on back light. */
699 viafb_write_reg_mask(CR91, VIACR, 0, BIT6 + BIT7);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700700 /* Turn on hardware power sequence. */
701 viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
Harald Weltee6bf0d22009-12-15 16:46:44 -0800702 break;
703 case INTERFACE_LVDS1:
704 /* Use second power sequence control: */
705 /* Use hardware control power sequence. */
706 viafb_write_reg_mask(CRD3, VIACR, 0, BIT0);
707 /* Turn on back light. */
708 viafb_write_reg_mask(CRD3, VIACR, 0, BIT6 + BIT7);
709 /* Turn on hardware power sequence. */
710 viafb_write_reg_mask(CRD4, VIACR, 0x02, BIT1);
711 break;
Joseph Chanac6c97e2008-10-15 22:03:25 -0700712 }
713
Joseph Chanac6c97e2008-10-15 22:03:25 -0700714 /* Power on LVDS channel. */
715 switch (plvds_chip_info->output_interface) {
716 case INTERFACE_LVDS0:
717 {
718 viafb_write_reg_mask(CRD2, VIACR, 0, BIT7);
719 break;
720 }
721
722 case INTERFACE_LVDS1:
723 {
724 viafb_write_reg_mask(CRD2, VIACR, 0, BIT6);
725 break;
726 }
727
728 case INTERFACE_LVDS0LVDS1:
729 {
730 viafb_write_reg_mask(CRD2, VIACR, 0, BIT6 + BIT7);
731 break;
732 }
733 }
734}
735
736void viafb_lcd_disable(void)
737{
738
739 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
740 lcd_powersequence_off();
741 /* DI1 pad off */
742 viafb_write_reg_mask(SR1E, VIASR, 0x00, 0x30);
743 } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
744 if (viafb_LCD2_ON
745 && (INTEGRATED_LVDS ==
746 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
747 integrated_lvds_disable(viaparinfo->lvds_setting_info,
748 &viaparinfo->chip_info->lvds_chip_info2);
749 if (INTEGRATED_LVDS ==
750 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
751 integrated_lvds_disable(viaparinfo->lvds_setting_info,
752 &viaparinfo->chip_info->lvds_chip_info);
753 if (VT1636_LVDS == viaparinfo->chip_info->
754 lvds_chip_info.lvds_chip_name)
755 viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
756 &viaparinfo->chip_info->lvds_chip_info);
757 } else if (VT1636_LVDS ==
758 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
759 viafb_disable_lvds_vt1636(viaparinfo->lvds_setting_info,
760 &viaparinfo->chip_info->lvds_chip_info);
761 } else {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700762 /* Backlight off */
763 viafb_write_reg_mask(SR3D, VIASR, 0x00, 0x20);
764 /* 24 bit DI data paht off */
765 viafb_write_reg_mask(CR91, VIACR, 0x80, 0x80);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700766 }
767
768 /* Disable expansion bit */
769 viafb_write_reg_mask(CR79, VIACR, 0x00, 0x01);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700770 /* Simultaneout disabled */
771 viafb_write_reg_mask(CR6B, VIACR, 0x00, 0x08);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700772}
773
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000774static void set_lcd_output_path(int set_iga, int output_interface)
775{
776 switch (output_interface) {
777 case INTERFACE_DFP:
778 if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
779 || (UNICHROME_P4M890 ==
780 viaparinfo->chip_info->gfx_chip_name))
781 viafb_write_reg_mask(CR97, VIACR, 0x84,
782 BIT7 + BIT2 + BIT1 + BIT0);
783 case INTERFACE_DVP0:
784 case INTERFACE_DVP1:
785 case INTERFACE_DFP_HIGH:
786 case INTERFACE_DFP_LOW:
787 if (set_iga == IGA2)
788 viafb_write_reg(CR91, VIACR, 0x00);
789 break;
790 }
791}
792
Joseph Chanac6c97e2008-10-15 22:03:25 -0700793void viafb_lcd_enable(void)
794{
Florian Tobias Schandinatcd7e9102010-08-11 22:22:54 +0000795 viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
796 viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
797 set_lcd_output_path(viaparinfo->lvds_setting_info->iga_path,
798 viaparinfo->chip_info->lvds_chip_info.output_interface);
799 if (viafb_LCD2_ON)
800 set_lcd_output_path(viaparinfo->lvds_setting_info2->iga_path,
801 viaparinfo->chip_info->
802 lvds_chip_info2.output_interface);
803
Joseph Chanac6c97e2008-10-15 22:03:25 -0700804 if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
805 /* DI1 pad on */
806 viafb_write_reg_mask(SR1E, VIASR, 0x30, 0x30);
807 lcd_powersequence_on();
808 } else if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
809 if (viafb_LCD2_ON && (INTEGRATED_LVDS ==
810 viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name))
811 integrated_lvds_enable(viaparinfo->lvds_setting_info2, \
812 &viaparinfo->chip_info->lvds_chip_info2);
813 if (INTEGRATED_LVDS ==
814 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name)
815 integrated_lvds_enable(viaparinfo->lvds_setting_info,
816 &viaparinfo->chip_info->lvds_chip_info);
817 if (VT1636_LVDS == viaparinfo->chip_info->
818 lvds_chip_info.lvds_chip_name)
819 viafb_enable_lvds_vt1636(viaparinfo->
820 lvds_setting_info, &viaparinfo->chip_info->
821 lvds_chip_info);
822 } else if (VT1636_LVDS ==
823 viaparinfo->chip_info->lvds_chip_info.lvds_chip_name) {
824 viafb_enable_lvds_vt1636(viaparinfo->lvds_setting_info,
825 &viaparinfo->chip_info->lvds_chip_info);
826 } else {
Joseph Chanac6c97e2008-10-15 22:03:25 -0700827 /* Backlight on */
828 viafb_write_reg_mask(SR3D, VIASR, 0x20, 0x20);
829 /* 24 bit DI data paht on */
830 viafb_write_reg_mask(CR91, VIACR, 0x00, 0x80);
Joseph Chanac6c97e2008-10-15 22:03:25 -0700831 /* LCD enabled */
832 viafb_write_reg_mask(CR6A, VIACR, 0x48, 0x48);
833 }
Joseph Chanac6c97e2008-10-15 22:03:25 -0700834}
835
836static void lcd_powersequence_off(void)
837{
838 int i, mask, data;
839
840 /* Software control power sequence */
841 viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
842
843 for (i = 0; i < 3; i++) {
844 mask = PowerSequenceOff[0][i];
845 data = PowerSequenceOff[1][i] & mask;
846 viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
847 udelay(PowerSequenceOff[2][i]);
848 }
849
850 /* Disable LCD */
851 viafb_write_reg_mask(CR6A, VIACR, 0x00, 0x08);
852}
853
854static void lcd_powersequence_on(void)
855{
856 int i, mask, data;
857
858 /* Software control power sequence */
859 viafb_write_reg_mask(CR91, VIACR, 0x11, 0x11);
860
861 /* Enable LCD */
862 viafb_write_reg_mask(CR6A, VIACR, 0x08, 0x08);
863
864 for (i = 0; i < 3; i++) {
865 mask = PowerSequenceOn[0][i];
866 data = PowerSequenceOn[1][i] & mask;
867 viafb_write_reg_mask(CR91, VIACR, (u8) data, (u8) mask);
868 udelay(PowerSequenceOn[2][i]);
869 }
870
871 udelay(1);
872}
873
874static void fill_lcd_format(void)
875{
876 u8 bdithering = 0, bdual = 0;
877
878 if (viaparinfo->lvds_setting_info->device_lcd_dualedge)
879 bdual = BIT4;
880 if (viaparinfo->lvds_setting_info->LCDDithering)
881 bdithering = BIT0;
882 /* Dual & Dithering */
883 viafb_write_reg_mask(CR88, VIACR, (bdithering | bdual), BIT4 + BIT0);
884}
885
886static void check_diport_of_integrated_lvds(
887 struct lvds_chip_information *plvds_chip_info,
888 struct lvds_setting_information
889 *plvds_setting_info)
890{
891 /* Determine LCD DI Port by hardware layout. */
892 switch (viafb_display_hardware_layout) {
893 case HW_LAYOUT_LCD_ONLY:
894 {
895 if (plvds_setting_info->device_lcd_dualedge) {
896 plvds_chip_info->output_interface =
897 INTERFACE_LVDS0LVDS1;
898 } else {
899 plvds_chip_info->output_interface =
900 INTERFACE_LVDS0;
901 }
902
903 break;
904 }
905
906 case HW_LAYOUT_DVI_ONLY:
907 {
908 plvds_chip_info->output_interface = INTERFACE_NONE;
909 break;
910 }
911
912 case HW_LAYOUT_LCD1_LCD2:
913 case HW_LAYOUT_LCD_EXTERNAL_LCD2:
914 {
915 plvds_chip_info->output_interface =
916 INTERFACE_LVDS0LVDS1;
917 break;
918 }
919
920 case HW_LAYOUT_LCD_DVI:
921 {
922 plvds_chip_info->output_interface = INTERFACE_LVDS1;
923 break;
924 }
925
926 default:
927 {
928 plvds_chip_info->output_interface = INTERFACE_LVDS1;
929 break;
930 }
931 }
932
933 DEBUG_MSG(KERN_INFO
934 "Display Hardware Layout: 0x%x, LCD DI Port: 0x%x\n",
935 viafb_display_hardware_layout,
936 plvds_chip_info->output_interface);
937}
938
Florian Tobias Schandinatf4ab2f7a2010-08-09 01:34:27 +0000939void __devinit viafb_init_lvds_output_interface(struct lvds_chip_information
Joseph Chanac6c97e2008-10-15 22:03:25 -0700940 *plvds_chip_info,
941 struct lvds_setting_information
942 *plvds_setting_info)
943{
944 if (INTERFACE_NONE != plvds_chip_info->output_interface) {
945 /*Do nothing, lcd port is specified by module parameter */
946 return;
947 }
948
949 switch (plvds_chip_info->lvds_chip_name) {
950
951 case VT1636_LVDS:
952 switch (viaparinfo->chip_info->gfx_chip_name) {
953 case UNICHROME_CX700:
954 plvds_chip_info->output_interface = INTERFACE_DVP1;
955 break;
956 case UNICHROME_CN700:
957 plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
958 break;
959 default:
960 plvds_chip_info->output_interface = INTERFACE_DVP0;
961 break;
962 }
963 break;
964
965 case INTEGRATED_LVDS:
966 check_diport_of_integrated_lvds(plvds_chip_info,
967 plvds_setting_info);
968 break;
969
970 default:
971 switch (viaparinfo->chip_info->gfx_chip_name) {
972 case UNICHROME_K8M890:
973 case UNICHROME_P4M900:
974 case UNICHROME_P4M890:
975 plvds_chip_info->output_interface = INTERFACE_DFP_LOW;
976 break;
977 default:
978 plvds_chip_info->output_interface = INTERFACE_DFP;
979 break;
980 }
981 break;
982 }
983}
984
985static struct display_timing lcd_centering_timging(struct display_timing
986 mode_crt_reg,
987 struct display_timing panel_crt_reg)
988{
989 struct display_timing crt_reg;
990
991 crt_reg.hor_total = panel_crt_reg.hor_total;
992 crt_reg.hor_addr = mode_crt_reg.hor_addr;
993 crt_reg.hor_blank_start =
994 (panel_crt_reg.hor_addr - mode_crt_reg.hor_addr) / 2 +
995 crt_reg.hor_addr;
996 crt_reg.hor_blank_end = panel_crt_reg.hor_blank_end;
997 crt_reg.hor_sync_start =
998 (panel_crt_reg.hor_sync_start -
999 panel_crt_reg.hor_blank_start) + crt_reg.hor_blank_start;
1000 crt_reg.hor_sync_end = panel_crt_reg.hor_sync_end;
1001
1002 crt_reg.ver_total = panel_crt_reg.ver_total;
1003 crt_reg.ver_addr = mode_crt_reg.ver_addr;
1004 crt_reg.ver_blank_start =
1005 (panel_crt_reg.ver_addr - mode_crt_reg.ver_addr) / 2 +
1006 crt_reg.ver_addr;
1007 crt_reg.ver_blank_end = panel_crt_reg.ver_blank_end;
1008 crt_reg.ver_sync_start =
1009 (panel_crt_reg.ver_sync_start -
1010 panel_crt_reg.ver_blank_start) + crt_reg.ver_blank_start;
1011 crt_reg.ver_sync_end = panel_crt_reg.ver_sync_end;
1012
1013 return crt_reg;
1014}
1015
Joseph Chanac6c97e2008-10-15 22:03:25 -07001016bool viafb_lcd_get_mobile_state(bool *mobile)
1017{
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001018 unsigned char __iomem *romptr, *tableptr, *biosptr;
Joseph Chanac6c97e2008-10-15 22:03:25 -07001019 u8 core_base;
Joseph Chanac6c97e2008-10-15 22:03:25 -07001020 /* Rom address */
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001021 const u32 romaddr = 0x000C0000;
1022 u16 start_pattern;
Joseph Chanac6c97e2008-10-15 22:03:25 -07001023
1024 biosptr = ioremap(romaddr, 0x10000);
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001025 start_pattern = readw(biosptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001026
Joseph Chanac6c97e2008-10-15 22:03:25 -07001027 /* Compare pattern */
1028 if (start_pattern == 0xAA55) {
1029 /* Get the start of Table */
1030 /* 0x1B means BIOS offset position */
1031 romptr = biosptr + 0x1B;
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001032 tableptr = biosptr + readw(romptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001033
1034 /* Get the start of biosver structure */
1035 /* 18 means BIOS version position. */
1036 romptr = tableptr + 18;
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001037 romptr = biosptr + readw(romptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001038
1039 /* The offset should be 44, but the
1040 actual image is less three char. */
1041 /* pRom += 44; */
1042 romptr += 41;
1043
Stephen Hemmingerb65d6042011-03-03 09:59:01 -08001044 core_base = readb(romptr);
Joseph Chanac6c97e2008-10-15 22:03:25 -07001045
1046 if (core_base & 0x8)
1047 *mobile = false;
1048 else
1049 *mobile = true;
1050 /* release memory */
1051 iounmap(biosptr);
1052
1053 return true;
1054 } else {
1055 iounmap(biosptr);
1056 return false;
1057 }
1058}