blob: 755c21e906f3f04821755c703bb99e26b118e0f7 [file] [log] [blame]
Jon Masone4650582006-06-26 13:58:14 +02001/*
2 * Derived from arch/powerpc/kernel/iommu.c
3 *
Muli Ben-Yehuda98822342007-07-21 17:10:48 +02004 * Copyright IBM Corporation, 2006-2007
Jon Masond8d2bed2006-10-05 18:47:21 +02005 * Copyright (C) 2006 Jon Mason <jdmason@kudzu.us>
Jon Masone4650582006-06-26 13:58:14 +02006 *
Jon Masond8d2bed2006-10-05 18:47:21 +02007 * Author: Jon Mason <jdmason@kudzu.us>
Muli Ben-Yehudaaa0a9f32006-07-10 17:06:15 +02008 * Author: Muli Ben-Yehuda <muli@il.ibm.com>
9
Jon Masone4650582006-06-26 13:58:14 +020010 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or
13 * (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
23 */
24
Jon Masone4650582006-06-26 13:58:14 +020025#include <linux/kernel.h>
26#include <linux/init.h>
27#include <linux/types.h>
28#include <linux/slab.h>
29#include <linux/mm.h>
30#include <linux/spinlock.h>
31#include <linux/string.h>
Chandru95b68de2008-07-25 01:47:55 -070032#include <linux/crash_dump.h>
Jon Masone4650582006-06-26 13:58:14 +020033#include <linux/dma-mapping.h>
Jon Masone4650582006-06-26 13:58:14 +020034#include <linux/bitops.h>
35#include <linux/pci_ids.h>
36#include <linux/pci.h>
37#include <linux/delay.h>
Jens Axboe8b87d9f2007-07-24 12:38:15 +020038#include <linux/scatterlist.h>
FUJITA Tomonori1b39b072008-02-04 22:28:10 -080039#include <linux/iommu-helper.h>
Alexis Bruemmer1956a962008-07-25 19:44:51 -070040
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090041#include <asm/iommu.h>
Jon Masone4650582006-06-26 13:58:14 +020042#include <asm/calgary.h>
43#include <asm/tce.h>
44#include <asm/pci-direct.h>
45#include <asm/system.h>
46#include <asm/dma.h>
Laurent Vivierb34e90b2006-12-07 02:14:06 +010047#include <asm/rio.h>
Akinobu Mitaae5830a2008-04-19 23:55:19 +090048#include <asm/bios_ebda.h>
Jon Masone4650582006-06-26 13:58:14 +020049
Muli Ben-Yehudabff65472006-12-07 02:14:07 +010050#ifdef CONFIG_CALGARY_IOMMU_ENABLED_BY_DEFAULT
51int use_calgary __read_mostly = 1;
52#else
53int use_calgary __read_mostly = 0;
54#endif /* CONFIG_CALGARY_DEFAULT_ENABLED */
55
Jon Masone4650582006-06-26 13:58:14 +020056#define PCI_DEVICE_ID_IBM_CALGARY 0x02a1
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +020057#define PCI_DEVICE_ID_IBM_CALIOC2 0x0308
Jon Masone4650582006-06-26 13:58:14 +020058
Jon Masone4650582006-06-26 13:58:14 +020059/* register offsets inside the host bridge space */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020060#define CALGARY_CONFIG_REG 0x0108
61#define PHB_CSR_OFFSET 0x0110 /* Channel Status */
Jon Masone4650582006-06-26 13:58:14 +020062#define PHB_PLSSR_OFFSET 0x0120
63#define PHB_CONFIG_RW_OFFSET 0x0160
64#define PHB_IOBASE_BAR_LOW 0x0170
65#define PHB_IOBASE_BAR_HIGH 0x0180
66#define PHB_MEM_1_LOW 0x0190
67#define PHB_MEM_1_HIGH 0x01A0
68#define PHB_IO_ADDR_SIZE 0x01B0
69#define PHB_MEM_1_SIZE 0x01C0
70#define PHB_MEM_ST_OFFSET 0x01D0
71#define PHB_AER_OFFSET 0x0200
72#define PHB_CONFIG_0_HIGH 0x0220
73#define PHB_CONFIG_0_LOW 0x0230
74#define PHB_CONFIG_0_END 0x0240
75#define PHB_MEM_2_LOW 0x02B0
76#define PHB_MEM_2_HIGH 0x02C0
77#define PHB_MEM_2_SIZE_HIGH 0x02D0
78#define PHB_MEM_2_SIZE_LOW 0x02E0
79#define PHB_DOSHOLE_OFFSET 0x08E0
80
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020081/* CalIOC2 specific */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020082#define PHB_SAVIOR_L2 0x0DB0
83#define PHB_PAGE_MIG_CTRL 0x0DA8
84#define PHB_PAGE_MIG_DEBUG 0x0DA0
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +020085#define PHB_ROOT_COMPLEX_STATUS 0x0CB0
Muli Ben-Yehudac3860102007-07-21 17:10:53 +020086
Jon Masone4650582006-06-26 13:58:14 +020087/* PHB_CONFIG_RW */
88#define PHB_TCE_ENABLE 0x20000000
89#define PHB_SLOT_DISABLE 0x1C000000
90#define PHB_DAC_DISABLE 0x01000000
91#define PHB_MEM2_ENABLE 0x00400000
92#define PHB_MCSR_ENABLE 0x00100000
93/* TAR (Table Address Register) */
94#define TAR_SW_BITS 0x0000ffffffff800fUL
95#define TAR_VALID 0x0000000000000008UL
96/* CSR (Channel/DMA Status Register) */
97#define CSR_AGENT_MASK 0xffe0ffff
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +020098/* CCR (Calgary Configuration Register) */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +020099#define CCR_2SEC_TIMEOUT 0x000000000000000EUL
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200100/* PMCR/PMDR (Page Migration Control/Debug Registers */
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200101#define PMR_SOFTSTOP 0x80000000
102#define PMR_SOFTSTOPFAULT 0x40000000
103#define PMR_HARDSTOP 0x20000000
Jon Masone4650582006-06-26 13:58:14 +0200104
105#define MAX_NUM_OF_PHBS 8 /* how many PHBs in total? */
Jon Masond2105b12006-07-29 21:42:43 +0200106#define MAX_NUM_CHASSIS 8 /* max number of chassis */
Muli Ben-Yehuda4ea8a5d2006-09-26 10:52:33 +0200107/* MAX_PHB_BUS_NUM is the maximal possible dev->bus->number */
108#define MAX_PHB_BUS_NUM (MAX_NUM_OF_PHBS * MAX_NUM_CHASSIS * 2)
Jon Masone4650582006-06-26 13:58:14 +0200109#define PHBS_PER_CALGARY 4
110
111/* register offsets in Calgary's internal register space */
112static const unsigned long tar_offsets[] = {
113 0x0580 /* TAR0 */,
114 0x0588 /* TAR1 */,
115 0x0590 /* TAR2 */,
116 0x0598 /* TAR3 */
117};
118
119static const unsigned long split_queue_offsets[] = {
120 0x4870 /* SPLIT QUEUE 0 */,
121 0x5870 /* SPLIT QUEUE 1 */,
122 0x6870 /* SPLIT QUEUE 2 */,
123 0x7870 /* SPLIT QUEUE 3 */
124};
125
126static const unsigned long phb_offsets[] = {
127 0x8000 /* PHB0 */,
128 0x9000 /* PHB1 */,
129 0xA000 /* PHB2 */,
130 0xB000 /* PHB3 */
131};
132
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100133/* PHB debug registers */
134
135static const unsigned long phb_debug_offsets[] = {
136 0x4000 /* PHB 0 DEBUG */,
137 0x5000 /* PHB 1 DEBUG */,
138 0x6000 /* PHB 2 DEBUG */,
139 0x7000 /* PHB 3 DEBUG */
140};
141
142/*
143 * STUFF register for each debug PHB,
144 * byte 1 = start bus number, byte 2 = end bus number
145 */
146
147#define PHB_DEBUG_STUFF_OFFSET 0x0020
148
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100149#define EMERGENCY_PAGES 32 /* = 128KB */
150
Jon Masone4650582006-06-26 13:58:14 +0200151unsigned int specified_table_size = TCE_TABLE_SIZE_UNSPECIFIED;
152static int translate_empty_slots __read_mostly = 0;
153static int calgary_detected __read_mostly = 0;
154
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100155static struct rio_table_hdr *rio_table_hdr __initdata;
156static struct scal_detail *scal_devs[MAX_NUMNODES] __initdata;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +0100157static struct rio_detail *rio_devs[MAX_NUMNODES * 4] __initdata;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100158
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200159struct calgary_bus_info {
160 void *tce_space;
Muli Ben-Yehuda0577f142006-09-26 10:52:31 +0200161 unsigned char translation_disabled;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200162 signed char phbid;
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100163 void __iomem *bbar;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200164};
165
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200166static void calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
167static void calgary_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200168static void calgary_dump_error_regs(struct iommu_table *tbl);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200169static void calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev);
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200170static void calioc2_tce_cache_blast(struct iommu_table *tbl);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200171static void calioc2_dump_error_regs(struct iommu_table *tbl);
Chandru95b68de2008-07-25 01:47:55 -0700172static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl);
173static void get_tce_space_from_tar(void);
Jon Masone4650582006-06-26 13:58:14 +0200174
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200175static struct cal_chipset_ops calgary_chip_ops = {
176 .handle_quirks = calgary_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200177 .tce_cache_blast = calgary_tce_cache_blast,
178 .dump_error_regs = calgary_dump_error_regs
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200179};
180
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200181static struct cal_chipset_ops calioc2_chip_ops = {
182 .handle_quirks = calioc2_handle_quirks,
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200183 .tce_cache_blast = calioc2_tce_cache_blast,
184 .dump_error_regs = calioc2_dump_error_regs
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200185};
186
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200187static struct calgary_bus_info bus_info[MAX_PHB_BUS_NUM] = { { NULL, 0, 0 }, };
Jon Masone4650582006-06-26 13:58:14 +0200188
189/* enable this to stress test the chip's TCE cache */
190#ifdef CONFIG_IOMMU_DEBUG
Adrian Bunked652602008-01-30 13:30:31 +0100191static int debugging = 1;
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200192
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200193static inline unsigned long verify_bit_range(unsigned long* bitmap,
194 int expected, unsigned long start, unsigned long end)
195{
196 unsigned long idx = start;
197
198 BUG_ON(start >= end);
199
200 while (idx < end) {
201 if (!!test_bit(idx, bitmap) != expected)
202 return idx;
203 ++idx;
204 }
205
206 /* all bits have the expected value */
207 return ~0UL;
208}
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200209#else /* debugging is disabled */
Adrian Bunked652602008-01-30 13:30:31 +0100210static int debugging;
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200211
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200212static inline unsigned long verify_bit_range(unsigned long* bitmap,
213 int expected, unsigned long start, unsigned long end)
214{
215 return ~0UL;
216}
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200217
Muli Ben-Yehudade684652006-09-26 10:52:33 +0200218#endif /* CONFIG_IOMMU_DEBUG */
Jon Masone4650582006-06-26 13:58:14 +0200219
Muli Ben-Yehudad588ba82007-10-17 18:04:35 +0200220static inline int translation_enabled(struct iommu_table *tbl)
221{
222 /* only PHBs with translation enabled have an IOMMU table */
223 return (tbl != NULL);
224}
225
Jon Masone4650582006-06-26 13:58:14 +0200226static void iommu_range_reserve(struct iommu_table *tbl,
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200227 unsigned long start_addr, unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200228{
229 unsigned long index;
230 unsigned long end;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200231 unsigned long badbit;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200232 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200233
234 index = start_addr >> PAGE_SHIFT;
235
236 /* bail out if we're asked to reserve a region we don't cover */
237 if (index >= tbl->it_size)
238 return;
239
240 end = index + npages;
241 if (end > tbl->it_size) /* don't go off the table */
242 end = tbl->it_size;
243
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200244 spin_lock_irqsave(&tbl->it_lock, flags);
245
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200246 badbit = verify_bit_range(tbl->it_map, 0, index, end);
247 if (badbit != ~0UL) {
248 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200249 printk(KERN_ERR "Calgary: entry already allocated at "
250 "0x%lx tbl %p dma 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200251 badbit, tbl, start_addr, npages);
Jon Masone4650582006-06-26 13:58:14 +0200252 }
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200253
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900254 iommu_area_reserve(tbl->it_map, index, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200255
256 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200257}
258
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800259static unsigned long iommu_range_alloc(struct device *dev,
260 struct iommu_table *tbl,
261 unsigned int npages)
Jon Masone4650582006-06-26 13:58:14 +0200262{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200263 unsigned long flags;
Jon Masone4650582006-06-26 13:58:14 +0200264 unsigned long offset;
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800265 unsigned long boundary_size;
266
267 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
268 PAGE_SIZE) >> PAGE_SHIFT;
Jon Masone4650582006-06-26 13:58:14 +0200269
270 BUG_ON(npages == 0);
271
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200272 spin_lock_irqsave(&tbl->it_lock, flags);
273
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800274 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, tbl->it_hint,
275 npages, 0, boundary_size, 0);
Jon Masone4650582006-06-26 13:58:14 +0200276 if (offset == ~0UL) {
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200277 tbl->chip_ops->tce_cache_blast(tbl);
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800278
279 offset = iommu_area_alloc(tbl->it_map, tbl->it_size, 0,
280 npages, 0, boundary_size, 0);
Jon Masone4650582006-06-26 13:58:14 +0200281 if (offset == ~0UL) {
282 printk(KERN_WARNING "Calgary: IOMMU full.\n");
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200283 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200284 if (panic_on_overflow)
285 panic("Calgary: fix the allocator.\n");
286 else
287 return bad_dma_address;
288 }
289 }
290
Jon Masone4650582006-06-26 13:58:14 +0200291 tbl->it_hint = offset + npages;
292 BUG_ON(tbl->it_hint > tbl->it_size);
293
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200294 spin_unlock_irqrestore(&tbl->it_lock, flags);
295
Jon Masone4650582006-06-26 13:58:14 +0200296 return offset;
297}
298
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800299static dma_addr_t iommu_alloc(struct device *dev, struct iommu_table *tbl,
300 void *vaddr, unsigned int npages, int direction)
Jon Masone4650582006-06-26 13:58:14 +0200301{
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200302 unsigned long entry;
Jon Masone4650582006-06-26 13:58:14 +0200303 dma_addr_t ret = bad_dma_address;
304
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800305 entry = iommu_range_alloc(dev, tbl, npages);
Jon Masone4650582006-06-26 13:58:14 +0200306
307 if (unlikely(entry == bad_dma_address))
308 goto error;
309
310 /* set the return dma address */
311 ret = (entry << PAGE_SHIFT) | ((unsigned long)vaddr & ~PAGE_MASK);
312
313 /* put the TCEs in the HW table */
314 tce_build(tbl, entry, npages, (unsigned long)vaddr & PAGE_MASK,
315 direction);
316
Jon Masone4650582006-06-26 13:58:14 +0200317 return ret;
318
319error:
Jon Masone4650582006-06-26 13:58:14 +0200320 printk(KERN_WARNING "Calgary: failed to allocate %u pages in "
321 "iommu %p\n", npages, tbl);
322 return bad_dma_address;
323}
324
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200325static void iommu_free(struct iommu_table *tbl, dma_addr_t dma_addr,
Jon Masone4650582006-06-26 13:58:14 +0200326 unsigned int npages)
327{
328 unsigned long entry;
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200329 unsigned long badbit;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100330 unsigned long badend;
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200331 unsigned long flags;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100332
333 /* were we called with bad_dma_address? */
334 badend = bad_dma_address + (EMERGENCY_PAGES * PAGE_SIZE);
335 if (unlikely((dma_addr >= bad_dma_address) && (dma_addr < badend))) {
Arjan van de Venbde78a72008-07-08 09:51:56 -0700336 WARN(1, KERN_ERR "Calgary: driver tried unmapping bad DMA "
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100337 "address 0x%Lx\n", dma_addr);
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100338 return;
339 }
Jon Masone4650582006-06-26 13:58:14 +0200340
341 entry = dma_addr >> PAGE_SHIFT;
342
343 BUG_ON(entry + npages > tbl->it_size);
344
345 tce_free(tbl, entry, npages);
346
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200347 spin_lock_irqsave(&tbl->it_lock, flags);
348
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200349 badbit = verify_bit_range(tbl->it_map, 1, entry, entry + npages);
350 if (badbit != ~0UL) {
351 if (printk_ratelimit())
Jon Masone4650582006-06-26 13:58:14 +0200352 printk(KERN_ERR "Calgary: bit is off at 0x%lx "
353 "tbl %p dma 0x%Lx entry 0x%lx npages %u\n",
Muli Ben-Yehuda796e4392006-09-26 10:52:33 +0200354 badbit, tbl, dma_addr, entry, npages);
Jon Masone4650582006-06-26 13:58:14 +0200355 }
356
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800357 iommu_area_free(tbl->it_map, entry, npages);
Muli Ben-Yehuda820a1492007-07-21 17:11:04 +0200358
359 spin_unlock_irqrestore(&tbl->it_lock, flags);
Jon Masone4650582006-06-26 13:58:14 +0200360}
361
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200362static inline struct iommu_table *find_iommu_table(struct device *dev)
363{
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200364 struct pci_dev *pdev;
365 struct pci_bus *pbus;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200366 struct iommu_table *tbl;
367
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200368 pdev = to_pci_dev(dev);
369
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200370 pbus = pdev->bus;
371
372 /* is the device behind a bridge? Look for the root bus */
373 while (pbus->parent)
374 pbus = pbus->parent;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200375
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300376 tbl = pci_iommu(pbus);
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200377
Murillo Fernandes Bernardesf055a062007-08-10 22:31:00 +0200378 BUG_ON(tbl && (tbl->it_busno != pbus->number));
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200379
380 return tbl;
381}
382
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900383static void calgary_unmap_sg(struct device *dev, struct scatterlist *sglist,
384 int nelems,enum dma_data_direction dir,
385 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200386{
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200387 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200388 struct scatterlist *s;
389 int i;
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200390
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +0200391 if (!translation_enabled(tbl))
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200392 return;
393
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200394 for_each_sg(sglist, s, nelems, i) {
Jon Masone4650582006-06-26 13:58:14 +0200395 unsigned int npages;
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200396 dma_addr_t dma = s->dma_address;
397 unsigned int dmalen = s->dma_length;
Jon Masone4650582006-06-26 13:58:14 +0200398
399 if (dmalen == 0)
400 break;
401
Joerg Roedel036b4c52008-10-15 22:02:12 -0700402 npages = iommu_num_pages(dma, dmalen, PAGE_SIZE);
Muli Ben-Yehuda3cc39bd2007-07-21 17:11:06 +0200403 iommu_free(tbl, dma, npages);
Jon Masone4650582006-06-26 13:58:14 +0200404 }
405}
406
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200407static int calgary_map_sg(struct device *dev, struct scatterlist *sg,
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900408 int nelems, enum dma_data_direction dir,
409 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200410{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200411 struct iommu_table *tbl = find_iommu_table(dev);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200412 struct scatterlist *s;
Jon Masone4650582006-06-26 13:58:14 +0200413 unsigned long vaddr;
414 unsigned int npages;
415 unsigned long entry;
416 int i;
417
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200418 for_each_sg(sg, s, nelems, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200419 BUG_ON(!sg_page(s));
Jon Masone4650582006-06-26 13:58:14 +0200420
Jens Axboe58b053e2007-10-22 20:02:46 +0200421 vaddr = (unsigned long) sg_virt(s);
Joerg Roedel036b4c52008-10-15 22:02:12 -0700422 npages = iommu_num_pages(vaddr, s->length, PAGE_SIZE);
Jon Masone4650582006-06-26 13:58:14 +0200423
FUJITA Tomonori1b39b072008-02-04 22:28:10 -0800424 entry = iommu_range_alloc(dev, tbl, npages);
Jon Masone4650582006-06-26 13:58:14 +0200425 if (entry == bad_dma_address) {
426 /* makes sure unmap knows to stop */
427 s->dma_length = 0;
428 goto error;
429 }
430
431 s->dma_address = (entry << PAGE_SHIFT) | s->offset;
432
433 /* insert into HW table */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900434 tce_build(tbl, entry, npages, vaddr & PAGE_MASK, dir);
Jon Masone4650582006-06-26 13:58:14 +0200435
436 s->dma_length = s->length;
437 }
438
Jon Masone4650582006-06-26 13:58:14 +0200439 return nelems;
440error:
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900441 calgary_unmap_sg(dev, sg, nelems, dir, NULL);
Jens Axboe8b87d9f2007-07-24 12:38:15 +0200442 for_each_sg(sg, s, nelems, i) {
443 sg->dma_address = bad_dma_address;
444 sg->dma_length = 0;
Jon Masone4650582006-06-26 13:58:14 +0200445 }
Jon Masone4650582006-06-26 13:58:14 +0200446 return 0;
447}
448
FUJITA Tomonori39916052009-01-05 23:47:24 +0900449static dma_addr_t calgary_map_page(struct device *dev, struct page *page,
450 unsigned long offset, size_t size,
451 enum dma_data_direction dir,
452 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200453{
FUJITA Tomonori39916052009-01-05 23:47:24 +0900454 void *vaddr = page_address(page) + offset;
Jon Masone4650582006-06-26 13:58:14 +0200455 unsigned long uaddr;
456 unsigned int npages;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200457 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200458
459 uaddr = (unsigned long)vaddr;
Joerg Roedel036b4c52008-10-15 22:02:12 -0700460 npages = iommu_num_pages(uaddr, size, PAGE_SIZE);
Jon Masone4650582006-06-26 13:58:14 +0200461
FUJITA Tomonori39916052009-01-05 23:47:24 +0900462 return iommu_alloc(dev, tbl, vaddr, npages, dir);
Jon Masone4650582006-06-26 13:58:14 +0200463}
464
FUJITA Tomonori39916052009-01-05 23:47:24 +0900465static void calgary_unmap_page(struct device *dev, dma_addr_t dma_addr,
466 size_t size, enum dma_data_direction dir,
467 struct dma_attrs *attrs)
Jon Masone4650582006-06-26 13:58:14 +0200468{
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200469 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200470 unsigned int npages;
471
FUJITA Tomonori39916052009-01-05 23:47:24 +0900472 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
473 iommu_free(tbl, dma_addr, npages);
474}
475
Yinghai Lu0b11e1c2007-07-21 17:11:05 +0200476static void* calgary_alloc_coherent(struct device *dev, size_t size,
Jon Masone4650582006-06-26 13:58:14 +0200477 dma_addr_t *dma_handle, gfp_t flag)
478{
479 void *ret = NULL;
480 dma_addr_t mapping;
481 unsigned int npages, order;
Muli Ben-Yehuda35b6dfa2007-07-21 17:10:51 +0200482 struct iommu_table *tbl = find_iommu_table(dev);
Jon Masone4650582006-06-26 13:58:14 +0200483
484 size = PAGE_ALIGN(size); /* size rounded up to full pages */
485 npages = size >> PAGE_SHIFT;
486 order = get_order(size);
487
FUJITA Tomonorif10ac8a2008-09-11 23:08:47 +0900488 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
489
Jon Masone4650582006-06-26 13:58:14 +0200490 /* alloc enough pages (and possibly more) */
491 ret = (void *)__get_free_pages(flag, order);
492 if (!ret)
493 goto error;
494 memset(ret, 0, size);
495
Alexis Bruemmer1956a962008-07-25 19:44:51 -0700496 /* set up tces to cover the allocated range */
497 mapping = iommu_alloc(dev, tbl, ret, npages, DMA_BIDIRECTIONAL);
498 if (mapping == bad_dma_address)
499 goto free;
500 *dma_handle = mapping;
Jon Masone4650582006-06-26 13:58:14 +0200501 return ret;
Jon Masone4650582006-06-26 13:58:14 +0200502free:
503 free_pages((unsigned long)ret, get_order(size));
504 ret = NULL;
505error:
506 return ret;
507}
508
Joerg Roedele4ad68b2008-08-19 16:32:41 +0200509static void calgary_free_coherent(struct device *dev, size_t size,
510 void *vaddr, dma_addr_t dma_handle)
511{
512 unsigned int npages;
513 struct iommu_table *tbl = find_iommu_table(dev);
514
515 size = PAGE_ALIGN(size);
516 npages = size >> PAGE_SHIFT;
517
518 iommu_free(tbl, dma_handle, npages);
519 free_pages((unsigned long)vaddr, get_order(size));
520}
521
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900522static struct dma_map_ops calgary_dma_ops = {
Jon Masone4650582006-06-26 13:58:14 +0200523 .alloc_coherent = calgary_alloc_coherent,
Joerg Roedele4ad68b2008-08-19 16:32:41 +0200524 .free_coherent = calgary_free_coherent,
Jon Masone4650582006-06-26 13:58:14 +0200525 .map_sg = calgary_map_sg,
526 .unmap_sg = calgary_unmap_sg,
FUJITA Tomonori39916052009-01-05 23:47:24 +0900527 .map_page = calgary_map_page,
528 .unmap_page = calgary_unmap_page,
Jon Masone4650582006-06-26 13:58:14 +0200529};
530
Laurent Vivierb34e90b2006-12-07 02:14:06 +0100531static inline void __iomem * busno_to_bbar(unsigned char num)
532{
533 return bus_info[num].bbar;
534}
535
Jon Masone4650582006-06-26 13:58:14 +0200536static inline int busno_to_phbid(unsigned char num)
537{
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200538 return bus_info[num].phbid;
Jon Masone4650582006-06-26 13:58:14 +0200539}
540
541static inline unsigned long split_queue_offset(unsigned char num)
542{
543 size_t idx = busno_to_phbid(num);
544
545 return split_queue_offsets[idx];
546}
547
548static inline unsigned long tar_offset(unsigned char num)
549{
550 size_t idx = busno_to_phbid(num);
551
552 return tar_offsets[idx];
553}
554
555static inline unsigned long phb_offset(unsigned char num)
556{
557 size_t idx = busno_to_phbid(num);
558
559 return phb_offsets[idx];
560}
561
562static inline void __iomem* calgary_reg(void __iomem *bar, unsigned long offset)
563{
564 unsigned long target = ((unsigned long)bar) | offset;
565 return (void __iomem*)target;
566}
567
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200568static inline int is_calioc2(unsigned short device)
569{
570 return (device == PCI_DEVICE_ID_IBM_CALIOC2);
571}
572
573static inline int is_calgary(unsigned short device)
574{
575 return (device == PCI_DEVICE_ID_IBM_CALGARY);
576}
577
578static inline int is_cal_pci_dev(unsigned short device)
579{
580 return (is_calgary(device) || is_calioc2(device));
581}
582
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200583static void calgary_tce_cache_blast(struct iommu_table *tbl)
Jon Masone4650582006-06-26 13:58:14 +0200584{
585 u64 val;
586 u32 aer;
587 int i = 0;
588 void __iomem *bbar = tbl->bbar;
589 void __iomem *target;
590
591 /* disable arbitration on the bus */
592 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
593 aer = readl(target);
594 writel(0, target);
595
596 /* read plssr to ensure it got there */
597 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
598 val = readl(target);
599
600 /* poll split queues until all DMA activity is done */
601 target = calgary_reg(bbar, split_queue_offset(tbl->it_busno));
602 do {
603 val = readq(target);
604 i++;
605 } while ((val & 0xff) != 0xff && i < 100);
606 if (i == 100)
607 printk(KERN_WARNING "Calgary: PCI bus not quiesced, "
608 "continuing anyway\n");
609
610 /* invalidate TCE cache */
611 target = calgary_reg(bbar, tar_offset(tbl->it_busno));
612 writeq(tbl->tar_val, target);
613
614 /* enable arbitration */
615 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_AER_OFFSET);
616 writel(aer, target);
617 (void)readl(target); /* flush */
618}
619
Muli Ben-Yehuda00be3fa2007-07-21 17:10:54 +0200620static void calioc2_tce_cache_blast(struct iommu_table *tbl)
621{
622 void __iomem *bbar = tbl->bbar;
623 void __iomem *target;
624 u64 val64;
625 u32 val;
626 int i = 0;
627 int count = 1;
628 unsigned char bus = tbl->it_busno;
629
630begin:
631 printk(KERN_DEBUG "Calgary: CalIOC2 bus 0x%x entering tce cache blast "
632 "sequence - count %d\n", bus, count);
633
634 /* 1. using the Page Migration Control reg set SoftStop */
635 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
636 val = be32_to_cpu(readl(target));
637 printk(KERN_DEBUG "1a. read 0x%x [LE] from %p\n", val, target);
638 val |= PMR_SOFTSTOP;
639 printk(KERN_DEBUG "1b. writing 0x%x [LE] to %p\n", val, target);
640 writel(cpu_to_be32(val), target);
641
642 /* 2. poll split queues until all DMA activity is done */
643 printk(KERN_DEBUG "2a. starting to poll split queues\n");
644 target = calgary_reg(bbar, split_queue_offset(bus));
645 do {
646 val64 = readq(target);
647 i++;
648 } while ((val64 & 0xff) != 0xff && i < 100);
649 if (i == 100)
650 printk(KERN_WARNING "CalIOC2: PCI bus not quiesced, "
651 "continuing anyway\n");
652
653 /* 3. poll Page Migration DEBUG for SoftStopFault */
654 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
655 val = be32_to_cpu(readl(target));
656 printk(KERN_DEBUG "3. read 0x%x [LE] from %p\n", val, target);
657
658 /* 4. if SoftStopFault - goto (1) */
659 if (val & PMR_SOFTSTOPFAULT) {
660 if (++count < 100)
661 goto begin;
662 else {
663 printk(KERN_WARNING "CalIOC2: too many SoftStopFaults, "
664 "aborting TCE cache flush sequence!\n");
665 return; /* pray for the best */
666 }
667 }
668
669 /* 5. Slam into HardStop by reading PHB_PAGE_MIG_CTRL */
670 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
671 printk(KERN_DEBUG "5a. slamming into HardStop by reading %p\n", target);
672 val = be32_to_cpu(readl(target));
673 printk(KERN_DEBUG "5b. read 0x%x [LE] from %p\n", val, target);
674 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_DEBUG);
675 val = be32_to_cpu(readl(target));
676 printk(KERN_DEBUG "5c. read 0x%x [LE] from %p (debug)\n", val, target);
677
678 /* 6. invalidate TCE cache */
679 printk(KERN_DEBUG "6. invalidating TCE cache\n");
680 target = calgary_reg(bbar, tar_offset(bus));
681 writeq(tbl->tar_val, target);
682
683 /* 7. Re-read PMCR */
684 printk(KERN_DEBUG "7a. Re-reading PMCR\n");
685 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
686 val = be32_to_cpu(readl(target));
687 printk(KERN_DEBUG "7b. read 0x%x [LE] from %p\n", val, target);
688
689 /* 8. Remove HardStop */
690 printk(KERN_DEBUG "8a. removing HardStop from PMCR\n");
691 target = calgary_reg(bbar, phb_offset(bus) | PHB_PAGE_MIG_CTRL);
692 val = 0;
693 printk(KERN_DEBUG "8b. writing 0x%x [LE] to %p\n", val, target);
694 writel(cpu_to_be32(val), target);
695 val = be32_to_cpu(readl(target));
696 printk(KERN_DEBUG "8c. read 0x%x [LE] from %p\n", val, target);
697}
698
Jon Masone4650582006-06-26 13:58:14 +0200699static void __init calgary_reserve_mem_region(struct pci_dev *dev, u64 start,
700 u64 limit)
701{
702 unsigned int numpages;
703
704 limit = limit | 0xfffff;
705 limit++;
706
707 numpages = ((limit - start) >> PAGE_SHIFT);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300708 iommu_range_reserve(pci_iommu(dev->bus), start, numpages);
Jon Masone4650582006-06-26 13:58:14 +0200709}
710
711static void __init calgary_reserve_peripheral_mem_1(struct pci_dev *dev)
712{
713 void __iomem *target;
714 u64 low, high, sizelow;
715 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300716 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200717 unsigned char busnum = dev->bus->number;
718 void __iomem *bbar = tbl->bbar;
719
720 /* peripheral MEM_1 region */
721 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_LOW);
722 low = be32_to_cpu(readl(target));
723 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_HIGH);
724 high = be32_to_cpu(readl(target));
725 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_1_SIZE);
726 sizelow = be32_to_cpu(readl(target));
727
728 start = (high << 32) | low;
729 limit = sizelow;
730
731 calgary_reserve_mem_region(dev, start, limit);
732}
733
734static void __init calgary_reserve_peripheral_mem_2(struct pci_dev *dev)
735{
736 void __iomem *target;
737 u32 val32;
738 u64 low, high, sizelow, sizehigh;
739 u64 start, limit;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300740 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200741 unsigned char busnum = dev->bus->number;
742 void __iomem *bbar = tbl->bbar;
743
744 /* is it enabled? */
745 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
746 val32 = be32_to_cpu(readl(target));
747 if (!(val32 & PHB_MEM2_ENABLE))
748 return;
749
750 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_LOW);
751 low = be32_to_cpu(readl(target));
752 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_HIGH);
753 high = be32_to_cpu(readl(target));
754 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_LOW);
755 sizelow = be32_to_cpu(readl(target));
756 target = calgary_reg(bbar, phb_offset(busnum) | PHB_MEM_2_SIZE_HIGH);
757 sizehigh = be32_to_cpu(readl(target));
758
759 start = (high << 32) | low;
760 limit = (sizehigh << 32) | sizelow;
761
762 calgary_reserve_mem_region(dev, start, limit);
763}
764
765/*
766 * some regions of the IO address space do not get translated, so we
767 * must not give devices IO addresses in those regions. The regions
768 * are the 640KB-1MB region and the two PCI peripheral memory holes.
769 * Reserve all of them in the IOMMU bitmap to avoid giving them out
770 * later.
771 */
772static void __init calgary_reserve_regions(struct pci_dev *dev)
773{
774 unsigned int npages;
Jon Masone4650582006-06-26 13:58:14 +0200775 u64 start;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300776 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200777
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +0100778 /* reserve EMERGENCY_PAGES from bad_dma_address and up */
779 iommu_range_reserve(tbl, bad_dma_address, EMERGENCY_PAGES);
Jon Masone4650582006-06-26 13:58:14 +0200780
781 /* avoid the BIOS/VGA first 640KB-1MB region */
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200782 /* for CalIOC2 - avoid the entire first MB */
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200783 if (is_calgary(dev->device)) {
784 start = (640 * 1024);
785 npages = ((1024 - 640) * 1024) >> PAGE_SHIFT;
786 } else { /* calioc2 */
787 start = 0;
Muli Ben-Yehudae8f20412007-07-21 17:11:01 +0200788 npages = (1 * 1024 * 1024) >> PAGE_SHIFT;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200789 }
Jon Masone4650582006-06-26 13:58:14 +0200790 iommu_range_reserve(tbl, start, npages);
791
792 /* reserve the two PCI peripheral memory regions in IO space */
793 calgary_reserve_peripheral_mem_1(dev);
794 calgary_reserve_peripheral_mem_2(dev);
795}
796
797static int __init calgary_setup_tar(struct pci_dev *dev, void __iomem *bbar)
798{
799 u64 val64;
800 u64 table_phys;
801 void __iomem *target;
802 int ret;
803 struct iommu_table *tbl;
804
805 /* build TCE tables for each PHB */
806 ret = build_tce_table(dev, bbar);
807 if (ret)
808 return ret;
809
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300810 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200811 tbl->it_base = (unsigned long)bus_info[dev->bus->number].tce_space;
Chandru95b68de2008-07-25 01:47:55 -0700812
813 if (is_kdump_kernel())
814 calgary_init_bitmap_from_tce_table(tbl);
815 else
816 tce_free(tbl, 0, tbl->it_size);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +0200817
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200818 if (is_calgary(dev->device))
819 tbl->chip_ops = &calgary_chip_ops;
Muli Ben-Yehudac3860102007-07-21 17:10:53 +0200820 else if (is_calioc2(dev->device))
821 tbl->chip_ops = &calioc2_chip_ops;
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +0200822 else
823 BUG();
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +0200824
Jon Masone4650582006-06-26 13:58:14 +0200825 calgary_reserve_regions(dev);
826
827 /* set TARs for each PHB */
828 target = calgary_reg(bbar, tar_offset(dev->bus->number));
829 val64 = be64_to_cpu(readq(target));
830
831 /* zero out all TAR bits under sw control */
832 val64 &= ~TAR_SW_BITS;
Jon Masone4650582006-06-26 13:58:14 +0200833 table_phys = (u64)__pa(tbl->it_base);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200834
Jon Masone4650582006-06-26 13:58:14 +0200835 val64 |= table_phys;
836
837 BUG_ON(specified_table_size > TCE_TABLE_SIZE_8M);
838 val64 |= (u64) specified_table_size;
839
840 tbl->tar_val = cpu_to_be64(val64);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200841
Jon Masone4650582006-06-26 13:58:14 +0200842 writeq(tbl->tar_val, target);
843 readq(target); /* flush */
844
845 return 0;
846}
847
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200848static void __init calgary_free_bus(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +0200849{
850 u64 val64;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300851 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200852 void __iomem *target;
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200853 unsigned int bitmapsz;
Jon Masone4650582006-06-26 13:58:14 +0200854
855 target = calgary_reg(tbl->bbar, tar_offset(dev->bus->number));
856 val64 = be64_to_cpu(readq(target));
857 val64 &= ~TAR_SW_BITS;
858 writeq(cpu_to_be64(val64), target);
859 readq(target); /* flush */
860
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200861 bitmapsz = tbl->it_size / BITS_PER_BYTE;
862 free_pages((unsigned long)tbl->it_map, get_order(bitmapsz));
863 tbl->it_map = NULL;
864
Jon Masone4650582006-06-26 13:58:14 +0200865 kfree(tbl);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300866
867 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +0200868
869 /* Can't free bootmem allocated memory after system is up :-( */
870 bus_info[dev->bus->number].tce_space = NULL;
Jon Masone4650582006-06-26 13:58:14 +0200871}
872
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200873static void calgary_dump_error_regs(struct iommu_table *tbl)
874{
875 void __iomem *bbar = tbl->bbar;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200876 void __iomem *target;
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200877 u32 csr, plssr;
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200878
879 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200880 csr = be32_to_cpu(readl(target));
881
882 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_PLSSR_OFFSET);
883 plssr = be32_to_cpu(readl(target));
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200884
885 /* If no error, the agent ID in the CSR is not valid */
886 printk(KERN_EMERG "Calgary: DMA error on Calgary PHB 0x%x, "
Muli Ben-Yehudaddbd41b2007-07-21 17:10:57 +0200887 "0x%08x@CSR 0x%08x@PLSSR\n", tbl->it_busno, csr, plssr);
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200888}
889
890static void calioc2_dump_error_regs(struct iommu_table *tbl)
891{
892 void __iomem *bbar = tbl->bbar;
893 u32 csr, csmr, plssr, mck, rcstat;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200894 void __iomem *target;
895 unsigned long phboff = phb_offset(tbl->it_busno);
896 unsigned long erroff;
897 u32 errregs[7];
898 int i;
899
900 /* dump CSR */
901 target = calgary_reg(bbar, phboff | PHB_CSR_OFFSET);
902 csr = be32_to_cpu(readl(target));
903 /* dump PLSSR */
904 target = calgary_reg(bbar, phboff | PHB_PLSSR_OFFSET);
905 plssr = be32_to_cpu(readl(target));
906 /* dump CSMR */
907 target = calgary_reg(bbar, phboff | 0x290);
908 csmr = be32_to_cpu(readl(target));
909 /* dump mck */
910 target = calgary_reg(bbar, phboff | 0x800);
911 mck = be32_to_cpu(readl(target));
912
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200913 printk(KERN_EMERG "Calgary: DMA error on CalIOC2 PHB 0x%x\n",
914 tbl->it_busno);
915
916 printk(KERN_EMERG "Calgary: 0x%08x@CSR 0x%08x@PLSSR 0x%08x@CSMR 0x%08x@MCK\n",
917 csr, plssr, csmr, mck);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200918
919 /* dump rest of error regs */
920 printk(KERN_EMERG "Calgary: ");
921 for (i = 0; i < ARRAY_SIZE(errregs); i++) {
Muli Ben-Yehuda7354b072007-07-21 17:11:03 +0200922 /* err regs are at 0x810 - 0x870 */
923 erroff = (0x810 + (i * 0x10));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200924 target = calgary_reg(bbar, phboff | erroff);
925 errregs[i] = be32_to_cpu(readl(target));
926 printk("0x%08x@0x%lx ", errregs[i], erroff);
927 }
928 printk("\n");
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200929
930 /* root complex status */
931 target = calgary_reg(bbar, phboff | PHB_ROOT_COMPLEX_STATUS);
932 rcstat = be32_to_cpu(readl(target));
933 printk(KERN_EMERG "Calgary: 0x%08x@0x%x\n", rcstat,
934 PHB_ROOT_COMPLEX_STATUS);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200935}
936
Jon Masone4650582006-06-26 13:58:14 +0200937static void calgary_watchdog(unsigned long data)
938{
939 struct pci_dev *dev = (struct pci_dev *)data;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +0300940 struct iommu_table *tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +0200941 void __iomem *bbar = tbl->bbar;
942 u32 val32;
943 void __iomem *target;
944
945 target = calgary_reg(bbar, phb_offset(tbl->it_busno) | PHB_CSR_OFFSET);
946 val32 = be32_to_cpu(readl(target));
947
948 /* If no error, the agent ID in the CSR is not valid */
949 if (val32 & CSR_AGENT_MASK) {
Muli Ben-Yehuda8cb32dc2007-07-21 17:10:55 +0200950 tbl->chip_ops->dump_error_regs(tbl);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200951
952 /* reset error */
Jon Masone4650582006-06-26 13:58:14 +0200953 writel(0, target);
954
955 /* Disable bus that caused the error */
956 target = calgary_reg(bbar, phb_offset(tbl->it_busno) |
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +0200957 PHB_CONFIG_RW_OFFSET);
Jon Masone4650582006-06-26 13:58:14 +0200958 val32 = be32_to_cpu(readl(target));
959 val32 |= PHB_SLOT_DISABLE;
960 writel(cpu_to_be32(val32), target);
961 readl(target); /* flush */
962 } else {
963 /* Reset the timer */
964 mod_timer(&tbl->watchdog_timer, jiffies + 2 * HZ);
965 }
966}
967
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +0200968static void __init calgary_set_split_completion_timeout(void __iomem *bbar,
969 unsigned char busnum, unsigned long timeout)
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200970{
971 u64 val64;
972 void __iomem *target;
Muli Ben-Yehuda58db8542006-12-07 02:14:06 +0100973 unsigned int phb_shift = ~0; /* silence gcc */
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200974 u64 mask;
975
976 switch (busno_to_phbid(busnum)) {
977 case 0: phb_shift = (63 - 19);
978 break;
979 case 1: phb_shift = (63 - 23);
980 break;
981 case 2: phb_shift = (63 - 27);
982 break;
983 case 3: phb_shift = (63 - 35);
984 break;
985 default:
986 BUG_ON(busno_to_phbid(busnum));
987 }
988
989 target = calgary_reg(bbar, CALGARY_CONFIG_REG);
990 val64 = be64_to_cpu(readq(target));
991
992 /* zero out this PHB's timer bits */
993 mask = ~(0xFUL << phb_shift);
994 val64 &= mask;
Muli Ben-Yehudaa2b663f2007-07-21 17:10:47 +0200995 val64 |= (timeout << phb_shift);
Muli Ben-Yehudacb01fc72006-10-22 00:41:15 +0200996 writeq(cpu_to_be64(val64), target);
997 readq(target); /* flush */
998}
999
Sam Ravnborg31f3dff2008-02-01 17:49:42 +01001000static void __init calioc2_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001001{
1002 unsigned char busnum = dev->bus->number;
1003 void __iomem *bbar = tbl->bbar;
1004 void __iomem *target;
1005 u32 val;
1006
Muli Ben-Yehuda8bcf7702007-07-21 17:11:00 +02001007 /*
1008 * CalIOC2 designers recommend setting bit 8 in 0xnDB0 to 1
1009 */
1010 target = calgary_reg(bbar, phb_offset(busnum) | PHB_SAVIOR_L2);
1011 val = cpu_to_be32(readl(target));
1012 val |= 0x00800000;
1013 writel(cpu_to_be32(val), target);
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001014}
1015
Sam Ravnborg31f3dff2008-02-01 17:49:42 +01001016static void __init calgary_handle_quirks(struct iommu_table *tbl, struct pci_dev *dev)
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001017{
1018 unsigned char busnum = dev->bus->number;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001019
1020 /*
1021 * Give split completion a longer timeout on bus 1 for aic94xx
1022 * http://bugzilla.kernel.org/show_bug.cgi?id=7180
1023 */
Muli Ben-Yehudac3860102007-07-21 17:10:53 +02001024 if (is_calgary(dev->device) && (busnum == 1))
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001025 calgary_set_split_completion_timeout(tbl->bbar, busnum,
1026 CCR_2SEC_TIMEOUT);
1027}
1028
Jon Masone4650582006-06-26 13:58:14 +02001029static void __init calgary_enable_translation(struct pci_dev *dev)
1030{
1031 u32 val32;
1032 unsigned char busnum;
1033 void __iomem *target;
1034 void __iomem *bbar;
1035 struct iommu_table *tbl;
1036
1037 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001038 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001039 bbar = tbl->bbar;
1040
1041 /* enable TCE in PHB Config Register */
1042 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1043 val32 = be32_to_cpu(readl(target));
1044 val32 |= PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE;
1045
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001046 printk(KERN_INFO "Calgary: enabling translation on %s PHB %#x\n",
1047 (dev->device == PCI_DEVICE_ID_IBM_CALGARY) ?
1048 "Calgary" : "CalIOC2", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001049 printk(KERN_INFO "Calgary: errant DMAs will now be prevented on this "
1050 "bus.\n");
1051
1052 writel(cpu_to_be32(val32), target);
1053 readl(target); /* flush */
1054
1055 init_timer(&tbl->watchdog_timer);
1056 tbl->watchdog_timer.function = &calgary_watchdog;
1057 tbl->watchdog_timer.data = (unsigned long)dev;
1058 mod_timer(&tbl->watchdog_timer, jiffies);
1059}
1060
1061static void __init calgary_disable_translation(struct pci_dev *dev)
1062{
1063 u32 val32;
1064 unsigned char busnum;
1065 void __iomem *target;
1066 void __iomem *bbar;
1067 struct iommu_table *tbl;
1068
1069 busnum = dev->bus->number;
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001070 tbl = pci_iommu(dev->bus);
Jon Masone4650582006-06-26 13:58:14 +02001071 bbar = tbl->bbar;
1072
1073 /* disable TCE in PHB Config Register */
1074 target = calgary_reg(bbar, phb_offset(busnum) | PHB_CONFIG_RW_OFFSET);
1075 val32 = be32_to_cpu(readl(target));
1076 val32 &= ~(PHB_TCE_ENABLE | PHB_DAC_DISABLE | PHB_MCSR_ENABLE);
1077
Jon Mason70d666d2006-10-05 18:47:21 +02001078 printk(KERN_INFO "Calgary: disabling translation on PHB %#x!\n", busnum);
Jon Masone4650582006-06-26 13:58:14 +02001079 writel(cpu_to_be32(val32), target);
1080 readl(target); /* flush */
1081
1082 del_timer_sync(&tbl->watchdog_timer);
1083}
1084
Muli Ben-Yehudaa4fc5202006-09-26 10:52:31 +02001085static void __init calgary_init_one_nontraslated(struct pci_dev *dev)
Jon Masone4650582006-06-26 13:58:14 +02001086{
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001087 pci_dev_get(dev);
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001088 set_pci_iommu(dev->bus, NULL);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001089
1090 /* is the device behind a bridge? */
1091 if (dev->bus->parent)
1092 dev->bus->parent->self = dev;
1093 else
1094 dev->bus->self = dev;
Jon Masone4650582006-06-26 13:58:14 +02001095}
1096
1097static int __init calgary_init_one(struct pci_dev *dev)
1098{
Jon Masone4650582006-06-26 13:58:14 +02001099 void __iomem *bbar;
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001100 struct iommu_table *tbl;
Jon Masone4650582006-06-26 13:58:14 +02001101 int ret;
1102
Jon Masondedc9932006-10-05 18:47:21 +02001103 BUG_ON(dev->bus->number >= MAX_PHB_BUS_NUM);
1104
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001105 bbar = busno_to_bbar(dev->bus->number);
Jon Masone4650582006-06-26 13:58:14 +02001106 ret = calgary_setup_tar(dev, bbar);
1107 if (ret)
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001108 goto done;
Jon Masone4650582006-06-26 13:58:14 +02001109
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001110 pci_dev_get(dev);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001111
1112 if (dev->bus->parent) {
1113 if (dev->bus->parent->self)
1114 printk(KERN_WARNING "Calgary: IEEEE, dev %p has "
1115 "bus->parent->self!\n", dev);
1116 dev->bus->parent->self = dev;
1117 } else
1118 dev->bus->self = dev;
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001119
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001120 tbl = pci_iommu(dev->bus);
Muli Ben-Yehudaff297b82007-07-21 17:10:50 +02001121 tbl->chip_ops->handle_quirks(tbl, dev);
Muli Ben-Yehudab8d2ea12007-07-21 17:10:49 +02001122
Jon Masone4650582006-06-26 13:58:14 +02001123 calgary_enable_translation(dev);
1124
1125 return 0;
1126
Jon Masone4650582006-06-26 13:58:14 +02001127done:
1128 return ret;
1129}
1130
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001131static int __init calgary_locate_bbars(void)
Jon Masone4650582006-06-26 13:58:14 +02001132{
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001133 int ret;
1134 int rioidx, phb, bus;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001135 void __iomem *bbar;
1136 void __iomem *target;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001137 unsigned long offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001138 u8 start_bus, end_bus;
1139 u32 val;
1140
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001141 ret = -ENODATA;
1142 for (rioidx = 0; rioidx < rio_table_hdr->num_rio_dev; rioidx++) {
1143 struct rio_detail *rio = rio_devs[rioidx];
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001144
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001145 if ((rio->type != COMPAT_CALGARY) && (rio->type != ALT_CALGARY))
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001146 continue;
1147
1148 /* map entire 1MB of Calgary config space */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001149 bbar = ioremap_nocache(rio->BBAR, 1024 * 1024);
1150 if (!bbar)
1151 goto error;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001152
1153 for (phb = 0; phb < PHBS_PER_CALGARY; phb++) {
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001154 offset = phb_debug_offsets[phb] | PHB_DEBUG_STUFF_OFFSET;
1155 target = calgary_reg(bbar, offset);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001156
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001157 val = be32_to_cpu(readl(target));
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001158
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001159 start_bus = (u8)((val & 0x00FF0000) >> 16);
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001160 end_bus = (u8)((val & 0x0000FF00) >> 8);
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001161
1162 if (end_bus) {
1163 for (bus = start_bus; bus <= end_bus; bus++) {
1164 bus_info[bus].bbar = bbar;
1165 bus_info[bus].phbid = phb;
1166 }
1167 } else {
1168 bus_info[start_bus].bbar = bbar;
1169 bus_info[start_bus].phbid = phb;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001170 }
1171 }
1172 }
1173
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001174 return 0;
1175
1176error:
1177 /* scan bus_info and iounmap any bbars we previously ioremap'd */
1178 for (bus = 0; bus < ARRAY_SIZE(bus_info); bus++)
1179 if (bus_info[bus].bbar)
1180 iounmap(bus_info[bus].bbar);
1181
1182 return ret;
1183}
1184
1185static int __init calgary_init(void)
1186{
1187 int ret;
1188 struct pci_dev *dev = NULL;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001189 struct calgary_bus_info *info;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001190
1191 ret = calgary_locate_bbars();
1192 if (ret)
1193 return ret;
Jon Masone4650582006-06-26 13:58:14 +02001194
Chandru95b68de2008-07-25 01:47:55 -07001195 /* Purely for kdump kernel case */
1196 if (is_kdump_kernel())
1197 get_tce_space_from_tar();
1198
Jon Masondedc9932006-10-05 18:47:21 +02001199 do {
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001200 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
Jon Masone4650582006-06-26 13:58:14 +02001201 if (!dev)
1202 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001203 if (!is_cal_pci_dev(dev->device))
1204 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001205
1206 info = &bus_info[dev->bus->number];
1207 if (info->translation_disabled) {
Jon Masone4650582006-06-26 13:58:14 +02001208 calgary_init_one_nontraslated(dev);
1209 continue;
1210 }
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001211
1212 if (!info->tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001213 continue;
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001214
Jon Masone4650582006-06-26 13:58:14 +02001215 ret = calgary_init_one(dev);
1216 if (ret)
1217 goto error;
Jon Masondedc9932006-10-05 18:47:21 +02001218 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001219
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001220 dev = NULL;
1221 for_each_pci_dev(dev) {
1222 struct iommu_table *tbl;
1223
1224 tbl = find_iommu_table(&dev->dev);
1225
1226 if (translation_enabled(tbl))
1227 dev->dev.archdata.dma_ops = &calgary_dma_ops;
1228 }
1229
Jon Masone4650582006-06-26 13:58:14 +02001230 return ret;
1231
1232error:
Jon Masondedc9932006-10-05 18:47:21 +02001233 do {
Greg Kroah-Hartmana2b5d872008-02-13 09:32:03 -08001234 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
Muli Ben-Yehuda9f2dc462006-09-26 10:52:31 +02001235 if (!dev)
1236 break;
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001237 if (!is_cal_pci_dev(dev->device))
1238 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001239
1240 info = &bus_info[dev->bus->number];
1241 if (info->translation_disabled) {
Jon Masone4650582006-06-26 13:58:14 +02001242 pci_dev_put(dev);
1243 continue;
1244 }
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001245 if (!info->tce_space && !translate_empty_slots)
Jon Masone4650582006-06-26 13:58:14 +02001246 continue;
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001247
Jon Masone4650582006-06-26 13:58:14 +02001248 calgary_disable_translation(dev);
Muli Ben-Yehudab8f4fe62006-09-26 10:52:31 +02001249 calgary_free_bus(dev);
Muli Ben-Yehuda871b1702006-09-26 10:52:31 +02001250 pci_dev_put(dev); /* Undo calgary_init_one()'s pci_dev_get() */
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001251 dev->dev.archdata.dma_ops = NULL;
Jon Masondedc9932006-10-05 18:47:21 +02001252 } while (1);
Jon Masone4650582006-06-26 13:58:14 +02001253
1254 return ret;
1255}
1256
1257static inline int __init determine_tce_table_size(u64 ram)
1258{
1259 int ret;
1260
1261 if (specified_table_size != TCE_TABLE_SIZE_UNSPECIFIED)
1262 return specified_table_size;
1263
1264 /*
1265 * Table sizes are from 0 to 7 (TCE_TABLE_SIZE_64K to
1266 * TCE_TABLE_SIZE_8M). Table size 0 has 8K entries and each
1267 * larger table size has twice as many entries, so shift the
1268 * max ram address by 13 to divide by 8K and then look at the
1269 * order of the result to choose between 0-7.
1270 */
1271 ret = get_order(ram >> 13);
1272 if (ret > TCE_TABLE_SIZE_8M)
1273 ret = TCE_TABLE_SIZE_8M;
1274
1275 return ret;
1276}
1277
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001278static int __init build_detail_arrays(void)
1279{
1280 unsigned long ptr;
David Howells85d57792008-08-18 11:58:17 +02001281 unsigned numnodes, i;
1282 int scal_detail_size, rio_detail_size;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001283
David Howells85d57792008-08-18 11:58:17 +02001284 numnodes = rio_table_hdr->num_scal_dev;
1285 if (numnodes > MAX_NUMNODES){
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001286 printk(KERN_WARNING
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001287 "Calgary: MAX_NUMNODES too low! Defined as %d, "
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001288 "but system has %d nodes.\n",
David Howells85d57792008-08-18 11:58:17 +02001289 MAX_NUMNODES, numnodes);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001290 return -ENODEV;
1291 }
1292
1293 switch (rio_table_hdr->version){
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001294 case 2:
1295 scal_detail_size = 11;
1296 rio_detail_size = 13;
1297 break;
1298 case 3:
1299 scal_detail_size = 12;
1300 rio_detail_size = 15;
1301 break;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001302 default:
1303 printk(KERN_WARNING
1304 "Calgary: Invalid Rio Grande Table Version: %d\n",
1305 rio_table_hdr->version);
1306 return -EPROTO;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001307 }
1308
1309 ptr = ((unsigned long)rio_table_hdr) + 3;
David Howells85d57792008-08-18 11:58:17 +02001310 for (i = 0; i < numnodes; i++, ptr += scal_detail_size)
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001311 scal_devs[i] = (struct scal_detail *)ptr;
1312
1313 for (i = 0; i < rio_table_hdr->num_rio_dev;
1314 i++, ptr += rio_detail_size)
1315 rio_devs[i] = (struct rio_detail *)ptr;
1316
1317 return 0;
1318}
1319
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001320static int __init calgary_bus_has_devices(int bus, unsigned short pci_dev)
1321{
1322 int dev;
1323 u32 val;
1324
1325 if (pci_dev == PCI_DEVICE_ID_IBM_CALIOC2) {
1326 /*
1327 * FIXME: properly scan for devices accross the
1328 * PCI-to-PCI bridge on every CalIOC2 port.
1329 */
1330 return 1;
1331 }
1332
1333 for (dev = 1; dev < 8; dev++) {
1334 val = read_pci_config(bus, dev, 0, 0);
1335 if (val != 0xffffffff)
1336 break;
1337 }
1338 return (val != 0xffffffff);
1339}
1340
Chandru95b68de2008-07-25 01:47:55 -07001341/*
1342 * calgary_init_bitmap_from_tce_table():
1343 * Funtion for kdump case. In the second/kdump kernel initialize
1344 * the bitmap based on the tce table entries obtained from first kernel
1345 */
1346static void calgary_init_bitmap_from_tce_table(struct iommu_table *tbl)
1347{
1348 u64 *tp;
1349 unsigned int index;
1350 tp = ((u64 *)tbl->it_base);
1351 for (index = 0 ; index < tbl->it_size; index++) {
1352 if (*tp != 0x0)
1353 set_bit(index, tbl->it_map);
1354 tp++;
1355 }
1356}
1357
1358/*
1359 * get_tce_space_from_tar():
1360 * Function for kdump case. Get the tce tables from first kernel
1361 * by reading the contents of the base adress register of calgary iommu
1362 */
Marcin Slusarzf7106662008-08-17 17:50:52 +02001363static void __init get_tce_space_from_tar(void)
Chandru95b68de2008-07-25 01:47:55 -07001364{
1365 int bus;
1366 void __iomem *target;
1367 unsigned long tce_space;
1368
1369 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
1370 struct calgary_bus_info *info = &bus_info[bus];
1371 unsigned short pci_device;
1372 u32 val;
1373
1374 val = read_pci_config(bus, 0, 0, 0);
1375 pci_device = (val & 0xFFFF0000) >> 16;
1376
1377 if (!is_cal_pci_dev(pci_device))
1378 continue;
1379 if (info->translation_disabled)
1380 continue;
1381
1382 if (calgary_bus_has_devices(bus, pci_device) ||
1383 translate_empty_slots) {
1384 target = calgary_reg(bus_info[bus].bbar,
1385 tar_offset(bus));
1386 tce_space = be64_to_cpu(readq(target));
1387 tce_space = tce_space & TAR_SW_BITS;
1388
1389 tce_space = tce_space & (~specified_table_size);
1390 info->tce_space = (u64 *)__va(tce_space);
1391 }
1392 }
1393 return;
1394}
1395
Jon Masone4650582006-06-26 13:58:14 +02001396void __init detect_calgary(void)
1397{
Jon Masond2105b12006-07-29 21:42:43 +02001398 int bus;
Jon Masone4650582006-06-26 13:58:14 +02001399 void *tbl;
Jon Masond2105b12006-07-29 21:42:43 +02001400 int calgary_found = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001401 unsigned long ptr;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001402 unsigned int offset, prev_offset;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001403 int ret;
Jon Masone4650582006-06-26 13:58:14 +02001404
1405 /*
1406 * if the user specified iommu=off or iommu=soft or we found
1407 * another HW IOMMU already, bail out.
1408 */
1409 if (swiotlb || no_iommu || iommu_detected)
1410 return;
1411
Muli Ben-Yehudabff65472006-12-07 02:14:07 +01001412 if (!use_calgary)
1413 return;
1414
Andi Kleen0637a702006-09-26 10:52:41 +02001415 if (!early_pci_allowed())
1416 return;
1417
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001418 printk(KERN_DEBUG "Calgary: detecting Calgary via BIOS EBDA area\n");
1419
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001420 ptr = (unsigned long)phys_to_virt(get_bios_ebda());
1421
1422 rio_table_hdr = NULL;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001423 prev_offset = 0;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001424 offset = 0x180;
Ingo Molnar136f1e72006-12-20 11:53:32 +01001425 /*
1426 * The next offset is stored in the 1st word.
1427 * Only parse up until the offset increases:
1428 */
1429 while (offset > prev_offset) {
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001430 /* The block id is stored in the 2nd word */
1431 if (*((unsigned short *)(ptr + offset + 2)) == 0x4752){
1432 /* set the pointer past the offset & block id */
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001433 rio_table_hdr = (struct rio_table_hdr *)(ptr + offset + 4);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001434 break;
1435 }
Ingo Molnar136f1e72006-12-20 11:53:32 +01001436 prev_offset = offset;
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001437 offset = *((unsigned short *)(ptr + offset));
1438 }
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001439 if (!rio_table_hdr) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001440 printk(KERN_DEBUG "Calgary: Unable to locate Rio Grande table "
1441 "in EBDA - bailing!\n");
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001442 return;
1443 }
1444
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001445 ret = build_detail_arrays();
1446 if (ret) {
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001447 printk(KERN_DEBUG "Calgary: build_detail_arrays ret %d\n", ret);
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001448 return;
Muli Ben-Yehudaeae93752006-12-07 02:14:06 +01001449 }
Laurent Vivierb34e90b2006-12-07 02:14:06 +01001450
Chandru95b68de2008-07-25 01:47:55 -07001451 specified_table_size = determine_tce_table_size((is_kdump_kernel() ?
1452 saved_max_pfn : max_pfn) * PAGE_SIZE);
Jon Masone4650582006-06-26 13:58:14 +02001453
Jon Masond2105b12006-07-29 21:42:43 +02001454 for (bus = 0; bus < MAX_PHB_BUS_NUM; bus++) {
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001455 struct calgary_bus_info *info = &bus_info[bus];
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001456 unsigned short pci_device;
1457 u32 val;
Jon Masond2105b12006-07-29 21:42:43 +02001458
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001459 val = read_pci_config(bus, 0, 0, 0);
1460 pci_device = (val & 0xFFFF0000) >> 16;
1461
1462 if (!is_cal_pci_dev(pci_device))
Jon Masone4650582006-06-26 13:58:14 +02001463 continue;
Jon Masond2105b12006-07-29 21:42:43 +02001464
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001465 if (info->translation_disabled)
Jon Masone4650582006-06-26 13:58:14 +02001466 continue;
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001467
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001468 if (calgary_bus_has_devices(bus, pci_device) ||
1469 translate_empty_slots) {
Chandru95b68de2008-07-25 01:47:55 -07001470 /*
1471 * If it is kdump kernel, find and use tce tables
1472 * from first kernel, else allocate tce tables here
1473 */
1474 if (!is_kdump_kernel()) {
1475 tbl = alloc_tce_table();
1476 if (!tbl)
1477 goto cleanup;
1478 info->tce_space = tbl;
1479 }
Muli Ben-Yehuda8a244592007-07-21 17:10:52 +02001480 calgary_found = 1;
Jon Masond2105b12006-07-29 21:42:43 +02001481 }
Jon Masone4650582006-06-26 13:58:14 +02001482 }
1483
Muli Ben-Yehudab92cc552007-01-11 01:52:44 +01001484 printk(KERN_DEBUG "Calgary: finished detection, Calgary %s\n",
1485 calgary_found ? "found" : "not found");
1486
Jon Masond2105b12006-07-29 21:42:43 +02001487 if (calgary_found) {
Jon Masone4650582006-06-26 13:58:14 +02001488 iommu_detected = 1;
1489 calgary_detected = 1;
Muli Ben-Yehudade684652006-09-26 10:52:33 +02001490 printk(KERN_INFO "PCI-DMA: Calgary IOMMU detected.\n");
1491 printk(KERN_INFO "PCI-DMA: Calgary TCE table spec is %d, "
1492 "CONFIG_IOMMU_DEBUG is %s.\n", specified_table_size,
1493 debugging ? "enabled" : "disabled");
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001494
1495 /* swiotlb for devices that aren't behind the Calgary. */
1496 if (max_pfn > MAX_DMA32_PFN)
1497 swiotlb = 1;
Jon Masone4650582006-06-26 13:58:14 +02001498 }
1499 return;
1500
1501cleanup:
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001502 for (--bus; bus >= 0; --bus) {
1503 struct calgary_bus_info *info = &bus_info[bus];
1504
1505 if (info->tce_space)
1506 free_tce_table(info->tce_space);
1507 }
Jon Masone4650582006-06-26 13:58:14 +02001508}
1509
1510int __init calgary_iommu_init(void)
1511{
1512 int ret;
1513
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001514 if (no_iommu || (swiotlb && !calgary_detected))
Jon Masone4650582006-06-26 13:58:14 +02001515 return -ENODEV;
1516
1517 if (!calgary_detected)
1518 return -ENODEV;
1519
1520 /* ok, we're trying to use Calgary - let's roll */
1521 printk(KERN_INFO "PCI-DMA: Using Calgary IOMMU\n");
1522
1523 ret = calgary_init();
1524 if (ret) {
1525 printk(KERN_ERR "PCI-DMA: Calgary init failed %d, "
1526 "falling back to no_iommu\n", ret);
Jon Masone4650582006-06-26 13:58:14 +02001527 return ret;
1528 }
1529
1530 force_iommu = 1;
Muli Ben-Yehuda310adfd2007-02-13 13:26:24 +01001531 bad_dma_address = 0x0;
Alexis Bruemmer1956a962008-07-25 19:44:51 -07001532 /* dma_ops is set to swiotlb or nommu */
1533 if (!dma_ops)
1534 dma_ops = &nommu_dma_ops;
Jon Masone4650582006-06-26 13:58:14 +02001535
1536 return 0;
1537}
1538
1539static int __init calgary_parse_options(char *p)
1540{
1541 unsigned int bridge;
1542 size_t len;
1543 char* endp;
1544
1545 while (*p) {
1546 if (!strncmp(p, "64k", 3))
1547 specified_table_size = TCE_TABLE_SIZE_64K;
1548 else if (!strncmp(p, "128k", 4))
1549 specified_table_size = TCE_TABLE_SIZE_128K;
1550 else if (!strncmp(p, "256k", 4))
1551 specified_table_size = TCE_TABLE_SIZE_256K;
1552 else if (!strncmp(p, "512k", 4))
1553 specified_table_size = TCE_TABLE_SIZE_512K;
1554 else if (!strncmp(p, "1M", 2))
1555 specified_table_size = TCE_TABLE_SIZE_1M;
1556 else if (!strncmp(p, "2M", 2))
1557 specified_table_size = TCE_TABLE_SIZE_2M;
1558 else if (!strncmp(p, "4M", 2))
1559 specified_table_size = TCE_TABLE_SIZE_4M;
1560 else if (!strncmp(p, "8M", 2))
1561 specified_table_size = TCE_TABLE_SIZE_8M;
1562
1563 len = strlen("translate_empty_slots");
1564 if (!strncmp(p, "translate_empty_slots", len))
1565 translate_empty_slots = 1;
1566
1567 len = strlen("disable");
1568 if (!strncmp(p, "disable", len)) {
1569 p += len;
1570 if (*p == '=')
1571 ++p;
1572 if (*p == '\0')
1573 break;
Julia Lawalleff79ae2008-11-25 14:13:03 +01001574 bridge = simple_strtoul(p, &endp, 0);
Jon Masone4650582006-06-26 13:58:14 +02001575 if (p == endp)
1576 break;
1577
Jon Masond2105b12006-07-29 21:42:43 +02001578 if (bridge < MAX_PHB_BUS_NUM) {
Jon Masone4650582006-06-26 13:58:14 +02001579 printk(KERN_INFO "Calgary: disabling "
Jon Mason70d666d2006-10-05 18:47:21 +02001580 "translation for PHB %#x\n", bridge);
Muli Ben-Yehudaf38db652006-09-26 10:52:31 +02001581 bus_info[bridge].translation_disabled = 1;
Jon Masone4650582006-06-26 13:58:14 +02001582 }
1583 }
1584
1585 p = strpbrk(p, ",");
1586 if (!p)
1587 break;
1588
1589 p++; /* skip ',' */
1590 }
1591 return 1;
1592}
1593__setup("calgary=", calgary_parse_options);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001594
1595static void __init calgary_fixup_one_tce_space(struct pci_dev *dev)
1596{
1597 struct iommu_table *tbl;
1598 unsigned int npages;
1599 int i;
1600
Muli Ben-Yehuda08f1c192007-07-22 00:23:39 +03001601 tbl = pci_iommu(dev->bus);
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001602
1603 for (i = 0; i < 4; i++) {
1604 struct resource *r = &dev->resource[PCI_BRIDGE_RESOURCES + i];
1605
1606 /* Don't give out TCEs that map MEM resources */
1607 if (!(r->flags & IORESOURCE_MEM))
1608 continue;
1609
1610 /* 0-based? we reserve the whole 1st MB anyway */
1611 if (!r->start)
1612 continue;
1613
1614 /* cover the whole region */
1615 npages = (r->end - r->start) >> PAGE_SHIFT;
1616 npages++;
1617
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001618 iommu_range_reserve(tbl, r->start, npages);
1619 }
1620}
1621
1622static int __init calgary_fixup_tce_spaces(void)
1623{
1624 struct pci_dev *dev = NULL;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001625 struct calgary_bus_info *info;
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001626
1627 if (no_iommu || swiotlb || !calgary_detected)
1628 return -ENODEV;
1629
Muli Ben-Yehuda12de2572007-07-21 17:11:02 +02001630 printk(KERN_DEBUG "Calgary: fixing up tce spaces\n");
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001631
1632 do {
1633 dev = pci_get_device(PCI_VENDOR_ID_IBM, PCI_ANY_ID, dev);
1634 if (!dev)
1635 break;
1636 if (!is_cal_pci_dev(dev->device))
1637 continue;
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001638
1639 info = &bus_info[dev->bus->number];
1640 if (info->translation_disabled)
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001641 continue;
1642
Muli Ben-Yehudabc3c6052007-10-17 18:04:39 +02001643 if (!info->tce_space)
Muli Ben-Yehuda07877cf2007-07-21 17:10:58 +02001644 continue;
1645
1646 calgary_fixup_one_tce_space(dev);
1647
1648 } while (1);
1649
1650 return 0;
1651}
1652
1653/*
1654 * We need to be call after pcibios_assign_resources (fs_initcall level)
1655 * and before device_initcall.
1656 */
1657rootfs_initcall(calgary_fixup_tce_spaces);