blob: 33d38f8305eeba43d362e8cf916f956e7fa96d5d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001#include <linux/init.h>
2#include <linux/bitops.h>
3#include <linux/mm.h>
4#include <asm/io.h>
5#include <asm/processor.h>
Andi Kleend3f7eae2007-08-10 22:31:07 +02006#include <asm/apic.h>
Thomas Gleixnerc1e36192007-10-17 18:04:40 +02007#include <asm/mach_apic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008
9#include "cpu.h"
10
11/*
12 * B step AMD K6 before B 9730xxxx have hardware bugs that can cause
13 * misexecution of code under Linux. Owners of such processors should
14 * contact AMD for precise details and a CPU swap.
15 *
16 * See http://www.multimania.com/poulot/k6bug.html
17 * http://www.amd.com/K6/k6docs/revgd.html
18 *
19 * The following test is erm.. interesting. AMD neglected to up
20 * the chip setting when fixing the bug but they also tweaked some
21 * performance at the same time..
22 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010023
Linus Torvalds1da177e2005-04-16 15:20:36 -070024extern void vide(void);
25__asm__(".align 4\nvide: ret");
26
Andi Kleend3f7eae2007-08-10 22:31:07 +020027#ifdef CONFIG_X86_LOCAL_APIC
Andi Kleen3556ddf2007-04-02 12:14:12 +020028#define ENABLE_C1E_MASK 0x18000000
29#define CPUID_PROCESSOR_SIGNATURE 1
30#define CPUID_XFAM 0x0ff00000
31#define CPUID_XFAM_K8 0x00000000
32#define CPUID_XFAM_10H 0x00100000
33#define CPUID_XFAM_11H 0x00200000
34#define CPUID_XMOD 0x000f0000
35#define CPUID_XMOD_REV_F 0x00040000
36
37/* AMD systems with C1E don't have a working lAPIC timer. Check for that. */
38static __cpuinit int amd_apic_timer_broken(void)
39{
40 u32 lo, hi;
41 u32 eax = cpuid_eax(CPUID_PROCESSOR_SIGNATURE);
42 switch (eax & CPUID_XFAM) {
43 case CPUID_XFAM_K8:
44 if ((eax & CPUID_XMOD) < CPUID_XMOD_REV_F)
45 break;
46 case CPUID_XFAM_10H:
47 case CPUID_XFAM_11H:
48 rdmsr(MSR_K8_ENABLE_C1E, lo, hi);
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020049 if (lo & ENABLE_C1E_MASK) {
50 if (smp_processor_id() != boot_cpu_physical_apicid)
51 printk(KERN_INFO "AMD C1E detected late. "
52 " Force timer broadcast.\n");
Andi Kleen3556ddf2007-04-02 12:14:12 +020053 return 1;
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020054 }
55 break;
56 default:
57 /* err on the side of caution */
Andi Kleen3556ddf2007-04-02 12:14:12 +020058 return 1;
Thomas Gleixnerc1e36192007-10-17 18:04:40 +020059 }
Andi Kleen3556ddf2007-04-02 12:14:12 +020060 return 0;
61}
Andi Kleend3f7eae2007-08-10 22:31:07 +020062#endif
Andi Kleen3556ddf2007-04-02 12:14:12 +020063
Andi Kleenf039b752007-05-02 19:27:12 +020064int force_mwait __cpuinitdata;
65
Thomas Petazzoni03ae5762008-02-15 12:00:23 +010066static void __cpuinit early_init_amd(struct cpuinfo_x86 *c)
Andi Kleen2b16a232008-01-30 13:32:40 +010067{
68 if (cpuid_eax(0x80000000) >= 0x80000007) {
69 c->x86_power = cpuid_edx(0x80000007);
70 if (c->x86_power & (1<<8))
Ingo Molnar16282a82008-02-26 08:49:57 +010071 set_cpu_cap(c, X86_FEATURE_CONSTANT_TSC);
Andi Kleen2b16a232008-01-30 13:32:40 +010072 }
73}
74
Magnus Dammb4af3f72006-09-26 10:52:36 +020075static void __cpuinit init_amd(struct cpuinfo_x86 *c)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076{
77 u32 l, h;
78 int mbytes = num_physpages >> (20-PAGE_SHIFT);
79 int r;
80
Andi Kleen7d318d72005-09-29 22:05:55 +020081#ifdef CONFIG_SMP
Andi Kleen3c92c2b2005-10-11 01:28:33 +020082 unsigned long long value;
Andi Kleen7d318d72005-09-29 22:05:55 +020083
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +010084 /*
85 * Disable TLB flush filter by setting HWCR.FFDIS on K8
Andi Kleen7d318d72005-09-29 22:05:55 +020086 * bit 6 of msr C001_0015
87 *
88 * Errata 63 for SH-B3 steppings
89 * Errata 122 for all steppings (F+ have it disabled by default)
90 */
91 if (c->x86 == 15) {
92 rdmsrl(MSR_K7_HWCR, value);
93 value |= 1 << 6;
94 wrmsrl(MSR_K7_HWCR, value);
95 }
96#endif
97
Andi Kleen2b16a232008-01-30 13:32:40 +010098 early_init_amd(c);
99
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 /*
101 * FIXME: We should handle the K5 here. Set up the write
102 * range and also turn on MSR 83 bits 4 and 31 (write alloc,
103 * no bus pipeline)
104 */
105
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100106 /*
107 * Bit 31 in normal CPUID used for nonstandard 3DNow ID;
Ingo Molnar16282a82008-02-26 08:49:57 +0100108 * 3DNow is IDd by bit 31 in extended CPUID (1*32+31) anyway
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100109 */
Ingo Molnar16282a82008-02-26 08:49:57 +0100110 clear_cpu_cap(c, 0*32+31);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100111
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 r = get_model_name(c);
113
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100114 switch (c->x86) {
115 case 4:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 /*
117 * General Systems BIOSen alias the cpu frequency registers
118 * of the Elan at 0x000df000. Unfortuantly, one of the Linux
119 * drivers subsequently pokes it, and changes the CPU speed.
120 * Workaround : Remove the unneeded alias.
121 */
122#define CBAR (0xfffc) /* Configuration Base Address (32-bit) */
123#define CBAR_ENB (0x80000000)
124#define CBAR_KEY (0X000000CB)
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100125 if (c->x86_model == 9 || c->x86_model == 10) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700126 if (inl (CBAR) & CBAR_ENB)
127 outl (0 | CBAR_KEY, CBAR);
128 }
129 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100130 case 5:
131 if (c->x86_model < 6) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700132 /* Based on AMD doc 20734R - June 2000 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100133 if (c->x86_model == 0) {
Ingo Molnar16282a82008-02-26 08:49:57 +0100134 clear_cpu_cap(c, X86_FEATURE_APIC);
135 set_cpu_cap(c, X86_FEATURE_PGE);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136 }
137 break;
138 }
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100139
140 if (c->x86_model == 6 && c->x86_mask == 1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141 const int K6_BUG_LOOP = 1000000;
142 int n;
143 void (*f_vide)(void);
144 unsigned long d, d2;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100145
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 printk(KERN_INFO "AMD K6 stepping B detected - ");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 /*
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100149 * It looks like AMD fixed the 2.6.2 bug and improved indirect
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 * calls at the same time.
151 */
152
153 n = K6_BUG_LOOP;
154 f_vide = vide;
155 rdtscl(d);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100156 while (n--)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700157 f_vide();
158 rdtscl(d2);
159 d = d2-d;
Dave Jones6df05322006-12-07 02:14:11 +0100160
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100161 if (d > 20*K6_BUG_LOOP)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162 printk("system stability may be impaired when more than 32 MB are used.\n");
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100163 else
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 printk("probably OK (after B9730xxxx).\n");
165 printk(KERN_INFO "Please see http://membres.lycos.fr/poulot/k6bug.html\n");
166 }
167
168 /* K6 with old style WHCR */
169 if (c->x86_model < 8 ||
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100170 (c->x86_model == 8 && c->x86_mask < 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 /* We can only write allocate on the low 508Mb */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100172 if (mbytes > 508)
173 mbytes = 508;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100176 if ((l&0x0000FFFF) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100178 l = (1<<0)|((mbytes/4)<<1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 local_irq_save(flags);
180 wbinvd();
181 wrmsr(MSR_K6_WHCR, l, h);
182 local_irq_restore(flags);
183 printk(KERN_INFO "Enabling old style K6 write allocation for %d Mb\n",
184 mbytes);
185 }
186 break;
187 }
188
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100189 if ((c->x86_model == 8 && c->x86_mask > 7) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 c->x86_model == 9 || c->x86_model == 13) {
191 /* The more serious chips .. */
192
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100193 if (mbytes > 4092)
194 mbytes = 4092;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195
196 rdmsr(MSR_K6_WHCR, l, h);
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100197 if ((l&0xFFFF0000) == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198 unsigned long flags;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100199 l = ((mbytes>>2)<<22)|(1<<16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200 local_irq_save(flags);
201 wbinvd();
202 wrmsr(MSR_K6_WHCR, l, h);
203 local_irq_restore(flags);
204 printk(KERN_INFO "Enabling new style K6 write allocation for %d Mb\n",
205 mbytes);
206 }
207
208 /* Set MTRR capability flag if appropriate */
209 if (c->x86_model == 13 || c->x86_model == 9 ||
210 (c->x86_model == 8 && c->x86_mask >= 8))
Ingo Molnar16282a82008-02-26 08:49:57 +0100211 set_cpu_cap(c, X86_FEATURE_K6_MTRR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212 break;
213 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214
Jordan Crousef90b8112006-01-06 00:12:14 -0800215 if (c->x86_model == 10) {
216 /* AMD Geode LX is model 10 */
217 /* placeholder for any needed mods */
218 break;
219 }
220 break;
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100221 case 6: /* An Athlon/Duron */
222
223 /*
224 * Bit 15 of Athlon specific MSR 15, needs to be 0
225 * to enable SSE on Palomino/Morgan/Barton CPU's.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 * If the BIOS didn't enable it already, enable it here.
227 */
228 if (c->x86_model >= 6 && c->x86_model <= 10) {
229 if (!cpu_has(c, X86_FEATURE_XMM)) {
230 printk(KERN_INFO "Enabling disabled K7/SSE Support.\n");
231 rdmsr(MSR_K7_HWCR, l, h);
232 l &= ~0x00008000;
233 wrmsr(MSR_K7_HWCR, l, h);
Ingo Molnar16282a82008-02-26 08:49:57 +0100234 set_cpu_cap(c, X86_FEATURE_XMM);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235 }
236 }
237
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100238 /*
239 * It's been determined by AMD that Athlons since model 8 stepping 1
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240 * are more robust with CLK_CTL set to 200xxxxx instead of 600xxxxx
241 * As per AMD technical note 27212 0.2
242 */
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100243 if ((c->x86_model == 8 && c->x86_mask >= 1) || (c->x86_model > 8)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244 rdmsr(MSR_K7_CLK_CTL, l, h);
245 if ((l & 0xfff00000) != 0x20000000) {
246 printk ("CPU: CLK_CTL MSR was %x. Reprogramming to %x\n", l,
247 ((l & 0x000fffff)|0x20000000));
248 wrmsr(MSR_K7_CLK_CTL, (l & 0x000fffff)|0x20000000, h);
249 }
250 }
251 break;
252 }
253
254 switch (c->x86) {
255 case 15:
Andi Kleen398cf2a2007-07-22 11:12:35 +0200256 /* Use K8 tuning for Fam10h and Fam11h */
257 case 0x10:
258 case 0x11:
Ingo Molnar16282a82008-02-26 08:49:57 +0100259 set_cpu_cap(c, X86_FEATURE_K8);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260 break;
261 case 6:
Ingo Molnar16282a82008-02-26 08:49:57 +0100262 set_cpu_cap(c, X86_FEATURE_K7);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263 break;
264 }
Andi Kleen18bd0572006-04-20 02:36:45 +0200265 if (c->x86 >= 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100266 set_cpu_cap(c, X86_FEATURE_FXSAVE_LEAK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267
268 display_cacheinfo(c);
Andi Kleen3dd9d512005-04-16 15:25:15 -0700269
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100270 if (cpuid_eax(0x80000000) >= 0x80000008)
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100271 c->x86_max_cores = (cpuid_ecx(0x80000008) & 0xff) + 1;
Andi Kleen3dd9d512005-04-16 15:25:15 -0700272
Andi Kleenb41e2932005-05-20 14:27:55 -0700273#ifdef CONFIG_X86_HT
Andi Kleen63518642005-04-16 15:25:16 -0700274 /*
Andi Kleenfaee9a52006-06-26 13:56:10 +0200275 * On a AMD multi core setup the lower bits of the APIC id
Simon Arlott27b46d72007-10-20 01:13:56 +0200276 * distinguish the cores.
Andi Kleen63518642005-04-16 15:25:16 -0700277 */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100278 if (c->x86_max_cores > 1) {
Andi Kleena1586082005-05-16 21:53:21 -0700279 int cpu = smp_processor_id();
Andi Kleenfaee9a52006-06-26 13:56:10 +0200280 unsigned bits = (cpuid_ecx(0x80000008) >> 12) & 0xf;
281
282 if (bits == 0) {
283 while ((1 << bits) < c->x86_max_cores)
284 bits++;
285 }
Rohit Seth4b89aff2006-06-27 02:53:46 -0700286 c->cpu_core_id = c->phys_proc_id & ((1<<bits)-1);
287 c->phys_proc_id >>= bits;
Andi Kleen63518642005-04-16 15:25:16 -0700288 printk(KERN_INFO "CPU %d(%d) -> Core %d\n",
Rohit Seth4b89aff2006-06-27 02:53:46 -0700289 cpu, c->x86_max_cores, c->cpu_core_id);
Andi Kleen63518642005-04-16 15:25:16 -0700290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291#endif
Andi Kleen39b3a792006-01-11 22:42:45 +0100292
Andi Kleen67cddd92007-07-21 17:10:03 +0200293 if (cpuid_eax(0x80000000) >= 0x80000006) {
294 if ((c->x86 == 0x10) && (cpuid_edx(0x80000006) & 0xf000))
295 num_cache_leaves = 4;
296 else
297 num_cache_leaves = 3;
298 }
Andi Kleen3556ddf2007-04-02 12:14:12 +0200299
Andi Kleend3f7eae2007-08-10 22:31:07 +0200300#ifdef CONFIG_X86_LOCAL_APIC
Andi Kleen3556ddf2007-04-02 12:14:12 +0200301 if (amd_apic_timer_broken())
Andi Kleend3f7eae2007-08-10 22:31:07 +0200302 local_apic_timer_disabled = 1;
303#endif
Andi Kleenf039b752007-05-02 19:27:12 +0200304
Andi Kleenc12ceb72007-05-21 14:31:47 +0200305 /* K6s reports MCEs but don't actually have all the MSRs */
306 if (c->x86 < 6)
Ingo Molnar16282a82008-02-26 08:49:57 +0100307 clear_cpu_cap(c, X86_FEATURE_MCE);
Andi Kleende421862008-01-30 13:32:37 +0100308
Ingo Molnaraa629992008-02-01 23:45:18 +0100309 if (cpu_has_xmm2)
Ingo Molnar16282a82008-02-26 08:49:57 +0100310 set_cpu_cap(c, X86_FEATURE_MFENCE_RDTSC);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311}
312
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100313static unsigned int __cpuinit amd_size_cache(struct cpuinfo_x86 *c, unsigned int size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314{
315 /* AMD errata T13 (order #21922) */
316 if ((c->x86 == 6)) {
317 if (c->x86_model == 3 && c->x86_mask == 0) /* Duron Rev A0 */
318 size = 64;
319 if (c->x86_model == 4 &&
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100320 (c->x86_mask == 0 || c->x86_mask == 1)) /* Tbird rev A1/A2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 size = 256;
322 }
323 return size;
324}
325
Magnus Damm95414932006-09-26 10:52:36 +0200326static struct cpu_dev amd_cpu_dev __cpuinitdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 .c_vendor = "AMD",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100328 .c_ident = { "AuthenticAMD" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 .c_models = {
330 { .vendor = X86_VENDOR_AMD, .family = 4, .model_names =
331 {
332 [3] = "486 DX/2",
333 [7] = "486 DX/2-WB",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100334 [8] = "486 DX/4",
335 [9] = "486 DX/4-WB",
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 [14] = "Am5x86-WT",
Paolo Ciarrocchifb87a292008-02-22 23:10:33 +0100337 [15] = "Am5x86-WB"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338 }
339 },
340 },
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100341 .c_early_init = early_init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700342 .c_init = init_amd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700343 .c_size_cache = amd_size_cache,
344};
345
346int __init amd_init_cpu(void)
347{
348 cpu_devs[X86_VENDOR_AMD] = &amd_cpu_dev;
349 return 0;
350}
Thomas Petazzoni03ae5762008-02-15 12:00:23 +0100351
352cpu_vendor_dev_register(X86_VENDOR_AMD, &amd_cpu_dev);