blob: 8ea11b472b91a0950826c9f81aabb1404c232130 [file] [log] [blame]
Dinh Nguyen66314222012-07-18 16:07:18 -06001/*
2 * Copyright (C) 2012 Altera Corporation
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program. If not, see <http://www.gnu.org/licenses/>.
16 */
Dinh Nguyen56c5c132013-04-11 10:55:26 -050017#include <linux/clk-provider.h>
Rob Herring0529e3152012-11-05 16:18:28 -060018#include <linux/irqchip.h>
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060019#include <linux/of_address.h>
Dinh Nguyen66314222012-07-18 16:07:18 -060020#include <linux/of_irq.h>
21#include <linux/of_platform.h>
22
23#include <asm/hardware/cache-l2x0.h>
Dinh Nguyen66314222012-07-18 16:07:18 -060024#include <asm/mach/arch.h>
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060025#include <asm/mach/map.h>
Dinh Nguyen66314222012-07-18 16:07:18 -060026
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060027#include "core.h"
28
29void __iomem *socfpga_scu_base_addr = ((void __iomem *)(SOCFPGA_SCU_VIRT_BASE));
30void __iomem *sys_manager_base_addr;
31void __iomem *rst_manager_base_addr;
Dinh Nguyen56c5c132013-04-11 10:55:26 -050032void __iomem *clk_mgr_base_addr;
Dinh Nguyend6dd7352013-02-11 17:30:33 -060033unsigned long cpu1start_addr;
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060034
35static struct map_desc scu_io_desc __initdata = {
36 .virtual = SOCFPGA_SCU_VIRT_BASE,
37 .pfn = 0, /* run-time */
38 .length = SZ_8K,
39 .type = MT_DEVICE,
40};
41
Pavel Machekef21b492012-10-29 01:27:24 +010042static struct map_desc uart_io_desc __initdata = {
43 .virtual = 0xfec02000,
44 .pfn = __phys_to_pfn(0xffc02000),
45 .length = SZ_8K,
46 .type = MT_DEVICE,
47};
48
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060049static void __init socfpga_scu_map_io(void)
50{
51 unsigned long base;
52
53 /* Get SCU base */
54 asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
55
56 scu_io_desc.pfn = __phys_to_pfn(base);
57 iotable_init(&scu_io_desc, 1);
58}
59
60static void __init socfpga_map_io(void)
61{
62 socfpga_scu_map_io();
Pavel Machekef21b492012-10-29 01:27:24 +010063 iotable_init(&uart_io_desc, 1);
64 early_printk("Early printk initialized\n");
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060065}
Dinh Nguyen66314222012-07-18 16:07:18 -060066
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060067void __init socfpga_sysmgr_init(void)
68{
69 struct device_node *np;
70
71 np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
Dinh Nguyend6dd7352013-02-11 17:30:33 -060072
73 if (of_property_read_u32(np, "cpu1-start-addr",
74 (u32 *) &cpu1start_addr))
75 pr_err("SMP: Need cpu1-start-addr in device tree.\n");
76
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060077 sys_manager_base_addr = of_iomap(np, 0);
78
79 np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
80 rst_manager_base_addr = of_iomap(np, 0);
Dinh Nguyen56c5c132013-04-11 10:55:26 -050081
82 np = of_find_compatible_node(NULL, NULL, "altr,clk-mgr");
83 clk_mgr_base_addr = of_iomap(np, 0);
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060084}
85
Rob Herring0529e3152012-11-05 16:18:28 -060086static void __init socfpga_init_irq(void)
Dinh Nguyen66314222012-07-18 16:07:18 -060087{
Rob Herring0529e3152012-11-05 16:18:28 -060088 irqchip_init();
Dinh Nguyen9c4566a2012-10-25 10:41:39 -060089 socfpga_sysmgr_init();
Dinh Nguyen66314222012-07-18 16:07:18 -060090}
91
92static void socfpga_cyclone5_restart(char mode, const char *cmd)
93{
Dinh Nguyen5c04b572013-04-11 10:55:24 -050094 u32 temp;
95
96 temp = readl(rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
97
98 if (mode == 'h')
99 temp |= RSTMGR_CTRL_SWCOLDRSTREQ;
100 else
101 temp |= RSTMGR_CTRL_SWWARMRSTREQ;
102 writel(temp, rst_manager_base_addr + SOCFPGA_RSTMGR_CTRL);
Dinh Nguyen66314222012-07-18 16:07:18 -0600103}
104
105static void __init socfpga_cyclone5_init(void)
106{
107 l2x0_of_init(0, ~0UL);
108 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
Dinh Nguyen56c5c132013-04-11 10:55:26 -0500109 of_clk_init(NULL);
Dinh Nguyen66314222012-07-18 16:07:18 -0600110 socfpga_init_clocks();
111}
112
113static const char *altera_dt_match[] = {
114 "altr,socfpga",
Dinh Nguyen66314222012-07-18 16:07:18 -0600115 NULL
116};
117
118DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
Dinh Nguyen9c4566a2012-10-25 10:41:39 -0600119 .smp = smp_ops(socfpga_smp_ops),
120 .map_io = socfpga_map_io,
Rob Herring0529e3152012-11-05 16:18:28 -0600121 .init_irq = socfpga_init_irq,
Dinh Nguyen66314222012-07-18 16:07:18 -0600122 .init_machine = socfpga_cyclone5_init,
123 .restart = socfpga_cyclone5_restart,
124 .dt_compat = altera_dt_match,
125MACHINE_END