blob: 0f4b0651cd3fd641ff6ecf0419a0d1f84f3c4482 [file] [log] [blame]
john stultz5d0cf412006-06-26 00:25:12 -07001#include <linux/clocksource.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08002#include <linux/clockchips.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +02003#include <linux/interrupt.h>
4#include <linux/sysdev.h>
Thomas Gleixner28769142007-10-12 23:04:06 +02005#include <linux/delay.h>
john stultz5d0cf412006-06-26 00:25:12 -07006#include <linux/errno.h>
Ralf Baechle334955e2011-06-01 19:04:57 +01007#include <linux/i8253.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +09008#include <linux/slab.h>
john stultz5d0cf412006-06-26 00:25:12 -07009#include <linux/hpet.h>
10#include <linux/init.h>
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070011#include <linux/cpu.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +020012#include <linux/pm.h>
13#include <linux/io.h>
john stultz5d0cf412006-06-26 00:25:12 -070014
Thomas Gleixner28769142007-10-12 23:04:06 +020015#include <asm/fixmap.h>
Ingo Molnar4588c1f2008-09-06 14:19:17 +020016#include <asm/hpet.h>
Ralf Baechle16f871b2011-06-01 19:05:06 +010017#include <asm/time.h>
john stultz5d0cf412006-06-26 00:25:12 -070018
Ingo Molnar4588c1f2008-09-06 14:19:17 +020019#define HPET_MASK CLOCKSOURCE_MASK(32)
john stultz5d0cf412006-06-26 00:25:12 -070020
Pavel Machekb10db7f2008-01-30 13:30:00 +010021/* FSEC = 10^-15
22 NSEC = 10^-9 */
Ingo Molnar4588c1f2008-09-06 14:19:17 +020023#define FSEC_PER_NSEC 1000000L
john stultz5d0cf412006-06-26 00:25:12 -070024
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -070025#define HPET_DEV_USED_BIT 2
26#define HPET_DEV_USED (1 << HPET_DEV_USED_BIT)
27#define HPET_DEV_VALID 0x8
28#define HPET_DEV_FSB_CAP 0x1000
29#define HPET_DEV_PERI_CAP 0x2000
30
Thomas Gleixnerf1c18072010-12-13 12:43:23 +010031#define HPET_MIN_CYCLES 128
32#define HPET_MIN_PROG_DELTA (HPET_MIN_CYCLES + (HPET_MIN_CYCLES >> 1))
33
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -070034#define EVT_TO_HPET_DEV(evt) container_of(evt, struct hpet_dev, evt)
35
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080036/*
37 * HPET address is set in acpi/boot.c, when an ACPI entry exists
38 */
Ingo Molnar4588c1f2008-09-06 14:19:17 +020039unsigned long hpet_address;
Suresh Siddhac8bc6f32009-08-04 12:07:09 -070040u8 hpet_blockid; /* OS timer block num */
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -080041u8 hpet_msi_disable;
42
Ingo Molnare951e4a2008-11-25 08:42:01 +010043#ifdef CONFIG_PCI_MSI
Hannes Eder3b71e9e2008-11-23 20:19:33 +010044static unsigned long hpet_num_timers;
Ingo Molnare951e4a2008-11-25 08:42:01 +010045#endif
Ingo Molnar4588c1f2008-09-06 14:19:17 +020046static void __iomem *hpet_virt_address;
john stultz5d0cf412006-06-26 00:25:12 -070047
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070048struct hpet_dev {
Ingo Molnar4588c1f2008-09-06 14:19:17 +020049 struct clock_event_device evt;
50 unsigned int num;
51 int cpu;
52 unsigned int irq;
53 unsigned int flags;
54 char name[10];
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -070055};
56
Jan Beulich5946fa32009-08-19 08:44:24 +010057inline unsigned int hpet_readl(unsigned int a)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080058{
59 return readl(hpet_virt_address + a);
60}
61
Jan Beulich5946fa32009-08-19 08:44:24 +010062static inline void hpet_writel(unsigned int d, unsigned int a)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080063{
64 writel(d, hpet_virt_address + a);
65}
66
Thomas Gleixner28769142007-10-12 23:04:06 +020067#ifdef CONFIG_X86_64
Thomas Gleixner28769142007-10-12 23:04:06 +020068#include <asm/pgtable.h>
Yinghai Lu2387ce52008-07-13 14:50:56 -070069#endif
Thomas Gleixner28769142007-10-12 23:04:06 +020070
Thomas Gleixner06a24de2007-10-12 23:04:06 +020071static inline void hpet_set_mapping(void)
72{
73 hpet_virt_address = ioremap_nocache(hpet_address, HPET_MMAP_SIZE);
Yinghai Lu2387ce52008-07-13 14:50:56 -070074#ifdef CONFIG_X86_64
75 __set_fixmap(VSYSCALL_HPET, hpet_address, PAGE_KERNEL_VSYSCALL_NOCACHE);
76#endif
Thomas Gleixner06a24de2007-10-12 23:04:06 +020077}
78
79static inline void hpet_clear_mapping(void)
80{
81 iounmap(hpet_virt_address);
82 hpet_virt_address = NULL;
83}
84
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080085/*
86 * HPET command line enable / disable
87 */
88static int boot_hpet_disable;
Thomas Gleixnerb17530b2007-10-19 20:35:02 +020089int hpet_force_user;
Andreas Herrmannb98103a2009-02-21 00:09:47 +010090static int hpet_verbose;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080091
Ingo Molnar4588c1f2008-09-06 14:19:17 +020092static int __init hpet_setup(char *str)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -080093{
94 if (str) {
95 if (!strncmp("disable", str, 7))
96 boot_hpet_disable = 1;
Thomas Gleixnerb17530b2007-10-19 20:35:02 +020097 if (!strncmp("force", str, 5))
98 hpet_force_user = 1;
Andreas Herrmannb98103a2009-02-21 00:09:47 +010099 if (!strncmp("verbose", str, 7))
100 hpet_verbose = 1;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800101 }
102 return 1;
103}
104__setup("hpet=", hpet_setup);
105
Thomas Gleixner28769142007-10-12 23:04:06 +0200106static int __init disable_hpet(char *str)
107{
108 boot_hpet_disable = 1;
109 return 1;
110}
111__setup("nohpet", disable_hpet);
112
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800113static inline int is_hpet_capable(void)
114{
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200115 return !boot_hpet_disable && hpet_address;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800116}
117
118/*
119 * HPET timer interrupt enable / disable
120 */
121static int hpet_legacy_int_enabled;
122
123/**
124 * is_hpet_enabled - check whether the hpet timer interrupt is enabled
125 */
126int is_hpet_enabled(void)
127{
128 return is_hpet_capable() && hpet_legacy_int_enabled;
129}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +0100130EXPORT_SYMBOL_GPL(is_hpet_enabled);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800131
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100132static void _hpet_print_config(const char *function, int line)
133{
134 u32 i, timers, l, h;
135 printk(KERN_INFO "hpet: %s(%d):\n", function, line);
136 l = hpet_readl(HPET_ID);
137 h = hpet_readl(HPET_PERIOD);
138 timers = ((l & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;
139 printk(KERN_INFO "hpet: ID: 0x%x, PERIOD: 0x%x\n", l, h);
140 l = hpet_readl(HPET_CFG);
141 h = hpet_readl(HPET_STATUS);
142 printk(KERN_INFO "hpet: CFG: 0x%x, STATUS: 0x%x\n", l, h);
143 l = hpet_readl(HPET_COUNTER);
144 h = hpet_readl(HPET_COUNTER+4);
145 printk(KERN_INFO "hpet: COUNTER_l: 0x%x, COUNTER_h: 0x%x\n", l, h);
146
147 for (i = 0; i < timers; i++) {
148 l = hpet_readl(HPET_Tn_CFG(i));
149 h = hpet_readl(HPET_Tn_CFG(i)+4);
150 printk(KERN_INFO "hpet: T%d: CFG_l: 0x%x, CFG_h: 0x%x\n",
151 i, l, h);
152 l = hpet_readl(HPET_Tn_CMP(i));
153 h = hpet_readl(HPET_Tn_CMP(i)+4);
154 printk(KERN_INFO "hpet: T%d: CMP_l: 0x%x, CMP_h: 0x%x\n",
155 i, l, h);
156 l = hpet_readl(HPET_Tn_ROUTE(i));
157 h = hpet_readl(HPET_Tn_ROUTE(i)+4);
158 printk(KERN_INFO "hpet: T%d ROUTE_l: 0x%x, ROUTE_h: 0x%x\n",
159 i, l, h);
160 }
161}
162
163#define hpet_print_config() \
164do { \
165 if (hpet_verbose) \
166 _hpet_print_config(__FUNCTION__, __LINE__); \
167} while (0)
168
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800169/*
170 * When the hpet driver (/dev/hpet) is enabled, we need to reserve
171 * timer 0 and timer 1 in case of RTC emulation.
172 */
173#ifdef CONFIG_HPET
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700174
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700175static void hpet_reserve_msi_timers(struct hpet_data *hd);
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700176
Jan Beulich5946fa32009-08-19 08:44:24 +0100177static void hpet_reserve_platform_timers(unsigned int id)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800178{
179 struct hpet __iomem *hpet = hpet_virt_address;
Balaji Rao37a47db82008-01-30 13:30:03 +0100180 struct hpet_timer __iomem *timer = &hpet->hpet_timers[2];
181 unsigned int nrtimers, i;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800182 struct hpet_data hd;
183
184 nrtimers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT) + 1;
185
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200186 memset(&hd, 0, sizeof(hd));
187 hd.hd_phys_address = hpet_address;
188 hd.hd_address = hpet;
189 hd.hd_nirqs = nrtimers;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800190 hpet_reserve_timer(&hd, 0);
191
192#ifdef CONFIG_HPET_EMULATE_RTC
193 hpet_reserve_timer(&hd, 1);
194#endif
Thomas Gleixner5761d642008-04-04 16:26:10 +0200195
David Brownell64a76f62008-07-29 12:47:38 -0700196 /*
197 * NOTE that hd_irq[] reflects IOAPIC input pins (LEGACY_8254
198 * is wrong for i8259!) not the output IRQ. Many BIOS writers
199 * don't bother configuring *any* comparator interrupts.
200 */
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800201 hd.hd_irq[0] = HPET_LEGACY_8254;
202 hd.hd_irq[1] = HPET_LEGACY_RTC;
203
Ingo Molnarfc3fbc42008-04-27 14:04:14 +0200204 for (i = 2; i < nrtimers; timer++, i++) {
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200205 hd.hd_irq[i] = (readl(&timer->hpet_config) &
206 Tn_INT_ROUTE_CNF_MASK) >> Tn_INT_ROUTE_CNF_SHIFT;
Ingo Molnarfc3fbc42008-04-27 14:04:14 +0200207 }
Thomas Gleixner5761d642008-04-04 16:26:10 +0200208
Venki Pallipadif0ed4e62008-09-08 10:18:40 -0700209 hpet_reserve_msi_timers(&hd);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700210
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800211 hpet_alloc(&hd);
Thomas Gleixner5761d642008-04-04 16:26:10 +0200212
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800213}
214#else
Jan Beulich5946fa32009-08-19 08:44:24 +0100215static void hpet_reserve_platform_timers(unsigned int id) { }
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800216#endif
217
218/*
219 * Common hpet info
220 */
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000221static unsigned long hpet_freq;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800222
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200223static void hpet_legacy_set_mode(enum clock_event_mode mode,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800224 struct clock_event_device *evt);
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200225static int hpet_legacy_next_event(unsigned long delta,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800226 struct clock_event_device *evt);
227
228/*
229 * The hpet clock event device
230 */
231static struct clock_event_device hpet_clockevent = {
232 .name = "hpet",
233 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200234 .set_mode = hpet_legacy_set_mode,
235 .set_next_event = hpet_legacy_next_event,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800236 .irq = 0,
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200237 .rating = 50,
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800238};
239
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100240static void hpet_stop_counter(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800241{
242 unsigned long cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800243 cfg &= ~HPET_CFG_ENABLE;
244 hpet_writel(cfg, HPET_CFG);
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200245}
246
247static void hpet_reset_counter(void)
248{
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800249 hpet_writel(0, HPET_COUNTER);
250 hpet_writel(0, HPET_COUNTER + 4);
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100251}
252
253static void hpet_start_counter(void)
254{
Jan Beulich5946fa32009-08-19 08:44:24 +0100255 unsigned int cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800256 cfg |= HPET_CFG_ENABLE;
257 hpet_writel(cfg, HPET_CFG);
258}
259
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100260static void hpet_restart_counter(void)
261{
262 hpet_stop_counter();
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200263 hpet_reset_counter();
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100264 hpet_start_counter();
265}
266
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200267static void hpet_resume_device(void)
268{
Venki Pallipadibfe0c1c2007-10-12 23:04:24 +0200269 force_hpet_resume();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200270}
271
Magnus Damm17622332010-02-02 14:41:39 -0800272static void hpet_resume_counter(struct clocksource *cs)
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200273{
274 hpet_resume_device();
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100275 hpet_restart_counter();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200276}
277
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200278static void hpet_enable_legacy_int(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800279{
Jan Beulich5946fa32009-08-19 08:44:24 +0100280 unsigned int cfg = hpet_readl(HPET_CFG);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800281
282 cfg |= HPET_CFG_LEGACY;
283 hpet_writel(cfg, HPET_CFG);
284 hpet_legacy_int_enabled = 1;
285}
286
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200287static void hpet_legacy_clockevent_register(void)
288{
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200289 /* Start HPET legacy interrupts */
290 hpet_enable_legacy_int();
291
292 /*
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200293 * Start hpet with the boot cpu mask and make it
294 * global after the IO_APIC has been initialized.
295 */
Rusty Russell320ab2b2008-12-13 21:20:26 +1030296 hpet_clockevent.cpumask = cpumask_of(smp_processor_id());
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000297 clockevents_config_and_register(&hpet_clockevent, hpet_freq,
298 HPET_MIN_PROG_DELTA, 0x7FFFFFFF);
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200299 global_clock_event = &hpet_clockevent;
300 printk(KERN_DEBUG "hpet clockevent registered\n");
301}
302
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700303static int hpet_setup_msi_irq(unsigned int irq);
304
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700305static void hpet_set_mode(enum clock_event_mode mode,
306 struct clock_event_device *evt, int timer)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800307{
Jan Beulich5946fa32009-08-19 08:44:24 +0100308 unsigned int cfg, cmp, now;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800309 uint64_t delta;
310
Ingo Molnar4588c1f2008-09-06 14:19:17 +0200311 switch (mode) {
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800312 case CLOCK_EVT_MODE_PERIODIC:
Andreas Herrmannc23e2532009-02-21 00:16:35 +0100313 hpet_stop_counter();
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700314 delta = ((uint64_t)(NSEC_PER_SEC/HZ)) * evt->mult;
315 delta >>= evt->shift;
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200316 now = hpet_readl(HPET_COUNTER);
Jan Beulich5946fa32009-08-19 08:44:24 +0100317 cmp = now + (unsigned int) delta;
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700318 cfg = hpet_readl(HPET_Tn_CFG(timer));
john stultzb13e2462009-02-12 18:48:53 -0800319 /* Make sure we use edge triggered interrupts */
320 cfg &= ~HPET_TN_LEVEL;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800321 cfg |= HPET_TN_ENABLE | HPET_TN_PERIODIC |
322 HPET_TN_SETVAL | HPET_TN_32BIT;
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700323 hpet_writel(cfg, HPET_Tn_CFG(timer));
Andreas Herrmann7a6f9cb2009-04-21 20:00:37 +0200324 hpet_writel(cmp, HPET_Tn_CMP(timer));
325 udelay(1);
326 /*
327 * HPET on AMD 81xx needs a second write (with HPET_TN_SETVAL
328 * cleared) to T0_CMP to set the period. The HPET_TN_SETVAL
329 * bit is automatically cleared after the first write.
330 * (See AMD-8111 HyperTransport I/O Hub Data Sheet,
331 * Publication # 24674)
332 */
Jan Beulich5946fa32009-08-19 08:44:24 +0100333 hpet_writel((unsigned int) delta, HPET_Tn_CMP(timer));
Andreas Herrmannc23e2532009-02-21 00:16:35 +0100334 hpet_start_counter();
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100335 hpet_print_config();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800336 break;
337
338 case CLOCK_EVT_MODE_ONESHOT:
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700339 cfg = hpet_readl(HPET_Tn_CFG(timer));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800340 cfg &= ~HPET_TN_PERIODIC;
341 cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700342 hpet_writel(cfg, HPET_Tn_CFG(timer));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800343 break;
344
345 case CLOCK_EVT_MODE_UNUSED:
346 case CLOCK_EVT_MODE_SHUTDOWN:
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700347 cfg = hpet_readl(HPET_Tn_CFG(timer));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800348 cfg &= ~HPET_TN_ENABLE;
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700349 hpet_writel(cfg, HPET_Tn_CFG(timer));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800350 break;
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700351
352 case CLOCK_EVT_MODE_RESUME:
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700353 if (timer == 0) {
354 hpet_enable_legacy_int();
355 } else {
356 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
357 hpet_setup_msi_irq(hdev->irq);
358 disable_irq(hdev->irq);
Rusty Russell0de26522008-12-13 21:20:26 +1030359 irq_set_affinity(hdev->irq, cpumask_of(hdev->cpu));
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700360 enable_irq(hdev->irq);
361 }
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100362 hpet_print_config();
Thomas Gleixner18de5bc2007-07-21 04:37:34 -0700363 break;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800364 }
365}
366
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700367static int hpet_next_event(unsigned long delta,
368 struct clock_event_device *evt, int timer)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800369{
Thomas Gleixnerf7676252008-09-06 03:03:32 +0200370 u32 cnt;
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200371 s32 res;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800372
373 cnt = hpet_readl(HPET_COUNTER);
Thomas Gleixnerf7676252008-09-06 03:03:32 +0200374 cnt += (u32) delta;
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700375 hpet_writel(cnt, HPET_Tn_CMP(timer));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800376
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200377 /*
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200378 * HPETs are a complete disaster. The compare register is
379 * based on a equal comparison and neither provides a less
380 * than or equal functionality (which would require to take
381 * the wraparound into account) nor a simple count down event
382 * mode. Further the write to the comparator register is
383 * delayed internally up to two HPET clock cycles in certain
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100384 * chipsets (ATI, ICH9,10). Some newer AMD chipsets have even
385 * longer delays. We worked around that by reading back the
386 * compare register, but that required another workaround for
387 * ICH9,10 chips where the first readout after write can
388 * return the old stale value. We already had a minimum
389 * programming delta of 5us enforced, but a NMI or SMI hitting
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200390 * between the counter readout and the comparator write can
391 * move us behind that point easily. Now instead of reading
392 * the compare register back several times, we make the ETIME
393 * decision based on the following: Return ETIME if the
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100394 * counter value after the write is less than HPET_MIN_CYCLES
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200395 * away from the event or if the counter is already ahead of
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100396 * the event. The minimum programming delta for the generic
397 * clockevents code is set to 1.5 * HPET_MIN_CYCLES.
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200398 */
Thomas Gleixner995bd3b2010-09-15 15:11:57 +0200399 res = (s32)(cnt - hpet_readl(HPET_COUNTER));
Thomas Gleixner72d43d92008-09-06 03:06:08 +0200400
Thomas Gleixnerf1c18072010-12-13 12:43:23 +0100401 return res < HPET_MIN_CYCLES ? -ETIME : 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800402}
403
venkatesh.pallipadi@intel.comb40d5752008-09-05 18:02:16 -0700404static void hpet_legacy_set_mode(enum clock_event_mode mode,
405 struct clock_event_device *evt)
406{
407 hpet_set_mode(mode, evt, 0);
408}
409
410static int hpet_legacy_next_event(unsigned long delta,
411 struct clock_event_device *evt)
412{
413 return hpet_next_event(delta, evt, 0);
414}
415
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800416/*
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700417 * HPET MSI Support
418 */
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700419#ifdef CONFIG_PCI_MSI
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700420
421static DEFINE_PER_CPU(struct hpet_dev *, cpu_hpet_dev);
422static struct hpet_dev *hpet_devs;
423
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200424void hpet_msi_unmask(struct irq_data *data)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700425{
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200426 struct hpet_dev *hdev = data->handler_data;
Jan Beulich5946fa32009-08-19 08:44:24 +0100427 unsigned int cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700428
429 /* unmask it */
430 cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
431 cfg |= HPET_TN_FSB;
432 hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
433}
434
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200435void hpet_msi_mask(struct irq_data *data)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700436{
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200437 struct hpet_dev *hdev = data->handler_data;
Jan Beulich5946fa32009-08-19 08:44:24 +0100438 unsigned int cfg;
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700439
440 /* mask it */
441 cfg = hpet_readl(HPET_Tn_CFG(hdev->num));
442 cfg &= ~HPET_TN_FSB;
443 hpet_writel(cfg, HPET_Tn_CFG(hdev->num));
444}
445
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200446void hpet_msi_write(struct hpet_dev *hdev, struct msi_msg *msg)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700447{
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700448 hpet_writel(msg->data, HPET_Tn_ROUTE(hdev->num));
449 hpet_writel(msg->address_lo, HPET_Tn_ROUTE(hdev->num) + 4);
450}
451
Thomas Gleixnerd0fbca82010-09-28 16:18:39 +0200452void hpet_msi_read(struct hpet_dev *hdev, struct msi_msg *msg)
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700453{
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700454 msg->data = hpet_readl(HPET_Tn_ROUTE(hdev->num));
455 msg->address_lo = hpet_readl(HPET_Tn_ROUTE(hdev->num) + 4);
456 msg->address_hi = 0;
457}
458
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700459static void hpet_msi_set_mode(enum clock_event_mode mode,
460 struct clock_event_device *evt)
461{
462 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
463 hpet_set_mode(mode, evt, hdev->num);
464}
465
466static int hpet_msi_next_event(unsigned long delta,
467 struct clock_event_device *evt)
468{
469 struct hpet_dev *hdev = EVT_TO_HPET_DEV(evt);
470 return hpet_next_event(delta, evt, hdev->num);
471}
472
473static int hpet_setup_msi_irq(unsigned int irq)
474{
Suresh Siddhac8bc6f32009-08-04 12:07:09 -0700475 if (arch_setup_hpet_msi(irq, hpet_blockid)) {
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700476 destroy_irq(irq);
477 return -EINVAL;
478 }
479 return 0;
480}
481
482static int hpet_assign_irq(struct hpet_dev *dev)
483{
484 unsigned int irq;
485
Thomas Gleixner02198962010-09-28 23:20:23 +0200486 irq = create_irq_nr(0, -1);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700487 if (!irq)
488 return -EINVAL;
489
Thomas Gleixner2c778652011-03-12 12:20:43 +0100490 irq_set_handler_data(irq, dev);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700491
492 if (hpet_setup_msi_irq(irq))
493 return -EINVAL;
494
495 dev->irq = irq;
496 return 0;
497}
498
499static irqreturn_t hpet_interrupt_handler(int irq, void *data)
500{
501 struct hpet_dev *dev = (struct hpet_dev *)data;
502 struct clock_event_device *hevt = &dev->evt;
503
504 if (!hevt->event_handler) {
505 printk(KERN_INFO "Spurious HPET timer interrupt on HPET timer %d\n",
506 dev->num);
507 return IRQ_HANDLED;
508 }
509
510 hevt->event_handler(hevt);
511 return IRQ_HANDLED;
512}
513
514static int hpet_setup_irq(struct hpet_dev *dev)
515{
516
517 if (request_irq(dev->irq, hpet_interrupt_handler,
Thomas Gleixner507fa3a2009-06-14 17:46:01 +0200518 IRQF_TIMER | IRQF_DISABLED | IRQF_NOBALANCING,
519 dev->name, dev))
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700520 return -1;
521
522 disable_irq(dev->irq);
Rusty Russell0de26522008-12-13 21:20:26 +1030523 irq_set_affinity(dev->irq, cpumask_of(dev->cpu));
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700524 enable_irq(dev->irq);
525
Yinghai Luc81bba42008-09-25 11:53:11 -0700526 printk(KERN_DEBUG "hpet: %s irq %d for MSI\n",
527 dev->name, dev->irq);
528
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700529 return 0;
530}
531
532/* This should be called in specific @cpu */
533static void init_one_hpet_msi_clockevent(struct hpet_dev *hdev, int cpu)
534{
535 struct clock_event_device *evt = &hdev->evt;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700536
537 WARN_ON(cpu != smp_processor_id());
538 if (!(hdev->flags & HPET_DEV_VALID))
539 return;
540
541 if (hpet_setup_msi_irq(hdev->irq))
542 return;
543
544 hdev->cpu = cpu;
545 per_cpu(cpu_hpet_dev, cpu) = hdev;
546 evt->name = hdev->name;
547 hpet_setup_irq(hdev);
548 evt->irq = hdev->irq;
549
550 evt->rating = 110;
551 evt->features = CLOCK_EVT_FEAT_ONESHOT;
552 if (hdev->flags & HPET_DEV_PERI_CAP)
553 evt->features |= CLOCK_EVT_FEAT_PERIODIC;
554
555 evt->set_mode = hpet_msi_set_mode;
556 evt->set_next_event = hpet_msi_next_event;
Rusty Russell320ab2b2008-12-13 21:20:26 +1030557 evt->cpumask = cpumask_of(hdev->cpu);
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000558
559 clockevents_config_and_register(evt, hpet_freq, HPET_MIN_PROG_DELTA,
560 0x7FFFFFFF);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700561}
562
563#ifdef CONFIG_HPET
564/* Reserve at least one timer for userspace (/dev/hpet) */
565#define RESERVE_TIMERS 1
566#else
567#define RESERVE_TIMERS 0
568#endif
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700569
570static void hpet_msi_capability_lookup(unsigned int start_timer)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700571{
572 unsigned int id;
573 unsigned int num_timers;
574 unsigned int num_timers_used = 0;
575 int i;
576
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -0800577 if (hpet_msi_disable)
578 return;
579
Shaohua Li39fe05e2009-08-12 11:16:12 +0800580 if (boot_cpu_has(X86_FEATURE_ARAT))
581 return;
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700582 id = hpet_readl(HPET_ID);
583
584 num_timers = ((id & HPET_ID_NUMBER) >> HPET_ID_NUMBER_SHIFT);
585 num_timers++; /* Value read out starts from 0 */
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100586 hpet_print_config();
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700587
588 hpet_devs = kzalloc(sizeof(struct hpet_dev) * num_timers, GFP_KERNEL);
589 if (!hpet_devs)
590 return;
591
592 hpet_num_timers = num_timers;
593
594 for (i = start_timer; i < num_timers - RESERVE_TIMERS; i++) {
595 struct hpet_dev *hdev = &hpet_devs[num_timers_used];
Jan Beulich5946fa32009-08-19 08:44:24 +0100596 unsigned int cfg = hpet_readl(HPET_Tn_CFG(i));
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700597
598 /* Only consider HPET timer with MSI support */
599 if (!(cfg & HPET_TN_FSB_CAP))
600 continue;
601
602 hdev->flags = 0;
603 if (cfg & HPET_TN_PERIODIC_CAP)
604 hdev->flags |= HPET_DEV_PERI_CAP;
605 hdev->num = i;
606
607 sprintf(hdev->name, "hpet%d", i);
608 if (hpet_assign_irq(hdev))
609 continue;
610
611 hdev->flags |= HPET_DEV_FSB_CAP;
612 hdev->flags |= HPET_DEV_VALID;
613 num_timers_used++;
614 if (num_timers_used == num_possible_cpus())
615 break;
616 }
617
618 printk(KERN_INFO "HPET: %d timers in total, %d timers will be used for per-cpu timer\n",
619 num_timers, num_timers_used);
620}
621
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700622#ifdef CONFIG_HPET
623static void hpet_reserve_msi_timers(struct hpet_data *hd)
624{
625 int i;
626
627 if (!hpet_devs)
628 return;
629
630 for (i = 0; i < hpet_num_timers; i++) {
631 struct hpet_dev *hdev = &hpet_devs[i];
632
633 if (!(hdev->flags & HPET_DEV_VALID))
634 continue;
635
636 hd->hd_irq[hdev->num] = hdev->irq;
637 hpet_reserve_timer(hd, hdev->num);
638 }
639}
640#endif
641
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700642static struct hpet_dev *hpet_get_unused_timer(void)
643{
644 int i;
645
646 if (!hpet_devs)
647 return NULL;
648
649 for (i = 0; i < hpet_num_timers; i++) {
650 struct hpet_dev *hdev = &hpet_devs[i];
651
652 if (!(hdev->flags & HPET_DEV_VALID))
653 continue;
654 if (test_and_set_bit(HPET_DEV_USED_BIT,
655 (unsigned long *)&hdev->flags))
656 continue;
657 return hdev;
658 }
659 return NULL;
660}
661
662struct hpet_work_struct {
663 struct delayed_work work;
664 struct completion complete;
665};
666
667static void hpet_work(struct work_struct *w)
668{
669 struct hpet_dev *hdev;
670 int cpu = smp_processor_id();
671 struct hpet_work_struct *hpet_work;
672
673 hpet_work = container_of(w, struct hpet_work_struct, work.work);
674
675 hdev = hpet_get_unused_timer();
676 if (hdev)
677 init_one_hpet_msi_clockevent(hdev, cpu);
678
679 complete(&hpet_work->complete);
680}
681
682static int hpet_cpuhp_notify(struct notifier_block *n,
683 unsigned long action, void *hcpu)
684{
685 unsigned long cpu = (unsigned long)hcpu;
686 struct hpet_work_struct work;
687 struct hpet_dev *hdev = per_cpu(cpu_hpet_dev, cpu);
688
689 switch (action & 0xf) {
690 case CPU_ONLINE:
Andrew Mortonca1cab32010-10-26 14:22:34 -0700691 INIT_DELAYED_WORK_ONSTACK(&work.work, hpet_work);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700692 init_completion(&work.complete);
693 /* FIXME: add schedule_work_on() */
694 schedule_delayed_work_on(cpu, &work.work, 0);
695 wait_for_completion(&work.complete);
Thomas Gleixner336f6c32009-01-22 09:50:44 +0100696 destroy_timer_on_stack(&work.work.timer);
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700697 break;
698 case CPU_DEAD:
699 if (hdev) {
700 free_irq(hdev->irq, hdev);
701 hdev->flags &= ~HPET_DEV_USED;
702 per_cpu(cpu_hpet_dev, cpu) = NULL;
703 }
704 break;
705 }
706 return NOTIFY_OK;
707}
708#else
709
Steven Noonanba374c92008-09-08 16:19:09 -0700710static int hpet_setup_msi_irq(unsigned int irq)
711{
712 return 0;
713}
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700714static void hpet_msi_capability_lookup(unsigned int start_timer)
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700715{
716 return;
717}
718
Venki Pallipadi5f79f2f2008-09-24 10:03:17 -0700719#ifdef CONFIG_HPET
720static void hpet_reserve_msi_timers(struct hpet_data *hd)
721{
722 return;
723}
724#endif
725
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700726static int hpet_cpuhp_notify(struct notifier_block *n,
727 unsigned long action, void *hcpu)
728{
729 return NOTIFY_OK;
730}
731
732#endif
733
venkatesh.pallipadi@intel.com58ac1e72008-09-05 18:02:17 -0700734/*
john stultz6bb74df2007-03-05 00:30:50 -0800735 * Clock source related code
736 */
Magnus Damm8e196082009-04-21 12:24:00 -0700737static cycle_t read_hpet(struct clocksource *cs)
john stultz6bb74df2007-03-05 00:30:50 -0800738{
739 return (cycle_t)hpet_readl(HPET_COUNTER);
740}
741
Thomas Gleixner28769142007-10-12 23:04:06 +0200742#ifdef CONFIG_X86_64
743static cycle_t __vsyscall_fn vread_hpet(void)
744{
745 return readl((const void __iomem *)fix_to_virt(VSYSCALL_HPET) + 0xf0);
746}
747#endif
748
john stultz6bb74df2007-03-05 00:30:50 -0800749static struct clocksource clocksource_hpet = {
750 .name = "hpet",
751 .rating = 250,
752 .read = read_hpet,
753 .mask = HPET_MASK,
john stultz6bb74df2007-03-05 00:30:50 -0800754 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100755 .resume = hpet_resume_counter,
Thomas Gleixner28769142007-10-12 23:04:06 +0200756#ifdef CONFIG_X86_64
757 .vread = vread_hpet,
758#endif
john stultz6bb74df2007-03-05 00:30:50 -0800759};
760
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200761static int hpet_clocksource_register(void)
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800762{
Carlos R. Mafra6fd592d2008-05-05 20:11:22 -0300763 u64 start, now;
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200764 cycle_t t1;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800765
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800766 /* Start the counter */
Andreas Herrmann8d6f0c82009-02-21 00:10:44 +0100767 hpet_restart_counter();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800768
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200769 /* Verify whether hpet counter works */
Magnus Damm8e196082009-04-21 12:24:00 -0700770 t1 = hpet_readl(HPET_COUNTER);
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200771 rdtscll(start);
772
773 /*
774 * We don't know the TSC frequency yet, but waiting for
775 * 200000 TSC cycles is safe:
776 * 4 GHz == 50us
777 * 1 GHz == 200us
778 */
779 do {
780 rep_nop();
781 rdtscll(now);
782 } while ((now - start) < 200000UL);
783
Magnus Damm8e196082009-04-21 12:24:00 -0700784 if (t1 == hpet_readl(HPET_COUNTER)) {
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200785 printk(KERN_WARNING
786 "HPET counter not counting. HPET disabled\n");
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200787 return -ENODEV;
Thomas Gleixner075bcd12007-07-21 17:11:12 +0200788 }
789
John Stultzf12a15b2010-07-13 17:56:27 -0700790 clocksource_register_hz(&clocksource_hpet, (u32)hpet_freq);
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200791 return 0;
792}
793
Pavel Machekb02a7f22008-02-05 00:48:13 +0100794/**
795 * hpet_enable - Try to setup the HPET timer. Returns 1 on success.
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200796 */
797int __init hpet_enable(void)
798{
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000799 unsigned long hpet_period;
Jan Beulich5946fa32009-08-19 08:44:24 +0100800 unsigned int id;
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000801 u64 freq;
Thomas Gleixnera6825f12008-08-14 12:17:06 +0200802 int i;
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200803
804 if (!is_hpet_capable())
805 return 0;
806
807 hpet_set_mapping();
808
809 /*
810 * Read the period and check for a sane value:
811 */
812 hpet_period = hpet_readl(HPET_PERIOD);
Thomas Gleixnera6825f12008-08-14 12:17:06 +0200813
814 /*
815 * AMD SB700 based systems with spread spectrum enabled use a
816 * SMM based HPET emulation to provide proper frequency
817 * setting. The SMM code is initialized with the first HPET
818 * register access and takes some time to complete. During
819 * this time the config register reads 0xffffffff. We check
820 * for max. 1000 loops whether the config register reads a non
821 * 0xffffffff value to make sure that HPET is up and running
822 * before we go further. A counting loop is safe, as the HPET
823 * access takes thousands of CPU cycles. On non SB700 based
824 * machines this check is only done once and has no side
825 * effects.
826 */
827 for (i = 0; hpet_readl(HPET_CFG) == 0xFFFFFFFF; i++) {
828 if (i == 1000) {
829 printk(KERN_WARNING
830 "HPET config register value = 0xFFFFFFFF. "
831 "Disabling HPET\n");
832 goto out_nohpet;
833 }
834 }
835
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200836 if (hpet_period < HPET_MIN_PERIOD || hpet_period > HPET_MAX_PERIOD)
837 goto out_nohpet;
838
839 /*
Thomas Gleixnerab0e08f2011-05-18 21:33:43 +0000840 * The period is a femto seconds value. Convert it to a
841 * frequency.
842 */
843 freq = FSEC_PER_SEC;
844 do_div(freq, hpet_period);
845 hpet_freq = freq;
846
847 /*
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200848 * Read the HPET ID register to retrieve the IRQ routing
849 * information and the number of channels
850 */
851 id = hpet_readl(HPET_ID);
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100852 hpet_print_config();
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200853
854#ifdef CONFIG_HPET_EMULATE_RTC
855 /*
856 * The legacy routing mode needs at least two channels, tick timer
857 * and the rtc emulation channel.
858 */
859 if (!(id & HPET_ID_NUMBER))
860 goto out_nohpet;
861#endif
862
863 if (hpet_clocksource_register())
864 goto out_nohpet;
865
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800866 if (id & HPET_ID_LEGSUP) {
Venki Pallipadi610bf2f2007-10-12 23:04:23 +0200867 hpet_legacy_clockevent_register();
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800868 return 1;
869 }
870 return 0;
871
872out_nohpet:
Thomas Gleixner06a24de2007-10-12 23:04:06 +0200873 hpet_clear_mapping();
Janne Kulmalabacbe992008-12-16 13:39:57 +0200874 hpet_address = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800875 return 0;
876}
877
Thomas Gleixner28769142007-10-12 23:04:06 +0200878/*
879 * Needs to be late, as the reserve_timer code calls kalloc !
880 *
881 * Not a problem on i386 as hpet_enable is called from late_time_init,
882 * but on x86_64 it is necessary !
883 */
884static __init int hpet_late_init(void)
885{
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700886 int cpu;
887
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200888 if (boot_hpet_disable)
Thomas Gleixner28769142007-10-12 23:04:06 +0200889 return -ENODEV;
890
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200891 if (!hpet_address) {
892 if (!force_hpet_address)
893 return -ENODEV;
894
895 hpet_address = force_hpet_address;
896 hpet_enable();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200897 }
898
Jeremy Fitzhardinge39c04b52008-12-16 12:32:23 -0800899 if (!hpet_virt_address)
900 return -ENODEV;
901
Shaohua Li39fe05e2009-08-12 11:16:12 +0800902 if (hpet_readl(HPET_ID) & HPET_ID_LEGSUP)
903 hpet_msi_capability_lookup(2);
904 else
905 hpet_msi_capability_lookup(0);
906
Thomas Gleixner28769142007-10-12 23:04:06 +0200907 hpet_reserve_platform_timers(hpet_readl(HPET_ID));
Andreas Herrmannb98103a2009-02-21 00:09:47 +0100908 hpet_print_config();
Venki Pallipadi59c69f22007-10-12 23:04:23 +0200909
Pallipadi, Venkatesh73472a42010-01-21 11:09:52 -0800910 if (hpet_msi_disable)
911 return 0;
912
Shaohua Li39fe05e2009-08-12 11:16:12 +0800913 if (boot_cpu_has(X86_FEATURE_ARAT))
914 return 0;
915
venkatesh.pallipadi@intel.com26afe5f2008-09-05 18:02:18 -0700916 for_each_online_cpu(cpu) {
917 hpet_cpuhp_notify(NULL, CPU_ONLINE, (void *)(long)cpu);
918 }
919
920 /* This notifier should be called after workqueue is ready */
921 hotcpu_notifier(hpet_cpuhp_notify, -20);
922
Thomas Gleixner28769142007-10-12 23:04:06 +0200923 return 0;
924}
925fs_initcall(hpet_late_init);
926
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +0100927void hpet_disable(void)
928{
Stefano Stabelliniff487802010-07-21 18:32:37 +0100929 if (is_hpet_capable() && hpet_virt_address) {
Jan Beulich5946fa32009-08-19 08:44:24 +0100930 unsigned int cfg = hpet_readl(HPET_CFG);
OGAWA Hirofumic86c7fb2007-12-03 17:17:10 +0100931
932 if (hpet_legacy_int_enabled) {
933 cfg &= ~HPET_CFG_LEGACY;
934 hpet_legacy_int_enabled = 0;
935 }
936 cfg &= ~HPET_CFG_ENABLE;
937 hpet_writel(cfg, HPET_CFG);
938 }
939}
940
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800941#ifdef CONFIG_HPET_EMULATE_RTC
942
943/* HPET in LegacyReplacement Mode eats up RTC interrupt line. When, HPET
944 * is enabled, we support RTC interrupt functionality in software.
945 * RTC has 3 kinds of interrupts:
946 * 1) Update Interrupt - generate an interrupt, every sec, when RTC clock
947 * is updated
948 * 2) Alarm Interrupt - generate an interrupt at a specific time of day
949 * 3) Periodic Interrupt - generate periodic interrupt, with frequencies
950 * 2Hz-8192Hz (2Hz-64Hz for non-root user) (all freqs in powers of 2)
951 * (1) and (2) above are implemented using polling at a frequency of
952 * 64 Hz. The exact frequency is a tradeoff between accuracy and interrupt
953 * overhead. (DEFAULT_RTC_INT_FREQ)
954 * For (3), we use interrupts at 64Hz or user specified periodic
955 * frequency, whichever is higher.
956 */
957#include <linux/mc146818rtc.h>
958#include <linux/rtc.h>
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +0100959#include <asm/rtc.h>
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800960
961#define DEFAULT_RTC_INT_FREQ 64
962#define DEFAULT_RTC_SHIFT 6
963#define RTC_NUM_INTS 1
964
965static unsigned long hpet_rtc_flags;
David Brownell7e2a31d2008-07-23 21:30:47 -0700966static int hpet_prev_update_sec;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800967static struct rtc_time hpet_alarm_time;
968static unsigned long hpet_pie_count;
Pavel Emelyanovff08f762009-02-04 13:40:31 +0300969static u32 hpet_t1_cmp;
Jan Beulich5946fa32009-08-19 08:44:24 +0100970static u32 hpet_default_delta;
971static u32 hpet_pie_delta;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -0800972static unsigned long hpet_pie_limit;
973
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +0100974static rtc_irq_handler irq_handler;
975
976/*
Pavel Emelyanovff08f762009-02-04 13:40:31 +0300977 * Check that the hpet counter c1 is ahead of the c2
978 */
979static inline int hpet_cnt_ahead(u32 c1, u32 c2)
980{
981 return (s32)(c2 - c1) < 0;
982}
983
984/*
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +0100985 * Registers a IRQ handler.
986 */
987int hpet_register_irq_handler(rtc_irq_handler handler)
988{
989 if (!is_hpet_enabled())
990 return -ENODEV;
991 if (irq_handler)
992 return -EBUSY;
993
994 irq_handler = handler;
995
996 return 0;
997}
998EXPORT_SYMBOL_GPL(hpet_register_irq_handler);
999
1000/*
1001 * Deregisters the IRQ handler registered with hpet_register_irq_handler()
1002 * and does cleanup.
1003 */
1004void hpet_unregister_irq_handler(rtc_irq_handler handler)
1005{
1006 if (!is_hpet_enabled())
1007 return;
1008
1009 irq_handler = NULL;
1010 hpet_rtc_flags = 0;
1011}
1012EXPORT_SYMBOL_GPL(hpet_unregister_irq_handler);
1013
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001014/*
1015 * Timer 1 for RTC emulation. We use one shot mode, as periodic mode
1016 * is not supported by all HPET implementations for timer 1.
1017 *
1018 * hpet_rtc_timer_init() is called when the rtc is initialized.
1019 */
1020int hpet_rtc_timer_init(void)
1021{
Jan Beulich5946fa32009-08-19 08:44:24 +01001022 unsigned int cfg, cnt, delta;
1023 unsigned long flags;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001024
1025 if (!is_hpet_enabled())
1026 return 0;
1027
1028 if (!hpet_default_delta) {
1029 uint64_t clc;
1030
1031 clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
1032 clc >>= hpet_clockevent.shift + DEFAULT_RTC_SHIFT;
Jan Beulich5946fa32009-08-19 08:44:24 +01001033 hpet_default_delta = clc;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001034 }
1035
1036 if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
1037 delta = hpet_default_delta;
1038 else
1039 delta = hpet_pie_delta;
1040
1041 local_irq_save(flags);
1042
1043 cnt = delta + hpet_readl(HPET_COUNTER);
1044 hpet_writel(cnt, HPET_T1_CMP);
1045 hpet_t1_cmp = cnt;
1046
1047 cfg = hpet_readl(HPET_T1_CFG);
1048 cfg &= ~HPET_TN_PERIODIC;
1049 cfg |= HPET_TN_ENABLE | HPET_TN_32BIT;
1050 hpet_writel(cfg, HPET_T1_CFG);
1051
1052 local_irq_restore(flags);
1053
1054 return 1;
1055}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001056EXPORT_SYMBOL_GPL(hpet_rtc_timer_init);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001057
1058/*
1059 * The functions below are called from rtc driver.
1060 * Return 0 if HPET is not being used.
1061 * Otherwise do the necessary changes and return 1.
1062 */
1063int hpet_mask_rtc_irq_bit(unsigned long bit_mask)
1064{
1065 if (!is_hpet_enabled())
1066 return 0;
1067
1068 hpet_rtc_flags &= ~bit_mask;
1069 return 1;
1070}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001071EXPORT_SYMBOL_GPL(hpet_mask_rtc_irq_bit);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001072
1073int hpet_set_rtc_irq_bit(unsigned long bit_mask)
1074{
1075 unsigned long oldbits = hpet_rtc_flags;
1076
1077 if (!is_hpet_enabled())
1078 return 0;
1079
1080 hpet_rtc_flags |= bit_mask;
1081
David Brownell7e2a31d2008-07-23 21:30:47 -07001082 if ((bit_mask & RTC_UIE) && !(oldbits & RTC_UIE))
1083 hpet_prev_update_sec = -1;
1084
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001085 if (!oldbits)
1086 hpet_rtc_timer_init();
1087
1088 return 1;
1089}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001090EXPORT_SYMBOL_GPL(hpet_set_rtc_irq_bit);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001091
1092int hpet_set_alarm_time(unsigned char hrs, unsigned char min,
1093 unsigned char sec)
1094{
1095 if (!is_hpet_enabled())
1096 return 0;
1097
1098 hpet_alarm_time.tm_hour = hrs;
1099 hpet_alarm_time.tm_min = min;
1100 hpet_alarm_time.tm_sec = sec;
1101
1102 return 1;
1103}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001104EXPORT_SYMBOL_GPL(hpet_set_alarm_time);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001105
1106int hpet_set_periodic_freq(unsigned long freq)
1107{
1108 uint64_t clc;
1109
1110 if (!is_hpet_enabled())
1111 return 0;
1112
1113 if (freq <= DEFAULT_RTC_INT_FREQ)
1114 hpet_pie_limit = DEFAULT_RTC_INT_FREQ / freq;
1115 else {
1116 clc = (uint64_t) hpet_clockevent.mult * NSEC_PER_SEC;
1117 do_div(clc, freq);
1118 clc >>= hpet_clockevent.shift;
Jan Beulich5946fa32009-08-19 08:44:24 +01001119 hpet_pie_delta = clc;
Alok Katariab4a5e8a2010-03-11 14:00:16 -08001120 hpet_pie_limit = 0;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001121 }
1122 return 1;
1123}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001124EXPORT_SYMBOL_GPL(hpet_set_periodic_freq);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001125
1126int hpet_rtc_dropped_irq(void)
1127{
1128 return is_hpet_enabled();
1129}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001130EXPORT_SYMBOL_GPL(hpet_rtc_dropped_irq);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001131
1132static void hpet_rtc_timer_reinit(void)
1133{
Jan Beulich5946fa32009-08-19 08:44:24 +01001134 unsigned int cfg, delta;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001135 int lost_ints = -1;
1136
1137 if (unlikely(!hpet_rtc_flags)) {
1138 cfg = hpet_readl(HPET_T1_CFG);
1139 cfg &= ~HPET_TN_ENABLE;
1140 hpet_writel(cfg, HPET_T1_CFG);
1141 return;
1142 }
1143
1144 if (!(hpet_rtc_flags & RTC_PIE) || hpet_pie_limit)
1145 delta = hpet_default_delta;
1146 else
1147 delta = hpet_pie_delta;
1148
1149 /*
1150 * Increment the comparator value until we are ahead of the
1151 * current count.
1152 */
1153 do {
1154 hpet_t1_cmp += delta;
1155 hpet_writel(hpet_t1_cmp, HPET_T1_CMP);
1156 lost_ints++;
Pavel Emelyanovff08f762009-02-04 13:40:31 +03001157 } while (!hpet_cnt_ahead(hpet_t1_cmp, hpet_readl(HPET_COUNTER)));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001158
1159 if (lost_ints) {
1160 if (hpet_rtc_flags & RTC_PIE)
1161 hpet_pie_count += lost_ints;
1162 if (printk_ratelimit())
David Brownell7e2a31d2008-07-23 21:30:47 -07001163 printk(KERN_WARNING "hpet1: lost %d rtc interrupts\n",
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001164 lost_ints);
1165 }
1166}
1167
1168irqreturn_t hpet_rtc_interrupt(int irq, void *dev_id)
1169{
1170 struct rtc_time curr_time;
1171 unsigned long rtc_int_flag = 0;
1172
1173 hpet_rtc_timer_reinit();
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001174 memset(&curr_time, 0, sizeof(struct rtc_time));
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001175
1176 if (hpet_rtc_flags & (RTC_UIE | RTC_AIE))
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001177 get_rtc_time(&curr_time);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001178
1179 if (hpet_rtc_flags & RTC_UIE &&
1180 curr_time.tm_sec != hpet_prev_update_sec) {
David Brownell7e2a31d2008-07-23 21:30:47 -07001181 if (hpet_prev_update_sec >= 0)
1182 rtc_int_flag = RTC_UF;
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001183 hpet_prev_update_sec = curr_time.tm_sec;
1184 }
1185
1186 if (hpet_rtc_flags & RTC_PIE &&
1187 ++hpet_pie_count >= hpet_pie_limit) {
1188 rtc_int_flag |= RTC_PF;
1189 hpet_pie_count = 0;
1190 }
1191
Bernhard Walle8ee291f2008-01-15 16:44:38 +01001192 if (hpet_rtc_flags & RTC_AIE &&
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001193 (curr_time.tm_sec == hpet_alarm_time.tm_sec) &&
1194 (curr_time.tm_min == hpet_alarm_time.tm_min) &&
1195 (curr_time.tm_hour == hpet_alarm_time.tm_hour))
1196 rtc_int_flag |= RTC_AF;
1197
1198 if (rtc_int_flag) {
1199 rtc_int_flag |= (RTC_IRQF | (RTC_NUM_INTS << 8));
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001200 if (irq_handler)
1201 irq_handler(rtc_int_flag, dev_id);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001202 }
1203 return IRQ_HANDLED;
1204}
Bernhard Walle1bdbdaa2008-01-30 13:33:28 +01001205EXPORT_SYMBOL_GPL(hpet_rtc_interrupt);
Thomas Gleixnere9e2cdb2007-02-16 01:28:04 -08001206#endif