blob: 98baf8af6da8d5ecd14d7759eec7d89c7b5ce889 [file] [log] [blame]
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001/******************************************************************************
2 *
Reinette Chatre01f81622009-01-08 10:20:02 -08003 * Copyright(c) 2007 - 2009 Intel Corporation. All rights reserved.
Tomas Winkler5a6a2562008-04-24 11:55:23 -07004 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of version 2 of the GNU General Public License as
7 * published by the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program; if not, write to the Free Software Foundation, Inc.,
16 * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17 *
18 * The full GNU General Public License is included in this distribution in the
19 * file called LICENSE.
20 *
21 * Contact Information:
22 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
23 *
24 *****************************************************************************/
25
26#include <linux/kernel.h>
27#include <linux/module.h>
Tomas Winkler5a6a2562008-04-24 11:55:23 -070028#include <linux/init.h>
29#include <linux/pci.h>
30#include <linux/dma-mapping.h>
31#include <linux/delay.h>
32#include <linux/skbuff.h>
33#include <linux/netdevice.h>
34#include <linux/wireless.h>
35#include <net/mac80211.h>
36#include <linux/etherdevice.h>
37#include <asm/unaligned.h>
38
39#include "iwl-eeprom.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070040#include "iwl-dev.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070041#include "iwl-core.h"
42#include "iwl-io.h"
Tomas Winklere26e47d2008-06-12 09:46:56 +080043#include "iwl-sta.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070044#include "iwl-helpers.h"
Johannes Berge932a602009-10-02 13:44:03 -070045#include "iwl-agn-led.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070046#include "iwl-5000-hw.h"
Jay Sternbergc0bac762009-02-02 16:21:14 -080047#include "iwl-6000-hw.h"
Tomas Winkler5a6a2562008-04-24 11:55:23 -070048
Reinette Chatrea0987a82008-12-02 12:14:06 -080049/* Highest firmware API version supported */
Jay Sternbergc9d2fbf2009-05-19 14:56:36 -070050#define IWL5000_UCODE_API_MAX 2
Jay Sternberg39e6d222009-02-27 16:21:19 -080051#define IWL5150_UCODE_API_MAX 2
Tomas Winkler5a6a2562008-04-24 11:55:23 -070052
Reinette Chatrea0987a82008-12-02 12:14:06 -080053/* Lowest firmware API version supported */
54#define IWL5000_UCODE_API_MIN 1
55#define IWL5150_UCODE_API_MIN 1
56
57#define IWL5000_FW_PRE "iwlwifi-5000-"
58#define _IWL5000_MODULE_FIRMWARE(api) IWL5000_FW_PRE #api ".ucode"
59#define IWL5000_MODULE_FIRMWARE(api) _IWL5000_MODULE_FIRMWARE(api)
60
61#define IWL5150_FW_PRE "iwlwifi-5150-"
62#define _IWL5150_MODULE_FIRMWARE(api) IWL5150_FW_PRE #api ".ucode"
63#define IWL5150_MODULE_FIRMWARE(api) _IWL5150_MODULE_FIRMWARE(api)
Jay Sternberg4e062f92008-10-14 12:32:41 -070064
Ron Rindjunsky99da1b42008-05-15 13:54:13 +080065static const u16 iwl5000_default_queue_to_tx_fifo[] = {
66 IWL_TX_FIFO_AC3,
67 IWL_TX_FIFO_AC2,
68 IWL_TX_FIFO_AC1,
69 IWL_TX_FIFO_AC0,
70 IWL50_CMD_FIFO_NUM,
71 IWL_TX_FIFO_HCCA_1,
72 IWL_TX_FIFO_HCCA_2
73};
74
Wey-Yi Guy672639d2009-07-24 11:13:01 -070075int iwl5000_apm_init(struct iwl_priv *priv)
Tomas Winkler30d59262008-04-24 11:55:25 -070076{
77 int ret = 0;
78
79 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
80 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
81
Tomas Winkler8f061892008-05-29 16:34:56 +080082 /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
83 iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
84 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
85
Tomas Winklera96a27f2008-10-23 23:48:56 -070086 /* Set FH wait threshold to maximum (HW error during stress W/A) */
Tomas Winkler4c43e0d2008-08-04 16:00:39 +080087 iwl_set_bit(priv, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
88
89 /* enable HAP INTA to move device L1a -> L0s */
90 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
91 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
92
Jay Sternberg050681b2009-01-29 11:09:13 -080093 if (priv->cfg->need_pll_cfg)
94 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler30d59262008-04-24 11:55:25 -070095
96 /* set "initialization complete" bit to move adapter
97 * D0U* --> D0A* state */
98 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
99
100 /* wait for clock stabilization */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700101 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
102 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800103 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler30d59262008-04-24 11:55:25 -0700104 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800105 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler30d59262008-04-24 11:55:25 -0700106 return ret;
107 }
108
Tomas Winkler30d59262008-04-24 11:55:25 -0700109 /* enable DMA */
Tomas Winkler8f061892008-05-29 16:34:56 +0800110 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
Tomas Winkler30d59262008-04-24 11:55:25 -0700111
112 udelay(20);
113
Tomas Winkler8f061892008-05-29 16:34:56 +0800114 /* disable L1-Active */
Tomas Winkler30d59262008-04-24 11:55:25 -0700115 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
Tomas Winkler8f061892008-05-29 16:34:56 +0800116 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler30d59262008-04-24 11:55:25 -0700117
Tomas Winkler30d59262008-04-24 11:55:25 -0700118 return ret;
119}
120
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700121int iwl5000_apm_reset(struct iwl_priv *priv)
Tomas Winkler7f066102008-05-29 16:34:57 +0800122{
123 int ret = 0;
Tomas Winkler7f066102008-05-29 16:34:57 +0800124
Abhijeet Kolekard68b6032009-10-02 13:44:04 -0700125 iwl_apm_stop_master(priv);
Tomas Winkler7f066102008-05-29 16:34:57 +0800126
Tomas Winkler7f066102008-05-29 16:34:57 +0800127 iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
128
129 udelay(10);
130
131
132 /* FIXME: put here L1A -L0S w/a */
133
Jay Sternberg050681b2009-01-29 11:09:13 -0800134 if (priv->cfg->need_pll_cfg)
135 iwl_set_bit(priv, CSR_ANA_PLL_CFG, CSR50_ANA_PLL_CFG_VAL);
Tomas Winkler7f066102008-05-29 16:34:57 +0800136
137 /* set "initialization complete" bit to move adapter
138 * D0U* --> D0A* state */
139 iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
140
141 /* wait for clock stabilization */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700142 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
143 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800144 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
Tomas Winkler7f066102008-05-29 16:34:57 +0800145 if (ret < 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800146 IWL_DEBUG_INFO(priv, "Failed to init the card\n");
Tomas Winkler7f066102008-05-29 16:34:57 +0800147 goto out;
148 }
149
Tomas Winkler7f066102008-05-29 16:34:57 +0800150 /* enable DMA */
151 iwl_write_prph(priv, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
152
153 udelay(20);
154
155 /* disable L1-Active */
156 iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
157 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
Tomas Winkler7f066102008-05-29 16:34:57 +0800158out:
Tomas Winkler7f066102008-05-29 16:34:57 +0800159
160 return ret;
161}
162
163
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700164/* NIC configuration for 5000 series */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700165void iwl5000_nic_config(struct iwl_priv *priv)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700166{
167 unsigned long flags;
168 u16 radio_cfg;
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800169 u16 lctl;
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700170
171 spin_lock_irqsave(&priv->lock, flags);
172
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800173 lctl = iwl_pcie_link_ctl(priv);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700174
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800175 /* HW bug W/A */
176 /* L1-ASPM is enabled by BIOS */
177 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == PCI_CFG_LINK_CTRL_VAL_L1_EN)
178 /* L1-APSM enabled: disable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800179 iwl_set_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
180 else
Tomas Winkler3fdb68d2009-02-10 15:19:02 -0800181 /* L1-ASPM disabled: enable L0S */
Tomas Winkler8f061892008-05-29 16:34:56 +0800182 iwl_clear_bit(priv, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700183
184 radio_cfg = iwl_eeprom_query16(priv, EEPROM_RADIO_CONFIG);
185
186 /* write radio config values to register */
Wey-Yi Guy9371d4e2009-09-11 10:38:10 -0700187 if (EEPROM_RF_CFG_TYPE_MSK(radio_cfg) < EEPROM_RF_CONFIG_TYPE_MAX)
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700188 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
189 EEPROM_RF_CFG_TYPE_MSK(radio_cfg) |
190 EEPROM_RF_CFG_STEP_MSK(radio_cfg) |
191 EEPROM_RF_CFG_DASH_MSK(radio_cfg));
192
193 /* set CSR_HW_CONFIG_REG for uCode use */
194 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
195 CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI |
196 CSR_HW_IF_CONFIG_REG_BIT_MAC_SI);
197
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800198 /* W/A : NIC is stuck in a reset state after Early PCIe power off
199 * (PCIe power is lost before PERST# is asserted),
200 * causing ME FW to lose ownership and not being able to obtain it back.
201 */
Tomas Winkler2d3db672008-08-04 16:00:47 +0800202 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
Tomas Winkler4c43e0d2008-08-04 16:00:39 +0800203 APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS,
204 ~APMG_PS_CTRL_EARLY_PWR_OFF_RESET_DIS);
205
Wey-Yi Guy02c06e42009-07-17 09:30:14 -0700206
Tomas Winklere86fe9f2008-04-24 11:55:36 -0700207 spin_unlock_irqrestore(&priv->lock, flags);
208}
209
210
Tomas Winkler25ae3982008-04-24 11:55:27 -0700211/*
212 * EEPROM
213 */
214static u32 eeprom_indirect_address(const struct iwl_priv *priv, u32 address)
215{
216 u16 offset = 0;
217
218 if ((address & INDIRECT_ADDRESS) == 0)
219 return address;
220
221 switch (address & INDIRECT_TYPE_MSK) {
222 case INDIRECT_HOST:
223 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_HOST);
224 break;
225 case INDIRECT_GENERAL:
226 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_GENERAL);
227 break;
228 case INDIRECT_REGULATORY:
229 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_REGULATORY);
230 break;
231 case INDIRECT_CALIBRATION:
232 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_CALIBRATION);
233 break;
234 case INDIRECT_PROCESS_ADJST:
235 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_PROCESS_ADJST);
236 break;
237 case INDIRECT_OTHERS:
238 offset = iwl_eeprom_query16(priv, EEPROM_5000_LINK_OTHERS);
239 break;
240 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800241 IWL_ERR(priv, "illegal indirect type: 0x%X\n",
Tomas Winkler25ae3982008-04-24 11:55:27 -0700242 address & INDIRECT_TYPE_MSK);
243 break;
244 }
245
246 /* translate the offset from words to byte */
247 return (address & ADDRESS_MSK) + (offset << 1);
248}
249
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700250u16 iwl5000_eeprom_calib_version(struct iwl_priv *priv)
Tomas Winklerf1f69412008-04-24 11:55:35 -0700251{
Tomas Winklerf1f69412008-04-24 11:55:35 -0700252 struct iwl_eeprom_calib_hdr {
253 u8 version;
254 u8 pa_type;
255 u16 voltage;
256 } *hdr;
257
Tomas Winklerf1f69412008-04-24 11:55:35 -0700258 hdr = (struct iwl_eeprom_calib_hdr *)iwl_eeprom_query_addr(priv,
259 EEPROM_5000_CALIB_ALL);
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700260 return hdr->version;
Tomas Winklerf1f69412008-04-24 11:55:35 -0700261
262}
263
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700264static void iwl5000_gain_computation(struct iwl_priv *priv,
265 u32 average_noise[NUM_RX_CHAINS],
266 u16 min_average_noise_antenna_i,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700267 u32 min_average_noise,
268 u8 default_chain)
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700269{
270 int i;
271 s32 delta_g;
272 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
273
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -0700274 /*
275 * Find Gain Code for the chains based on "default chain"
276 */
277 for (i = default_chain + 1; i < NUM_RX_CHAINS; i++) {
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700278 if ((data->disconn_array[i])) {
279 data->delta_gain_code[i] = 0;
280 continue;
281 }
282 delta_g = (1000 * ((s32)average_noise[0] -
283 (s32)average_noise[i])) / 1500;
284 /* bound gain by 2 bits value max, 3rd bit is sign */
285 data->delta_gain_code[i] =
286 min(abs(delta_g), CHAIN_NOISE_MAX_DELTA_GAIN_CODE);
287
288 if (delta_g < 0)
289 /* set negative sign */
290 data->delta_gain_code[i] |= (1 << 2);
291 }
292
Tomas Winklere1623442009-01-27 14:27:56 -0800293 IWL_DEBUG_CALIB(priv, "Delta gains: ANT_B = %d ANT_C = %d\n",
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700294 data->delta_gain_code[1], data->delta_gain_code[2]);
295
296 if (!data->radio_write) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700297 struct iwl_calib_chain_noise_gain_cmd cmd;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800298
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700299 memset(&cmd, 0, sizeof(cmd));
300
Tomas Winkler0d950d82008-11-25 13:36:01 -0800301 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_GAIN_CMD;
302 cmd.hdr.first_group = 0;
303 cmd.hdr.groups_num = 1;
304 cmd.hdr.data_valid = 1;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700305 cmd.delta_gain_1 = data->delta_gain_code[1];
306 cmd.delta_gain_2 = data->delta_gain_code[2];
307 iwl_send_cmd_pdu_async(priv, REPLY_PHY_CALIBRATION_CMD,
308 sizeof(cmd), &cmd, NULL);
309
310 data->radio_write = 1;
311 data->state = IWL_CHAIN_NOISE_CALIBRATED;
312 }
313
314 data->chain_noise_a = 0;
315 data->chain_noise_b = 0;
316 data->chain_noise_c = 0;
317 data->chain_signal_a = 0;
318 data->chain_signal_b = 0;
319 data->chain_signal_c = 0;
320 data->beacon_count = 0;
321}
322
323static void iwl5000_chain_noise_reset(struct iwl_priv *priv)
324{
325 struct iwl_chain_noise_data *data = &priv->chain_noise_data;
Tomas Winkler0d950d82008-11-25 13:36:01 -0800326 int ret;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700327
328 if ((data->state == IWL_CHAIN_NOISE_ALIVE) && iwl_is_associated(priv)) {
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700329 struct iwl_calib_chain_noise_reset_cmd cmd;
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700330 memset(&cmd, 0, sizeof(cmd));
Tomas Winkler0d950d82008-11-25 13:36:01 -0800331
332 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CHAIN_NOISE_RESET_CMD;
333 cmd.hdr.first_group = 0;
334 cmd.hdr.groups_num = 1;
335 cmd.hdr.data_valid = 1;
336 ret = iwl_send_cmd_pdu(priv, REPLY_PHY_CALIBRATION_CMD,
337 sizeof(cmd), &cmd);
338 if (ret)
Winkler, Tomas15b16872008-12-19 10:37:33 +0800339 IWL_ERR(priv,
340 "Could not send REPLY_PHY_CALIBRATION_CMD\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700341 data->state = IWL_CHAIN_NOISE_ACCUMULATE;
Tomas Winklere1623442009-01-27 14:27:56 -0800342 IWL_DEBUG_CALIB(priv, "Run chain_noise_calibrate\n");
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700343 }
344}
345
Jay Sternberge8c00dc2009-01-29 11:09:15 -0800346void iwl5000_rts_tx_cmd_flag(struct ieee80211_tx_info *info,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800347 __le32 *tx_flags)
348{
Johannes Berge6a98542008-10-21 12:40:02 +0200349 if ((info->control.rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS) ||
350 (info->control.rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT))
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +0800351 *tx_flags |= TX_CMD_FLG_RTS_CTS_MSK;
352 else
353 *tx_flags &= ~TX_CMD_FLG_RTS_CTS_MSK;
354}
355
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700356static struct iwl_sensitivity_ranges iwl5000_sensitivity = {
357 .min_nrg_cck = 95,
Wey-Yi Guyfe6efb42009-06-12 13:22:54 -0700358 .max_nrg_cck = 0, /* not used, set to 0 */
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -0700359 .auto_corr_min_ofdm = 90,
360 .auto_corr_min_ofdm_mrc = 170,
361 .auto_corr_min_ofdm_x1 = 120,
362 .auto_corr_min_ofdm_mrc_x1 = 240,
363
364 .auto_corr_max_ofdm = 120,
365 .auto_corr_max_ofdm_mrc = 210,
366 .auto_corr_max_ofdm_x1 = 155,
367 .auto_corr_max_ofdm_mrc_x1 = 290,
368
369 .auto_corr_min_cck = 125,
370 .auto_corr_max_cck = 200,
371 .auto_corr_min_cck_mrc = 170,
372 .auto_corr_max_cck_mrc = 400,
373 .nrg_th_cck = 95,
374 .nrg_th_ofdm = 95,
375};
376
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700377static struct iwl_sensitivity_ranges iwl5150_sensitivity = {
378 .min_nrg_cck = 95,
379 .max_nrg_cck = 0, /* not used, set to 0 */
380 .auto_corr_min_ofdm = 90,
381 .auto_corr_min_ofdm_mrc = 170,
382 .auto_corr_min_ofdm_x1 = 105,
383 .auto_corr_min_ofdm_mrc_x1 = 220,
384
385 .auto_corr_max_ofdm = 120,
386 .auto_corr_max_ofdm_mrc = 210,
387 /* max = min for performance bug in 5150 DSP */
388 .auto_corr_max_ofdm_x1 = 105,
389 .auto_corr_max_ofdm_mrc_x1 = 220,
390
391 .auto_corr_min_cck = 125,
392 .auto_corr_max_cck = 200,
393 .auto_corr_min_cck_mrc = 170,
394 .auto_corr_max_cck_mrc = 400,
395 .nrg_th_cck = 95,
396 .nrg_th_ofdm = 95,
397};
398
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700399const u8 *iwl5000_eeprom_query_addr(const struct iwl_priv *priv,
Tomas Winkler25ae3982008-04-24 11:55:27 -0700400 size_t offset)
401{
402 u32 address = eeprom_indirect_address(priv, offset);
403 BUG_ON(address >= priv->cfg->eeprom_size);
404 return &priv->eeprom[address];
405}
406
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700407static void iwl5150_set_ct_threshold(struct iwl_priv *priv)
Tomas Winkler339afc82008-12-01 16:32:20 -0800408{
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700409 const s32 volt2temp_coef = IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF;
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700410 s32 threshold = (s32)CELSIUS_TO_KELVIN(CT_KILL_THRESHOLD_LEGACY) -
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700411 iwl_temp_calib_to_offset(priv);
412
413 priv->hw_params.ct_kill_threshold = threshold * volt2temp_coef;
414}
415
416static void iwl5000_set_ct_threshold(struct iwl_priv *priv)
417{
418 /* want Celsius */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700419 priv->hw_params.ct_kill_threshold = CT_KILL_THRESHOLD_LEGACY;
Tomas Winkler339afc82008-12-01 16:32:20 -0800420}
421
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800422/*
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800423 * Calibration
424 */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800425static int iwl5000_set_Xtal_calib(struct iwl_priv *priv)
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800426{
Tomas Winkler0d950d82008-11-25 13:36:01 -0800427 struct iwl_calib_xtal_freq_cmd cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800428 u16 *xtal_calib = (u16 *)iwl_eeprom_query_addr(priv, EEPROM_5000_XTAL);
429
Tomas Winkler0d950d82008-11-25 13:36:01 -0800430 cmd.hdr.op_code = IWL_PHY_CALIBRATE_CRYSTAL_FRQ_CMD;
431 cmd.hdr.first_group = 0;
432 cmd.hdr.groups_num = 1;
433 cmd.hdr.data_valid = 1;
434 cmd.cap_pin1 = (u8)xtal_calib[0];
435 cmd.cap_pin2 = (u8)xtal_calib[1];
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700436 return iwl_calib_set(&priv->calib_results[IWL_CALIB_XTAL],
Tomas Winkler0d950d82008-11-25 13:36:01 -0800437 (u8 *)&cmd, sizeof(cmd));
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800438}
439
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800440static int iwl5000_send_calib_cfg(struct iwl_priv *priv)
441{
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700442 struct iwl_calib_cfg_cmd calib_cfg_cmd;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800443 struct iwl_host_cmd cmd = {
444 .id = CALIBRATION_CFG_CMD,
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700445 .len = sizeof(struct iwl_calib_cfg_cmd),
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800446 .data = &calib_cfg_cmd,
447 };
448
449 memset(&calib_cfg_cmd, 0, sizeof(calib_cfg_cmd));
450 calib_cfg_cmd.ucd_calib_cfg.once.is_enable = IWL_CALIB_INIT_CFG_ALL;
451 calib_cfg_cmd.ucd_calib_cfg.once.start = IWL_CALIB_INIT_CFG_ALL;
452 calib_cfg_cmd.ucd_calib_cfg.once.send_res = IWL_CALIB_INIT_CFG_ALL;
453 calib_cfg_cmd.ucd_calib_cfg.flags = IWL_CALIB_INIT_CFG_ALL;
454
455 return iwl_send_cmd(priv, &cmd);
456}
457
458static void iwl5000_rx_calib_result(struct iwl_priv *priv,
459 struct iwl_rx_mem_buffer *rxb)
460{
461 struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700462 struct iwl_calib_hdr *hdr = (struct iwl_calib_hdr *)pkt->u.raw;
Daniel C Halperin396887a2009-08-13 13:31:01 -0700463 int len = le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK;
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800464 int index;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800465
466 /* reduce the size of the length field itself */
467 len -= 4;
468
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800469 /* Define the order in which the results will be sent to the runtime
470 * uCode. iwl_send_calib_results sends them in a row according to their
471 * index. We sort them here */
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800472 switch (hdr->op_code) {
Tomas Winkler819500c2008-12-01 16:32:19 -0800473 case IWL_PHY_CALIBRATE_DC_CMD:
474 index = IWL_CALIB_DC;
475 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700476 case IWL_PHY_CALIBRATE_LO_CMD:
477 index = IWL_CALIB_LO;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800478 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700479 case IWL_PHY_CALIBRATE_TX_IQ_CMD:
480 index = IWL_CALIB_TX_IQ;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800481 break;
Tomas Winklerf69f42a2008-10-23 23:48:52 -0700482 case IWL_PHY_CALIBRATE_TX_IQ_PERD_CMD:
483 index = IWL_CALIB_TX_IQ_PERD;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800484 break;
Tomas Winkler201706a2008-11-19 15:32:24 -0800485 case IWL_PHY_CALIBRATE_BASE_BAND_CMD:
486 index = IWL_CALIB_BASE_BAND;
487 break;
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800488 default:
Winkler, Tomas15b16872008-12-19 10:37:33 +0800489 IWL_ERR(priv, "Unknown calibration notification %d\n",
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800490 hdr->op_code);
491 return;
492 }
Tomas Winkler6e21f2c2008-09-03 11:26:37 +0800493 iwl_calib_set(&priv->calib_results[index], pkt->u.raw, len);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800494}
495
496static void iwl5000_rx_calib_complete(struct iwl_priv *priv,
497 struct iwl_rx_mem_buffer *rxb)
498{
Tomas Winklere1623442009-01-27 14:27:56 -0800499 IWL_DEBUG_INFO(priv, "Init. calibration is completed, restarting fw.\n");
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800500 queue_work(priv->workqueue, &priv->restart);
501}
502
503/*
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800504 * ucode
505 */
506static int iwl5000_load_section(struct iwl_priv *priv,
507 struct fw_desc *image,
508 u32 dst_addr)
509{
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800510 dma_addr_t phy_addr = image->p_addr;
511 u32 byte_cnt = image->len;
512
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800513 iwl_write_direct32(priv,
514 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
515 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
516
517 iwl_write_direct32(priv,
518 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), dst_addr);
519
520 iwl_write_direct32(priv,
521 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
522 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
523
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800524 iwl_write_direct32(priv,
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800525 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
Tomas Winkler499b1882008-10-14 12:32:48 -0700526 (iwl_get_dma_hi_addr(phy_addr)
Tomas Winklerf0b9f5c2008-08-28 17:25:10 +0800527 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
528
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800529 iwl_write_direct32(priv,
530 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
531 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
532 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
533 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
534
535 iwl_write_direct32(priv,
536 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
537 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700538 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800539 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
540
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800541 return 0;
542}
543
544static int iwl5000_load_given_ucode(struct iwl_priv *priv,
545 struct fw_desc *inst_image,
546 struct fw_desc *data_image)
547{
548 int ret = 0;
549
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800550 ret = iwl5000_load_section(priv, inst_image,
551 IWL50_RTC_INST_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800552 if (ret)
553 return ret;
554
Tomas Winklere1623442009-01-27 14:27:56 -0800555 IWL_DEBUG_INFO(priv, "INST uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800556 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700557 priv->ucode_write_complete, 5 * HZ);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800558 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800559 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800560 "to interrupt\n");
561 return ret;
562 }
563 if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800564 IWL_ERR(priv, "Could not load the INST uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800565 return -ETIMEDOUT;
566 }
567
568 priv->ucode_write_complete = 0;
569
570 ret = iwl5000_load_section(
Samuel Ortiz250bdd22008-12-19 10:37:11 +0800571 priv, data_image, IWL50_RTC_DATA_LOWER_BOUND);
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800572 if (ret)
573 return ret;
574
Tomas Winklere1623442009-01-27 14:27:56 -0800575 IWL_DEBUG_INFO(priv, "DATA uCode section being loaded...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800576
577 ret = wait_event_interruptible_timeout(priv->wait_command_queue,
578 priv->ucode_write_complete, 5 * HZ);
579 if (ret == -ERESTARTSYS) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800580 IWL_ERR(priv, "Could not load the INST uCode section due "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800581 "to interrupt\n");
582 return ret;
583 } else if (!ret) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800584 IWL_ERR(priv, "Could not load the DATA uCode section\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800585 return -ETIMEDOUT;
586 } else
587 ret = 0;
588
589 priv->ucode_write_complete = 0;
590
591 return ret;
592}
593
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700594int iwl5000_load_ucode(struct iwl_priv *priv)
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800595{
596 int ret = 0;
597
598 /* check whether init ucode should be loaded, or rather runtime ucode */
599 if (priv->ucode_init.len && (priv->ucode_type == UCODE_NONE)) {
Tomas Winklere1623442009-01-27 14:27:56 -0800600 IWL_DEBUG_INFO(priv, "Init ucode found. Loading init ucode...\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800601 ret = iwl5000_load_given_ucode(priv,
602 &priv->ucode_init, &priv->ucode_init_data);
603 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800604 IWL_DEBUG_INFO(priv, "Init ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800605 priv->ucode_type = UCODE_INIT;
606 }
607 } else {
Tomas Winklere1623442009-01-27 14:27:56 -0800608 IWL_DEBUG_INFO(priv, "Init ucode not found, or already loaded. "
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800609 "Loading runtime ucode...\n");
610 ret = iwl5000_load_given_ucode(priv,
611 &priv->ucode_code, &priv->ucode_data);
612 if (!ret) {
Tomas Winklere1623442009-01-27 14:27:56 -0800613 IWL_DEBUG_INFO(priv, "Runtime ucode load complete.\n");
Ron Rindjunskydbb983b2008-05-15 13:54:12 +0800614 priv->ucode_type = UCODE_RT;
615 }
616 }
617
618 return ret;
619}
620
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700621void iwl5000_init_alive_start(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800622{
623 int ret = 0;
624
625 /* Check alive response for "valid" sign from uCode */
626 if (priv->card_alive_init.is_valid != UCODE_VALID_OK) {
627 /* We had an error bringing up the hardware, so take it
628 * all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800629 IWL_DEBUG_INFO(priv, "Initialize Alive failed.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800630 goto restart;
631 }
632
633 /* initialize uCode was loaded... verify inst image.
634 * This is a paranoid check, because we would not have gotten the
635 * "initialize" alive if code weren't properly loaded. */
636 if (iwl_verify_ucode(priv)) {
637 /* Runtime instruction load was bad;
638 * take it all the way back down so we can try again */
Tomas Winklere1623442009-01-27 14:27:56 -0800639 IWL_DEBUG_INFO(priv, "Bad \"initialize\" uCode load.\n");
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800640 goto restart;
641 }
642
Tomas Winklerc587de02009-06-03 11:44:07 -0700643 iwl_clear_stations_table(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800644 ret = priv->cfg->ops->lib->alive_notify(priv);
645 if (ret) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800646 IWL_WARN(priv,
647 "Could not complete ALIVE transition: %d\n", ret);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800648 goto restart;
649 }
650
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800651 iwl5000_send_calib_cfg(priv);
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800652 return;
653
654restart:
655 /* real restart (first load init_ucode) */
656 queue_work(priv->workqueue, &priv->restart);
657}
658
659static void iwl5000_set_wr_ptrs(struct iwl_priv *priv,
660 int txq_id, u32 index)
661{
662 iwl_write_direct32(priv, HBUS_TARG_WRPTR,
663 (index & 0xff) | (txq_id << 8));
664 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(txq_id), index);
665}
666
667static void iwl5000_tx_queue_set_status(struct iwl_priv *priv,
668 struct iwl_tx_queue *txq,
669 int tx_fifo_id, int scd_retry)
670{
671 int txq_id = txq->q.id;
Tomas Winkler3fd07a12008-10-23 23:48:49 -0700672 int active = test_bit(txq_id, &priv->txq_ctx_active_msk) ? 1 : 0;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800673
674 iwl_write_prph(priv, IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
675 (active << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE) |
676 (tx_fifo_id << IWL50_SCD_QUEUE_STTS_REG_POS_TXF) |
677 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_WSL) |
678 IWL50_SCD_QUEUE_STTS_REG_MSK);
679
680 txq->sched_retry = scd_retry;
681
Tomas Winklere1623442009-01-27 14:27:56 -0800682 IWL_DEBUG_INFO(priv, "%s %s Queue %d on AC %d\n",
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800683 active ? "Activate" : "Deactivate",
684 scd_retry ? "BA" : "AC", txq_id, tx_fifo_id);
685}
686
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800687static int iwl5000_send_wimax_coex(struct iwl_priv *priv)
688{
689 struct iwl_wimax_coex_cmd coex_cmd;
690
691 memset(&coex_cmd, 0, sizeof(coex_cmd));
692
693 return iwl_send_cmd_pdu(priv, COEX_PRIORITY_TABLE_CMD,
694 sizeof(coex_cmd), &coex_cmd);
695}
696
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700697int iwl5000_alive_notify(struct iwl_priv *priv)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800698{
699 u32 a;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800700 unsigned long flags;
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800701 int i, chan;
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800702 u32 reg_val;
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800703
704 spin_lock_irqsave(&priv->lock, flags);
705
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800706 priv->scd_base_addr = iwl_read_prph(priv, IWL50_SCD_SRAM_BASE_ADDR);
707 a = priv->scd_base_addr + IWL50_SCD_CONTEXT_DATA_OFFSET;
708 for (; a < priv->scd_base_addr + IWL50_SCD_TX_STTS_BITMAP_OFFSET;
709 a += 4)
710 iwl_write_targ_mem(priv, a, 0);
711 for (; a < priv->scd_base_addr + IWL50_SCD_TRANSLATE_TBL_OFFSET;
712 a += 4)
713 iwl_write_targ_mem(priv, a, 0);
Huaxu Wan39d5e0c2009-10-02 13:44:00 -0700714 for (; a < priv->scd_base_addr +
715 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(priv->hw_params.max_txq_num); a += 4)
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800716 iwl_write_targ_mem(priv, a, 0);
717
718 iwl_write_prph(priv, IWL50_SCD_DRAM_BASE_ADDR,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800719 priv->scd_bc_tbls.dma >> 10);
Winkler, Tomas31a73fe2008-11-19 15:32:26 -0800720
721 /* Enable DMA channel */
722 for (chan = 0; chan < FH50_TCSR_CHNL_NUM ; chan++)
723 iwl_write_direct32(priv, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
724 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
725 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
726
Winkler, Tomas40fc95d2008-11-19 15:32:27 -0800727 /* Update FH chicken bits */
728 reg_val = iwl_read_direct32(priv, FH_TX_CHICKEN_BITS_REG);
729 iwl_write_direct32(priv, FH_TX_CHICKEN_BITS_REG,
730 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
731
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800732 iwl_write_prph(priv, IWL50_SCD_QUEUECHAIN_SEL,
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800733 IWL50_SCD_QUEUECHAIN_SEL_ALL(priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800734 iwl_write_prph(priv, IWL50_SCD_AGGR_SEL, 0);
735
736 /* initiate the queues */
737 for (i = 0; i < priv->hw_params.max_txq_num; i++) {
738 iwl_write_prph(priv, IWL50_SCD_QUEUE_RDPTR(i), 0);
739 iwl_write_direct32(priv, HBUS_TARG_WRPTR, 0 | (i << 8));
740 iwl_write_targ_mem(priv, priv->scd_base_addr +
741 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i), 0);
742 iwl_write_targ_mem(priv, priv->scd_base_addr +
743 IWL50_SCD_CONTEXT_QUEUE_OFFSET(i) +
744 sizeof(u32),
745 ((SCD_WIN_SIZE <<
746 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
747 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
748 ((SCD_FRAME_LIMIT <<
749 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
750 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
751 }
752
753 iwl_write_prph(priv, IWL50_SCD_INTERRUPT_MASK,
Tomas Winklerda1bc452008-05-29 16:35:00 +0800754 IWL_MASK(0, priv->hw_params.max_txq_num));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800755
Tomas Winklerda1bc452008-05-29 16:35:00 +0800756 /* Activate all Tx DMA/FIFO channels */
757 priv->cfg->ops->lib->txq_set_sched(priv, IWL_MASK(0, 7));
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800758
759 iwl5000_set_wr_ptrs(priv, IWL_CMD_QUEUE_NUM, 0);
Winkler, Tomas9c80c502008-10-29 14:05:43 -0700760
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800761 /* map qos queues to fifos one-to-one */
762 for (i = 0; i < ARRAY_SIZE(iwl5000_default_queue_to_tx_fifo); i++) {
763 int ac = iwl5000_default_queue_to_tx_fifo[i];
764 iwl_txq_ctx_activate(priv, i);
765 iwl5000_tx_queue_set_status(priv, &priv->txq[i], ac, 0);
766 }
767 /* TODO - need to initialize those FIFOs inside the loop above,
768 * not only mark them as active */
769 iwl_txq_ctx_activate(priv, 4);
770 iwl_txq_ctx_activate(priv, 7);
771 iwl_txq_ctx_activate(priv, 8);
772 iwl_txq_ctx_activate(priv, 9);
773
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800774 spin_unlock_irqrestore(&priv->lock, flags);
775
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800776
Ron Rindjunsky9636e582008-05-15 13:54:14 +0800777 iwl5000_send_wimax_coex(priv);
778
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800779 iwl5000_set_Xtal_calib(priv);
780 iwl_send_calib_results(priv);
Tomas Winkler7c616cb2008-05-29 16:35:05 +0800781
Ron Rindjunsky99da1b42008-05-15 13:54:13 +0800782 return 0;
783}
784
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700785int iwl5000_hw_set_hw_params(struct iwl_priv *priv)
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700786{
787 if ((priv->cfg->mod_params->num_of_queues > IWL50_NUM_QUEUES) ||
788 (priv->cfg->mod_params->num_of_queues < IWL_MIN_NUM_QUEUES)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800789 IWL_ERR(priv,
790 "invalid queues_num, should be between %d and %d\n",
791 IWL_MIN_NUM_QUEUES, IWL50_NUM_QUEUES);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700792 return -EINVAL;
793 }
Tomas Winkler25ae3982008-04-24 11:55:27 -0700794
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700795 priv->hw_params.max_txq_num = priv->cfg->mod_params->num_of_queues;
Zhu Yif3f911d2008-12-02 12:14:04 -0800796 priv->hw_params.dma_chnl_num = FH50_TCSR_CHNL_NUM;
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800797 priv->hw_params.scd_bc_tbls_size =
798 IWL50_NUM_QUEUES * sizeof(struct iwl5000_scd_bc_tbl);
Samuel Ortiza8e74e22009-01-23 13:45:14 -0800799 priv->hw_params.tfd_size = sizeof(struct iwl_tfd);
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700800 priv->hw_params.max_stations = IWL5000_STATION_COUNT;
801 priv->hw_params.bcast_sta_id = IWL5000_BROADCAST_ID;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800802
Wey-Yi Guyf3a2a422009-09-11 10:38:11 -0700803 priv->hw_params.max_data_size = IWL50_RTC_DATA_SIZE;
804 priv->hw_params.max_inst_size = IWL50_RTC_INST_SIZE;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800805
Ron Rindjunskyda154e32008-06-30 17:23:20 +0800806 priv->hw_params.max_bsm_size = 0;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700807 priv->hw_params.ht40_channel = BIT(IEEE80211_BAND_2GHZ) |
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700808 BIT(IEEE80211_BAND_5GHZ);
Winkler, Tomas141c43a2009-01-08 10:19:53 -0800809 priv->hw_params.rx_wrt_ptr_reg = FH_RSCSR_CHNL0_WPTR;
810
Jay Sternbergc0bac762009-02-02 16:21:14 -0800811 priv->hw_params.tx_chains_num = num_of_ant(priv->cfg->valid_tx_ant);
812 priv->hw_params.rx_chains_num = num_of_ant(priv->cfg->valid_rx_ant);
813 priv->hw_params.valid_tx_ant = priv->cfg->valid_tx_ant;
814 priv->hw_params.valid_rx_ant = priv->cfg->valid_rx_ant;
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700815
Wey-Yi Guy62161ae2009-05-21 13:44:23 -0700816 if (priv->cfg->ops->lib->temp_ops.set_ct_kill)
817 priv->cfg->ops->lib->temp_ops.set_ct_kill(priv);
Emmanuel Grumbachc031bf82008-04-24 11:55:29 -0700818
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700819 /* Set initial sensitivity parameters */
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800820 /* Set initial calibration set */
821 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800822 case CSR_HW_REV_TYPE_5150:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700823 priv->hw_params.sens = &iwl5150_sensitivity;
Tomas Winkler819500c2008-12-01 16:32:19 -0800824 priv->hw_params.calib_init_cfg =
Winkler, Tomas7470d7f2008-12-01 16:32:22 -0800825 BIT(IWL_CALIB_DC) |
826 BIT(IWL_CALIB_LO) |
827 BIT(IWL_CALIB_TX_IQ) |
828 BIT(IWL_CALIB_BASE_BAND);
Tomas Winkler819500c2008-12-01 16:32:19 -0800829
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800830 break;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800831 default:
Wey-Yi Guy9d671872009-06-12 13:22:53 -0700832 priv->hw_params.sens = &iwl5000_sensitivity;
Jay Sternbergc0bac762009-02-02 16:21:14 -0800833 priv->hw_params.calib_init_cfg =
834 BIT(IWL_CALIB_XTAL) |
835 BIT(IWL_CALIB_LO) |
836 BIT(IWL_CALIB_TX_IQ) |
837 BIT(IWL_CALIB_TX_IQ_PERD) |
838 BIT(IWL_CALIB_BASE_BAND);
839 break;
Tomas Winklerbe5d56e2008-10-08 09:37:27 +0800840 }
841
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -0700842 return 0;
843}
Ron Rindjunskyd4100dd2008-04-24 11:55:33 -0700844
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700845/**
846 * iwl5000_txq_update_byte_cnt_tbl - Set up entry in Tx byte-count array
847 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700848void iwl5000_txq_update_byte_cnt_tbl(struct iwl_priv *priv,
Ron Rindjunsky16466902008-05-05 10:22:50 +0800849 struct iwl_tx_queue *txq,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700850 u16 byte_cnt)
851{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800852 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700853 int write_ptr = txq->q.write_ptr;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700854 int txq_id = txq->q.id;
855 u8 sec_ctl = 0;
Tomas Winkler127901a2008-10-23 23:48:55 -0700856 u8 sta_id = 0;
857 u16 len = byte_cnt + IWL_TX_CRC_SIZE + IWL_TX_DELIMITER_SIZE;
858 __le16 bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700859
Tomas Winkler127901a2008-10-23 23:48:55 -0700860 WARN_ON(len > 0xFFF || write_ptr >= TFD_QUEUE_SIZE_MAX);
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700861
862 if (txq_id != IWL_CMD_QUEUE_NUM) {
Tomas Winkler127901a2008-10-23 23:48:55 -0700863 sta_id = txq->cmd[txq->q.write_ptr]->cmd.tx.sta_id;
Gregory Greenmanda99c4b2008-08-04 16:00:40 +0800864 sec_ctl = txq->cmd[txq->q.write_ptr]->cmd.tx.sec_ctl;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700865
866 switch (sec_ctl & TX_CMD_SEC_MSK) {
867 case TX_CMD_SEC_CCM:
868 len += CCMP_MIC_LEN;
869 break;
870 case TX_CMD_SEC_TKIP:
871 len += TKIP_ICV_LEN;
872 break;
873 case TX_CMD_SEC_WEP:
874 len += WEP_IV_LEN + WEP_ICV_LEN;
875 break;
876 }
877 }
878
Tomas Winkler127901a2008-10-23 23:48:55 -0700879 bc_ent = cpu_to_le16((len & 0xFFF) | (sta_id << 12));
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700880
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800881 scd_bc_tbl[txq_id].tfd_offset[write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700882
Tomas Winkler127901a2008-10-23 23:48:55 -0700883 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800884 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700885 tfd_offset[TFD_QUEUE_SIZE_MAX + write_ptr] = bc_ent;
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -0700886}
887
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700888void iwl5000_txq_inval_byte_cnt_tbl(struct iwl_priv *priv,
Tomas Winkler972cf442008-05-29 16:35:13 +0800889 struct iwl_tx_queue *txq)
890{
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800891 struct iwl5000_scd_bc_tbl *scd_bc_tbl = priv->scd_bc_tbls.addr;
Tomas Winkler127901a2008-10-23 23:48:55 -0700892 int txq_id = txq->q.id;
893 int read_ptr = txq->q.read_ptr;
894 u8 sta_id = 0;
895 __le16 bc_ent;
896
897 WARN_ON(read_ptr >= TFD_QUEUE_SIZE_MAX);
Tomas Winkler972cf442008-05-29 16:35:13 +0800898
899 if (txq_id != IWL_CMD_QUEUE_NUM)
Tomas Winkler127901a2008-10-23 23:48:55 -0700900 sta_id = txq->cmd[read_ptr]->cmd.tx.sta_id;
Tomas Winkler972cf442008-05-29 16:35:13 +0800901
Tomas Winkler127901a2008-10-23 23:48:55 -0700902 bc_ent = cpu_to_le16(1 | (sta_id << 12));
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800903 scd_bc_tbl[txq_id].tfd_offset[read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800904
Tomas Winkler127901a2008-10-23 23:48:55 -0700905 if (txq->q.write_ptr < TFD_QUEUE_SIZE_BC_DUP)
Tomas Winkler4ddbb7d2008-11-07 09:58:40 -0800906 scd_bc_tbl[txq_id].
Tomas Winkler127901a2008-10-23 23:48:55 -0700907 tfd_offset[TFD_QUEUE_SIZE_MAX + read_ptr] = bc_ent;
Tomas Winkler972cf442008-05-29 16:35:13 +0800908}
909
Tomas Winklere26e47d2008-06-12 09:46:56 +0800910static int iwl5000_tx_queue_set_q2ratid(struct iwl_priv *priv, u16 ra_tid,
911 u16 txq_id)
912{
913 u32 tbl_dw_addr;
914 u32 tbl_dw;
915 u16 scd_q2ratid;
916
917 scd_q2ratid = ra_tid & IWL_SCD_QUEUE_RA_TID_MAP_RATID_MSK;
918
919 tbl_dw_addr = priv->scd_base_addr +
920 IWL50_SCD_TRANSLATE_TBL_OFFSET_QUEUE(txq_id);
921
922 tbl_dw = iwl_read_targ_mem(priv, tbl_dw_addr);
923
924 if (txq_id & 0x1)
925 tbl_dw = (scd_q2ratid << 16) | (tbl_dw & 0x0000FFFF);
926 else
927 tbl_dw = scd_q2ratid | (tbl_dw & 0xFFFF0000);
928
929 iwl_write_targ_mem(priv, tbl_dw_addr, tbl_dw);
930
931 return 0;
932}
933static void iwl5000_tx_queue_stop_scheduler(struct iwl_priv *priv, u16 txq_id)
934{
935 /* Simply stop the queue, but don't change any configuration;
936 * the SCD_ACT_EN bit is the write-enable mask for the ACTIVE bit. */
937 iwl_write_prph(priv,
938 IWL50_SCD_QUEUE_STATUS_BITS(txq_id),
939 (0 << IWL50_SCD_QUEUE_STTS_REG_POS_ACTIVE)|
940 (1 << IWL50_SCD_QUEUE_STTS_REG_POS_SCD_ACT_EN));
941}
942
Wey-Yi Guy672639d2009-07-24 11:13:01 -0700943int iwl5000_txq_agg_enable(struct iwl_priv *priv, int txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +0800944 int tx_fifo, int sta_id, int tid, u16 ssn_idx)
945{
946 unsigned long flags;
Tomas Winklere26e47d2008-06-12 09:46:56 +0800947 u16 ra_tid;
948
Tomas Winkler9f17b312008-07-11 11:53:35 +0800949 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
950 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Winkler, Tomas39aadf82008-12-19 10:37:32 +0800951 IWL_WARN(priv,
952 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +0800953 txq_id, IWL50_FIRST_AMPDU_QUEUE,
954 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
955 return -EINVAL;
956 }
Tomas Winklere26e47d2008-06-12 09:46:56 +0800957
958 ra_tid = BUILD_RAxTID(sta_id, tid);
959
960 /* Modify device's station table to Tx this TID */
Tomas Winkler9f586712008-11-12 13:14:05 -0800961 iwl_sta_tx_modify_enable_tid(priv, sta_id, tid);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800962
963 spin_lock_irqsave(&priv->lock, flags);
Tomas Winklere26e47d2008-06-12 09:46:56 +0800964
965 /* Stop this Tx queue before configuring it */
966 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
967
968 /* Map receiver-address / traffic-ID to this queue */
969 iwl5000_tx_queue_set_q2ratid(priv, ra_tid, txq_id);
970
971 /* Set this queue as a chain-building queue */
972 iwl_set_bits_prph(priv, IWL50_SCD_QUEUECHAIN_SEL, (1<<txq_id));
973
974 /* enable aggregations for the queue */
975 iwl_set_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1<<txq_id));
976
977 /* Place first TFD at index corresponding to start sequence number.
978 * Assumes that ssn_idx is valid (!= 0xFFF) */
979 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
980 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
981 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
982
983 /* Set up Tx window size and frame limit for this queue */
984 iwl_write_targ_mem(priv, priv->scd_base_addr +
985 IWL50_SCD_CONTEXT_QUEUE_OFFSET(txq_id) +
986 sizeof(u32),
987 ((SCD_WIN_SIZE <<
988 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_POS) &
989 IWL50_SCD_QUEUE_CTX_REG2_WIN_SIZE_MSK) |
990 ((SCD_FRAME_LIMIT <<
991 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_POS) &
992 IWL50_SCD_QUEUE_CTX_REG2_FRAME_LIMIT_MSK));
993
994 iwl_set_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
995
996 /* Set up Status area in SRAM, map to Tx DMA/FIFO, activate the queue */
997 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 1);
998
Tomas Winklere26e47d2008-06-12 09:46:56 +0800999 spin_unlock_irqrestore(&priv->lock, flags);
1000
1001 return 0;
1002}
1003
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001004int iwl5000_txq_agg_disable(struct iwl_priv *priv, u16 txq_id,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001005 u16 ssn_idx, u8 tx_fifo)
1006{
Tomas Winkler9f17b312008-07-11 11:53:35 +08001007 if ((IWL50_FIRST_AMPDU_QUEUE > txq_id) ||
1008 (IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES <= txq_id)) {
Wey-Yi Guya2f1cbe2009-03-17 21:51:52 -07001009 IWL_ERR(priv,
Winkler, Tomas39aadf82008-12-19 10:37:32 +08001010 "queue number out of range: %d, must be %d to %d\n",
Tomas Winkler9f17b312008-07-11 11:53:35 +08001011 txq_id, IWL50_FIRST_AMPDU_QUEUE,
1012 IWL50_FIRST_AMPDU_QUEUE + IWL50_NUM_AMPDU_QUEUES - 1);
Tomas Winklere26e47d2008-06-12 09:46:56 +08001013 return -EINVAL;
1014 }
1015
Tomas Winklere26e47d2008-06-12 09:46:56 +08001016 iwl5000_tx_queue_stop_scheduler(priv, txq_id);
1017
1018 iwl_clear_bits_prph(priv, IWL50_SCD_AGGR_SEL, (1 << txq_id));
1019
1020 priv->txq[txq_id].q.read_ptr = (ssn_idx & 0xff);
1021 priv->txq[txq_id].q.write_ptr = (ssn_idx & 0xff);
1022 /* supposes that ssn_idx is valid (!= 0xFFF) */
1023 iwl5000_set_wr_ptrs(priv, txq_id, ssn_idx);
1024
1025 iwl_clear_bits_prph(priv, IWL50_SCD_INTERRUPT_MASK, (1 << txq_id));
1026 iwl_txq_ctx_deactivate(priv, txq_id);
1027 iwl5000_tx_queue_set_status(priv, &priv->txq[txq_id], tx_fifo, 0);
1028
Tomas Winklere26e47d2008-06-12 09:46:56 +08001029 return 0;
1030}
1031
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001032u16 iwl5000_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
Tomas Winkler2469bf22008-05-05 10:22:35 +08001033{
1034 u16 size = (u16)sizeof(struct iwl_addsta_cmd);
Tomas Winklerc587de02009-06-03 11:44:07 -07001035 struct iwl_addsta_cmd *addsta = (struct iwl_addsta_cmd *)data;
1036 memcpy(addsta, cmd, size);
1037 /* resrved in 5000 */
1038 addsta->rate_n_flags = cpu_to_le16(0);
Tomas Winkler2469bf22008-05-05 10:22:35 +08001039 return size;
1040}
1041
1042
Tomas Winklerda1bc452008-05-29 16:35:00 +08001043/*
Tomas Winklera96a27f2008-10-23 23:48:56 -07001044 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
Tomas Winklerda1bc452008-05-29 16:35:00 +08001045 * must be called under priv->lock and mac access
1046 */
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001047void iwl5000_txq_set_sched(struct iwl_priv *priv, u32 mask)
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001048{
Tomas Winklerda1bc452008-05-29 16:35:00 +08001049 iwl_write_prph(priv, IWL50_SCD_TXFACT, mask);
Ron Rindjunsky5a676bb2008-05-05 10:22:42 +08001050}
1051
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001052
1053static inline u32 iwl5000_get_scd_ssn(struct iwl5000_tx_resp *tx_resp)
1054{
Tomas Winkler3ac7f142008-07-21 02:40:14 +03001055 return le32_to_cpup((__le32 *)&tx_resp->status +
Tomas Winkler25a65722008-06-12 09:47:07 +08001056 tx_resp->frame_count) & MAX_SN;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001057}
1058
1059static int iwl5000_tx_status_reply_tx(struct iwl_priv *priv,
1060 struct iwl_ht_agg *agg,
1061 struct iwl5000_tx_resp *tx_resp,
Tomas Winkler25a65722008-06-12 09:47:07 +08001062 int txq_id, u16 start_idx)
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001063{
1064 u16 status;
1065 struct agg_tx_status *frame_status = &tx_resp->status;
1066 struct ieee80211_tx_info *info = NULL;
1067 struct ieee80211_hdr *hdr = NULL;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001068 u32 rate_n_flags = le32_to_cpu(tx_resp->rate_n_flags);
Tomas Winkler25a65722008-06-12 09:47:07 +08001069 int i, sh, idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001070 u16 seq;
1071
1072 if (agg->wait_for_ba)
Tomas Winklere1623442009-01-27 14:27:56 -08001073 IWL_DEBUG_TX_REPLY(priv, "got tx response w/o block-ack\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001074
1075 agg->frame_count = tx_resp->frame_count;
1076 agg->start_idx = start_idx;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001077 agg->rate_n_flags = rate_n_flags;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001078 agg->bitmap = 0;
1079
1080 /* # frames attempted by Tx command */
1081 if (agg->frame_count == 1) {
1082 /* Only one frame was attempted; no block-ack will arrive */
1083 status = le16_to_cpu(frame_status[0].status);
Tomas Winkler25a65722008-06-12 09:47:07 +08001084 idx = start_idx;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001085
1086 /* FIXME: code repetition */
Tomas Winklere1623442009-01-27 14:27:56 -08001087 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, StartIdx=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001088 agg->frame_count, agg->start_idx, idx);
1089
1090 info = IEEE80211_SKB_CB(priv->txq[txq_id].txb[idx].skb[0]);
Johannes Berge6a98542008-10-21 12:40:02 +02001091 info->status.rates[0].count = tx_resp->failure_frame + 1;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001092 info->flags &= ~IEEE80211_TX_CTL_AMPDU;
Abhijeet Kolekarc3056062008-11-12 13:14:08 -08001093 info->flags |= iwl_is_tx_success(status) ?
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001094 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001095 iwl_hwrate_to_tx_control(priv, rate_n_flags, info);
1096
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001097 /* FIXME: code repetition end */
1098
Tomas Winklere1623442009-01-27 14:27:56 -08001099 IWL_DEBUG_TX_REPLY(priv, "1 Frame 0x%x failure :%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001100 status & 0xff, tx_resp->failure_frame);
Tomas Winklere1623442009-01-27 14:27:56 -08001101 IWL_DEBUG_TX_REPLY(priv, "Rate Info rate_n_flags=%x\n", rate_n_flags);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001102
1103 agg->wait_for_ba = 0;
1104 } else {
1105 /* Two or more frames were attempted; expect block-ack */
1106 u64 bitmap = 0;
1107 int start = agg->start_idx;
1108
1109 /* Construct bit-map of pending frames within Tx window */
1110 for (i = 0; i < agg->frame_count; i++) {
1111 u16 sc;
1112 status = le16_to_cpu(frame_status[i].status);
1113 seq = le16_to_cpu(frame_status[i].sequence);
1114 idx = SEQ_TO_INDEX(seq);
1115 txq_id = SEQ_TO_QUEUE(seq);
1116
1117 if (status & (AGG_TX_STATE_FEW_BYTES_MSK |
1118 AGG_TX_STATE_ABORT_MSK))
1119 continue;
1120
Tomas Winklere1623442009-01-27 14:27:56 -08001121 IWL_DEBUG_TX_REPLY(priv, "FrameCnt = %d, txq_id=%d idx=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001122 agg->frame_count, txq_id, idx);
1123
1124 hdr = iwl_tx_queue_get_hdr(priv, txq_id, idx);
Stanislaw Gruszka6c6a22e2009-09-23 10:51:34 +02001125 if (!hdr) {
1126 IWL_ERR(priv,
1127 "BUG_ON idx doesn't point to valid skb"
1128 " idx=%d, txq_id=%d\n", idx, txq_id);
1129 return -1;
1130 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001131
1132 sc = le16_to_cpu(hdr->seq_ctrl);
1133 if (idx != (SEQ_TO_SN(sc) & 0xff)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001134 IWL_ERR(priv,
1135 "BUG_ON idx doesn't match seq control"
1136 " idx=%d, seq_idx=%d, seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001137 idx, SEQ_TO_SN(sc),
1138 hdr->seq_ctrl);
1139 return -1;
1140 }
1141
Tomas Winklere1623442009-01-27 14:27:56 -08001142 IWL_DEBUG_TX_REPLY(priv, "AGG Frame i=%d idx %d seq=%d\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001143 i, idx, SEQ_TO_SN(sc));
1144
1145 sh = idx - start;
1146 if (sh > 64) {
1147 sh = (start - idx) + 0xff;
1148 bitmap = bitmap << sh;
1149 sh = 0;
1150 start = idx;
1151 } else if (sh < -64)
1152 sh = 0xff - (start - idx);
1153 else if (sh < 0) {
1154 sh = start - idx;
1155 start = idx;
1156 bitmap = bitmap << sh;
1157 sh = 0;
1158 }
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001159 bitmap |= 1ULL << sh;
Tomas Winklere1623442009-01-27 14:27:56 -08001160 IWL_DEBUG_TX_REPLY(priv, "start=%d bitmap=0x%llx\n",
Emmanuel Grumbach4aa41f12008-07-18 13:53:09 +08001161 start, (unsigned long long)bitmap);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001162 }
1163
1164 agg->bitmap = bitmap;
1165 agg->start_idx = start;
Tomas Winklere1623442009-01-27 14:27:56 -08001166 IWL_DEBUG_TX_REPLY(priv, "Frames %d start_idx=%d bitmap=0x%llx\n",
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001167 agg->frame_count, agg->start_idx,
1168 (unsigned long long)agg->bitmap);
1169
1170 if (bitmap)
1171 agg->wait_for_ba = 1;
1172 }
1173 return 0;
1174}
1175
1176static void iwl5000_rx_reply_tx(struct iwl_priv *priv,
1177 struct iwl_rx_mem_buffer *rxb)
1178{
1179 struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
1180 u16 sequence = le16_to_cpu(pkt->hdr.sequence);
1181 int txq_id = SEQ_TO_QUEUE(sequence);
1182 int index = SEQ_TO_INDEX(sequence);
1183 struct iwl_tx_queue *txq = &priv->txq[txq_id];
1184 struct ieee80211_tx_info *info;
1185 struct iwl5000_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
1186 u32 status = le16_to_cpu(tx_resp->status.status);
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001187 int tid;
1188 int sta_id;
1189 int freed;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001190
1191 if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
Winkler, Tomas15b16872008-12-19 10:37:33 +08001192 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001193 "is out of range [0-%d] %d %d\n", txq_id,
1194 index, txq->q.n_bd, txq->q.write_ptr,
1195 txq->q.read_ptr);
1196 return;
1197 }
1198
1199 info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
1200 memset(&info->status, 0, sizeof(info->status));
1201
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001202 tid = (tx_resp->ra_tid & IWL50_TX_RES_TID_MSK) >> IWL50_TX_RES_TID_POS;
1203 sta_id = (tx_resp->ra_tid & IWL50_TX_RES_RA_MSK) >> IWL50_TX_RES_RA_POS;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001204
1205 if (txq->sched_retry) {
1206 const u32 scd_ssn = iwl5000_get_scd_ssn(tx_resp);
1207 struct iwl_ht_agg *agg = NULL;
1208
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001209 agg = &priv->stations[sta_id].tid[tid].agg;
1210
Tomas Winkler25a65722008-06-12 09:47:07 +08001211 iwl5000_tx_status_reply_tx(priv, agg, tx_resp, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001212
Ron Rindjunsky32354272008-07-01 10:44:51 +03001213 /* check if BAR is needed */
1214 if ((tx_resp->frame_count == 1) && !iwl_is_tx_success(status))
1215 info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001216
1217 if (txq->q.read_ptr != (scd_ssn & 0xff)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001218 index = iwl_queue_dec_wrap(scd_ssn & 0xff, txq->q.n_bd);
Tomas Winklere1623442009-01-27 14:27:56 -08001219 IWL_DEBUG_TX_REPLY(priv, "Retry scheduler reclaim "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001220 "scd_ssn=%d idx=%d txq=%d swq=%d\n",
1221 scd_ssn , index, txq_id, txq->swq_id);
1222
Tomas Winkler17b88922008-05-29 16:35:12 +08001223 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001224 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
1225
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001226 if (priv->mac80211_registered &&
1227 (iwl_queue_space(&txq->q) > txq->q.low_mark) &&
1228 (agg->state != IWL_EMPTYING_HW_QUEUE_DELBA)) {
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001229 if (agg->state == IWL_AGG_OFF)
Johannes Berge4e72fb2009-03-23 17:28:42 +01001230 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001231 else
Johannes Berge4e72fb2009-03-23 17:28:42 +01001232 iwl_wake_queue(priv, txq->swq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001233 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001234 }
1235 } else {
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001236 BUG_ON(txq_id != txq->swq_id);
1237
Johannes Berge6a98542008-10-21 12:40:02 +02001238 info->status.rates[0].count = tx_resp->failure_frame + 1;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001239 info->flags |= iwl_is_tx_success(status) ?
1240 IEEE80211_TX_STAT_ACK : 0;
Tomas Winklere7d326a2008-06-12 09:47:11 +08001241 iwl_hwrate_to_tx_control(priv,
Ron Rindjunsky4f85f5b2008-06-09 22:54:35 +03001242 le32_to_cpu(tx_resp->rate_n_flags),
1243 info);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001244
Tomas Winklere1623442009-01-27 14:27:56 -08001245 IWL_DEBUG_TX_REPLY(priv, "TXQ %d status %s (0x%08x) rate_n_flags "
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001246 "0x%x retries %d\n",
1247 txq_id,
1248 iwl_get_tx_fail_reason(status), status,
1249 le32_to_cpu(tx_resp->rate_n_flags),
1250 tx_resp->failure_frame);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001251
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001252 freed = iwl_tx_queue_reclaim(priv, txq_id, index);
1253 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001254 priv->stations[sta_id].tid[tid].tfds_in_queue -= freed;
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001255
1256 if (priv->mac80211_registered &&
1257 (iwl_queue_space(&txq->q) > txq->q.low_mark))
Johannes Berge4e72fb2009-03-23 17:28:42 +01001258 iwl_wake_queue(priv, txq_id);
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001259 }
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001260
Tomas Winkler3fd07a12008-10-23 23:48:49 -07001261 if (ieee80211_is_data_qos(tx_resp->frame_ctrl))
1262 iwl_txq_check_empty(priv, sta_id, tid, txq_id);
1263
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001264 if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
Winkler, Tomas15b16872008-12-19 10:37:33 +08001265 IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001266}
1267
Tomas Winklera96a27f2008-10-23 23:48:56 -07001268/* Currently 5000 is the superset of everything */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001269u16 iwl5000_get_hcmd_size(u8 cmd_id, u16 len)
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001270{
1271 return len;
1272}
1273
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001274void iwl5000_setup_deferred_work(struct iwl_priv *priv)
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001275{
1276 /* in 5000 the tx power calibration is done in uCode */
1277 priv->disable_tx_power_cal = 1;
1278}
1279
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001280void iwl5000_rx_handler_setup(struct iwl_priv *priv)
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001281{
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001282 /* init calibration handlers */
1283 priv->rx_handlers[CALIBRATION_RES_NOTIFICATION] =
1284 iwl5000_rx_calib_result;
1285 priv->rx_handlers[CALIBRATION_COMPLETE_NOTIFICATION] =
1286 iwl5000_rx_calib_complete;
Ron Rindjunskye532fa02008-05-29 16:35:09 +08001287 priv->rx_handlers[REPLY_TX] = iwl5000_rx_reply_tx;
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001288}
1289
Tomas Winkler7c616cb2008-05-29 16:35:05 +08001290
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001291int iwl5000_hw_valid_rtc_data_addr(u32 addr)
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001292{
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001293 return (addr >= IWL50_RTC_DATA_LOWER_BOUND) &&
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001294 (addr < IWL50_RTC_DATA_UPPER_BOUND);
1295}
1296
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001297static int iwl5000_send_rxon_assoc(struct iwl_priv *priv)
1298{
1299 int ret = 0;
1300 struct iwl5000_rxon_assoc_cmd rxon_assoc;
1301 const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1302 const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1303
1304 if ((rxon1->flags == rxon2->flags) &&
1305 (rxon1->filter_flags == rxon2->filter_flags) &&
1306 (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1307 (rxon1->ofdm_ht_single_stream_basic_rates ==
1308 rxon2->ofdm_ht_single_stream_basic_rates) &&
1309 (rxon1->ofdm_ht_dual_stream_basic_rates ==
1310 rxon2->ofdm_ht_dual_stream_basic_rates) &&
1311 (rxon1->ofdm_ht_triple_stream_basic_rates ==
1312 rxon2->ofdm_ht_triple_stream_basic_rates) &&
1313 (rxon1->acquisition_data == rxon2->acquisition_data) &&
1314 (rxon1->rx_chain == rxon2->rx_chain) &&
1315 (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
Tomas Winklere1623442009-01-27 14:27:56 -08001316 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC. Not resending.\n");
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001317 return 0;
1318 }
1319
1320 rxon_assoc.flags = priv->staging_rxon.flags;
1321 rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1322 rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1323 rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1324 rxon_assoc.reserved1 = 0;
1325 rxon_assoc.reserved2 = 0;
1326 rxon_assoc.reserved3 = 0;
1327 rxon_assoc.ofdm_ht_single_stream_basic_rates =
1328 priv->staging_rxon.ofdm_ht_single_stream_basic_rates;
1329 rxon_assoc.ofdm_ht_dual_stream_basic_rates =
1330 priv->staging_rxon.ofdm_ht_dual_stream_basic_rates;
1331 rxon_assoc.rx_chain_select_flags = priv->staging_rxon.rx_chain;
1332 rxon_assoc.ofdm_ht_triple_stream_basic_rates =
1333 priv->staging_rxon.ofdm_ht_triple_stream_basic_rates;
1334 rxon_assoc.acquisition_data = priv->staging_rxon.acquisition_data;
1335
1336 ret = iwl_send_cmd_pdu_async(priv, REPLY_RXON_ASSOC,
1337 sizeof(rxon_assoc), &rxon_assoc, NULL);
1338 if (ret)
1339 return ret;
1340
1341 return ret;
1342}
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001343int iwl5000_send_tx_power(struct iwl_priv *priv)
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001344{
1345 struct iwl5000_tx_power_dbm_cmd tx_power_cmd;
Jay Sternberg76a24072009-01-29 11:09:14 -08001346 u8 tx_ant_cfg_cmd;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001347
1348 /* half dBm need to multiply */
1349 tx_power_cmd.global_lmt = (s8)(2 * priv->tx_power_user_lmt);
Gregory Greenman853554a2008-06-30 17:23:01 +08001350 tx_power_cmd.flags = IWL50_TX_POWER_NO_CLOSED;
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001351 tx_power_cmd.srv_chan_lmt = IWL50_TX_POWER_AUTO;
Jay Sternberg76a24072009-01-29 11:09:14 -08001352
1353 if (IWL_UCODE_API(priv->ucode_ver) == 1)
1354 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD_V1;
1355 else
1356 tx_ant_cfg_cmd = REPLY_TX_POWER_DBM_CMD;
1357
1358 return iwl_send_cmd_pdu_async(priv, tx_ant_cfg_cmd,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001359 sizeof(tx_power_cmd), &tx_power_cmd,
1360 NULL);
1361}
1362
Wey-Yi Guy672639d2009-07-24 11:13:01 -07001363void iwl5000_temperature(struct iwl_priv *priv)
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001364{
1365 /* store temperature from statistics (in Celsius) */
Zhu Yi52256402008-06-30 17:23:31 +08001366 priv->temperature = le32_to_cpu(priv->statistics.general.temperature);
Wey-Yi Guy39b73fb2009-07-24 11:13:02 -07001367 iwl_tt_handler(priv);
Emmanuel Grumbach8f91aec2008-06-30 17:23:07 +08001368}
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001369
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001370static void iwl5150_temperature(struct iwl_priv *priv)
1371{
1372 u32 vt = 0;
1373 s32 offset = iwl_temp_calib_to_offset(priv);
1374
1375 vt = le32_to_cpu(priv->statistics.general.temperature);
1376 vt = vt / IWL_5150_VOLTAGE_TO_TEMPERATURE_COEFF + offset;
1377 /* now vt hold the temperature in Kelvin */
1378 priv->temperature = KELVIN_TO_CELSIUS(vt);
Wey-Yi Guy15993e02009-08-13 13:31:00 -07001379 iwl_tt_handler(priv);
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001380}
1381
Tomas Winklercaab8f12008-08-04 16:00:42 +08001382/* Calc max signal level (dBm) among 3 possible receivers */
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001383int iwl5000_calc_rssi(struct iwl_priv *priv,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001384 struct iwl_rx_phy_res *rx_resp)
1385{
1386 /* data from PHY/DSP regarding signal strength, etc.,
1387 * contents are always there, not configurable by host
1388 */
1389 struct iwl5000_non_cfg_phy *ncphy =
1390 (struct iwl5000_non_cfg_phy *)rx_resp->non_cfg_phy_buf;
1391 u32 val, rssi_a, rssi_b, rssi_c, max_rssi;
1392 u8 agc;
1393
1394 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_AGC_IDX]);
1395 agc = (val & IWL50_OFDM_AGC_MSK) >> IWL50_OFDM_AGC_BIT_POS;
1396
1397 /* Find max rssi among 3 possible receivers.
1398 * These values are measured by the digital signal processor (DSP).
1399 * They should stay fairly constant even as the signal strength varies,
1400 * if the radio's automatic gain control (AGC) is working right.
1401 * AGC value (see below) will provide the "interesting" info.
1402 */
1403 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_AB_IDX]);
1404 rssi_a = (val & IWL50_OFDM_RSSI_A_MSK) >> IWL50_OFDM_RSSI_A_BIT_POS;
1405 rssi_b = (val & IWL50_OFDM_RSSI_B_MSK) >> IWL50_OFDM_RSSI_B_BIT_POS;
1406 val = le32_to_cpu(ncphy->non_cfg_phy[IWL50_RX_RES_RSSI_C_IDX]);
1407 rssi_c = (val & IWL50_OFDM_RSSI_C_MSK) >> IWL50_OFDM_RSSI_C_BIT_POS;
1408
1409 max_rssi = max_t(u32, rssi_a, rssi_b);
1410 max_rssi = max_t(u32, max_rssi, rssi_c);
1411
Tomas Winklere1623442009-01-27 14:27:56 -08001412 IWL_DEBUG_STATS(priv, "Rssi In A %d B %d C %d Max %d AGC dB %d\n",
Tomas Winklercaab8f12008-08-04 16:00:42 +08001413 rssi_a, rssi_b, rssi_c, max_rssi, agc);
1414
1415 /* dBm = max_rssi dB - agc dB - constant.
1416 * Higher AGC (higher radio gain) means lower signal. */
Samuel Ortiz250bdd22008-12-19 10:37:11 +08001417 return max_rssi - agc - IWL49_RSSI_OFFSET;
Tomas Winklercaab8f12008-08-04 16:00:42 +08001418}
1419
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001420static int iwl5000_send_tx_ant_config(struct iwl_priv *priv, u8 valid_tx_ant)
1421{
1422 struct iwl_tx_ant_config_cmd tx_ant_cmd = {
1423 .valid = cpu_to_le32(valid_tx_ant),
1424 };
1425
1426 if (IWL_UCODE_API(priv->ucode_ver) > 1) {
1427 IWL_DEBUG_HC(priv, "select valid tx ant: %u\n", valid_tx_ant);
1428 return iwl_send_cmd_pdu(priv, TX_ANT_CONFIGURATION_CMD,
1429 sizeof(struct iwl_tx_ant_config_cmd),
1430 &tx_ant_cmd);
1431 } else {
1432 IWL_DEBUG_HC(priv, "TX_ANT_CONFIGURATION_CMD not supported\n");
1433 return -EOPNOTSUPP;
1434 }
1435}
1436
1437
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001438#define IWL5000_UCODE_GET(item) \
1439static u32 iwl5000_ucode_get_##item(const struct iwl_ucode_header *ucode,\
1440 u32 api_ver) \
1441{ \
1442 if (api_ver <= 2) \
1443 return le32_to_cpu(ucode->u.v1.item); \
1444 return le32_to_cpu(ucode->u.v2.item); \
1445}
1446
1447static u32 iwl5000_ucode_get_header_size(u32 api_ver)
1448{
1449 if (api_ver <= 2)
1450 return UCODE_HEADER_SIZE(1);
1451 return UCODE_HEADER_SIZE(2);
1452}
1453
1454static u32 iwl5000_ucode_get_build(const struct iwl_ucode_header *ucode,
1455 u32 api_ver)
1456{
1457 if (api_ver <= 2)
1458 return 0;
1459 return le32_to_cpu(ucode->u.v2.build);
1460}
1461
1462static u8 *iwl5000_ucode_get_data(const struct iwl_ucode_header *ucode,
1463 u32 api_ver)
1464{
1465 if (api_ver <= 2)
1466 return (u8 *) ucode->u.v1.data;
1467 return (u8 *) ucode->u.v2.data;
1468}
1469
1470IWL5000_UCODE_GET(inst_size);
1471IWL5000_UCODE_GET(data_size);
1472IWL5000_UCODE_GET(init_size);
1473IWL5000_UCODE_GET(init_data_size);
1474IWL5000_UCODE_GET(boot_size);
1475
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001476struct iwl_hcmd_ops iwl5000_hcmd = {
Ron Rindjunskyfe7a90c2008-05-29 16:35:14 +08001477 .rxon_assoc = iwl5000_send_rxon_assoc,
Abhijeet Kolekare0158e62009-04-08 11:26:37 -07001478 .commit_rxon = iwl_commit_rxon,
Abhijeet Kolekar45823532009-04-08 11:26:44 -07001479 .set_rxon_chain = iwl_set_rxon_chain,
Wey-Yi Guy2f748de2009-09-17 10:43:51 -07001480 .set_tx_ant = iwl5000_send_tx_ant_config,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001481};
1482
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001483struct iwl_hcmd_utils_ops iwl5000_hcmd_utils = {
Gregory Greenmanc1adf9f2008-05-15 13:53:59 +08001484 .get_hcmd_size = iwl5000_get_hcmd_size,
Tomas Winkler2469bf22008-05-05 10:22:35 +08001485 .build_addsta_hcmd = iwl5000_build_addsta_hcmd,
Emmanuel Grumbach33fd5032008-04-24 11:55:30 -07001486 .gain_computation = iwl5000_gain_computation,
1487 .chain_noise_reset = iwl5000_chain_noise_reset,
Emmanuel Grumbacha326a5d2008-07-11 11:53:31 +08001488 .rts_tx_cmd_flag = iwl5000_rts_tx_cmd_flag,
Tomas Winklercaab8f12008-08-04 16:00:42 +08001489 .calc_rssi = iwl5000_calc_rssi,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001490};
1491
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001492struct iwl_ucode_ops iwl5000_ucode = {
1493 .get_header_size = iwl5000_ucode_get_header_size,
1494 .get_build = iwl5000_ucode_get_build,
1495 .get_inst_size = iwl5000_ucode_get_inst_size,
1496 .get_data_size = iwl5000_ucode_get_data_size,
1497 .get_init_size = iwl5000_ucode_get_init_size,
1498 .get_init_data_size = iwl5000_ucode_get_init_data_size,
1499 .get_boot_size = iwl5000_ucode_get_boot_size,
1500 .get_data = iwl5000_ucode_get_data,
1501};
1502
Jay Sternberge8c00dc2009-01-29 11:09:15 -08001503struct iwl_lib_ops iwl5000_lib = {
Tomas Winklerfdd3e8a2008-04-24 11:55:28 -07001504 .set_hw_params = iwl5000_hw_set_hw_params,
Emmanuel Grumbach7839fc02008-04-24 11:55:34 -07001505 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
Tomas Winkler972cf442008-05-29 16:35:13 +08001506 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
Tomas Winklerda1bc452008-05-29 16:35:00 +08001507 .txq_set_sched = iwl5000_txq_set_sched,
Tomas Winklere26e47d2008-06-12 09:46:56 +08001508 .txq_agg_enable = iwl5000_txq_agg_enable,
1509 .txq_agg_disable = iwl5000_txq_agg_disable,
Samuel Ortiz7aaa1d72009-01-19 15:30:26 -08001510 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1511 .txq_free_tfd = iwl_hw_txq_free_tfd,
Samuel Ortiza8e74e22009-01-23 13:45:14 -08001512 .txq_init = iwl_hw_tx_queue_init,
Ron Rindjunskyb600e4e2008-05-15 13:54:11 +08001513 .rx_handler_setup = iwl5000_rx_handler_setup,
Emmanuel Grumbach203566f2008-06-12 09:46:54 +08001514 .setup_deferred_work = iwl5000_setup_deferred_work,
Ron Rindjunsky87283cc2008-05-29 16:34:47 +08001515 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001516 .dump_nic_event_log = iwl_dump_nic_event_log,
1517 .dump_nic_error_log = iwl_dump_nic_error_log,
Ron Rindjunskydbb983b2008-05-15 13:54:12 +08001518 .load_ucode = iwl5000_load_ucode,
Ron Rindjunsky99da1b42008-05-15 13:54:13 +08001519 .init_alive_start = iwl5000_init_alive_start,
1520 .alive_notify = iwl5000_alive_notify,
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001521 .send_tx_power = iwl5000_send_tx_power,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001522 .update_chain_flags = iwl_update_chain_flags,
Tomas Winkler30d59262008-04-24 11:55:25 -07001523 .apm_ops = {
1524 .init = iwl5000_apm_init,
Tomas Winkler7f066102008-05-29 16:34:57 +08001525 .reset = iwl5000_apm_reset,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001526 .stop = iwl_apm_stop,
Ron Rindjunsky5a835352008-05-05 10:22:29 +08001527 .config = iwl5000_nic_config,
Emmanuel Grumbach5b9f8cd2008-10-29 14:05:46 -07001528 .set_pwr_src = iwl_set_pwr_src,
Tomas Winkler30d59262008-04-24 11:55:25 -07001529 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001530 .eeprom_ops = {
Tomas Winkler25ae3982008-04-24 11:55:27 -07001531 .regulatory_bands = {
1532 EEPROM_5000_REG_BAND_1_CHANNELS,
1533 EEPROM_5000_REG_BAND_2_CHANNELS,
1534 EEPROM_5000_REG_BAND_3_CHANNELS,
1535 EEPROM_5000_REG_BAND_4_CHANNELS,
1536 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001537 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1538 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Tomas Winkler25ae3982008-04-24 11:55:27 -07001539 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001540 .verify_signature = iwlcore_eeprom_verify_signature,
1541 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1542 .release_semaphore = iwlcore_eeprom_release_semaphore,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001543 .calib_version = iwl5000_eeprom_calib_version,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001544 .query_addr = iwl5000_eeprom_query_addr,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001545 },
Abhijeet Kolekar5bbe2332009-04-08 11:26:35 -07001546 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001547 .isr = iwl_isr_ict,
Abhijeet Kolekar60690a62009-04-08 11:26:49 -07001548 .config_ap = iwl_config_ap,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001549 .temp_ops = {
1550 .temperature = iwl5000_temperature,
1551 .set_ct_kill = iwl5000_set_ct_threshold,
1552 },
1553};
1554
1555static struct iwl_lib_ops iwl5150_lib = {
1556 .set_hw_params = iwl5000_hw_set_hw_params,
1557 .txq_update_byte_cnt_tbl = iwl5000_txq_update_byte_cnt_tbl,
1558 .txq_inval_byte_cnt_tbl = iwl5000_txq_inval_byte_cnt_tbl,
1559 .txq_set_sched = iwl5000_txq_set_sched,
1560 .txq_agg_enable = iwl5000_txq_agg_enable,
1561 .txq_agg_disable = iwl5000_txq_agg_disable,
1562 .txq_attach_buf_to_tfd = iwl_hw_txq_attach_buf_to_tfd,
1563 .txq_free_tfd = iwl_hw_txq_free_tfd,
1564 .txq_init = iwl_hw_tx_queue_init,
1565 .rx_handler_setup = iwl5000_rx_handler_setup,
1566 .setup_deferred_work = iwl5000_setup_deferred_work,
1567 .is_valid_rtc_data_addr = iwl5000_hw_valid_rtc_data_addr,
Reinette Chatreb7a79402009-09-25 14:24:23 -07001568 .dump_nic_event_log = iwl_dump_nic_event_log,
1569 .dump_nic_error_log = iwl_dump_nic_error_log,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001570 .load_ucode = iwl5000_load_ucode,
1571 .init_alive_start = iwl5000_init_alive_start,
1572 .alive_notify = iwl5000_alive_notify,
1573 .send_tx_power = iwl5000_send_tx_power,
1574 .update_chain_flags = iwl_update_chain_flags,
1575 .apm_ops = {
1576 .init = iwl5000_apm_init,
1577 .reset = iwl5000_apm_reset,
Abhijeet Kolekard68b6032009-10-02 13:44:04 -07001578 .stop = iwl_apm_stop,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001579 .config = iwl5000_nic_config,
1580 .set_pwr_src = iwl_set_pwr_src,
1581 },
1582 .eeprom_ops = {
1583 .regulatory_bands = {
1584 EEPROM_5000_REG_BAND_1_CHANNELS,
1585 EEPROM_5000_REG_BAND_2_CHANNELS,
1586 EEPROM_5000_REG_BAND_3_CHANNELS,
1587 EEPROM_5000_REG_BAND_4_CHANNELS,
1588 EEPROM_5000_REG_BAND_5_CHANNELS,
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001589 EEPROM_5000_REG_BAND_24_HT40_CHANNELS,
1590 EEPROM_5000_REG_BAND_52_HT40_CHANNELS
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001591 },
1592 .verify_signature = iwlcore_eeprom_verify_signature,
1593 .acquire_semaphore = iwlcore_eeprom_acquire_semaphore,
1594 .release_semaphore = iwlcore_eeprom_release_semaphore,
1595 .calib_version = iwl5000_eeprom_calib_version,
1596 .query_addr = iwl5000_eeprom_query_addr,
1597 },
1598 .post_associate = iwl_post_associate,
Mohamed Abbasef850d72009-05-22 11:01:50 -07001599 .isr = iwl_isr_ict,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001600 .config_ap = iwl_config_ap,
1601 .temp_ops = {
1602 .temperature = iwl5150_temperature,
1603 .set_ct_kill = iwl5150_set_ct_threshold,
1604 },
Tomas Winklerda8dec22008-04-24 11:55:24 -07001605};
1606
Johannes Berge932a602009-10-02 13:44:03 -07001607static struct iwl_ops iwl5000_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001608 .ucode = &iwl5000_ucode,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001609 .lib = &iwl5000_lib,
1610 .hcmd = &iwl5000_hcmd,
1611 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001612 .led = &iwlagn_led_ops,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001613};
1614
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001615static struct iwl_ops iwl5150_ops = {
Jay Sternbergcc0f5552009-07-17 09:30:16 -07001616 .ucode = &iwl5000_ucode,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001617 .lib = &iwl5150_lib,
1618 .hcmd = &iwl5000_hcmd,
1619 .utils = &iwl5000_hcmd_utils,
Johannes Berge932a602009-10-02 13:44:03 -07001620 .led = &iwlagn_led_ops,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001621};
1622
Jay Sternbergcec2d3f2009-01-19 15:30:33 -08001623struct iwl_mod_params iwl50_mod_params = {
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001624 .num_of_queues = IWL50_NUM_QUEUES,
Tomas Winkler9f17b312008-07-11 11:53:35 +08001625 .num_of_ampdu_queues = IWL50_NUM_AMPDU_QUEUES,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001626 .amsdu_size_8K = 1,
Ester Kummer3a1081e2008-05-06 11:05:14 +08001627 .restart_fw = 1,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001628 /* the rest are 0 by default */
1629};
1630
1631
1632struct iwl_cfg iwl5300_agn_cfg = {
1633 .name = "5300AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001634 .fw_name_pre = IWL5000_FW_PRE,
1635 .ucode_api_max = IWL5000_UCODE_API_MAX,
1636 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001637 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001638 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001639 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001640 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1641 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001642 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001643 .valid_tx_ant = ANT_ABC,
1644 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001645 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001646 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001647 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001648 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001649};
1650
Esti Kummer47408632008-07-11 11:53:30 +08001651struct iwl_cfg iwl5100_bg_cfg = {
1652 .name = "5100BG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001653 .fw_name_pre = IWL5000_FW_PRE,
1654 .ucode_api_max = IWL5000_UCODE_API_MAX,
1655 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001656 .sku = IWL_SKU_G,
1657 .ops = &iwl5000_ops,
1658 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001659 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1660 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001661 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001662 .valid_tx_ant = ANT_B,
1663 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001664 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001665 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001666 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001667 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Esti Kummer47408632008-07-11 11:53:30 +08001668};
1669
1670struct iwl_cfg iwl5100_abg_cfg = {
1671 .name = "5100ABG",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001672 .fw_name_pre = IWL5000_FW_PRE,
1673 .ucode_api_max = IWL5000_UCODE_API_MAX,
1674 .ucode_api_min = IWL5000_UCODE_API_MIN,
Esti Kummer47408632008-07-11 11:53:30 +08001675 .sku = IWL_SKU_A|IWL_SKU_G,
1676 .ops = &iwl5000_ops,
1677 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001678 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1679 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Esti Kummer47408632008-07-11 11:53:30 +08001680 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001681 .valid_tx_ant = ANT_B,
1682 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001683 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001684 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001685 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001686 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Esti Kummer47408632008-07-11 11:53:30 +08001687};
1688
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001689struct iwl_cfg iwl5100_agn_cfg = {
1690 .name = "5100AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001691 .fw_name_pre = IWL5000_FW_PRE,
1692 .ucode_api_max = IWL5000_UCODE_API_MAX,
1693 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001694 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001695 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001696 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001697 .eeprom_ver = EEPROM_5000_EEPROM_VERSION,
1698 .eeprom_calib_ver = EEPROM_5000_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001699 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001700 .valid_tx_ant = ANT_B,
1701 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001702 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001703 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001704 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001705 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001706};
1707
1708struct iwl_cfg iwl5350_agn_cfg = {
1709 .name = "5350AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001710 .fw_name_pre = IWL5000_FW_PRE,
1711 .ucode_api_max = IWL5000_UCODE_API_MAX,
1712 .ucode_api_min = IWL5000_UCODE_API_MIN,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001713 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Tomas Winklerda8dec22008-04-24 11:55:24 -07001714 .ops = &iwl5000_ops,
Tomas Winkler25ae3982008-04-24 11:55:27 -07001715 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winkler0ef2ca62008-10-23 23:48:51 -07001716 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1717 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001718 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001719 .valid_tx_ant = ANT_ABC,
1720 .valid_rx_ant = ANT_ABC,
Jay Sternberg050681b2009-01-29 11:09:13 -08001721 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001722 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001723 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001724 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001725};
1726
Tomas Winkler7100e922008-12-01 16:32:18 -08001727struct iwl_cfg iwl5150_agn_cfg = {
1728 .name = "5150AGN",
Reinette Chatrea0987a82008-12-02 12:14:06 -08001729 .fw_name_pre = IWL5150_FW_PRE,
1730 .ucode_api_max = IWL5150_UCODE_API_MAX,
1731 .ucode_api_min = IWL5150_UCODE_API_MIN,
Tomas Winkler7100e922008-12-01 16:32:18 -08001732 .sku = IWL_SKU_A|IWL_SKU_G|IWL_SKU_N,
Wey-Yi Guy62161ae2009-05-21 13:44:23 -07001733 .ops = &iwl5150_ops,
Tomas Winkler7100e922008-12-01 16:32:18 -08001734 .eeprom_size = IWL_5000_EEPROM_IMG_SIZE,
Tomas Winklerfd63edb2008-12-01 16:32:21 -08001735 .eeprom_ver = EEPROM_5050_EEPROM_VERSION,
1736 .eeprom_calib_ver = EEPROM_5050_TX_POWER_VERSION,
Tomas Winkler7100e922008-12-01 16:32:18 -08001737 .mod_params = &iwl50_mod_params,
Jay Sternbergc0bac762009-02-02 16:21:14 -08001738 .valid_tx_ant = ANT_A,
1739 .valid_rx_ant = ANT_AB,
Jay Sternberg050681b2009-01-29 11:09:13 -08001740 .need_pll_cfg = true,
Daniel C Halperinb2617932009-08-13 13:30:59 -07001741 .ht_greenfield_support = true,
Wey-Yi Guyf2d0d0e2009-09-11 10:38:14 -07001742 .led_compensation = 51,
Wey-Yi Guyd8c07e72009-09-25 14:24:26 -07001743 .chain_noise_num_beacons = IWL_CAL_NUM_BEACONS,
Tomas Winkler7100e922008-12-01 16:32:18 -08001744};
1745
Reinette Chatrea0987a82008-12-02 12:14:06 -08001746MODULE_FIRMWARE(IWL5000_MODULE_FIRMWARE(IWL5000_UCODE_API_MAX));
1747MODULE_FIRMWARE(IWL5150_MODULE_FIRMWARE(IWL5150_UCODE_API_MAX));
Tomas Winklerc9f79ed2008-09-11 11:45:21 +08001748
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001749module_param_named(swcrypto50, iwl50_mod_params.sw_crypto, bool, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001750MODULE_PARM_DESC(swcrypto50,
1751 "using software crypto engine (default 0 [hardware])\n");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001752module_param_named(queues_num50, iwl50_mod_params.num_of_queues, int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001753MODULE_PARM_DESC(queues_num50, "number of hw queues in 50xx series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001754module_param_named(11n_disable50, iwl50_mod_params.disable_11n, int, S_IRUGO);
Ron Rindjunsky49779292008-06-30 17:23:21 +08001755MODULE_PARM_DESC(11n_disable50, "disable 50XX 11n functionality");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001756module_param_named(amsdu_size_8K50, iwl50_mod_params.amsdu_size_8K,
1757 int, S_IRUGO);
Tomas Winkler5a6a2562008-04-24 11:55:23 -07001758MODULE_PARM_DESC(amsdu_size_8K50, "enable 8K amsdu size in 50XX series");
Wey-Yi Guy4e30cb62009-09-17 10:43:47 -07001759module_param_named(fw_restart50, iwl50_mod_params.restart_fw, int, S_IRUGO);
Ester Kummer3a1081e2008-05-06 11:05:14 +08001760MODULE_PARM_DESC(fw_restart50, "restart firmware in case of error");